cpu.h 11.4 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 * cpu.h: Values of the PRId register used to match up
R
Ralf Baechle 已提交
3
 *	  various MIPS cpu types.
L
Linus Torvalds 已提交
4
 *
5
 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
6
 * Copyright (C) 2004, 2013  Maciej W. Rozycki
L
Linus Torvalds 已提交
7 8 9 10
 */
#ifndef _ASM_CPU_H
#define _ASM_CPU_H

11 12 13
/*
   As of the MIPS32 and MIPS64 specs from MTI, the PRId register (CP0
   register 15, select 0) is defined in this (backwards compatible) way:
L
Linus Torvalds 已提交
14 15

  +----------------+----------------+----------------+----------------+
R
Ralf Baechle 已提交
16
  | Company Options| Company ID	    | Processor ID   | Revision	      |
L
Linus Torvalds 已提交
17
  +----------------+----------------+----------------+----------------+
R
Ralf Baechle 已提交
18
   31		 24 23		  16 15		    8 7
L
Linus Torvalds 已提交
19 20 21 22 23 24

   I don't have docs for all the previous processors, but my impression is
   that bits 16-23 have been 0 for all MIPS processors before the MIPS32/64
   spec.
*/

25 26 27 28 29 30 31 32
#define PRID_OPT_MASK		0xff000000

/*
 * Assigned Company values for bits 23:16 of the PRId register.
 */

#define PRID_COMP_MASK		0xff0000

R
Ralf Baechle 已提交
33 34 35 36 37 38
#define PRID_COMP_LEGACY	0x000000
#define PRID_COMP_MIPS		0x010000
#define PRID_COMP_BROADCOM	0x020000
#define PRID_COMP_ALCHEMY	0x030000
#define PRID_COMP_SIBYTE	0x040000
#define PRID_COMP_SANDCRAFT	0x050000
R
Ralf Baechle 已提交
39
#define PRID_COMP_NXP		0x060000
R
Ralf Baechle 已提交
40 41 42
#define PRID_COMP_TOSHIBA	0x070000
#define PRID_COMP_LSI		0x080000
#define PRID_COMP_LEXRA		0x0b0000
43
#define PRID_COMP_NETLOGIC	0x0c0000
44
#define PRID_COMP_CAVIUM	0x0d0000
45
#define PRID_COMP_INGENIC	0xd00000
L
Linus Torvalds 已提交
46 47

/*
48 49 50
 * Assigned Processor ID (implementation) values for bits 15:8 of the PRId
 * register.  In order to detect a certain CPU type exactly eventually
 * additional registers may need to be examined.
L
Linus Torvalds 已提交
51
 */
52 53 54 55 56 57 58

#define PRID_IMP_MASK		0xff00

/*
 * These are valid when 23:16 == PRID_COMP_LEGACY
 */

L
Linus Torvalds 已提交
59 60 61 62 63 64 65 66 67 68 69
#define PRID_IMP_R2000		0x0100
#define PRID_IMP_AU1_REV1	0x0100
#define PRID_IMP_AU1_REV2	0x0200
#define PRID_IMP_R3000		0x0200		/* Same as R2000A  */
#define PRID_IMP_R6000		0x0300		/* Same as R3000A  */
#define PRID_IMP_R4000		0x0400
#define PRID_IMP_R6000A		0x0600
#define PRID_IMP_R10000		0x0900
#define PRID_IMP_R4300		0x0b00
#define PRID_IMP_VR41XX		0x0c00
#define PRID_IMP_R12000		0x0e00
K
Kumba 已提交
70
#define PRID_IMP_R14000		0x0f00
L
Linus Torvalds 已提交
71
#define PRID_IMP_R8000		0x1000
72
#define PRID_IMP_PR4450		0x1200
L
Linus Torvalds 已提交
73 74 75 76 77 78 79 80 81 82 83 84
#define PRID_IMP_R4600		0x2000
#define PRID_IMP_R4700		0x2100
#define PRID_IMP_TX39		0x2200
#define PRID_IMP_R4640		0x2200
#define PRID_IMP_R4650		0x2200		/* Same as R4640 */
#define PRID_IMP_R5000		0x2300
#define PRID_IMP_TX49		0x2d00
#define PRID_IMP_SONIC		0x2400
#define PRID_IMP_MAGIC		0x2500
#define PRID_IMP_RM7000		0x2700
#define PRID_IMP_NEVADA		0x2800		/* RM5260 ??? */
#define PRID_IMP_RM9000		0x3400
85
#define PRID_IMP_LOONGSON1	0x4200
L
Linus Torvalds 已提交
86 87
#define PRID_IMP_R5432		0x5400
#define PRID_IMP_R5500		0x5500
88
#define PRID_IMP_LOONGSON2	0x6300
89 90 91 92 93 94 95

#define PRID_IMP_UNKNOWN	0xff00

/*
 * These are the PRID's for when 23:16 == PRID_COMP_MIPS
 */

L
Linus Torvalds 已提交
96 97 98 99 100 101 102 103 104 105 106
#define PRID_IMP_4KC		0x8000
#define PRID_IMP_5KC		0x8100
#define PRID_IMP_20KC		0x8200
#define PRID_IMP_4KEC		0x8400
#define PRID_IMP_4KSC		0x8600
#define PRID_IMP_25KF		0x8800
#define PRID_IMP_5KE		0x8900
#define PRID_IMP_4KECR2		0x9000
#define PRID_IMP_4KEMPR2	0x9100
#define PRID_IMP_4KSD		0x9200
#define PRID_IMP_24K		0x9300
R
Ralf Baechle 已提交
107
#define PRID_IMP_34K		0x9500
108
#define PRID_IMP_24KE		0x9600
109
#define PRID_IMP_74K		0x9700
110
#define PRID_IMP_1004K		0x9900
111
#define PRID_IMP_1074K		0x9a00
112
#define PRID_IMP_M14KC		0x9c00
113
#define PRID_IMP_M14KEC		0x9e00
L
Linus Torvalds 已提交
114 115 116 117 118

/*
 * These are the PRID's for when 23:16 == PRID_COMP_SIBYTE
 */

R
Ralf Baechle 已提交
119 120
#define PRID_IMP_SB1		0x0100
#define PRID_IMP_SB1A		0x1100
L
Linus Torvalds 已提交
121 122 123 124 125

/*
 * These are the PRID's for when 23:16 == PRID_COMP_SANDCRAFT
 */

R
Ralf Baechle 已提交
126
#define PRID_IMP_SR71000	0x0400
L
Linus Torvalds 已提交
127

128 129 130 131
/*
 * These are the PRID's for when 23:16 == PRID_COMP_BROADCOM
 */

132 133
#define PRID_IMP_BMIPS32_REV4	0x4000
#define PRID_IMP_BMIPS32_REV8	0x8000
134 135 136 137 138 139 140 141
#define PRID_IMP_BMIPS3300	0x9000
#define PRID_IMP_BMIPS3300_ALT	0x9100
#define PRID_IMP_BMIPS3300_BUG	0x0000
#define PRID_IMP_BMIPS43XX	0xa000
#define PRID_IMP_BMIPS5000	0x5a00

#define PRID_REV_BMIPS4380_LO	0x0040
#define PRID_REV_BMIPS4380_HI	0x006f
142

143 144 145 146 147 148 149 150 151 152 153
/*
 * These are the PRID's for when 23:16 == PRID_COMP_CAVIUM
 */

#define PRID_IMP_CAVIUM_CN38XX 0x0000
#define PRID_IMP_CAVIUM_CN31XX 0x0100
#define PRID_IMP_CAVIUM_CN30XX 0x0200
#define PRID_IMP_CAVIUM_CN58XX 0x0300
#define PRID_IMP_CAVIUM_CN56XX 0x0400
#define PRID_IMP_CAVIUM_CN50XX 0x0600
#define PRID_IMP_CAVIUM_CN52XX 0x0700
154
#define PRID_IMP_CAVIUM_CN63XX 0x9000
155 156 157
#define PRID_IMP_CAVIUM_CN68XX 0x9100
#define PRID_IMP_CAVIUM_CN66XX 0x9200
#define PRID_IMP_CAVIUM_CN61XX 0x9300
158 159 160
#define PRID_IMP_CAVIUM_CNF71XX 0x9400
#define PRID_IMP_CAVIUM_CN78XX 0x9500
#define PRID_IMP_CAVIUM_CN70XX 0x9600
161

162 163 164 165
/*
 * These are the PRID's for when 23:16 == PRID_COMP_INGENIC
 */

R
Ralf Baechle 已提交
166
#define PRID_IMP_JZRISC	       0x0200
167

168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191
/*
 * These are the PRID's for when 23:16 == PRID_COMP_NETLOGIC
 */
#define PRID_IMP_NETLOGIC_XLR732	0x0000
#define PRID_IMP_NETLOGIC_XLR716	0x0200
#define PRID_IMP_NETLOGIC_XLR532	0x0900
#define PRID_IMP_NETLOGIC_XLR308	0x0600
#define PRID_IMP_NETLOGIC_XLR532C	0x0800
#define PRID_IMP_NETLOGIC_XLR516C	0x0a00
#define PRID_IMP_NETLOGIC_XLR508C	0x0b00
#define PRID_IMP_NETLOGIC_XLR308C	0x0f00
#define PRID_IMP_NETLOGIC_XLS608	0x8000
#define PRID_IMP_NETLOGIC_XLS408	0x8800
#define PRID_IMP_NETLOGIC_XLS404	0x8c00
#define PRID_IMP_NETLOGIC_XLS208	0x8e00
#define PRID_IMP_NETLOGIC_XLS204	0x8f00
#define PRID_IMP_NETLOGIC_XLS108	0xce00
#define PRID_IMP_NETLOGIC_XLS104	0xcf00
#define PRID_IMP_NETLOGIC_XLS616B	0x4000
#define PRID_IMP_NETLOGIC_XLS608B	0x4a00
#define PRID_IMP_NETLOGIC_XLS416B	0x4400
#define PRID_IMP_NETLOGIC_XLS412B	0x4c00
#define PRID_IMP_NETLOGIC_XLS408B	0x4e00
#define PRID_IMP_NETLOGIC_XLS404B	0x4f00
M
Manuel Lauss 已提交
192
#define PRID_IMP_NETLOGIC_AU13XX	0x8000
193

194 195
#define PRID_IMP_NETLOGIC_XLP8XX	0x1000
#define PRID_IMP_NETLOGIC_XLP3XX	0x1100
196
#define PRID_IMP_NETLOGIC_XLP2XX	0x1200
197

L
Linus Torvalds 已提交
198
/*
199
 * Particular Revision values for bits 7:0 of the PRId register.
L
Linus Torvalds 已提交
200 201
 */

M
Marc St-Jean 已提交
202
#define PRID_REV_MASK		0x00ff
L
Linus Torvalds 已提交
203

204 205 206 207
/*
 * Definitions for 7:0 on legacy processors
 */

L
Linus Torvalds 已提交
208 209 210 211 212 213
#define PRID_REV_TX4927		0x0022
#define PRID_REV_TX4937		0x0030
#define PRID_REV_R4400		0x0040
#define PRID_REV_R3000A		0x0030
#define PRID_REV_R3000		0x0020
#define PRID_REV_R2000A		0x0010
R
Ralf Baechle 已提交
214 215 216
#define PRID_REV_TX3912		0x0010
#define PRID_REV_TX3922		0x0030
#define PRID_REV_TX3927		0x0040
L
Linus Torvalds 已提交
217 218 219 220 221 222
#define PRID_REV_VR4111		0x0050
#define PRID_REV_VR4181		0x0050	/* Same as VR4111 */
#define PRID_REV_VR4121		0x0060
#define PRID_REV_VR4122		0x0070
#define PRID_REV_VR4181A	0x0070	/* Same as VR4122 */
#define PRID_REV_VR4130		0x0080
M
Marc St-Jean 已提交
223
#define PRID_REV_34K_V1_0_2	0x0022
224
#define PRID_REV_LOONGSON1B	0x0020
225 226
#define PRID_REV_LOONGSON2E	0x0002
#define PRID_REV_LOONGSON2F	0x0003
L
Linus Torvalds 已提交
227

228 229 230 231 232 233 234 235 236 237 238
/*
 * Older processors used to encode processor version and revision in two
 * 4-bit bitfields, the 4K seems to simply count up and even newer MTI cores
 * have switched to use the 8-bits as 3:3:2 bitfield with the last field as
 * the patch number.  *ARGH*
 */
#define PRID_REV_ENCODE_44(ver, rev)					\
	((ver) << 4 | (rev))
#define PRID_REV_ENCODE_332(ver, rev, patch)				\
	((ver) << 5 | (rev) << 2 | (patch))

L
Linus Torvalds 已提交
239 240 241 242
/*
 * FPU implementation/revision register (CP1 control register 0).
 *
 * +---------------------------------+----------------+----------------+
R
Ralf Baechle 已提交
243
 * | 0				     | Implementation | Revision       |
L
Linus Torvalds 已提交
244
 * +---------------------------------+----------------+----------------+
R
Ralf Baechle 已提交
245
 *  31				   16 15	     8 7	      0
L
Linus Torvalds 已提交
246 247
 */

248 249
#define FPIR_IMP_MASK		0xff00

L
Linus Torvalds 已提交
250 251
#define FPIR_IMP_NONE		0x0000

252 253
#if !defined(__ASSEMBLY__)

254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272
enum cpu_type_enum {
	CPU_UNKNOWN,

	/*
	 * R2000 class processors
	 */
	CPU_R2000, CPU_R3000, CPU_R3000A, CPU_R3041, CPU_R3051, CPU_R3052,
	CPU_R3081, CPU_R3081E,

	/*
	 * R6000 class processors
	 */
	CPU_R6000, CPU_R6000A,

	/*
	 * R4000 class processors
	 */
	CPU_R4000PC, CPU_R4000SC, CPU_R4000MC, CPU_R4200, CPU_R4300, CPU_R4310,
	CPU_R4400PC, CPU_R4400SC, CPU_R4400MC, CPU_R4600, CPU_R4640, CPU_R4650,
R
Ralf Baechle 已提交
273 274 275
	CPU_R4700, CPU_R5000, CPU_R5500, CPU_NEVADA, CPU_R5432, CPU_R10000,
	CPU_R12000, CPU_R14000, CPU_VR41XX, CPU_VR4111, CPU_VR4121, CPU_VR4122,
	CPU_VR4131, CPU_VR4133, CPU_VR4181, CPU_VR4181A, CPU_RM7000,
276 277 278 279 280 281 282 283 284 285 286 287 288 289 290
	CPU_SR71000, CPU_RM9000, CPU_TX49XX,

	/*
	 * R8000 class processors
	 */
	CPU_R8000,

	/*
	 * TX3900 class processors
	 */
	CPU_TX3912, CPU_TX3922, CPU_TX3927,

	/*
	 * MIPS32 class processors
	 */
291
	CPU_4KC, CPU_4KEC, CPU_4KSC, CPU_24K, CPU_34K, CPU_1004K, CPU_74K,
292
	CPU_ALCHEMY, CPU_PR4450, CPU_BMIPS32, CPU_BMIPS3300, CPU_BMIPS4350,
293
	CPU_BMIPS4380, CPU_BMIPS5000, CPU_JZRISC, CPU_LOONGSON1, CPU_M14KC,
294
	CPU_M14KEC,
295 296 297 298

	/*
	 * MIPS64 class processors
	 */
L
Leonid Yegoshin 已提交
299
	CPU_5KC, CPU_5KE, CPU_20KC, CPU_25KF, CPU_SB1, CPU_SB1A, CPU_LOONGSON2,
300
	CPU_CAVIUM_OCTEON, CPU_CAVIUM_OCTEON_PLUS, CPU_CAVIUM_OCTEON2,
301
	CPU_CAVIUM_OCTEON3, CPU_XLR, CPU_XLP,
302 303 304 305

	CPU_LAST
};

306
#endif /* !__ASSEMBLY */
L
Linus Torvalds 已提交
307 308 309 310 311

/*
 * ISA Level encodings
 *
 */
312 313 314 315 316 317 318 319 320 321 322
#define MIPS_CPU_ISA_II		0x00000001
#define MIPS_CPU_ISA_III	0x00000002
#define MIPS_CPU_ISA_IV		0x00000004
#define MIPS_CPU_ISA_V		0x00000008
#define MIPS_CPU_ISA_M32R1	0x00000010
#define MIPS_CPU_ISA_M32R2	0x00000020
#define MIPS_CPU_ISA_M64R1	0x00000040
#define MIPS_CPU_ISA_M64R2	0x00000080

#define MIPS_CPU_ISA_32BIT (MIPS_CPU_ISA_II | MIPS_CPU_ISA_M32R1 | \
	MIPS_CPU_ISA_M32R2)
323 324
#define MIPS_CPU_ISA_64BIT (MIPS_CPU_ISA_III | MIPS_CPU_ISA_IV | \
	MIPS_CPU_ISA_V | MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)
L
Linus Torvalds 已提交
325 326 327 328 329

/*
 * CPU Option encodings
 */
#define MIPS_CPU_TLB		0x00000001 /* CPU has TLB */
R
Ralf Baechle 已提交
330 331 332 333
#define MIPS_CPU_4KEX		0x00000002 /* "R4K" exception model */
#define MIPS_CPU_3K_CACHE	0x00000004 /* R3000-style caches */
#define MIPS_CPU_4K_CACHE	0x00000008 /* R4000-style caches */
#define MIPS_CPU_TX39_CACHE	0x00000010 /* TX3900-style caches */
334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
#define MIPS_CPU_FPU		0x00000020 /* CPU has FPU */
#define MIPS_CPU_32FPR		0x00000040 /* 32 dbl. prec. FP registers */
#define MIPS_CPU_COUNTER	0x00000080 /* Cycle count/compare */
#define MIPS_CPU_WATCH		0x00000100 /* watchpoint registers */
#define MIPS_CPU_DIVEC		0x00000200 /* dedicated interrupt vector */
#define MIPS_CPU_VCE		0x00000400 /* virt. coherence conflict possible */
#define MIPS_CPU_CACHE_CDEX_P	0x00000800 /* Create_Dirty_Exclusive CACHE op */
#define MIPS_CPU_CACHE_CDEX_S	0x00001000 /* ... same for seconary cache ... */
#define MIPS_CPU_MCHECK		0x00002000 /* Machine check exception */
#define MIPS_CPU_EJTAG		0x00004000 /* EJTAG exception */
#define MIPS_CPU_NOFPUEX	0x00008000 /* no FPU exception */
#define MIPS_CPU_LLSC		0x00010000 /* CPU has ll/sc instructions */
#define MIPS_CPU_INCLUSIVE_CACHES	0x00020000 /* P-cache subset enforced */
#define MIPS_CPU_PREFETCH	0x00040000 /* CPU has usable prefetch */
#define MIPS_CPU_VINT		0x00080000 /* CPU supports MIPSR2 vectored interrupts */
#define MIPS_CPU_VEIC		0x00100000 /* CPU supports MIPSR2 external interrupt controller mode */
#define MIPS_CPU_ULRI		0x00200000 /* CPU has ULRI feature */
351 352
#define MIPS_CPU_PCI		0x00400000 /* CPU has Perf Ctr Int indicator */
#define MIPS_CPU_RIXI		0x00800000 /* CPU has TLB Read/eXec Inhibit */
353
#define MIPS_CPU_MICROMIPS	0x01000000 /* CPU has microMIPS capability */
354
#define MIPS_CPU_TLBINV		0x02000000 /* CPU supports TLBINV/F */
355
#define MIPS_CPU_SEGMENTS	0x04000000 /* CPU supports Segmentation Control registers */
L
Linus Torvalds 已提交
356

357 358 359 360 361 362 363
/*
 * CPU ASE encodings
 */
#define MIPS_ASE_MIPS16		0x00000001 /* code compression */
#define MIPS_ASE_MDMX		0x00000002 /* MIPS digital media extension */
#define MIPS_ASE_MIPS3D		0x00000004 /* MIPS-3D */
#define MIPS_ASE_SMARTMIPS	0x00000008 /* SmartMIPS */
364
#define MIPS_ASE_DSP		0x00000010 /* Signal Processing ASE */
365
#define MIPS_ASE_MIPSMT		0x00000020 /* CPU supports MIPS MT */
366
#define MIPS_ASE_DSP2P		0x00000040 /* Signal Processing ASE Rev 2 */
367
#define MIPS_ASE_VZ		0x00000080 /* Virtualization ASE */
368

L
Linus Torvalds 已提交
369
#endif /* _ASM_CPU_H */