dim2_hal.h 2.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67
/*
 * dim2_hal.h - DIM2 HAL interface
 * (MediaLB, Device Interface Macro IP, OS62420)
 *
 * Copyright (C) 2015, Microchip Technology Germany II GmbH & Co. KG
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * This file is licensed under GPLv2.
 */

#ifndef _DIM2_HAL_H
#define _DIM2_HAL_H

#include <linux/types.h>

#ifdef __cplusplus
extern "C" {
#endif

/*
 * The values below are specified in the hardware specification.
 * So, they should not be changed until the hardware specification changes.
 */
enum mlb_clk_speed {
	CLK_256FS = 0,
	CLK_512FS = 1,
	CLK_1024FS = 2,
	CLK_2048FS = 3,
	CLK_3072FS = 4,
	CLK_4096FS = 5,
	CLK_6144FS = 6,
	CLK_8192FS = 7,
};

struct dim_ch_state_t {
	bool ready; /* Shows readiness to enqueue next buffer */
	u16 done_buffers; /* Number of completed buffers */
};

typedef int atomic_counter_t;

struct int_ch_state {
	/* changed only in interrupt context */
	volatile atomic_counter_t request_counter;

	/* changed only in task context */
	volatile atomic_counter_t service_counter;

	u8 idx1;
	u8 idx2;
	u8 level; /* [0..2], buffering level */
};

struct dim_channel {
	struct int_ch_state state;
	u8 addr;
	u16 dbr_addr;
	u16 dbr_size;
	u16 packet_length; /*< Isochronous packet length in bytes. */
	u16 bytes_per_frame; /*< Synchronous bytes per frame. */
	u16 done_sw_buffers_number; /*< Done software buffers number. */
};

68
u8 dim_startup(void *dim_base_address, u32 mlb_clock);
69

70
void dim_shutdown(void);
71

72
bool dim_get_lock_state(void);
73

74
u16 dim_norm_ctrl_async_buffer_size(u16 buf_size);
75

76
u16 dim_norm_isoc_buffer_size(u16 buf_size, u16 packet_length);
77

78
u16 dim_norm_sync_buffer_size(u16 buf_size, u16 bytes_per_frame);
79

80 81
u8 dim_init_control(struct dim_channel *ch, u8 is_tx, u16 ch_address,
		    u16 max_buffer_size);
82

83 84
u8 dim_init_async(struct dim_channel *ch, u8 is_tx, u16 ch_address,
		  u16 max_buffer_size);
85

86 87
u8 dim_init_isoc(struct dim_channel *ch, u8 is_tx, u16 ch_address,
		 u16 packet_length);
88

89 90
u8 dim_init_sync(struct dim_channel *ch, u8 is_tx, u16 ch_address,
		 u16 bytes_per_frame);
91

92
u8 dim_destroy_channel(struct dim_channel *ch);
93

94
void dim_service_irq(struct dim_channel *const *channels);
95

96
u8 dim_service_channel(struct dim_channel *ch);
97

98 99
struct dim_ch_state_t *dim_get_channel_state(struct dim_channel *ch,
					     struct dim_ch_state_t *state_ptr);
100

101 102
bool dim_enqueue_buffer(struct dim_channel *ch, u32 buffer_addr,
			u16 buffer_size);
103

104
bool dim_detach_buffers(struct dim_channel *ch, u16 buffers_number);
105

106
u32 dimcb_io_read(u32 *ptr32);
107

108
void dimcb_io_write(u32 *ptr32, u32 value);
109

110
void dimcb_on_error(u8 error_id, const char *error_message);
111 112 113 114 115 116

#ifdef __cplusplus
}
#endif

#endif /* _DIM2_HAL_H */