ad7192.c 19.8 KB
Newer Older
1 2 3
/*
 * AD7190 AD7192 AD7195 SPI ADC driver
 *
4
 * Copyright 2011-2012 Analog Devices Inc.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Licensed under the GPL-2.
 */

#include <linux/interrupt.h>
#include <linux/device.h>
#include <linux/kernel.h>
#include <linux/slab.h>
#include <linux/sysfs.h>
#include <linux/spi/spi.h>
#include <linux/regulator/consumer.h>
#include <linux/err.h>
#include <linux/sched.h>
#include <linux/delay.h>

20 21 22 23 24
#include <linux/iio/iio.h>
#include <linux/iio/sysfs.h>
#include <linux/iio/buffer.h>
#include <linux/iio/trigger.h>
#include <linux/iio/trigger_consumer.h>
25
#include <linux/iio/triggered_buffer.h>
26
#include <linux/iio/adc/ad_sigma_delta.h>
27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43

#include "ad7192.h"

/* Registers */
#define AD7192_REG_COMM		0 /* Communications Register (WO, 8-bit) */
#define AD7192_REG_STAT		0 /* Status Register	     (RO, 8-bit) */
#define AD7192_REG_MODE		1 /* Mode Register	     (RW, 24-bit */
#define AD7192_REG_CONF		2 /* Configuration Register  (RW, 24-bit) */
#define AD7192_REG_DATA		3 /* Data Register	     (RO, 24/32-bit) */
#define AD7192_REG_ID		4 /* ID Register	     (RO, 8-bit) */
#define AD7192_REG_GPOCON	5 /* GPOCON Register	     (RO, 8-bit) */
#define AD7192_REG_OFFSET	6 /* Offset Register	     (RW, 16-bit
				   * (AD7792)/24-bit (AD7192)) */
#define AD7192_REG_FULLSALE	7 /* Full-Scale Register
				   * (RW, 16-bit (AD7792)/24-bit (AD7192)) */

/* Communications Register Bit Designations (AD7192_REG_COMM) */
44 45 46
#define AD7192_COMM_WEN		BIT(7) /* Write Enable */
#define AD7192_COMM_WRITE	0 /* Write Operation */
#define AD7192_COMM_READ	BIT(6) /* Read Operation */
47
#define AD7192_COMM_ADDR(x)	(((x) & 0x7) << 3) /* Register Address */
48
#define AD7192_COMM_CREAD	BIT(2) /* Continuous Read of Data Register */
49 50

/* Status Register Bit Designations (AD7192_REG_STAT) */
51 52 53 54 55 56 57
#define AD7192_STAT_RDY		BIT(7) /* Ready */
#define AD7192_STAT_ERR		BIT(6) /* Error (Overrange, Underrange) */
#define AD7192_STAT_NOREF	BIT(5) /* Error no external reference */
#define AD7192_STAT_PARITY	BIT(4) /* Parity */
#define AD7192_STAT_CH3		BIT(2) /* Channel 3 */
#define AD7192_STAT_CH2		BIT(1) /* Channel 2 */
#define AD7192_STAT_CH1		BIT(0) /* Channel 1 */
58 59 60

/* Mode Register Bit Designations (AD7192_REG_MODE) */
#define AD7192_MODE_SEL(x)	(((x) & 0x7) << 21) /* Operation Mode Select */
61
#define AD7192_MODE_SEL_MASK	(0x7 << 21) /* Operation Mode Select Mask */
62
#define AD7192_MODE_DAT_STA	BIT(20) /* Status Register transmission */
63
#define AD7192_MODE_CLKSRC(x)	(((x) & 0x3) << 18) /* Clock Source Select */
64 65 66 67 68 69
#define AD7192_MODE_SINC3	BIT(15) /* SINC3 Filter Select */
#define AD7192_MODE_ACX		BIT(14) /* AC excitation enable(AD7195 only)*/
#define AD7192_MODE_ENPAR	BIT(13) /* Parity Enable */
#define AD7192_MODE_CLKDIV	BIT(12) /* Clock divide by 2 (AD7190/2 only)*/
#define AD7192_MODE_SCYCLE	BIT(11) /* Single cycle conversion */
#define AD7192_MODE_REJ60	BIT(10) /* 50/60Hz notch filter */
70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92
#define AD7192_MODE_RATE(x)	((x) & 0x3FF) /* Filter Update Rate Select */

/* Mode Register: AD7192_MODE_SEL options */
#define AD7192_MODE_CONT		0 /* Continuous Conversion Mode */
#define AD7192_MODE_SINGLE		1 /* Single Conversion Mode */
#define AD7192_MODE_IDLE		2 /* Idle Mode */
#define AD7192_MODE_PWRDN		3 /* Power-Down Mode */
#define AD7192_MODE_CAL_INT_ZERO	4 /* Internal Zero-Scale Calibration */
#define AD7192_MODE_CAL_INT_FULL	5 /* Internal Full-Scale Calibration */
#define AD7192_MODE_CAL_SYS_ZERO	6 /* System Zero-Scale Calibration */
#define AD7192_MODE_CAL_SYS_FULL	7 /* System Full-Scale Calibration */

/* Mode Register: AD7192_MODE_CLKSRC options */
#define AD7192_CLK_EXT_MCLK1_2		0 /* External 4.92 MHz Clock connected
					   * from MCLK1 to MCLK2 */
#define AD7192_CLK_EXT_MCLK2		1 /* External Clock applied to MCLK2 */
#define AD7192_CLK_INT			2 /* Internal 4.92 MHz Clock not
					   * available at the MCLK2 pin */
#define AD7192_CLK_INT_CO		3 /* Internal 4.92 MHz Clock available
					   * at the MCLK2 pin */

/* Configuration Register Bit Designations (AD7192_REG_CONF) */

93 94
#define AD7192_CONF_CHOP	BIT(23) /* CHOP enable */
#define AD7192_CONF_REFSEL	BIT(20) /* REFIN1/REFIN2 Reference Select */
95 96
#define AD7192_CONF_CHAN(x)	(((1 << (x)) & 0xFF) << 8) /* Channel select */
#define AD7192_CONF_CHAN_MASK	(0xFF << 8) /* Channel select mask */
97 98 99 100
#define AD7192_CONF_BURN	BIT(7) /* Burnout current enable */
#define AD7192_CONF_REFDET	BIT(6) /* Reference detect enable */
#define AD7192_CONF_BUF		BIT(4) /* Buffered Mode Enable */
#define AD7192_CONF_UNIPOLAR	BIT(3) /* Unipolar/Bipolar Enable */
101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
#define AD7192_CONF_GAIN(x)	((x) & 0x7) /* Gain Select */

#define AD7192_CH_AIN1P_AIN2M	0 /* AIN1(+) - AIN2(-) */
#define AD7192_CH_AIN3P_AIN4M	1 /* AIN3(+) - AIN4(-) */
#define AD7192_CH_TEMP		2 /* Temp Sensor */
#define AD7192_CH_AIN2P_AIN2M	3 /* AIN2(+) - AIN2(-) */
#define AD7192_CH_AIN1		4 /* AIN1 - AINCOM */
#define AD7192_CH_AIN2		5 /* AIN2 - AINCOM */
#define AD7192_CH_AIN3		6 /* AIN3 - AINCOM */
#define AD7192_CH_AIN4		7 /* AIN4 - AINCOM */

/* ID Register Bit Designations (AD7192_REG_ID) */
#define ID_AD7190		0x4
#define ID_AD7192		0x0
#define ID_AD7195		0x6
#define AD7192_ID_MASK		0x0F

/* GPOCON Register Bit Designations (AD7192_REG_GPOCON) */
119 120 121 122 123 124 125
#define AD7192_GPOCON_BPDSW	BIT(6) /* Bridge power-down switch enable */
#define AD7192_GPOCON_GP32EN	BIT(5) /* Digital Output P3 and P2 enable */
#define AD7192_GPOCON_GP10EN	BIT(4) /* Digital Output P1 and P0 enable */
#define AD7192_GPOCON_P3DAT	BIT(3) /* P3 state */
#define AD7192_GPOCON_P2DAT	BIT(2) /* P2 state */
#define AD7192_GPOCON_P1DAT	BIT(1) /* P1 state */
#define AD7192_GPOCON_P0DAT	BIT(0) /* P0 state */
126

127
#define AD7192_INT_FREQ_MHZ	4915200
128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147

/* NOTE:
 * The AD7190/2/5 features a dual use data out ready DOUT/RDY output.
 * In order to avoid contentions on the SPI bus, it's therefore necessary
 * to use spi bus locking.
 *
 * The DOUT/RDY output must also be wired to an interrupt capable GPIO.
 */

struct ad7192_state {
	struct regulator		*reg;
	u16				int_vref_mv;
	u32				mclk;
	u32				f_order;
	u32				mode;
	u32				conf;
	u32				scale_avail[8][2];
	u8				gpocon;
	u8				devid;

148 149
	struct ad_sigma_delta		sd;
};
150

151
static struct ad7192_state *ad_sigma_delta_to_ad7192(struct ad_sigma_delta *sd)
152
{
153
	return container_of(sd, struct ad7192_state, sd);
154 155
}

156
static int ad7192_set_channel(struct ad_sigma_delta *sd, unsigned int channel)
157
{
158
	struct ad7192_state *st = ad_sigma_delta_to_ad7192(sd);
159

160 161
	st->conf &= ~AD7192_CONF_CHAN_MASK;
	st->conf |= AD7192_CONF_CHAN(channel);
162

163
	return ad_sd_write_reg(&st->sd, AD7192_REG_CONF, 3, st->conf);
164 165
}

166 167
static int ad7192_set_mode(struct ad_sigma_delta *sd,
			   enum ad_sigma_delta_mode mode)
168
{
169
	struct ad7192_state *st = ad_sigma_delta_to_ad7192(sd);
170

171 172
	st->mode &= ~AD7192_MODE_SEL_MASK;
	st->mode |= AD7192_MODE_SEL(mode);
173

174
	return ad_sd_write_reg(&st->sd, AD7192_REG_MODE, 3, st->mode);
175 176
}

177 178 179 180 181 182 183
static const struct ad_sigma_delta_info ad7192_sigma_delta_info = {
	.set_channel = ad7192_set_channel,
	.set_mode = ad7192_set_mode,
	.has_registers = true,
	.addr_shift = 3,
	.read_mask = BIT(6),
};
184

185
static const struct ad_sd_calib_data ad7192_calib_arr[8] = {
186 187 188 189 190 191 192 193 194 195 196 197
	{AD7192_MODE_CAL_INT_ZERO, AD7192_CH_AIN1},
	{AD7192_MODE_CAL_INT_FULL, AD7192_CH_AIN1},
	{AD7192_MODE_CAL_INT_ZERO, AD7192_CH_AIN2},
	{AD7192_MODE_CAL_INT_FULL, AD7192_CH_AIN2},
	{AD7192_MODE_CAL_INT_ZERO, AD7192_CH_AIN3},
	{AD7192_MODE_CAL_INT_FULL, AD7192_CH_AIN3},
	{AD7192_MODE_CAL_INT_ZERO, AD7192_CH_AIN4},
	{AD7192_MODE_CAL_INT_FULL, AD7192_CH_AIN4}
};

static int ad7192_calibrate_all(struct ad7192_state *st)
{
198 199
		return ad_sd_calibrate_all(&st->sd, ad7192_calib_arr,
				ARRAY_SIZE(ad7192_calib_arr));
200 201
}

202
static int ad7192_setup(struct ad7192_state *st,
203
			const struct ad7192_platform_data *pdata)
204
{
205
	struct iio_dev *indio_dev = spi_get_drvdata(st->sd.spi);
206 207 208 209 210 211
	unsigned long long scale_uv;
	int i, ret, id;
	u8 ones[6];

	/* reset the serial interface */
	memset(&ones, 0xFF, 6);
212
	ret = spi_write(st->sd.spi, &ones, 6);
213 214
	if (ret < 0)
		goto out;
215
	usleep_range(500, 1000); /* Wait for at least 500us */
216 217

	/* write/read test for device presence */
218
	ret = ad_sd_read_reg(&st->sd, AD7192_REG_ID, 1, &id);
219 220 221 222 223 224
	if (ret)
		goto out;

	id &= AD7192_ID_MASK;

	if (id != st->devid)
225
		dev_warn(&st->sd.spi->dev, "device ID query failed (0x%X)\n",
226
			 id);
227 228 229 230

	switch (pdata->clock_source_sel) {
	case AD7192_CLK_EXT_MCLK1_2:
	case AD7192_CLK_EXT_MCLK2:
231
		st->mclk = AD7192_INT_FREQ_MHZ;
232 233 234
		break;
	case AD7192_CLK_INT:
	case AD7192_CLK_INT_CO:
235 236
		if (pdata->ext_clk_hz)
			st->mclk = pdata->ext_clk_hz;
237
		else
238
			st->mclk = AD7192_INT_FREQ_MHZ;
239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278
			break;
	default:
		ret = -EINVAL;
		goto out;
	}

	st->mode = AD7192_MODE_SEL(AD7192_MODE_IDLE) |
		AD7192_MODE_CLKSRC(pdata->clock_source_sel) |
		AD7192_MODE_RATE(480);

	st->conf = AD7192_CONF_GAIN(0);

	if (pdata->rej60_en)
		st->mode |= AD7192_MODE_REJ60;

	if (pdata->sinc3_en)
		st->mode |= AD7192_MODE_SINC3;

	if (pdata->refin2_en && (st->devid != ID_AD7195))
		st->conf |= AD7192_CONF_REFSEL;

	if (pdata->chop_en) {
		st->conf |= AD7192_CONF_CHOP;
		if (pdata->sinc3_en)
			st->f_order = 3; /* SINC 3rd order */
		else
			st->f_order = 4; /* SINC 4th order */
	} else {
		st->f_order = 1;
	}

	if (pdata->buf_en)
		st->conf |= AD7192_CONF_BUF;

	if (pdata->unipolar_en)
		st->conf |= AD7192_CONF_UNIPOLAR;

	if (pdata->burnout_curr_en)
		st->conf |= AD7192_CONF_BURN;

279
	ret = ad_sd_write_reg(&st->sd, AD7192_REG_MODE, 3, st->mode);
280 281 282
	if (ret)
		goto out;

283
	ret = ad_sd_write_reg(&st->sd, AD7192_REG_CONF, 3, st->conf);
284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303
	if (ret)
		goto out;

	ret = ad7192_calibrate_all(st);
	if (ret)
		goto out;

	/* Populate available ADC input ranges */
	for (i = 0; i < ARRAY_SIZE(st->scale_avail); i++) {
		scale_uv = ((u64)st->int_vref_mv * 100000000)
			>> (indio_dev->channels[0].scan_type.realbits -
			((st->conf & AD7192_CONF_UNIPOLAR) ? 0 : 1));
		scale_uv >>= i;

		st->scale_avail[i][1] = do_div(scale_uv, 100000000) * 10;
		st->scale_avail[i][0] = scale_uv;
	}

	return 0;
out:
304
	dev_err(&st->sd.spi->dev, "setup failed\n");
305 306 307 308
	return ret;
}

static ssize_t ad7192_read_frequency(struct device *dev,
309 310
				     struct device_attribute *attr,
				     char *buf)
311
{
312
	struct iio_dev *indio_dev = dev_to_iio_dev(dev);
313 314 315 316 317 318 319
	struct ad7192_state *st = iio_priv(indio_dev);

	return sprintf(buf, "%d\n", st->mclk /
			(st->f_order * 1024 * AD7192_MODE_RATE(st->mode)));
}

static ssize_t ad7192_write_frequency(struct device *dev,
320 321 322
				      struct device_attribute *attr,
				      const char *buf,
				      size_t len)
323
{
324
	struct iio_dev *indio_dev = dev_to_iio_dev(dev);
325 326 327 328
	struct ad7192_state *st = iio_priv(indio_dev);
	unsigned long lval;
	int div, ret;

329
	ret = kstrtoul(buf, 10, &lval);
330 331
	if (ret)
		return ret;
332 333
	if (lval == 0)
		return -EINVAL;
334 335

	mutex_lock(&indio_dev->mlock);
336
	if (iio_buffer_enabled(indio_dev)) {
337 338 339 340 341 342 343 344 345 346 347 348
		mutex_unlock(&indio_dev->mlock);
		return -EBUSY;
	}

	div = st->mclk / (lval * st->f_order * 1024);
	if (div < 1 || div > 1023) {
		ret = -EINVAL;
		goto out;
	}

	st->mode &= ~AD7192_MODE_RATE(-1);
	st->mode |= AD7192_MODE_RATE(div);
349
	ad_sd_write_reg(&st->sd, AD7192_REG_MODE, 3, st->mode);
350 351 352 353 354 355 356 357 358 359 360

out:
	mutex_unlock(&indio_dev->mlock);

	return ret ? ret : len;
}

static IIO_DEV_ATTR_SAMP_FREQ(S_IWUSR | S_IRUGO,
		ad7192_read_frequency,
		ad7192_write_frequency);

361 362 363
static ssize_t
ad7192_show_scale_available(struct device *dev,
			    struct device_attribute *attr, char *buf)
364
{
365
	struct iio_dev *indio_dev = dev_to_iio_dev(dev);
366 367 368 369 370 371 372 373 374 375 376 377
	struct ad7192_state *st = iio_priv(indio_dev);
	int i, len = 0;

	for (i = 0; i < ARRAY_SIZE(st->scale_avail); i++)
		len += sprintf(buf + len, "%d.%09u ", st->scale_avail[i][0],
			       st->scale_avail[i][1]);

	len += sprintf(buf + len, "\n");

	return len;
}

378 379
static IIO_DEVICE_ATTR_NAMED(in_v_m_v_scale_available,
			     in_voltage-voltage_scale_available,
380 381
			     S_IRUGO, ad7192_show_scale_available, NULL, 0);

382
static IIO_DEVICE_ATTR(in_voltage_scale_available, S_IRUGO,
383 384 385
		       ad7192_show_scale_available, NULL, 0);

static ssize_t ad7192_show_ac_excitation(struct device *dev,
386 387
					 struct device_attribute *attr,
					 char *buf)
388
{
389
	struct iio_dev *indio_dev = dev_to_iio_dev(dev);
390 391 392 393 394 395
	struct ad7192_state *st = iio_priv(indio_dev);

	return sprintf(buf, "%d\n", !!(st->mode & AD7192_MODE_ACX));
}

static ssize_t ad7192_show_bridge_switch(struct device *dev,
396 397
					 struct device_attribute *attr,
					 char *buf)
398
{
399
	struct iio_dev *indio_dev = dev_to_iio_dev(dev);
400 401 402 403 404 405
	struct ad7192_state *st = iio_priv(indio_dev);

	return sprintf(buf, "%d\n", !!(st->gpocon & AD7192_GPOCON_BPDSW));
}

static ssize_t ad7192_set(struct device *dev,
406 407 408
			  struct device_attribute *attr,
			  const char *buf,
			  size_t len)
409
{
410
	struct iio_dev *indio_dev = dev_to_iio_dev(dev);
411 412 413 414 415 416 417 418 419 420
	struct ad7192_state *st = iio_priv(indio_dev);
	struct iio_dev_attr *this_attr = to_iio_dev_attr(attr);
	int ret;
	bool val;

	ret = strtobool(buf, &val);
	if (ret < 0)
		return ret;

	mutex_lock(&indio_dev->mlock);
421
	if (iio_buffer_enabled(indio_dev)) {
422 423 424 425
		mutex_unlock(&indio_dev->mlock);
		return -EBUSY;
	}

426
	switch ((u32)this_attr->address) {
427 428 429 430 431 432
	case AD7192_REG_GPOCON:
		if (val)
			st->gpocon |= AD7192_GPOCON_BPDSW;
		else
			st->gpocon &= ~AD7192_GPOCON_BPDSW;

433
		ad_sd_write_reg(&st->sd, AD7192_REG_GPOCON, 1, st->gpocon);
434 435 436 437 438 439 440
		break;
	case AD7192_REG_MODE:
		if (val)
			st->mode |= AD7192_MODE_ACX;
		else
			st->mode &= ~AD7192_MODE_ACX;

441
		ad_sd_write_reg(&st->sd, AD7192_REG_MODE, 3, st->mode);
442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461
		break;
	default:
		ret = -EINVAL;
	}

	mutex_unlock(&indio_dev->mlock);

	return ret ? ret : len;
}

static IIO_DEVICE_ATTR(bridge_switch_en, S_IRUGO | S_IWUSR,
		       ad7192_show_bridge_switch, ad7192_set,
		       AD7192_REG_GPOCON);

static IIO_DEVICE_ATTR(ac_excitation_en, S_IRUGO | S_IWUSR,
		       ad7192_show_ac_excitation, ad7192_set,
		       AD7192_REG_MODE);

static struct attribute *ad7192_attributes[] = {
	&iio_dev_attr_sampling_frequency.dev_attr.attr,
462 463
	&iio_dev_attr_in_v_m_v_scale_available.dev_attr.attr,
	&iio_dev_attr_in_voltage_scale_available.dev_attr.attr,
464 465 466 467 468 469 470
	&iio_dev_attr_bridge_switch_en.dev_attr.attr,
	&iio_dev_attr_ac_excitation_en.dev_attr.attr,
	NULL
};

static const struct attribute_group ad7192_attribute_group = {
	.attrs = ad7192_attributes,
471 472 473 474 475 476 477 478 479 480 481 482
};

static struct attribute *ad7195_attributes[] = {
	&iio_dev_attr_sampling_frequency.dev_attr.attr,
	&iio_dev_attr_in_v_m_v_scale_available.dev_attr.attr,
	&iio_dev_attr_in_voltage_scale_available.dev_attr.attr,
	&iio_dev_attr_bridge_switch_en.dev_attr.attr,
	NULL
};

static const struct attribute_group ad7195_attribute_group = {
	.attrs = ad7195_attributes,
483 484
};

485 486 487 488 489
static unsigned int ad7192_get_temp_scale(bool unipolar)
{
	return unipolar ? 2815 * 2 : 2815;
}

490 491 492 493 494 495 496 497 498 499
static int ad7192_read_raw(struct iio_dev *indio_dev,
			   struct iio_chan_spec const *chan,
			   int *val,
			   int *val2,
			   long m)
{
	struct ad7192_state *st = iio_priv(indio_dev);
	bool unipolar = !!(st->conf & AD7192_CONF_UNIPOLAR);

	switch (m) {
500
	case IIO_CHAN_INFO_RAW:
501
		return ad_sigma_delta_single_conversion(indio_dev, chan, val);
502 503 504 505 506 507 508 509 510
	case IIO_CHAN_INFO_SCALE:
		switch (chan->type) {
		case IIO_VOLTAGE:
			mutex_lock(&indio_dev->mlock);
			*val = st->scale_avail[AD7192_CONF_GAIN(st->conf)][0];
			*val2 = st->scale_avail[AD7192_CONF_GAIN(st->conf)][1];
			mutex_unlock(&indio_dev->mlock);
			return IIO_VAL_INT_PLUS_NANO;
		case IIO_TEMP:
511 512 513
			*val = 0;
			*val2 = 1000000000 / ad7192_get_temp_scale(unipolar);
			return IIO_VAL_INT_PLUS_NANO;
514 515 516
		default:
			return -EINVAL;
		}
517 518
	case IIO_CHAN_INFO_OFFSET:
		if (!unipolar)
519
			*val = -(1 << (chan->scan_type.realbits - 1));
520 521
		else
			*val = 0;
522 523 524
		/* Kelvin to Celsius */
		if (chan->type == IIO_TEMP)
			*val -= 273 * ad7192_get_temp_scale(unipolar);
525
		return IIO_VAL_INT;
526 527 528 529 530 531
	}

	return -EINVAL;
}

static int ad7192_write_raw(struct iio_dev *indio_dev,
532 533 534 535
			    struct iio_chan_spec const *chan,
			    int val,
			    int val2,
			    long mask)
536 537 538 539 540 541
{
	struct ad7192_state *st = iio_priv(indio_dev);
	int ret, i;
	unsigned int tmp;

	mutex_lock(&indio_dev->mlock);
542
	if (iio_buffer_enabled(indio_dev)) {
543 544 545 546 547
		mutex_unlock(&indio_dev->mlock);
		return -EBUSY;
	}

	switch (mask) {
548
	case IIO_CHAN_INFO_SCALE:
549 550 551
		ret = -EINVAL;
		for (i = 0; i < ARRAY_SIZE(st->scale_avail); i++)
			if (val2 == st->scale_avail[i][1]) {
552
				ret = 0;
553 554 555
				tmp = st->conf;
				st->conf &= ~AD7192_CONF_GAIN(-1);
				st->conf |= AD7192_CONF_GAIN(i);
556 557 558
				if (tmp == st->conf)
					break;
				ad_sd_write_reg(&st->sd, AD7192_REG_CONF,
559
						3, st->conf);
560 561
				ad7192_calibrate_all(st);
				break;
562
			}
563
		break;
564 565 566 567 568 569 570 571 572 573
	default:
		ret = -EINVAL;
	}

	mutex_unlock(&indio_dev->mlock);

	return ret;
}

static int ad7192_write_raw_get_fmt(struct iio_dev *indio_dev,
574 575
				    struct iio_chan_spec const *chan,
				    long mask)
576 577 578 579 580 581 582 583 584
{
	return IIO_VAL_INT_PLUS_NANO;
}

static const struct iio_info ad7192_info = {
	.read_raw = &ad7192_read_raw,
	.write_raw = &ad7192_write_raw,
	.write_raw_get_fmt = &ad7192_write_raw_get_fmt,
	.attrs = &ad7192_attribute_group,
585
	.validate_trigger = ad_sd_validate_trigger,
586 587 588
	.driver_module = THIS_MODULE,
};

589 590 591 592 593
static const struct iio_info ad7195_info = {
	.read_raw = &ad7192_read_raw,
	.write_raw = &ad7192_write_raw,
	.write_raw_get_fmt = &ad7192_write_raw_get_fmt,
	.attrs = &ad7195_attribute_group,
594
	.validate_trigger = ad_sd_validate_trigger,
595 596 597
	.driver_module = THIS_MODULE,
};

598
static const struct iio_chan_spec ad7192_channels[] = {
599 600 601 602 603 604 605 606
	AD_SD_DIFF_CHANNEL(0, 1, 2, AD7192_CH_AIN1P_AIN2M, 24, 32, 0),
	AD_SD_DIFF_CHANNEL(1, 3, 4, AD7192_CH_AIN3P_AIN4M, 24, 32, 0),
	AD_SD_TEMP_CHANNEL(2, AD7192_CH_TEMP, 24, 32, 0),
	AD_SD_SHORTED_CHANNEL(3, 2, AD7192_CH_AIN2P_AIN2M, 24, 32, 0),
	AD_SD_CHANNEL(4, 1, AD7192_CH_AIN1, 24, 32, 0),
	AD_SD_CHANNEL(5, 2, AD7192_CH_AIN2, 24, 32, 0),
	AD_SD_CHANNEL(6, 3, AD7192_CH_AIN3, 24, 32, 0),
	AD_SD_CHANNEL(7, 4, AD7192_CH_AIN4, 24, 32, 0),
607 608 609
	IIO_CHAN_SOFT_TIMESTAMP(8),
};

610
static int ad7192_probe(struct spi_device *spi)
611
{
612
	const struct ad7192_platform_data *pdata = dev_get_platdata(&spi->dev);
613 614
	struct ad7192_state *st;
	struct iio_dev *indio_dev;
615
	int ret, voltage_uv = 0;
616 617 618 619 620 621 622 623 624 625 626

	if (!pdata) {
		dev_err(&spi->dev, "no platform data?\n");
		return -ENODEV;
	}

	if (!spi->irq) {
		dev_err(&spi->dev, "no IRQ?\n");
		return -ENODEV;
	}

627
	indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st));
628
	if (!indio_dev)
629 630 631 632
		return -ENOMEM;

	st = iio_priv(indio_dev);

633
	st->reg = devm_regulator_get(&spi->dev, "vcc");
634 635 636
	if (!IS_ERR(st->reg)) {
		ret = regulator_enable(st->reg);
		if (ret)
637
			return ret;
638 639 640 641

		voltage_uv = regulator_get_voltage(st->reg);
	}

642
	if (pdata->vref_mv)
643 644 645 646 647 648 649 650 651 652 653 654 655
		st->int_vref_mv = pdata->vref_mv;
	else if (voltage_uv)
		st->int_vref_mv = voltage_uv / 1000;
	else
		dev_warn(&spi->dev, "reference voltage undefined\n");

	spi_set_drvdata(spi, indio_dev);
	st->devid = spi_get_device_id(spi)->driver_data;
	indio_dev->dev.parent = &spi->dev;
	indio_dev->name = spi_get_device_id(spi)->name;
	indio_dev->modes = INDIO_DIRECT_MODE;
	indio_dev->channels = ad7192_channels;
	indio_dev->num_channels = ARRAY_SIZE(ad7192_channels);
656 657 658 659
	if (st->devid == ID_AD7195)
		indio_dev->info = &ad7195_info;
	else
		indio_dev->info = &ad7192_info;
660

661
	ad_sd_init(&st->sd, indio_dev, spi, &ad7192_sigma_delta_info);
662

663
	ret = ad_sd_setup_buffer_and_trigger(indio_dev);
664 665 666
	if (ret)
		goto error_disable_reg;

667
	ret = ad7192_setup(st, pdata);
668
	if (ret)
669
		goto error_remove_trigger;
670

671 672
	ret = iio_device_register(indio_dev);
	if (ret < 0)
673
		goto error_remove_trigger;
674 675 676
	return 0;

error_remove_trigger:
677
	ad_sd_cleanup_buffer_and_trigger(indio_dev);
678 679 680 681 682 683 684
error_disable_reg:
	if (!IS_ERR(st->reg))
		regulator_disable(st->reg);

	return ret;
}

685
static int ad7192_remove(struct spi_device *spi)
686 687 688 689
{
	struct iio_dev *indio_dev = spi_get_drvdata(spi);
	struct ad7192_state *st = iio_priv(indio_dev);

690
	iio_device_unregister(indio_dev);
691
	ad_sd_cleanup_buffer_and_trigger(indio_dev);
692

693
	if (!IS_ERR(st->reg))
694 695 696 697 698 699 700 701 702 703 704
		regulator_disable(st->reg);

	return 0;
}

static const struct spi_device_id ad7192_id[] = {
	{"ad7190", ID_AD7190},
	{"ad7192", ID_AD7192},
	{"ad7195", ID_AD7195},
	{}
};
705
MODULE_DEVICE_TABLE(spi, ad7192_id);
706 707 708 709 710 711

static struct spi_driver ad7192_driver = {
	.driver = {
		.name	= "ad7192",
	},
	.probe		= ad7192_probe,
712
	.remove		= ad7192_remove,
713 714
	.id_table	= ad7192_id,
};
715
module_spi_driver(ad7192_driver);
716 717 718 719

MODULE_AUTHOR("Michael Hennerich <hennerich@blackfin.uclinux.org>");
MODULE_DESCRIPTION("Analog Devices AD7190, AD7192, AD7195 ADC");
MODULE_LICENSE("GPL v2");