intel-iommu.c 131.2 KB
Newer Older
1
/*
2
 * Copyright © 2006-2014 Intel Corporation.
3 4 5 6 7 8 9 10 11 12
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
13 14 15 16 17
 * Authors: David Woodhouse <dwmw2@infradead.org>,
 *          Ashok Raj <ashok.raj@intel.com>,
 *          Shaohua Li <shaohua.li@intel.com>,
 *          Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
 *          Fenghua Yu <fenghua.yu@intel.com>
J
Joerg Roedel 已提交
18
 *          Joerg Roedel <jroedel@suse.de>
19 20
 */

J
Joerg Roedel 已提交
21 22
#define pr_fmt(fmt)     "DMAR: " fmt

23 24
#include <linux/init.h>
#include <linux/bitmap.h>
M
mark gross 已提交
25
#include <linux/debugfs.h>
26
#include <linux/export.h>
27 28 29 30 31 32 33 34
#include <linux/slab.h>
#include <linux/irq.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
#include <linux/pci.h>
#include <linux/dmar.h>
#include <linux/dma-mapping.h>
#include <linux/mempool.h>
35
#include <linux/memory.h>
M
mark gross 已提交
36
#include <linux/timer.h>
37
#include <linux/io.h>
K
Kay, Allen M 已提交
38
#include <linux/iova.h>
39
#include <linux/iommu.h>
K
Kay, Allen M 已提交
40
#include <linux/intel-iommu.h>
41
#include <linux/syscore_ops.h>
42
#include <linux/tboot.h>
43
#include <linux/dmi.h>
44
#include <linux/pci-ats.h>
T
Tejun Heo 已提交
45
#include <linux/memblock.h>
A
Akinobu Mita 已提交
46
#include <linux/dma-contiguous.h>
47
#include <linux/crash_dump.h>
48
#include <asm/irq_remapping.h>
49
#include <asm/cacheflush.h>
50
#include <asm/iommu.h>
51

52 53
#include "irq_remapping.h"

F
Fenghua Yu 已提交
54 55 56
#define ROOT_SIZE		VTD_PAGE_SIZE
#define CONTEXT_SIZE		VTD_PAGE_SIZE

57
#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
58
#define IS_USB_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_SERIAL_USB)
59
#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
60
#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
61 62 63 64 65 66 67

#define IOAPIC_RANGE_START	(0xfee00000)
#define IOAPIC_RANGE_END	(0xfeefffff)
#define IOVA_START_ADDR		(0x1000)

#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48

F
Fenghua Yu 已提交
68
#define MAX_AGAW_WIDTH 64
69
#define MAX_AGAW_PFN_WIDTH	(MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
F
Fenghua Yu 已提交
70

71 72 73 74 75 76 77 78
#define __DOMAIN_MAX_PFN(gaw)  ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)

/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
   to match. That way, we can use 'unsigned long' for PFNs with impunity. */
#define DOMAIN_MAX_PFN(gaw)	((unsigned long) min_t(uint64_t, \
				__DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
#define DOMAIN_MAX_ADDR(gaw)	(((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
79

80 81 82
/* IO virtual address start page frame number */
#define IOVA_START_PFN		(1)

83
#define IOVA_PFN(addr)		((addr) >> PAGE_SHIFT)
84
#define DMA_32BIT_PFN		IOVA_PFN(DMA_BIT_MASK(32))
85
#define DMA_64BIT_PFN		IOVA_PFN(DMA_BIT_MASK(64))
M
mark gross 已提交
86

87 88 89 90
/* page table handling */
#define LEVEL_STRIDE		(9)
#define LEVEL_MASK		(((u64)1 << LEVEL_STRIDE) - 1)

91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
/*
 * This bitmap is used to advertise the page sizes our hardware support
 * to the IOMMU core, which will then use this information to split
 * physically contiguous memory regions it is mapping into page sizes
 * that we support.
 *
 * Traditionally the IOMMU core just handed us the mappings directly,
 * after making sure the size is an order of a 4KiB page and that the
 * mapping has natural alignment.
 *
 * To retain this behavior, we currently advertise that we support
 * all page sizes that are an order of 4KiB.
 *
 * If at some point we'd like to utilize the IOMMU core's new behavior,
 * we could change this to advertise the real page sizes we support.
 */
#define INTEL_IOMMU_PGSIZES	(~0xFFFUL)

109 110 111 112 113 114 115
static inline int agaw_to_level(int agaw)
{
	return agaw + 2;
}

static inline int agaw_to_width(int agaw)
{
116
	return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
117 118 119 120
}

static inline int width_to_agaw(int width)
{
121
	return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147
}

static inline unsigned int level_to_offset_bits(int level)
{
	return (level - 1) * LEVEL_STRIDE;
}

static inline int pfn_level_offset(unsigned long pfn, int level)
{
	return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
}

static inline unsigned long level_mask(int level)
{
	return -1UL << level_to_offset_bits(level);
}

static inline unsigned long level_size(int level)
{
	return 1UL << level_to_offset_bits(level);
}

static inline unsigned long align_to_level(unsigned long pfn, int level)
{
	return (pfn + level_size(level) - 1) & level_mask(level);
}
148

149 150
static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
{
151
	return  1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
152 153
}

154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173
/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
   are never going to work. */
static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
{
	return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
}

static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
{
	return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
}
static inline unsigned long page_to_dma_pfn(struct page *pg)
{
	return mm_to_dma_pfn(page_to_pfn(pg));
}
static inline unsigned long virt_to_dma_pfn(void *p)
{
	return page_to_dma_pfn(virt_to_page(p));
}

W
Weidong Han 已提交
174 175 176
/* global iommu list, set NULL for ignored DMAR units */
static struct intel_iommu **g_iommus;

177
static void __init check_tylersburg_isoch(void);
178 179
static int rwbf_quirk;

180 181 182 183 184 185
/*
 * set to 1 to panic kernel if can't successfully enable VT-d
 * (used when kernel is launched w/ TXT)
 */
static int force_on = 0;

186 187 188 189 190 191 192
/*
 * 0: Present
 * 1-11: Reserved
 * 12-63: Context Ptr (12 - (haw-1))
 * 64-127: Reserved
 */
struct root_entry {
193 194
	u64	lo;
	u64	hi;
195 196 197
};
#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))

198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217
/*
 * Take a root_entry and return the Lower Context Table Pointer (LCTP)
 * if marked present.
 */
static phys_addr_t root_entry_lctp(struct root_entry *re)
{
	if (!(re->lo & 1))
		return 0;

	return re->lo & VTD_PAGE_MASK;
}

/*
 * Take a root_entry and return the Upper Context Table Pointer (UCTP)
 * if marked present.
 */
static phys_addr_t root_entry_uctp(struct root_entry *re)
{
	if (!(re->hi & 1))
		return 0;
218

219 220
	return re->hi & VTD_PAGE_MASK;
}
221 222 223 224 225 226 227 228 229 230 231 232 233 234 235
/*
 * low 64 bits:
 * 0: present
 * 1: fault processing disable
 * 2-3: translation type
 * 12-63: address space root
 * high 64 bits:
 * 0-2: address width
 * 3-6: aval
 * 8-23: domain id
 */
struct context_entry {
	u64 lo;
	u64 hi;
};
236

237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257
static inline void context_clear_pasid_enable(struct context_entry *context)
{
	context->lo &= ~(1ULL << 11);
}

static inline bool context_pasid_enabled(struct context_entry *context)
{
	return !!(context->lo & (1ULL << 11));
}

static inline void context_set_copied(struct context_entry *context)
{
	context->hi |= (1ull << 3);
}

static inline bool context_copied(struct context_entry *context)
{
	return !!(context->hi & (1ULL << 3));
}

static inline bool __context_present(struct context_entry *context)
258 259 260
{
	return (context->lo & 1);
}
261 262 263 264 265 266 267 268

static inline bool context_present(struct context_entry *context)
{
	return context_pasid_enabled(context) ?
	     __context_present(context) :
	     __context_present(context) && !context_copied(context);
}

269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288
static inline void context_set_present(struct context_entry *context)
{
	context->lo |= 1;
}

static inline void context_set_fault_enable(struct context_entry *context)
{
	context->lo &= (((u64)-1) << 2) | 1;
}

static inline void context_set_translation_type(struct context_entry *context,
						unsigned long value)
{
	context->lo &= (((u64)-1) << 4) | 3;
	context->lo |= (value & 3) << 2;
}

static inline void context_set_address_root(struct context_entry *context,
					    unsigned long value)
{
289
	context->lo &= ~VTD_PAGE_MASK;
290 291 292 293 294 295 296 297 298 299 300 301 302 303 304
	context->lo |= value & VTD_PAGE_MASK;
}

static inline void context_set_address_width(struct context_entry *context,
					     unsigned long value)
{
	context->hi |= value & 7;
}

static inline void context_set_domain_id(struct context_entry *context,
					 unsigned long value)
{
	context->hi |= (value & ((1 << 16) - 1)) << 8;
}

305 306 307 308 309
static inline int context_domain_id(struct context_entry *c)
{
	return((c->hi >> 8) & 0xffff);
}

310 311 312 313 314
static inline void context_clear_entry(struct context_entry *context)
{
	context->lo = 0;
	context->hi = 0;
}
315

316 317 318 319 320
/*
 * 0: readable
 * 1: writable
 * 2-6: reserved
 * 7: super page
321 322
 * 8-10: available
 * 11: snoop behavior
323 324 325 326 327 328
 * 12-63: Host physcial address
 */
struct dma_pte {
	u64 val;
};

329 330 331 332 333 334 335
static inline void dma_clear_pte(struct dma_pte *pte)
{
	pte->val = 0;
}

static inline u64 dma_pte_addr(struct dma_pte *pte)
{
336 337 338 339
#ifdef CONFIG_64BIT
	return pte->val & VTD_PAGE_MASK;
#else
	/* Must have a full atomic 64-bit read */
340
	return  __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
341
#endif
342 343 344 345 346 347
}

static inline bool dma_pte_present(struct dma_pte *pte)
{
	return (pte->val & 3) != 0;
}
348

349 350
static inline bool dma_pte_superpage(struct dma_pte *pte)
{
351
	return (pte->val & DMA_PTE_LARGE_PAGE);
352 353
}

354 355 356 357 358
static inline int first_pte_in_page(struct dma_pte *pte)
{
	return !((unsigned long)pte & ~VTD_PAGE_MASK);
}

359 360 361 362 363 364
/*
 * This domain is a statically identity mapping domain.
 *	1. This domain creats a static 1:1 mapping to all usable memory.
 * 	2. It maps to each iommu if successful.
 *	3. Each iommu mapps to this domain if successful.
 */
365 366
static struct dmar_domain *si_domain;
static int hw_pass_through = 1;
367

368 369
/*
 * Domain represents a virtual machine, more than one devices
370 371
 * across iommus may be owned in one domain, e.g. kvm guest.
 */
372
#define DOMAIN_FLAG_VIRTUAL_MACHINE	(1 << 0)
373

374
/* si_domain contains mulitple devices */
375
#define DOMAIN_FLAG_STATIC_IDENTITY	(1 << 1)
376

377 378 379 380
#define for_each_domain_iommu(idx, domain)			\
	for (idx = 0; idx < g_num_of_iommus; idx++)		\
		if (domain->iommu_refcnt[idx])

381
struct dmar_domain {
382
	int	nid;			/* node id */
383 384 385 386

	unsigned	iommu_refcnt[DMAR_UNITS_SUPPORTED];
					/* Refcount of devices per iommu */

387

388 389 390 391
	u16		iommu_did[DMAR_UNITS_SUPPORTED];
					/* Domain ids per IOMMU. Use u16 since
					 * domain ids are 16 bit wide according
					 * to VT-d spec, section 9.3 */
392

393
	struct list_head devices;	/* all devices' list */
394 395 396 397 398 399 400 401
	struct iova_domain iovad;	/* iova's that belong to this domain */

	struct dma_pte	*pgd;		/* virtual address */
	int		gaw;		/* max guest address width */

	/* adjusted guest address width, 0 is level 2 30-bit */
	int		agaw;

W
Weidong Han 已提交
402
	int		flags;		/* flags to find out type of domain */
W
Weidong Han 已提交
403 404

	int		iommu_coherency;/* indicate coherency of iommu access */
405
	int		iommu_snooping; /* indicate snooping control feature*/
406
	int		iommu_count;	/* reference count of iommu */
407 408 409
	int		iommu_superpage;/* Level of superpages supported:
					   0 == 4KiB (no superpages), 1 == 2MiB,
					   2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
410
	u64		max_addr;	/* maximum mapped address */
411 412 413

	struct iommu_domain domain;	/* generic domain data structure for
					   iommu core */
414 415
};

416 417 418 419
/* PCI domain-device relationship */
struct device_domain_info {
	struct list_head link;	/* link to domain siblings */
	struct list_head global; /* link to global list */
420
	u8 bus;			/* PCI bus number */
421
	u8 devfn;		/* PCI devfn number */
422 423 424 425 426 427 428
	u8 pasid_supported:3;
	u8 pasid_enabled:1;
	u8 pri_supported:1;
	u8 pri_enabled:1;
	u8 ats_supported:1;
	u8 ats_enabled:1;
	u8 ats_qdep;
429
	struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Y
Yu Zhao 已提交
430
	struct intel_iommu *iommu; /* IOMMU used by this device */
431 432 433
	struct dmar_domain *domain; /* pointer to domain */
};

434 435 436 437 438
struct dmar_rmrr_unit {
	struct list_head list;		/* list of rmrr units	*/
	struct acpi_dmar_header *hdr;	/* ACPI header		*/
	u64	base_address;		/* reserved base address*/
	u64	end_address;		/* reserved end address */
439
	struct dmar_dev_scope *devices;	/* target devices */
440 441 442 443 444 445
	int	devices_cnt;		/* target device count */
};

struct dmar_atsr_unit {
	struct list_head list;		/* list of ATSR units */
	struct acpi_dmar_header *hdr;	/* ACPI header */
446
	struct dmar_dev_scope *devices;	/* target devices */
447 448 449 450 451 452 453 454 455 456
	int devices_cnt;		/* target device count */
	u8 include_all:1;		/* include all ports */
};

static LIST_HEAD(dmar_atsr_units);
static LIST_HEAD(dmar_rmrr_units);

#define for_each_rmrr_units(rmrr) \
	list_for_each_entry(rmrr, &dmar_rmrr_units, list)

M
mark gross 已提交
457 458
static void flush_unmaps_timeout(unsigned long data);

459
static DEFINE_TIMER(unmap_timer,  flush_unmaps_timeout, 0, 0);
M
mark gross 已提交
460

461 462 463 464 465 466
struct deferred_flush_entry {
	struct iova *iova;
	struct dmar_domain *domain;
	struct page *freelist;
};

467
#define HIGH_WATER_MARK 250
468
struct deferred_flush_table {
469
	int next;
470
	struct deferred_flush_entry entries[HIGH_WATER_MARK];
471 472
};

473
static struct deferred_flush_table *deferred_flush;
474

M
mark gross 已提交
475 476 477 478 479 480 481 482 483
/* bitmap for indexing intel_iommus */
static int g_num_of_iommus;

static DEFINE_SPINLOCK(async_umap_flush_lock);
static LIST_HEAD(unmaps_to_do);

static int timer_on;
static long list_size;

484
static void domain_exit(struct dmar_domain *domain);
485
static void domain_remove_dev_info(struct dmar_domain *domain);
486 487
static void dmar_remove_one_dev_info(struct dmar_domain *domain,
				     struct device *dev);
488
static void __dmar_remove_one_dev_info(struct device_domain_info *info);
489 490
static void domain_context_clear(struct intel_iommu *iommu,
				 struct device *dev);
491 492
static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu);
493

494
#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
495 496 497
int dmar_disabled = 0;
#else
int dmar_disabled = 1;
498
#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
499

500 501 502
int intel_iommu_enabled = 0;
EXPORT_SYMBOL_GPL(intel_iommu_enabled);

503
static int dmar_map_gfx = 1;
504
static int dmar_forcedac;
M
mark gross 已提交
505
static int intel_iommu_strict;
506
static int intel_iommu_superpage = 1;
507
static int intel_iommu_ecs = 1;
508 509
static int intel_iommu_pasid28;
static int iommu_identity_mapping;
510

511 512 513
#define IDENTMAP_ALL		1
#define IDENTMAP_GFX		2
#define IDENTMAP_AZALIA		4
514

515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532
/* Broadwell and Skylake have broken ECS support — normal so-called "second
 * level" translation of DMA requests-without-PASID doesn't actually happen
 * unless you also set the NESTE bit in an extended context-entry. Which of
 * course means that SVM doesn't work because it's trying to do nested
 * translation of the physical addresses it finds in the process page tables,
 * through the IOVA->phys mapping found in the "second level" page tables.
 *
 * The VT-d specification was retroactively changed to change the definition
 * of the capability bits and pretend that Broadwell/Skylake never happened...
 * but unfortunately the wrong bit was changed. It's ECS which is broken, but
 * for some reason it was the PASID capability bit which was redefined (from
 * bit 28 on BDW/SKL to bit 40 in future).
 *
 * So our test for ECS needs to eschew those implementations which set the old
 * PASID capabiity bit 28, since those are the ones on which ECS is broken.
 * Unless we are working around the 'pasid28' limitations, that is, by putting
 * the device into passthrough mode for normal DMA and thus masking the bug.
 */
533
#define ecs_enabled(iommu) (intel_iommu_ecs && ecap_ecs(iommu->ecap) && \
534 535 536 537 538
			    (intel_iommu_pasid28 || !ecap_broken_pasid(iommu->ecap)))
/* PASID support is thus enabled if ECS is enabled and *either* of the old
 * or new capability bits are set. */
#define pasid_enabled(iommu) (ecs_enabled(iommu) &&			\
			      (ecap_pasid(iommu->ecap) || ecap_broken_pasid(iommu->ecap)))
539

540 541 542
int intel_iommu_gfx_mapped;
EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);

543 544 545 546
#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
static DEFINE_SPINLOCK(device_domain_lock);
static LIST_HEAD(device_domain_list);

547
static const struct iommu_ops intel_iommu_ops;
548

549 550 551 552 553
static bool translation_pre_enabled(struct intel_iommu *iommu)
{
	return (iommu->flags & VTD_FLAG_TRANS_PRE_ENABLED);
}

554 555 556 557 558
static void clear_translation_pre_enabled(struct intel_iommu *iommu)
{
	iommu->flags &= ~VTD_FLAG_TRANS_PRE_ENABLED;
}

559 560 561 562 563 564 565 566 567
static void init_translation_status(struct intel_iommu *iommu)
{
	u32 gsts;

	gsts = readl(iommu->reg + DMAR_GSTS_REG);
	if (gsts & DMA_GSTS_TES)
		iommu->flags |= VTD_FLAG_TRANS_PRE_ENABLED;
}

568 569 570 571 572 573
/* Convert generic 'struct iommu_domain to private struct dmar_domain */
static struct dmar_domain *to_dmar_domain(struct iommu_domain *dom)
{
	return container_of(dom, struct dmar_domain, domain);
}

574 575 576 577 578
static int __init intel_iommu_setup(char *str)
{
	if (!str)
		return -EINVAL;
	while (*str) {
579 580
		if (!strncmp(str, "on", 2)) {
			dmar_disabled = 0;
J
Joerg Roedel 已提交
581
			pr_info("IOMMU enabled\n");
582
		} else if (!strncmp(str, "off", 3)) {
583
			dmar_disabled = 1;
J
Joerg Roedel 已提交
584
			pr_info("IOMMU disabled\n");
585 586
		} else if (!strncmp(str, "igfx_off", 8)) {
			dmar_map_gfx = 0;
J
Joerg Roedel 已提交
587
			pr_info("Disable GFX device mapping\n");
588
		} else if (!strncmp(str, "forcedac", 8)) {
J
Joerg Roedel 已提交
589
			pr_info("Forcing DAC for PCI devices\n");
590
			dmar_forcedac = 1;
M
mark gross 已提交
591
		} else if (!strncmp(str, "strict", 6)) {
J
Joerg Roedel 已提交
592
			pr_info("Disable batched IOTLB flush\n");
M
mark gross 已提交
593
			intel_iommu_strict = 1;
594
		} else if (!strncmp(str, "sp_off", 6)) {
J
Joerg Roedel 已提交
595
			pr_info("Disable supported super page\n");
596
			intel_iommu_superpage = 0;
597 598 599 600
		} else if (!strncmp(str, "ecs_off", 7)) {
			printk(KERN_INFO
				"Intel-IOMMU: disable extended context table support\n");
			intel_iommu_ecs = 0;
601 602 603 604 605
		} else if (!strncmp(str, "pasid28", 7)) {
			printk(KERN_INFO
				"Intel-IOMMU: enable pre-production PASID support\n");
			intel_iommu_pasid28 = 1;
			iommu_identity_mapping |= IDENTMAP_GFX;
606 607 608 609 610 611 612 613 614 615 616 617 618
		}

		str += strcspn(str, ",");
		while (*str == ',')
			str++;
	}
	return 0;
}
__setup("intel_iommu=", intel_iommu_setup);

static struct kmem_cache *iommu_domain_cache;
static struct kmem_cache *iommu_devinfo_cache;

619 620
static struct dmar_domain* get_iommu_domain(struct intel_iommu *iommu, u16 did)
{
621 622 623 624 625 626 627 628
	struct dmar_domain **domains;
	int idx = did >> 8;

	domains = iommu->domains[idx];
	if (!domains)
		return NULL;

	return domains[did & 0xff];
629 630 631 632 633
}

static void set_iommu_domain(struct intel_iommu *iommu, u16 did,
			     struct dmar_domain *domain)
{
634 635 636 637 638 639 640 641 642 643 644 645 646
	struct dmar_domain **domains;
	int idx = did >> 8;

	if (!iommu->domains[idx]) {
		size_t size = 256 * sizeof(struct dmar_domain *);
		iommu->domains[idx] = kzalloc(size, GFP_ATOMIC);
	}

	domains = iommu->domains[idx];
	if (WARN_ON(!domains))
		return;
	else
		domains[did & 0xff] = domain;
647 648
}

649
static inline void *alloc_pgtable_page(int node)
650
{
651 652
	struct page *page;
	void *vaddr = NULL;
653

654 655 656
	page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
	if (page)
		vaddr = page_address(page);
657
	return vaddr;
658 659 660 661 662 663 664 665 666
}

static inline void free_pgtable_page(void *vaddr)
{
	free_page((unsigned long)vaddr);
}

static inline void *alloc_domain_mem(void)
{
667
	return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
668 669
}

K
Kay, Allen M 已提交
670
static void free_domain_mem(void *vaddr)
671 672 673 674 675 676
{
	kmem_cache_free(iommu_domain_cache, vaddr);
}

static inline void * alloc_devinfo_mem(void)
{
677
	return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
678 679 680 681 682 683 684
}

static inline void free_devinfo_mem(void *vaddr)
{
	kmem_cache_free(iommu_devinfo_cache, vaddr);
}

685 686 687 688 689
static inline int domain_type_is_vm(struct dmar_domain *domain)
{
	return domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE;
}

690 691 692 693 694
static inline int domain_type_is_si(struct dmar_domain *domain)
{
	return domain->flags & DOMAIN_FLAG_STATIC_IDENTITY;
}

695 696 697 698 699
static inline int domain_type_is_vm_or_si(struct dmar_domain *domain)
{
	return domain->flags & (DOMAIN_FLAG_VIRTUAL_MACHINE |
				DOMAIN_FLAG_STATIC_IDENTITY);
}
W
Weidong Han 已提交
700

701 702 703 704 705 706 707 708
static inline int domain_pfn_supported(struct dmar_domain *domain,
				       unsigned long pfn)
{
	int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;

	return !(addr_width < BITS_PER_LONG && pfn >> addr_width);
}

F
Fenghua Yu 已提交
709
static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
W
Weidong Han 已提交
710 711 712 713 714
{
	unsigned long sagaw;
	int agaw = -1;

	sagaw = cap_sagaw(iommu->cap);
F
Fenghua Yu 已提交
715
	for (agaw = width_to_agaw(max_gaw);
W
Weidong Han 已提交
716 717 718 719 720 721 722 723
	     agaw >= 0; agaw--) {
		if (test_bit(agaw, &sagaw))
			break;
	}

	return agaw;
}

F
Fenghua Yu 已提交
724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741
/*
 * Calculate max SAGAW for each iommu.
 */
int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
}

/*
 * calculate agaw for each iommu.
 * "SAGAW" may be different across iommus, use a default agaw, and
 * get a supported less agaw for iommus that don't support the default agaw.
 */
int iommu_calculate_agaw(struct intel_iommu *iommu)
{
	return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
}

742
/* This functionin only returns single iommu in a domain */
743 744 745 746
static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
{
	int iommu_id;

747
	/* si_domain and vm domain should not get here. */
748
	BUG_ON(domain_type_is_vm_or_si(domain));
749 750 751
	for_each_domain_iommu(iommu_id, domain)
		break;

752 753 754 755 756 757
	if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
		return NULL;

	return g_iommus[iommu_id];
}

W
Weidong Han 已提交
758 759
static void domain_update_iommu_coherency(struct dmar_domain *domain)
{
760 761
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
762 763
	bool found = false;
	int i;
764

765
	domain->iommu_coherency = 1;
W
Weidong Han 已提交
766

767
	for_each_domain_iommu(i, domain) {
768
		found = true;
W
Weidong Han 已提交
769 770 771 772 773
		if (!ecap_coherent(g_iommus[i]->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
774 775 776 777 778 779 780 781 782 783 784 785
	if (found)
		return;

	/* No hardware attached; use lowest common denominator */
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (!ecap_coherent(iommu->ecap)) {
			domain->iommu_coherency = 0;
			break;
		}
	}
	rcu_read_unlock();
W
Weidong Han 已提交
786 787
}

788
static int domain_update_iommu_snooping(struct intel_iommu *skip)
789
{
790 791 792
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	int ret = 1;
793

794 795 796 797 798 799 800
	rcu_read_lock();
	for_each_active_iommu(iommu, drhd) {
		if (iommu != skip) {
			if (!ecap_sc_support(iommu->ecap)) {
				ret = 0;
				break;
			}
801 802
		}
	}
803 804 805
	rcu_read_unlock();

	return ret;
806 807
}

808
static int domain_update_iommu_superpage(struct intel_iommu *skip)
809
{
810
	struct dmar_drhd_unit *drhd;
811
	struct intel_iommu *iommu;
812
	int mask = 0xf;
813 814

	if (!intel_iommu_superpage) {
815
		return 0;
816 817
	}

818
	/* set iommu_superpage to the smallest common denominator */
819
	rcu_read_lock();
820
	for_each_active_iommu(iommu, drhd) {
821 822 823 824
		if (iommu != skip) {
			mask &= cap_super_page_val(iommu->cap);
			if (!mask)
				break;
825 826
		}
	}
827 828
	rcu_read_unlock();

829
	return fls(mask);
830 831
}

832 833 834 835
/* Some capabilities may be different across iommus */
static void domain_update_iommu_cap(struct dmar_domain *domain)
{
	domain_update_iommu_coherency(domain);
836 837
	domain->iommu_snooping = domain_update_iommu_snooping(NULL);
	domain->iommu_superpage = domain_update_iommu_superpage(NULL);
838 839
}

840 841 842 843 844 845 846
static inline struct context_entry *iommu_context_addr(struct intel_iommu *iommu,
						       u8 bus, u8 devfn, int alloc)
{
	struct root_entry *root = &iommu->root_entry[bus];
	struct context_entry *context;
	u64 *entry;

847
	entry = &root->lo;
848
	if (ecs_enabled(iommu)) {
849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873
		if (devfn >= 0x80) {
			devfn -= 0x80;
			entry = &root->hi;
		}
		devfn *= 2;
	}
	if (*entry & 1)
		context = phys_to_virt(*entry & VTD_PAGE_MASK);
	else {
		unsigned long phy_addr;
		if (!alloc)
			return NULL;

		context = alloc_pgtable_page(iommu->node);
		if (!context)
			return NULL;

		__iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
		phy_addr = virt_to_phys((void *)context);
		*entry = phy_addr | 1;
		__iommu_flush_cache(iommu, entry, sizeof(*entry));
	}
	return &context[devfn];
}

874 875 876 877 878
static int iommu_dummy(struct device *dev)
{
	return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
}

879
static struct intel_iommu *device_to_iommu(struct device *dev, u8 *bus, u8 *devfn)
880 881
{
	struct dmar_drhd_unit *drhd = NULL;
882
	struct intel_iommu *iommu;
883 884
	struct device *tmp;
	struct pci_dev *ptmp, *pdev = NULL;
885
	u16 segment = 0;
886 887
	int i;

888 889 890
	if (iommu_dummy(dev))
		return NULL;

891 892 893
	if (dev_is_pci(dev)) {
		pdev = to_pci_dev(dev);
		segment = pci_domain_nr(pdev->bus);
894
	} else if (has_acpi_companion(dev))
895 896
		dev = &ACPI_COMPANION(dev)->dev;

897
	rcu_read_lock();
898
	for_each_active_iommu(iommu, drhd) {
899
		if (pdev && segment != drhd->segment)
900
			continue;
901

902
		for_each_active_dev_scope(drhd->devices,
903 904 905 906
					  drhd->devices_cnt, i, tmp) {
			if (tmp == dev) {
				*bus = drhd->devices[i].bus;
				*devfn = drhd->devices[i].devfn;
907
				goto out;
908 909 910 911 912 913 914 915 916 917
			}

			if (!pdev || !dev_is_pci(tmp))
				continue;

			ptmp = to_pci_dev(tmp);
			if (ptmp->subordinate &&
			    ptmp->subordinate->number <= pdev->bus->number &&
			    ptmp->subordinate->busn_res.end >= pdev->bus->number)
				goto got_pdev;
918
		}
919

920 921 922 923
		if (pdev && drhd->include_all) {
		got_pdev:
			*bus = pdev->bus->number;
			*devfn = pdev->devfn;
924
			goto out;
925
		}
926
	}
927
	iommu = NULL;
928
 out:
929
	rcu_read_unlock();
930

931
	return iommu;
932 933
}

W
Weidong Han 已提交
934 935 936 937 938 939 940
static void domain_flush_cache(struct dmar_domain *domain,
			       void *addr, int size)
{
	if (!domain->iommu_coherency)
		clflush_cache_range(addr, size);
}

941 942 943
static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct context_entry *context;
944
	int ret = 0;
945 946 947
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
948 949 950
	context = iommu_context_addr(iommu, bus, devfn, 0);
	if (context)
		ret = context_present(context);
951 952 953 954 955 956 957 958 959 960
	spin_unlock_irqrestore(&iommu->lock, flags);
	return ret;
}

static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
{
	struct context_entry *context;
	unsigned long flags;

	spin_lock_irqsave(&iommu->lock, flags);
961
	context = iommu_context_addr(iommu, bus, devfn, 0);
962
	if (context) {
963 964
		context_clear_entry(context);
		__iommu_flush_cache(iommu, context, sizeof(*context));
965 966 967 968 969 970 971 972 973 974 975 976 977 978 979
	}
	spin_unlock_irqrestore(&iommu->lock, flags);
}

static void free_context_table(struct intel_iommu *iommu)
{
	int i;
	unsigned long flags;
	struct context_entry *context;

	spin_lock_irqsave(&iommu->lock, flags);
	if (!iommu->root_entry) {
		goto out;
	}
	for (i = 0; i < ROOT_ENTRY_NR; i++) {
980
		context = iommu_context_addr(iommu, i, 0, 0);
981 982
		if (context)
			free_pgtable_page(context);
983

984
		if (!ecs_enabled(iommu))
985 986 987 988 989 990
			continue;

		context = iommu_context_addr(iommu, i, 0x80, 0);
		if (context)
			free_pgtable_page(context);

991 992 993 994 995 996 997
	}
	free_pgtable_page(iommu->root_entry);
	iommu->root_entry = NULL;
out:
	spin_unlock_irqrestore(&iommu->lock, flags);
}

998
static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
999
				      unsigned long pfn, int *target_level)
1000 1001 1002
{
	struct dma_pte *parent, *pte = NULL;
	int level = agaw_to_level(domain->agaw);
1003
	int offset;
1004 1005

	BUG_ON(!domain->pgd);
1006

1007
	if (!domain_pfn_supported(domain, pfn))
1008 1009 1010
		/* Address beyond IOMMU's addressing capabilities. */
		return NULL;

1011 1012
	parent = domain->pgd;

1013
	while (1) {
1014 1015
		void *tmp_page;

1016
		offset = pfn_level_offset(pfn, level);
1017
		pte = &parent[offset];
1018
		if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
1019
			break;
1020
		if (level == *target_level)
1021 1022
			break;

1023
		if (!dma_pte_present(pte)) {
1024 1025
			uint64_t pteval;

1026
			tmp_page = alloc_pgtable_page(domain->nid);
1027

1028
			if (!tmp_page)
1029
				return NULL;
1030

1031
			domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
1032
			pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
1033
			if (cmpxchg64(&pte->val, 0ULL, pteval))
1034 1035
				/* Someone else set it while we were thinking; use theirs. */
				free_pgtable_page(tmp_page);
1036
			else
1037
				domain_flush_cache(domain, pte, sizeof(*pte));
1038
		}
1039 1040 1041
		if (level == 1)
			break;

1042
		parent = phys_to_virt(dma_pte_addr(pte));
1043 1044 1045
		level--;
	}

1046 1047 1048
	if (!*target_level)
		*target_level = level;

1049 1050 1051
	return pte;
}

1052

1053
/* return address's pte at specific level */
1054 1055
static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
					 unsigned long pfn,
1056
					 int level, int *large_page)
1057 1058 1059 1060 1061 1062 1063
{
	struct dma_pte *parent, *pte = NULL;
	int total = agaw_to_level(domain->agaw);
	int offset;

	parent = domain->pgd;
	while (level <= total) {
1064
		offset = pfn_level_offset(pfn, total);
1065 1066 1067 1068
		pte = &parent[offset];
		if (level == total)
			return pte;

1069 1070
		if (!dma_pte_present(pte)) {
			*large_page = total;
1071
			break;
1072 1073
		}

1074
		if (dma_pte_superpage(pte)) {
1075 1076 1077 1078
			*large_page = total;
			return pte;
		}

1079
		parent = phys_to_virt(dma_pte_addr(pte));
1080 1081 1082 1083 1084 1085
		total--;
	}
	return NULL;
}

/* clear last level pte, a tlb flush should be followed */
1086
static void dma_pte_clear_range(struct dmar_domain *domain,
1087 1088
				unsigned long start_pfn,
				unsigned long last_pfn)
1089
{
1090
	unsigned int large_page = 1;
1091
	struct dma_pte *first_pte, *pte;
1092

1093 1094
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
1095
	BUG_ON(start_pfn > last_pfn);
1096

1097
	/* we don't need lock here; nobody else touches the iova range */
1098
	do {
1099 1100
		large_page = 1;
		first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
1101
		if (!pte) {
1102
			start_pfn = align_to_level(start_pfn + 1, large_page + 1);
1103 1104
			continue;
		}
1105
		do {
1106
			dma_clear_pte(pte);
1107
			start_pfn += lvl_to_nr_pages(large_page);
1108
			pte++;
1109 1110
		} while (start_pfn <= last_pfn && !first_pte_in_page(pte));

1111 1112
		domain_flush_cache(domain, first_pte,
				   (void *)pte - (void *)first_pte);
1113 1114

	} while (start_pfn && start_pfn <= last_pfn);
1115 1116
}

1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
static void dma_pte_free_level(struct dmar_domain *domain, int level,
			       struct dma_pte *pte, unsigned long pfn,
			       unsigned long start_pfn, unsigned long last_pfn)
{
	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;
		struct dma_pte *level_pte;

		if (!dma_pte_present(pte) || dma_pte_superpage(pte))
			goto next;

		level_pfn = pfn & level_mask(level - 1);
		level_pte = phys_to_virt(dma_pte_addr(pte));

		if (level > 2)
			dma_pte_free_level(domain, level - 1, level_pte,
					   level_pfn, start_pfn, last_pfn);

		/* If range covers entire pagetable, free it */
		if (!(start_pfn > level_pfn ||
1140
		      last_pfn < level_pfn + level_size(level) - 1)) {
1141 1142 1143 1144 1145 1146 1147 1148 1149
			dma_clear_pte(pte);
			domain_flush_cache(domain, pte, sizeof(*pte));
			free_pgtable_page(level_pte);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);
}

1150 1151
/* free page table pages. last level pte should already be cleared */
static void dma_pte_free_pagetable(struct dmar_domain *domain,
1152 1153
				   unsigned long start_pfn,
				   unsigned long last_pfn)
1154
{
1155 1156
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
1157
	BUG_ON(start_pfn > last_pfn);
1158

1159 1160
	dma_pte_clear_range(domain, start_pfn, last_pfn);

1161
	/* We don't need lock here; nobody else touches the iova range */
1162 1163
	dma_pte_free_level(domain, agaw_to_level(domain->agaw),
			   domain->pgd, 0, start_pfn, last_pfn);
1164

1165
	/* free pgd */
1166
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1167 1168 1169 1170 1171
		free_pgtable_page(domain->pgd);
		domain->pgd = NULL;
	}
}

1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
/* When a page at a given level is being unlinked from its parent, we don't
   need to *modify* it at all. All we need to do is make a list of all the
   pages which can be freed just as soon as we've flushed the IOTLB and we
   know the hardware page-walk will no longer touch them.
   The 'pte' argument is the *parent* PTE, pointing to the page that is to
   be freed. */
static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
					    int level, struct dma_pte *pte,
					    struct page *freelist)
{
	struct page *pg;

	pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
	pg->freelist = freelist;
	freelist = pg;

	if (level == 1)
		return freelist;

1191 1192
	pte = page_address(pg);
	do {
1193 1194 1195
		if (dma_pte_present(pte) && !dma_pte_superpage(pte))
			freelist = dma_pte_list_pagetables(domain, level - 1,
							   pte, freelist);
1196 1197
		pte++;
	} while (!first_pte_in_page(pte));
1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253

	return freelist;
}

static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
					struct dma_pte *pte, unsigned long pfn,
					unsigned long start_pfn,
					unsigned long last_pfn,
					struct page *freelist)
{
	struct dma_pte *first_pte = NULL, *last_pte = NULL;

	pfn = max(start_pfn, pfn);
	pte = &pte[pfn_level_offset(pfn, level)];

	do {
		unsigned long level_pfn;

		if (!dma_pte_present(pte))
			goto next;

		level_pfn = pfn & level_mask(level);

		/* If range covers entire pagetable, free it */
		if (start_pfn <= level_pfn &&
		    last_pfn >= level_pfn + level_size(level) - 1) {
			/* These suborbinate page tables are going away entirely. Don't
			   bother to clear them; we're just going to *free* them. */
			if (level > 1 && !dma_pte_superpage(pte))
				freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);

			dma_clear_pte(pte);
			if (!first_pte)
				first_pte = pte;
			last_pte = pte;
		} else if (level > 1) {
			/* Recurse down into a level that isn't *entirely* obsolete */
			freelist = dma_pte_clear_level(domain, level - 1,
						       phys_to_virt(dma_pte_addr(pte)),
						       level_pfn, start_pfn, last_pfn,
						       freelist);
		}
next:
		pfn += level_size(level);
	} while (!first_pte_in_page(++pte) && pfn <= last_pfn);

	if (first_pte)
		domain_flush_cache(domain, first_pte,
				   (void *)++last_pte - (void *)first_pte);

	return freelist;
}

/* We can't just free the pages because the IOMMU may still be walking
   the page tables, and may have cached the intermediate levels. The
   pages can only be freed after the IOTLB flush has been done. */
1254 1255 1256
static struct page *domain_unmap(struct dmar_domain *domain,
				 unsigned long start_pfn,
				 unsigned long last_pfn)
1257 1258 1259
{
	struct page *freelist = NULL;

1260 1261
	BUG_ON(!domain_pfn_supported(domain, start_pfn));
	BUG_ON(!domain_pfn_supported(domain, last_pfn));
1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
	BUG_ON(start_pfn > last_pfn);

	/* we don't need lock here; nobody else touches the iova range */
	freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
				       domain->pgd, 0, start_pfn, last_pfn, NULL);

	/* free pgd */
	if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
		struct page *pgd_page = virt_to_page(domain->pgd);
		pgd_page->freelist = freelist;
		freelist = pgd_page;

		domain->pgd = NULL;
	}

	return freelist;
}

1280
static void dma_free_pagelist(struct page *freelist)
1281 1282 1283 1284 1285 1286 1287 1288 1289
{
	struct page *pg;

	while ((pg = freelist)) {
		freelist = pg->freelist;
		free_pgtable_page(page_address(pg));
	}
}

1290 1291 1292 1293 1294 1295
/* iommu handling */
static int iommu_alloc_root_entry(struct intel_iommu *iommu)
{
	struct root_entry *root;
	unsigned long flags;

1296
	root = (struct root_entry *)alloc_pgtable_page(iommu->node);
1297
	if (!root) {
J
Joerg Roedel 已提交
1298
		pr_err("Allocating root entry for %s failed\n",
1299
			iommu->name);
1300
		return -ENOMEM;
1301
	}
1302

F
Fenghua Yu 已提交
1303
	__iommu_flush_cache(iommu, root, ROOT_SIZE);
1304 1305 1306 1307 1308 1309 1310 1311 1312 1313

	spin_lock_irqsave(&iommu->lock, flags);
	iommu->root_entry = root;
	spin_unlock_irqrestore(&iommu->lock, flags);

	return 0;
}

static void iommu_set_root_entry(struct intel_iommu *iommu)
{
1314
	u64 addr;
1315
	u32 sts;
1316 1317
	unsigned long flag;

1318
	addr = virt_to_phys(iommu->root_entry);
1319
	if (ecs_enabled(iommu))
1320
		addr |= DMA_RTADDR_RTT;
1321

1322
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1323
	dmar_writeq(iommu->reg + DMAR_RTADDR_REG, addr);
1324

1325
	writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
1326 1327 1328

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1329
		      readl, (sts & DMA_GSTS_RTPS), sts);
1330

1331
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1332 1333 1334 1335 1336 1337 1338
}

static void iommu_flush_write_buffer(struct intel_iommu *iommu)
{
	u32 val;
	unsigned long flag;

1339
	if (!rwbf_quirk && !cap_rwbf(iommu->cap))
1340 1341
		return;

1342
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1343
	writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
1344 1345 1346

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1347
		      readl, (!(val & DMA_GSTS_WBFS)), val);
1348

1349
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1350 1351 1352
}

/* return value determine if we need a write buffer flush */
1353 1354 1355
static void __iommu_flush_context(struct intel_iommu *iommu,
				  u16 did, u16 source_id, u8 function_mask,
				  u64 type)
1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375
{
	u64 val = 0;
	unsigned long flag;

	switch (type) {
	case DMA_CCMD_GLOBAL_INVL:
		val = DMA_CCMD_GLOBAL_INVL;
		break;
	case DMA_CCMD_DOMAIN_INVL:
		val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
		break;
	case DMA_CCMD_DEVICE_INVL:
		val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
			| DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
		break;
	default:
		BUG();
	}
	val |= DMA_CCMD_ICC;

1376
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1377 1378 1379 1380 1381 1382
	dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
		dmar_readq, (!(val & DMA_CCMD_ICC)), val);

1383
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1384 1385 1386
}

/* return value determine if we need a write buffer flush */
1387 1388
static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
				u64 addr, unsigned int size_order, u64 type)
1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403
{
	int tlb_offset = ecap_iotlb_offset(iommu->ecap);
	u64 val = 0, val_iva = 0;
	unsigned long flag;

	switch (type) {
	case DMA_TLB_GLOBAL_FLUSH:
		/* global flush doesn't need set IVA_REG */
		val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
		break;
	case DMA_TLB_DSI_FLUSH:
		val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
		break;
	case DMA_TLB_PSI_FLUSH:
		val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1404
		/* IH bit is passed in as part of address */
1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421
		val_iva = size_order | addr;
		break;
	default:
		BUG();
	}
	/* Note: set drain read/write */
#if 0
	/*
	 * This is probably to be super secure.. Looks like we can
	 * ignore it without any impact.
	 */
	if (cap_read_drain(iommu->cap))
		val |= DMA_TLB_READ_DRAIN;
#endif
	if (cap_write_drain(iommu->cap))
		val |= DMA_TLB_WRITE_DRAIN;

1422
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1423 1424 1425 1426 1427 1428 1429 1430 1431
	/* Note: Only uses first TLB reg currently */
	if (val_iva)
		dmar_writeq(iommu->reg + tlb_offset, val_iva);
	dmar_writeq(iommu->reg + tlb_offset + 8, val);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, tlb_offset + 8,
		dmar_readq, (!(val & DMA_TLB_IVT)), val);

1432
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1433 1434 1435

	/* check IOTLB invalidation granularity */
	if (DMA_TLB_IAIG(val) == 0)
J
Joerg Roedel 已提交
1436
		pr_err("Flush IOTLB failed\n");
1437
	if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
J
Joerg Roedel 已提交
1438
		pr_debug("TLB flush request %Lx, actual %Lx\n",
F
Fenghua Yu 已提交
1439 1440
			(unsigned long long)DMA_TLB_IIRG(type),
			(unsigned long long)DMA_TLB_IAIG(val));
1441 1442
}

1443 1444 1445
static struct device_domain_info *
iommu_support_dev_iotlb (struct dmar_domain *domain, struct intel_iommu *iommu,
			 u8 bus, u8 devfn)
Y
Yu Zhao 已提交
1446 1447 1448
{
	struct device_domain_info *info;

1449 1450
	assert_spin_locked(&device_domain_lock);

Y
Yu Zhao 已提交
1451 1452 1453 1454
	if (!iommu->qi)
		return NULL;

	list_for_each_entry(info, &domain->devices, link)
1455 1456
		if (info->iommu == iommu && info->bus == bus &&
		    info->devfn == devfn) {
1457 1458
			if (info->ats_supported && info->dev)
				return info;
Y
Yu Zhao 已提交
1459 1460 1461
			break;
		}

1462
	return NULL;
Y
Yu Zhao 已提交
1463 1464 1465
}

static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1466
{
1467 1468
	struct pci_dev *pdev;

1469
	if (!info || !dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1470 1471
		return;

1472 1473
	pdev = to_pci_dev(info->dev);

1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489
#ifdef CONFIG_INTEL_IOMMU_SVM
	/* The PCIe spec, in its wisdom, declares that the behaviour of
	   the device if you enable PASID support after ATS support is
	   undefined. So always enable PASID support on devices which
	   have it, even if we can't yet know if we're ever going to
	   use it. */
	if (info->pasid_supported && !pci_enable_pasid(pdev, info->pasid_supported & ~1))
		info->pasid_enabled = 1;

	if (info->pri_supported && !pci_reset_pri(pdev) && !pci_enable_pri(pdev, 32))
		info->pri_enabled = 1;
#endif
	if (info->ats_supported && !pci_enable_ats(pdev, VTD_PAGE_SHIFT)) {
		info->ats_enabled = 1;
		info->ats_qdep = pci_ats_queue_depth(pdev);
	}
Y
Yu Zhao 已提交
1490 1491 1492 1493
}

static void iommu_disable_dev_iotlb(struct device_domain_info *info)
{
1494 1495
	struct pci_dev *pdev;

1496
	if (!dev_is_pci(info->dev))
Y
Yu Zhao 已提交
1497 1498
		return;

1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
	pdev = to_pci_dev(info->dev);

	if (info->ats_enabled) {
		pci_disable_ats(pdev);
		info->ats_enabled = 0;
	}
#ifdef CONFIG_INTEL_IOMMU_SVM
	if (info->pri_enabled) {
		pci_disable_pri(pdev);
		info->pri_enabled = 0;
	}
	if (info->pasid_enabled) {
		pci_disable_pasid(pdev);
		info->pasid_enabled = 0;
	}
#endif
Y
Yu Zhao 已提交
1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525
}

static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
				  u64 addr, unsigned mask)
{
	u16 sid, qdep;
	unsigned long flags;
	struct device_domain_info *info;

	spin_lock_irqsave(&device_domain_lock, flags);
	list_for_each_entry(info, &domain->devices, link) {
1526
		if (!info->ats_enabled)
Y
Yu Zhao 已提交
1527 1528 1529
			continue;

		sid = info->bus << 8 | info->devfn;
1530
		qdep = info->ats_qdep;
Y
Yu Zhao 已提交
1531 1532 1533 1534 1535
		qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
	}
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

1536 1537 1538 1539
static void iommu_flush_iotlb_psi(struct intel_iommu *iommu,
				  struct dmar_domain *domain,
				  unsigned long pfn, unsigned int pages,
				  int ih, int map)
1540
{
1541
	unsigned int mask = ilog2(__roundup_pow_of_two(pages));
1542
	uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
1543
	u16 did = domain->iommu_did[iommu->seq_id];
1544 1545 1546

	BUG_ON(pages == 0);

1547 1548
	if (ih)
		ih = 1 << 6;
1549
	/*
1550 1551
	 * Fallback to domain selective flush if no PSI support or the size is
	 * too big.
1552 1553 1554
	 * PSI requires page size to be 2 ^ x, and the base address is naturally
	 * aligned to the size
	 */
1555 1556
	if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
		iommu->flush.flush_iotlb(iommu, did, 0, 0,
1557
						DMA_TLB_DSI_FLUSH);
1558
	else
1559
		iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
1560
						DMA_TLB_PSI_FLUSH);
1561 1562

	/*
1563 1564
	 * In caching mode, changes of pages from non-present to present require
	 * flush. However, device IOTLB doesn't need to be flushed in this case.
1565
	 */
1566
	if (!cap_caching_mode(iommu->cap) || !map)
1567 1568
		iommu_flush_dev_iotlb(get_iommu_domain(iommu, did),
				      addr, mask);
1569 1570
}

M
mark gross 已提交
1571 1572 1573 1574 1575
static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
{
	u32 pmen;
	unsigned long flags;

1576
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
M
mark gross 已提交
1577 1578 1579 1580 1581 1582 1583 1584
	pmen = readl(iommu->reg + DMAR_PMEN_REG);
	pmen &= ~DMA_PMEN_EPM;
	writel(pmen, iommu->reg + DMAR_PMEN_REG);

	/* wait for the protected region status bit to clear */
	IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
		readl, !(pmen & DMA_PMEN_PRS), pmen);

1585
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
M
mark gross 已提交
1586 1587
}

1588
static void iommu_enable_translation(struct intel_iommu *iommu)
1589 1590 1591 1592
{
	u32 sts;
	unsigned long flags;

1593
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
1594 1595
	iommu->gcmd |= DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1596 1597 1598

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1599
		      readl, (sts & DMA_GSTS_TES), sts);
1600

1601
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
1602 1603
}

1604
static void iommu_disable_translation(struct intel_iommu *iommu)
1605 1606 1607 1608
{
	u32 sts;
	unsigned long flag;

1609
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1610 1611 1612 1613 1614
	iommu->gcmd &= ~DMA_GCMD_TE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
1615
		      readl, (!(sts & DMA_GSTS_TES)), sts);
1616

1617
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1618 1619
}

1620

1621 1622
static int iommu_init_domains(struct intel_iommu *iommu)
{
1623 1624
	u32 ndomains, nlongs;
	size_t size;
1625 1626

	ndomains = cap_ndoms(iommu->cap);
1627
	pr_debug("%s: Number of Domains supported <%d>\n",
J
Joerg Roedel 已提交
1628
		 iommu->name, ndomains);
1629 1630
	nlongs = BITS_TO_LONGS(ndomains);

1631 1632
	spin_lock_init(&iommu->lock);

1633 1634
	iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
	if (!iommu->domain_ids) {
J
Joerg Roedel 已提交
1635 1636
		pr_err("%s: Allocating domain id array failed\n",
		       iommu->name);
1637 1638
		return -ENOMEM;
	}
1639 1640 1641 1642 1643 1644 1645 1646 1647 1648

	size = ((ndomains >> 8) + 1) * sizeof(struct dmar_domain **);
	iommu->domains = kzalloc(size, GFP_KERNEL);

	if (iommu->domains) {
		size = 256 * sizeof(struct dmar_domain *);
		iommu->domains[0] = kzalloc(size, GFP_KERNEL);
	}

	if (!iommu->domains || !iommu->domains[0]) {
J
Joerg Roedel 已提交
1649 1650
		pr_err("%s: Allocating domain array failed\n",
		       iommu->name);
1651
		kfree(iommu->domain_ids);
1652
		kfree(iommu->domains);
1653
		iommu->domain_ids = NULL;
1654
		iommu->domains    = NULL;
1655 1656 1657
		return -ENOMEM;
	}

1658 1659


1660
	/*
1661 1662 1663 1664
	 * If Caching mode is set, then invalid translations are tagged
	 * with domain-id 0, hence we need to pre-allocate it. We also
	 * use domain-id 0 as a marker for non-allocated domain-id, so
	 * make sure it is not used for a real domain.
1665
	 */
1666 1667
	set_bit(0, iommu->domain_ids);

1668 1669 1670
	return 0;
}

1671
static void disable_dmar_iommu(struct intel_iommu *iommu)
1672
{
1673
	struct device_domain_info *info, *tmp;
1674
	unsigned long flags;
1675

1676 1677
	if (!iommu->domains || !iommu->domain_ids)
		return;
1678

1679
	spin_lock_irqsave(&device_domain_lock, flags);
1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
	list_for_each_entry_safe(info, tmp, &device_domain_list, global) {
		struct dmar_domain *domain;

		if (info->iommu != iommu)
			continue;

		if (!info->dev || !info->domain)
			continue;

		domain = info->domain;

1691
		dmar_remove_one_dev_info(domain, info->dev);
1692 1693 1694

		if (!domain_type_is_vm_or_si(domain))
			domain_exit(domain);
1695
	}
1696
	spin_unlock_irqrestore(&device_domain_lock, flags);
1697 1698 1699

	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);
1700
}
1701

1702 1703 1704
static void free_dmar_iommu(struct intel_iommu *iommu)
{
	if ((iommu->domains) && (iommu->domain_ids)) {
1705 1706 1707 1708 1709
		int elems = (cap_ndoms(iommu->cap) >> 8) + 1;
		int i;

		for (i = 0; i < elems; i++)
			kfree(iommu->domains[i]);
1710 1711 1712 1713 1714
		kfree(iommu->domains);
		kfree(iommu->domain_ids);
		iommu->domains = NULL;
		iommu->domain_ids = NULL;
	}
1715

W
Weidong Han 已提交
1716 1717
	g_iommus[iommu->seq_id] = NULL;

1718 1719
	/* free context mapping */
	free_context_table(iommu);
1720 1721

#ifdef CONFIG_INTEL_IOMMU_SVM
1722 1723 1724
	if (pasid_enabled(iommu)) {
		if (ecap_prs(iommu->ecap))
			intel_svm_finish_prq(iommu);
1725
		intel_svm_free_pasid_tables(iommu);
1726
	}
1727
#endif
1728 1729
}

1730
static struct dmar_domain *alloc_domain(int flags)
1731 1732 1733 1734 1735 1736 1737
{
	struct dmar_domain *domain;

	domain = alloc_domain_mem();
	if (!domain)
		return NULL;

1738
	memset(domain, 0, sizeof(*domain));
1739
	domain->nid = -1;
1740
	domain->flags = flags;
1741
	INIT_LIST_HEAD(&domain->devices);
1742 1743 1744 1745

	return domain;
}

1746 1747
/* Must be called with iommu->lock */
static int domain_attach_iommu(struct dmar_domain *domain,
1748 1749
			       struct intel_iommu *iommu)
{
1750
	unsigned long ndomains;
1751
	int num;
1752

1753
	assert_spin_locked(&device_domain_lock);
1754
	assert_spin_locked(&iommu->lock);
1755

1756 1757 1758
	domain->iommu_refcnt[iommu->seq_id] += 1;
	domain->iommu_count += 1;
	if (domain->iommu_refcnt[iommu->seq_id] == 1) {
1759
		ndomains = cap_ndoms(iommu->cap);
1760 1761 1762 1763 1764 1765
		num      = find_first_zero_bit(iommu->domain_ids, ndomains);

		if (num >= ndomains) {
			pr_err("%s: No free domain ids\n", iommu->name);
			domain->iommu_refcnt[iommu->seq_id] -= 1;
			domain->iommu_count -= 1;
1766
			return -ENOSPC;
1767
		}
1768

1769 1770 1771 1772 1773
		set_bit(num, iommu->domain_ids);
		set_iommu_domain(iommu, num, domain);

		domain->iommu_did[iommu->seq_id] = num;
		domain->nid			 = iommu->node;
1774 1775 1776

		domain_update_iommu_cap(domain);
	}
1777

1778
	return 0;
1779 1780 1781 1782 1783
}

static int domain_detach_iommu(struct dmar_domain *domain,
			       struct intel_iommu *iommu)
{
1784 1785
	int num, count = INT_MAX;

1786
	assert_spin_locked(&device_domain_lock);
1787
	assert_spin_locked(&iommu->lock);
1788

1789 1790 1791
	domain->iommu_refcnt[iommu->seq_id] -= 1;
	count = --domain->iommu_count;
	if (domain->iommu_refcnt[iommu->seq_id] == 0) {
1792 1793 1794
		num = domain->iommu_did[iommu->seq_id];
		clear_bit(num, iommu->domain_ids);
		set_iommu_domain(iommu, num, NULL);
1795 1796

		domain_update_iommu_cap(domain);
1797
		domain->iommu_did[iommu->seq_id] = 0;
1798 1799 1800 1801 1802
	}

	return count;
}

1803
static struct iova_domain reserved_iova_list;
M
Mark Gross 已提交
1804
static struct lock_class_key reserved_rbtree_key;
1805

1806
static int dmar_init_reserved_ranges(void)
1807 1808 1809 1810 1811
{
	struct pci_dev *pdev = NULL;
	struct iova *iova;
	int i;

1812 1813
	init_iova_domain(&reserved_iova_list, VTD_PAGE_SIZE, IOVA_START_PFN,
			DMA_32BIT_PFN);
1814

M
Mark Gross 已提交
1815 1816 1817
	lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
		&reserved_rbtree_key);

1818 1819 1820
	/* IOAPIC ranges shouldn't be accessed by DMA */
	iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
		IOVA_PFN(IOAPIC_RANGE_END));
1821
	if (!iova) {
J
Joerg Roedel 已提交
1822
		pr_err("Reserve IOAPIC range failed\n");
1823 1824
		return -ENODEV;
	}
1825 1826 1827 1828 1829 1830 1831 1832 1833

	/* Reserve all PCI MMIO to avoid peer-to-peer access */
	for_each_pci_dev(pdev) {
		struct resource *r;

		for (i = 0; i < PCI_NUM_RESOURCES; i++) {
			r = &pdev->resource[i];
			if (!r->flags || !(r->flags & IORESOURCE_MEM))
				continue;
1834 1835 1836
			iova = reserve_iova(&reserved_iova_list,
					    IOVA_PFN(r->start),
					    IOVA_PFN(r->end));
1837
			if (!iova) {
J
Joerg Roedel 已提交
1838
				pr_err("Reserve iova failed\n");
1839 1840
				return -ENODEV;
			}
1841 1842
		}
	}
1843
	return 0;
1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
}

static void domain_reserve_special_ranges(struct dmar_domain *domain)
{
	copy_reserved_iova(&reserved_iova_list, &domain->iovad);
}

static inline int guestwidth_to_adjustwidth(int gaw)
{
	int agaw;
	int r = (gaw - 12) % 9;

	if (r == 0)
		agaw = gaw;
	else
		agaw = gaw + 9 - r;
	if (agaw > 64)
		agaw = 64;
	return agaw;
}

1865 1866
static int domain_init(struct dmar_domain *domain, struct intel_iommu *iommu,
		       int guest_width)
1867 1868 1869 1870
{
	int adjust_width, agaw;
	unsigned long sagaw;

1871 1872
	init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
			DMA_32BIT_PFN);
1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	if (guest_width > cap_mgaw(iommu->cap))
		guest_width = cap_mgaw(iommu->cap);
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	agaw = width_to_agaw(adjust_width);
	sagaw = cap_sagaw(iommu->cap);
	if (!test_bit(agaw, &sagaw)) {
		/* hardware doesn't support it, choose a bigger one */
J
Joerg Roedel 已提交
1884
		pr_debug("Hardware doesn't support agaw %d\n", agaw);
1885 1886 1887 1888 1889 1890
		agaw = find_next_bit(&sagaw, 5, agaw);
		if (agaw >= 5)
			return -ENODEV;
	}
	domain->agaw = agaw;

W
Weidong Han 已提交
1891 1892 1893 1894 1895
	if (ecap_coherent(iommu->ecap))
		domain->iommu_coherency = 1;
	else
		domain->iommu_coherency = 0;

1896 1897 1898 1899 1900
	if (ecap_sc_support(iommu->ecap))
		domain->iommu_snooping = 1;
	else
		domain->iommu_snooping = 0;

1901 1902 1903 1904 1905
	if (intel_iommu_superpage)
		domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
	else
		domain->iommu_superpage = 0;

1906
	domain->nid = iommu->node;
1907

1908
	/* always allocate the top pgd */
1909
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
1910 1911
	if (!domain->pgd)
		return -ENOMEM;
F
Fenghua Yu 已提交
1912
	__iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
1913 1914 1915 1916 1917
	return 0;
}

static void domain_exit(struct dmar_domain *domain)
{
1918
	struct page *freelist = NULL;
1919 1920 1921 1922 1923

	/* Domain 0 is reserved, so dont process it */
	if (!domain)
		return;

1924 1925 1926 1927
	/* Flush any lazy unmaps that may reference this domain */
	if (!intel_iommu_strict)
		flush_unmaps_timeout(0);

1928 1929
	/* Remove associated devices and clear attached or cached domains */
	rcu_read_lock();
1930
	domain_remove_dev_info(domain);
1931
	rcu_read_unlock();
1932

1933 1934 1935
	/* destroy iovas */
	put_iova_domain(&domain->iovad);

1936
	freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
1937

1938 1939
	dma_free_pagelist(freelist);

1940 1941 1942
	free_domain_mem(domain);
}

1943 1944
static int domain_context_mapping_one(struct dmar_domain *domain,
				      struct intel_iommu *iommu,
1945
				      u8 bus, u8 devfn)
1946
{
1947
	u16 did = domain->iommu_did[iommu->seq_id];
1948 1949
	int translation = CONTEXT_TT_MULTI_LEVEL;
	struct device_domain_info *info = NULL;
1950 1951
	struct context_entry *context;
	unsigned long flags;
1952
	struct dma_pte *pgd;
1953
	int ret, agaw;
1954

1955 1956
	WARN_ON(did == 0);

1957 1958
	if (hw_pass_through && domain_type_is_si(domain))
		translation = CONTEXT_TT_PASS_THROUGH;
1959 1960 1961

	pr_debug("Set context mapping for %02x:%02x.%d\n",
		bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
F
Fenghua Yu 已提交
1962

1963
	BUG_ON(!domain->pgd);
W
Weidong Han 已提交
1964

1965 1966 1967 1968
	spin_lock_irqsave(&device_domain_lock, flags);
	spin_lock(&iommu->lock);

	ret = -ENOMEM;
1969
	context = iommu_context_addr(iommu, bus, devfn, 1);
1970
	if (!context)
1971
		goto out_unlock;
1972

1973 1974 1975
	ret = 0;
	if (context_present(context))
		goto out_unlock;
1976

1977 1978
	pgd = domain->pgd;

1979
	context_clear_entry(context);
1980
	context_set_domain_id(context, did);
1981

1982 1983 1984 1985
	/*
	 * Skip top levels of page tables for iommu which has less agaw
	 * than default.  Unnecessary for PT mode.
	 */
Y
Yu Zhao 已提交
1986
	if (translation != CONTEXT_TT_PASS_THROUGH) {
1987
		for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
1988
			ret = -ENOMEM;
1989
			pgd = phys_to_virt(dma_pte_addr(pgd));
1990 1991
			if (!dma_pte_present(pgd))
				goto out_unlock;
1992
		}
F
Fenghua Yu 已提交
1993

1994
		info = iommu_support_dev_iotlb(domain, iommu, bus, devfn);
1995 1996 1997 1998
		if (info && info->ats_supported)
			translation = CONTEXT_TT_DEV_IOTLB;
		else
			translation = CONTEXT_TT_MULTI_LEVEL;
1999

Y
Yu Zhao 已提交
2000 2001
		context_set_address_root(context, virt_to_phys(pgd));
		context_set_address_width(context, iommu->agaw);
2002 2003 2004 2005 2006 2007 2008
	} else {
		/*
		 * In pass through mode, AW must be programmed to
		 * indicate the largest AGAW value supported by
		 * hardware. And ASR is ignored by hardware.
		 */
		context_set_address_width(context, iommu->msagaw);
Y
Yu Zhao 已提交
2009
	}
F
Fenghua Yu 已提交
2010 2011

	context_set_translation_type(context, translation);
2012 2013
	context_set_fault_enable(context);
	context_set_present(context);
W
Weidong Han 已提交
2014
	domain_flush_cache(domain, context, sizeof(*context));
2015

2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026
	/*
	 * It's a non-present to present mapping. If hardware doesn't cache
	 * non-present entry we only need to flush the write-buffer. If the
	 * _does_ cache non-present entries, then it does so in the special
	 * domain #0, which we have to flush:
	 */
	if (cap_caching_mode(iommu->cap)) {
		iommu->flush.flush_context(iommu, 0,
					   (((u16)bus) << 8) | devfn,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
2027
		iommu->flush.flush_iotlb(iommu, did, 0, 0, DMA_TLB_DSI_FLUSH);
2028
	} else {
2029
		iommu_flush_write_buffer(iommu);
2030
	}
Y
Yu Zhao 已提交
2031
	iommu_enable_dev_iotlb(info);
2032

2033 2034 2035 2036 2037
	ret = 0;

out_unlock:
	spin_unlock(&iommu->lock);
	spin_unlock_irqrestore(&device_domain_lock, flags);
2038

2039 2040 2041
	return 0;
}

2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052
struct domain_context_mapping_data {
	struct dmar_domain *domain;
	struct intel_iommu *iommu;
};

static int domain_context_mapping_cb(struct pci_dev *pdev,
				     u16 alias, void *opaque)
{
	struct domain_context_mapping_data *data = opaque;

	return domain_context_mapping_one(data->domain, data->iommu,
2053
					  PCI_BUS_NUM(alias), alias & 0xff);
2054 2055
}

2056
static int
2057
domain_context_mapping(struct dmar_domain *domain, struct device *dev)
2058
{
2059
	struct intel_iommu *iommu;
2060
	u8 bus, devfn;
2061
	struct domain_context_mapping_data data;
2062

2063
	iommu = device_to_iommu(dev, &bus, &devfn);
2064 2065
	if (!iommu)
		return -ENODEV;
2066

2067
	if (!dev_is_pci(dev))
2068
		return domain_context_mapping_one(domain, iommu, bus, devfn);
2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082

	data.domain = domain;
	data.iommu = iommu;

	return pci_for_each_dma_alias(to_pci_dev(dev),
				      &domain_context_mapping_cb, &data);
}

static int domain_context_mapped_cb(struct pci_dev *pdev,
				    u16 alias, void *opaque)
{
	struct intel_iommu *iommu = opaque;

	return !device_context_mapped(iommu, PCI_BUS_NUM(alias), alias & 0xff);
2083 2084
}

2085
static int domain_context_mapped(struct device *dev)
2086
{
W
Weidong Han 已提交
2087
	struct intel_iommu *iommu;
2088
	u8 bus, devfn;
W
Weidong Han 已提交
2089

2090
	iommu = device_to_iommu(dev, &bus, &devfn);
W
Weidong Han 已提交
2091 2092
	if (!iommu)
		return -ENODEV;
2093

2094 2095
	if (!dev_is_pci(dev))
		return device_context_mapped(iommu, bus, devfn);
2096

2097 2098
	return !pci_for_each_dma_alias(to_pci_dev(dev),
				       domain_context_mapped_cb, iommu);
2099 2100
}

2101 2102 2103 2104 2105 2106 2107 2108
/* Returns a number of VTD pages, but aligned to MM page size */
static inline unsigned long aligned_nrpages(unsigned long host_addr,
					    size_t size)
{
	host_addr &= ~PAGE_MASK;
	return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
}

2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136
/* Return largest possible superpage level for a given mapping */
static inline int hardware_largepage_caps(struct dmar_domain *domain,
					  unsigned long iov_pfn,
					  unsigned long phy_pfn,
					  unsigned long pages)
{
	int support, level = 1;
	unsigned long pfnmerge;

	support = domain->iommu_superpage;

	/* To use a large page, the virtual *and* physical addresses
	   must be aligned to 2MiB/1GiB/etc. Lower bits set in either
	   of them will mean we have to use smaller pages. So just
	   merge them and check both at once. */
	pfnmerge = iov_pfn | phy_pfn;

	while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
		pages >>= VTD_STRIDE_SHIFT;
		if (!pages)
			break;
		pfnmerge >>= VTD_STRIDE_SHIFT;
		level++;
		support--;
	}
	return level;
}

2137 2138 2139
static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
			    struct scatterlist *sg, unsigned long phys_pfn,
			    unsigned long nr_pages, int prot)
2140 2141
{
	struct dma_pte *first_pte = NULL, *pte = NULL;
2142
	phys_addr_t uninitialized_var(pteval);
2143
	unsigned long sg_res = 0;
2144 2145
	unsigned int largepage_lvl = 0;
	unsigned long lvl_pages = 0;
2146

2147
	BUG_ON(!domain_pfn_supported(domain, iov_pfn + nr_pages - 1));
2148 2149 2150 2151 2152 2153

	if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
		return -EINVAL;

	prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;

2154 2155
	if (!sg) {
		sg_res = nr_pages;
2156 2157 2158
		pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
	}

2159
	while (nr_pages > 0) {
2160 2161
		uint64_t tmp;

2162
		if (!sg_res) {
2163
			sg_res = aligned_nrpages(sg->offset, sg->length);
2164 2165
			sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
			sg->dma_length = sg->length;
D
Dan Williams 已提交
2166
			pteval = page_to_phys(sg_page(sg)) | prot;
2167
			phys_pfn = pteval >> VTD_PAGE_SHIFT;
2168
		}
2169

2170
		if (!pte) {
2171 2172
			largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);

2173
			first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
2174 2175
			if (!pte)
				return -ENOMEM;
2176
			/* It is large page*/
2177
			if (largepage_lvl > 1) {
2178 2179
				unsigned long nr_superpages, end_pfn;

2180
				pteval |= DMA_PTE_LARGE_PAGE;
2181
				lvl_pages = lvl_to_nr_pages(largepage_lvl);
2182 2183 2184 2185

				nr_superpages = sg_res / lvl_pages;
				end_pfn = iov_pfn + nr_superpages * lvl_pages - 1;

2186 2187
				/*
				 * Ensure that old small page tables are
2188
				 * removed to make room for superpage(s).
2189
				 */
2190
				dma_pte_free_pagetable(domain, iov_pfn, end_pfn);
2191
			} else {
2192
				pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
2193
			}
2194

2195 2196 2197 2198
		}
		/* We don't need lock here, nobody else
		 * touches the iova range
		 */
2199
		tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
2200
		if (tmp) {
2201
			static int dumps = 5;
J
Joerg Roedel 已提交
2202 2203
			pr_crit("ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
				iov_pfn, tmp, (unsigned long long)pteval);
2204 2205 2206 2207 2208 2209
			if (dumps) {
				dumps--;
				debug_dma_dump_mappings(NULL);
			}
			WARN_ON(1);
		}
2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232

		lvl_pages = lvl_to_nr_pages(largepage_lvl);

		BUG_ON(nr_pages < lvl_pages);
		BUG_ON(sg_res < lvl_pages);

		nr_pages -= lvl_pages;
		iov_pfn += lvl_pages;
		phys_pfn += lvl_pages;
		pteval += lvl_pages * VTD_PAGE_SIZE;
		sg_res -= lvl_pages;

		/* If the next PTE would be the first in a new page, then we
		   need to flush the cache on the entries we've just written.
		   And then we'll need to recalculate 'pte', so clear it and
		   let it get set again in the if (!pte) block above.

		   If we're done (!nr_pages) we need to flush the cache too.

		   Also if we've been setting superpages, we may need to
		   recalculate 'pte' and switch back to smaller pages for the
		   end of the mapping, if the trailing size is not enough to
		   use another superpage (i.e. sg_res < lvl_pages). */
2233
		pte++;
2234 2235
		if (!nr_pages || first_pte_in_page(pte) ||
		    (largepage_lvl > 1 && sg_res < lvl_pages)) {
2236 2237 2238 2239
			domain_flush_cache(domain, first_pte,
					   (void *)pte - (void *)first_pte);
			pte = NULL;
		}
2240 2241

		if (!sg_res && nr_pages)
2242 2243 2244 2245 2246
			sg = sg_next(sg);
	}
	return 0;
}

2247 2248 2249
static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				    struct scatterlist *sg, unsigned long nr_pages,
				    int prot)
2250
{
2251 2252
	return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
}
2253

2254 2255 2256 2257 2258
static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
				     unsigned long phys_pfn, unsigned long nr_pages,
				     int prot)
{
	return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
2259 2260
}

2261
static void domain_context_clear_one(struct intel_iommu *iommu, u8 bus, u8 devfn)
2262
{
2263 2264
	if (!iommu)
		return;
2265 2266 2267

	clear_context_table(iommu, bus, devfn);
	iommu->flush.flush_context(iommu, 0, 0, 0,
2268
					   DMA_CCMD_GLOBAL_INVL);
2269
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
2270 2271
}

2272 2273 2274 2275 2276 2277
static inline void unlink_domain_info(struct device_domain_info *info)
{
	assert_spin_locked(&device_domain_lock);
	list_del(&info->link);
	list_del(&info->global);
	if (info->dev)
2278
		info->dev->archdata.iommu = NULL;
2279 2280
}

2281 2282
static void domain_remove_dev_info(struct dmar_domain *domain)
{
2283
	struct device_domain_info *info, *tmp;
2284
	unsigned long flags;
2285 2286

	spin_lock_irqsave(&device_domain_lock, flags);
2287
	list_for_each_entry_safe(info, tmp, &domain->devices, link)
2288
		__dmar_remove_one_dev_info(info);
2289 2290 2291 2292 2293
	spin_unlock_irqrestore(&device_domain_lock, flags);
}

/*
 * find_domain
2294
 * Note: we use struct device->archdata.iommu stores the info
2295
 */
2296
static struct dmar_domain *find_domain(struct device *dev)
2297 2298 2299 2300
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
2301
	info = dev->archdata.iommu;
2302 2303 2304 2305 2306
	if (info)
		return info->domain;
	return NULL;
}

2307
static inline struct device_domain_info *
2308 2309 2310 2311 2312
dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
{
	struct device_domain_info *info;

	list_for_each_entry(info, &device_domain_list, global)
2313
		if (info->iommu->segment == segment && info->bus == bus &&
2314
		    info->devfn == devfn)
2315
			return info;
2316 2317 2318 2319

	return NULL;
}

2320 2321 2322 2323
static struct dmar_domain *dmar_insert_one_dev_info(struct intel_iommu *iommu,
						    int bus, int devfn,
						    struct device *dev,
						    struct dmar_domain *domain)
2324
{
2325
	struct dmar_domain *found = NULL;
2326 2327
	struct device_domain_info *info;
	unsigned long flags;
2328
	int ret;
2329 2330 2331

	info = alloc_devinfo_mem();
	if (!info)
2332
		return NULL;
2333 2334 2335

	info->bus = bus;
	info->devfn = devfn;
2336 2337 2338
	info->ats_supported = info->pasid_supported = info->pri_supported = 0;
	info->ats_enabled = info->pasid_enabled = info->pri_enabled = 0;
	info->ats_qdep = 0;
2339 2340
	info->dev = dev;
	info->domain = domain;
2341
	info->iommu = iommu;
2342

2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363
	if (dev && dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(info->dev);

		if (ecap_dev_iotlb_support(iommu->ecap) &&
		    pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS) &&
		    dmar_find_matched_atsr_unit(pdev))
			info->ats_supported = 1;

		if (ecs_enabled(iommu)) {
			if (pasid_enabled(iommu)) {
				int features = pci_pasid_features(pdev);
				if (features >= 0)
					info->pasid_supported = features | 1;
			}

			if (info->ats_supported && ecap_prs(iommu->ecap) &&
			    pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI))
				info->pri_supported = 1;
		}
	}

2364 2365
	spin_lock_irqsave(&device_domain_lock, flags);
	if (dev)
2366
		found = find_domain(dev);
2367 2368

	if (!found) {
2369
		struct device_domain_info *info2;
2370
		info2 = dmar_search_domain_by_dev_info(iommu->segment, bus, devfn);
2371 2372 2373 2374
		if (info2) {
			found      = info2->domain;
			info2->dev = dev;
		}
2375
	}
2376

2377 2378 2379
	if (found) {
		spin_unlock_irqrestore(&device_domain_lock, flags);
		free_devinfo_mem(info);
2380 2381
		/* Caller must free the original domain */
		return found;
2382 2383
	}

2384 2385 2386 2387 2388
	spin_lock(&iommu->lock);
	ret = domain_attach_iommu(domain, iommu);
	spin_unlock(&iommu->lock);

	if (ret) {
2389
		spin_unlock_irqrestore(&device_domain_lock, flags);
2390
		free_devinfo_mem(info);
2391 2392 2393
		return NULL;
	}

2394 2395 2396 2397 2398 2399
	list_add(&info->link, &domain->devices);
	list_add(&info->global, &device_domain_list);
	if (dev)
		dev->archdata.iommu = info;
	spin_unlock_irqrestore(&device_domain_lock, flags);

2400 2401
	if (dev && domain_context_mapping(domain, dev)) {
		pr_err("Domain context map for %s failed\n", dev_name(dev));
2402
		dmar_remove_one_dev_info(domain, dev);
2403 2404 2405
		return NULL;
	}

2406
	return domain;
2407 2408
}

2409 2410 2411 2412 2413 2414
static int get_last_alias(struct pci_dev *pdev, u16 alias, void *opaque)
{
	*(u16 *)opaque = alias;
	return 0;
}

2415
/* domain is initialized */
2416
static struct dmar_domain *get_domain_for_dev(struct device *dev, int gaw)
2417
{
2418
	struct device_domain_info *info = NULL;
2419 2420
	struct dmar_domain *domain, *tmp;
	struct intel_iommu *iommu;
2421
	u16 req_id, dma_alias;
2422
	unsigned long flags;
2423
	u8 bus, devfn;
2424

2425
	domain = find_domain(dev);
2426 2427 2428
	if (domain)
		return domain;

2429 2430 2431 2432
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return NULL;

2433 2434
	req_id = ((u16)bus << 8) | devfn;

2435 2436
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2437

2438 2439 2440 2441 2442 2443 2444 2445 2446
		pci_for_each_dma_alias(pdev, get_last_alias, &dma_alias);

		spin_lock_irqsave(&device_domain_lock, flags);
		info = dmar_search_domain_by_dev_info(pci_domain_nr(pdev->bus),
						      PCI_BUS_NUM(dma_alias),
						      dma_alias & 0xff);
		if (info) {
			iommu = info->iommu;
			domain = info->domain;
2447
		}
2448
		spin_unlock_irqrestore(&device_domain_lock, flags);
2449

2450 2451 2452 2453
		/* DMA alias already has a domain, uses it */
		if (info)
			goto found_domain;
	}
2454

2455
	/* Allocate and initialize new domain for the device */
2456
	domain = alloc_domain(0);
2457
	if (!domain)
2458
		return NULL;
2459
	if (domain_init(domain, iommu, gaw)) {
2460 2461
		domain_exit(domain);
		return NULL;
2462
	}
2463

2464
	/* register PCI DMA alias device */
2465
	if (dev_is_pci(dev) && req_id != dma_alias) {
2466 2467
		tmp = dmar_insert_one_dev_info(iommu, PCI_BUS_NUM(dma_alias),
					       dma_alias & 0xff, NULL, domain);
2468 2469 2470 2471 2472 2473

		if (!tmp || tmp != domain) {
			domain_exit(domain);
			domain = tmp;
		}

2474
		if (!domain)
2475
			return NULL;
2476 2477 2478
	}

found_domain:
2479
	tmp = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
2480 2481 2482 2483 2484

	if (!tmp || tmp != domain) {
		domain_exit(domain);
		domain = tmp;
	}
2485 2486

	return domain;
2487 2488
}

2489 2490 2491
static int iommu_domain_identity_map(struct dmar_domain *domain,
				     unsigned long long start,
				     unsigned long long end)
2492
{
2493 2494 2495 2496 2497
	unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
	unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;

	if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
			  dma_to_mm_pfn(last_vpfn))) {
J
Joerg Roedel 已提交
2498
		pr_err("Reserving iova failed\n");
2499
		return -ENOMEM;
2500 2501
	}

J
Joerg Roedel 已提交
2502
	pr_debug("Mapping reserved region %llx-%llx\n", start, end);
2503 2504 2505 2506
	/*
	 * RMRR range might have overlap with physical memory range,
	 * clear it first
	 */
2507
	dma_pte_clear_range(domain, first_vpfn, last_vpfn);
2508

2509 2510
	return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
				  last_vpfn - first_vpfn + 1,
2511
				  DMA_PTE_READ|DMA_PTE_WRITE);
2512 2513
}

2514 2515 2516 2517
static int domain_prepare_identity_map(struct device *dev,
				       struct dmar_domain *domain,
				       unsigned long long start,
				       unsigned long long end)
2518
{
2519 2520 2521 2522 2523
	/* For _hardware_ passthrough, don't bother. But for software
	   passthrough, we do it anyway -- it may indicate a memory
	   range which is reserved in E820, so which didn't get set
	   up to start with in si_domain */
	if (domain == si_domain && hw_pass_through) {
J
Joerg Roedel 已提交
2524 2525
		pr_warn("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
			dev_name(dev), start, end);
2526 2527 2528
		return 0;
	}

J
Joerg Roedel 已提交
2529 2530 2531
	pr_info("Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
		dev_name(dev), start, end);

2532 2533 2534 2535 2536 2537
	if (end < start) {
		WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
			"BIOS vendor: %s; Ver: %s; Product Version: %s\n",
			dmi_get_system_info(DMI_BIOS_VENDOR),
			dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
2538
		return -EIO;
2539 2540
	}

2541 2542 2543 2544 2545 2546 2547
	if (end >> agaw_to_width(domain->agaw)) {
		WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     agaw_to_width(domain->agaw),
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
2548
		return -EIO;
2549
	}
2550

2551 2552
	return iommu_domain_identity_map(domain, start, end);
}
2553

2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567
static int iommu_prepare_identity_map(struct device *dev,
				      unsigned long long start,
				      unsigned long long end)
{
	struct dmar_domain *domain;
	int ret;

	domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
	if (!domain)
		return -ENOMEM;

	ret = domain_prepare_identity_map(dev, domain, start, end);
	if (ret)
		domain_exit(domain);
2568

2569 2570 2571 2572
	return ret;
}

static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2573
					 struct device *dev)
2574
{
2575
	if (dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
2576
		return 0;
2577 2578
	return iommu_prepare_identity_map(dev, rmrr->base_address,
					  rmrr->end_address);
2579 2580
}

2581
#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
2582 2583 2584 2585 2586 2587 2588 2589 2590
static inline void iommu_prepare_isa(void)
{
	struct pci_dev *pdev;
	int ret;

	pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (!pdev)
		return;

J
Joerg Roedel 已提交
2591
	pr_info("Prepare 0-16MiB unity mapping for LPC\n");
2592
	ret = iommu_prepare_identity_map(&pdev->dev, 0, 16*1024*1024 - 1);
2593 2594

	if (ret)
J
Joerg Roedel 已提交
2595
		pr_err("Failed to create 0-16MiB identity map - floppy might not work\n");
2596

2597
	pci_dev_put(pdev);
2598 2599 2600 2601 2602 2603
}
#else
static inline void iommu_prepare_isa(void)
{
	return;
}
2604
#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
2605

2606
static int md_domain_init(struct dmar_domain *domain, int guest_width);
2607

2608
static int __init si_domain_init(int hw)
2609
{
2610
	int nid, ret = 0;
2611

2612
	si_domain = alloc_domain(DOMAIN_FLAG_STATIC_IDENTITY);
2613 2614 2615 2616 2617 2618 2619 2620
	if (!si_domain)
		return -EFAULT;

	if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
		domain_exit(si_domain);
		return -EFAULT;
	}

2621
	pr_debug("Identity mapping domain allocated\n");
2622

2623 2624 2625
	if (hw)
		return 0;

2626
	for_each_online_node(nid) {
2627 2628 2629 2630 2631 2632 2633 2634 2635
		unsigned long start_pfn, end_pfn;
		int i;

		for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
			ret = iommu_domain_identity_map(si_domain,
					PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
			if (ret)
				return ret;
		}
2636 2637
	}

2638 2639 2640
	return 0;
}

2641
static int identity_mapping(struct device *dev)
2642 2643 2644 2645 2646 2647
{
	struct device_domain_info *info;

	if (likely(!iommu_identity_mapping))
		return 0;

2648
	info = dev->archdata.iommu;
2649 2650
	if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
		return (info->domain == si_domain);
2651 2652 2653 2654

	return 0;
}

2655
static int domain_add_dev_info(struct dmar_domain *domain, struct device *dev)
2656
{
2657
	struct dmar_domain *ndomain;
2658
	struct intel_iommu *iommu;
2659
	u8 bus, devfn;
2660

2661
	iommu = device_to_iommu(dev, &bus, &devfn);
2662 2663 2664
	if (!iommu)
		return -ENODEV;

2665
	ndomain = dmar_insert_one_dev_info(iommu, bus, devfn, dev, domain);
2666 2667
	if (ndomain != domain)
		return -EBUSY;
2668 2669 2670 2671

	return 0;
}

2672
static bool device_has_rmrr(struct device *dev)
2673 2674
{
	struct dmar_rmrr_unit *rmrr;
2675
	struct device *tmp;
2676 2677
	int i;

2678
	rcu_read_lock();
2679
	for_each_rmrr_units(rmrr) {
2680 2681 2682 2683 2684 2685
		/*
		 * Return TRUE if this RMRR contains the device that
		 * is passed in.
		 */
		for_each_active_dev_scope(rmrr->devices,
					  rmrr->devices_cnt, i, tmp)
2686
			if (tmp == dev) {
2687
				rcu_read_unlock();
2688
				return true;
2689
			}
2690
	}
2691
	rcu_read_unlock();
2692 2693 2694
	return false;
}

2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711
/*
 * There are a couple cases where we need to restrict the functionality of
 * devices associated with RMRRs.  The first is when evaluating a device for
 * identity mapping because problems exist when devices are moved in and out
 * of domains and their respective RMRR information is lost.  This means that
 * a device with associated RMRRs will never be in a "passthrough" domain.
 * The second is use of the device through the IOMMU API.  This interface
 * expects to have full control of the IOVA space for the device.  We cannot
 * satisfy both the requirement that RMRR access is maintained and have an
 * unencumbered IOVA space.  We also have no ability to quiesce the device's
 * use of the RMRR space or even inform the IOMMU API user of the restriction.
 * We therefore prevent devices associated with an RMRR from participating in
 * the IOMMU API, which eliminates them from device assignment.
 *
 * In both cases we assume that PCI USB devices with RMRRs have them largely
 * for historical reasons and that the RMRR space is not actively used post
 * boot.  This exclusion may change if vendors begin to abuse it.
2712 2713 2714 2715
 *
 * The same exception is made for graphics devices, with the requirement that
 * any use of the RMRR regions will be torn down before assigning the device
 * to a guest.
2716 2717 2718 2719 2720 2721 2722 2723 2724
 */
static bool device_is_rmrr_locked(struct device *dev)
{
	if (!device_has_rmrr(dev))
		return false;

	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);

2725
		if (IS_USB_DEVICE(pdev) || IS_GFX_DEVICE(pdev))
2726 2727 2728 2729 2730 2731
			return false;
	}

	return true;
}

2732
static int iommu_should_identity_map(struct device *dev, int startup)
2733
{
2734

2735 2736
	if (dev_is_pci(dev)) {
		struct pci_dev *pdev = to_pci_dev(dev);
2737

2738
		if (device_is_rmrr_locked(dev))
2739
			return 0;
2740

2741 2742
		if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
			return 1;
2743

2744 2745
		if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
			return 1;
2746

2747
		if (!(iommu_identity_mapping & IDENTMAP_ALL))
2748
			return 0;
2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772

		/*
		 * We want to start off with all devices in the 1:1 domain, and
		 * take them out later if we find they can't access all of memory.
		 *
		 * However, we can't do this for PCI devices behind bridges,
		 * because all PCI devices behind the same bridge will end up
		 * with the same source-id on their transactions.
		 *
		 * Practically speaking, we can't change things around for these
		 * devices at run-time, because we can't be sure there'll be no
		 * DMA transactions in flight for any of their siblings.
		 *
		 * So PCI devices (unless they're on the root bus) as well as
		 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
		 * the 1:1 domain, just in _case_ one of their siblings turns out
		 * not to be able to map all of memory.
		 */
		if (!pci_is_pcie(pdev)) {
			if (!pci_is_root_bus(pdev->bus))
				return 0;
			if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
				return 0;
		} else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
2773
			return 0;
2774 2775 2776 2777
	} else {
		if (device_has_rmrr(dev))
			return 0;
	}
2778

2779
	/*
2780
	 * At boot time, we don't yet know if devices will be 64-bit capable.
2781
	 * Assume that they will — if they turn out not to be, then we can
2782 2783
	 * take them out of the 1:1 domain later.
	 */
2784 2785 2786 2787 2788
	if (!startup) {
		/*
		 * If the device's dma_mask is less than the system's memory
		 * size then this is not a candidate for identity mapping.
		 */
2789
		u64 dma_mask = *dev->dma_mask;
2790

2791 2792 2793
		if (dev->coherent_dma_mask &&
		    dev->coherent_dma_mask < dma_mask)
			dma_mask = dev->coherent_dma_mask;
2794

2795
		return dma_mask >= dma_get_required_mask(dev);
2796
	}
2797 2798 2799 2800

	return 1;
}

2801 2802 2803 2804 2805 2806 2807
static int __init dev_prepare_static_identity_mapping(struct device *dev, int hw)
{
	int ret;

	if (!iommu_should_identity_map(dev, 1))
		return 0;

2808
	ret = domain_add_dev_info(si_domain, dev);
2809
	if (!ret)
J
Joerg Roedel 已提交
2810 2811
		pr_info("%s identity mapping for device %s\n",
			hw ? "Hardware" : "Software", dev_name(dev));
2812 2813 2814 2815 2816 2817 2818 2819
	else if (ret == -ENODEV)
		/* device not associated with an iommu */
		ret = 0;

	return ret;
}


2820
static int __init iommu_prepare_static_identity_mapping(int hw)
2821 2822
{
	struct pci_dev *pdev = NULL;
2823 2824 2825 2826 2827
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;
	struct device *dev;
	int i;
	int ret = 0;
2828 2829

	for_each_pci_dev(pdev) {
2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841
		ret = dev_prepare_static_identity_mapping(&pdev->dev, hw);
		if (ret)
			return ret;
	}

	for_each_active_iommu(iommu, drhd)
		for_each_active_dev_scope(drhd->devices, drhd->devices_cnt, i, dev) {
			struct acpi_device_physical_node *pn;
			struct acpi_device *adev;

			if (dev->bus != &acpi_bus_type)
				continue;
2842

2843 2844 2845 2846 2847 2848
			adev= to_acpi_device(dev);
			mutex_lock(&adev->physical_node_lock);
			list_for_each_entry(pn, &adev->physical_node_list, node) {
				ret = dev_prepare_static_identity_mapping(pn->dev, hw);
				if (ret)
					break;
2849
			}
2850 2851 2852
			mutex_unlock(&adev->physical_node_lock);
			if (ret)
				return ret;
2853
		}
2854 2855 2856 2857

	return 0;
}

2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883
static void intel_iommu_init_qi(struct intel_iommu *iommu)
{
	/*
	 * Start from the sane iommu hardware state.
	 * If the queued invalidation is already initialized by us
	 * (for example, while enabling interrupt-remapping) then
	 * we got the things already rolling from a sane state.
	 */
	if (!iommu->qi) {
		/*
		 * Clear any previous faults.
		 */
		dmar_fault(-1, iommu);
		/*
		 * Disable queued invalidation if supported and already enabled
		 * before OS handover.
		 */
		dmar_disable_qi(iommu);
	}

	if (dmar_enable_qi(iommu)) {
		/*
		 * Queued Invalidate not enabled, use Register Based Invalidate
		 */
		iommu->flush.flush_context = __iommu_flush_context;
		iommu->flush.flush_iotlb = __iommu_flush_iotlb;
J
Joerg Roedel 已提交
2884
		pr_info("%s: Using Register based invalidation\n",
2885 2886 2887 2888
			iommu->name);
	} else {
		iommu->flush.flush_context = qi_flush_context;
		iommu->flush.flush_iotlb = qi_flush_iotlb;
J
Joerg Roedel 已提交
2889
		pr_info("%s: Using Queued invalidation\n", iommu->name);
2890 2891 2892
	}
}

2893
static int copy_context_table(struct intel_iommu *iommu,
2894
			      struct root_entry *old_re,
2895 2896 2897
			      struct context_entry **tbl,
			      int bus, bool ext)
{
2898
	int tbl_idx, pos = 0, idx, devfn, ret = 0, did;
2899
	struct context_entry *new_ce = NULL, ce;
2900
	struct context_entry *old_ce = NULL;
2901
	struct root_entry re;
2902 2903 2904
	phys_addr_t old_ce_phys;

	tbl_idx = ext ? bus * 2 : bus;
2905
	memcpy(&re, old_re, sizeof(re));
2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924

	for (devfn = 0; devfn < 256; devfn++) {
		/* First calculate the correct index */
		idx = (ext ? devfn * 2 : devfn) % 256;

		if (idx == 0) {
			/* First save what we may have and clean up */
			if (new_ce) {
				tbl[tbl_idx] = new_ce;
				__iommu_flush_cache(iommu, new_ce,
						    VTD_PAGE_SIZE);
				pos = 1;
			}

			if (old_ce)
				iounmap(old_ce);

			ret = 0;
			if (devfn < 0x80)
2925
				old_ce_phys = root_entry_lctp(&re);
2926
			else
2927
				old_ce_phys = root_entry_uctp(&re);
2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939

			if (!old_ce_phys) {
				if (ext && devfn == 0) {
					/* No LCTP, try UCTP */
					devfn = 0x7f;
					continue;
				} else {
					goto out;
				}
			}

			ret = -ENOMEM;
2940 2941
			old_ce = memremap(old_ce_phys, PAGE_SIZE,
					MEMREMAP_WB);
2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952
			if (!old_ce)
				goto out;

			new_ce = alloc_pgtable_page(iommu->node);
			if (!new_ce)
				goto out_unmap;

			ret = 0;
		}

		/* Now copy the context entry */
2953
		memcpy(&ce, old_ce + idx, sizeof(ce));
2954

2955
		if (!__context_present(&ce))
2956 2957
			continue;

2958 2959 2960 2961
		did = context_domain_id(&ce);
		if (did >= 0 && did < cap_ndoms(iommu->cap))
			set_bit(did, iommu->domain_ids);

2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980
		/*
		 * We need a marker for copied context entries. This
		 * marker needs to work for the old format as well as
		 * for extended context entries.
		 *
		 * Bit 67 of the context entry is used. In the old
		 * format this bit is available to software, in the
		 * extended format it is the PGE bit, but PGE is ignored
		 * by HW if PASIDs are disabled (and thus still
		 * available).
		 *
		 * So disable PASIDs first and then mark the entry
		 * copied. This means that we don't copy PASID
		 * translations from the old kernel, but this is fine as
		 * faults there are not fatal.
		 */
		context_clear_pasid_enable(&ce);
		context_set_copied(&ce);

2981 2982 2983 2984 2985 2986 2987 2988
		new_ce[idx] = ce;
	}

	tbl[tbl_idx + pos] = new_ce;

	__iommu_flush_cache(iommu, new_ce, VTD_PAGE_SIZE);

out_unmap:
2989
	memunmap(old_ce);
2990 2991 2992 2993 2994 2995 2996 2997

out:
	return ret;
}

static int copy_translation_tables(struct intel_iommu *iommu)
{
	struct context_entry **ctxt_tbls;
2998
	struct root_entry *old_rt;
2999 3000 3001 3002 3003
	phys_addr_t old_rt_phys;
	int ctxt_table_entries;
	unsigned long flags;
	u64 rtaddr_reg;
	int bus, ret;
3004
	bool new_ext, ext;
3005 3006 3007

	rtaddr_reg = dmar_readq(iommu->reg + DMAR_RTADDR_REG);
	ext        = !!(rtaddr_reg & DMA_RTADDR_RTT);
3008 3009 3010 3011 3012 3013 3014 3015 3016 3017
	new_ext    = !!ecap_ecs(iommu->ecap);

	/*
	 * The RTT bit can only be changed when translation is disabled,
	 * but disabling translation means to open a window for data
	 * corruption. So bail out and don't copy anything if we would
	 * have to change the bit.
	 */
	if (new_ext != ext)
		return -EINVAL;
3018 3019 3020 3021 3022

	old_rt_phys = rtaddr_reg & VTD_PAGE_MASK;
	if (!old_rt_phys)
		return -EINVAL;

3023
	old_rt = memremap(old_rt_phys, PAGE_SIZE, MEMREMAP_WB);
3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071
	if (!old_rt)
		return -ENOMEM;

	/* This is too big for the stack - allocate it from slab */
	ctxt_table_entries = ext ? 512 : 256;
	ret = -ENOMEM;
	ctxt_tbls = kzalloc(ctxt_table_entries * sizeof(void *), GFP_KERNEL);
	if (!ctxt_tbls)
		goto out_unmap;

	for (bus = 0; bus < 256; bus++) {
		ret = copy_context_table(iommu, &old_rt[bus],
					 ctxt_tbls, bus, ext);
		if (ret) {
			pr_err("%s: Failed to copy context table for bus %d\n",
				iommu->name, bus);
			continue;
		}
	}

	spin_lock_irqsave(&iommu->lock, flags);

	/* Context tables are copied, now write them to the root_entry table */
	for (bus = 0; bus < 256; bus++) {
		int idx = ext ? bus * 2 : bus;
		u64 val;

		if (ctxt_tbls[idx]) {
			val = virt_to_phys(ctxt_tbls[idx]) | 1;
			iommu->root_entry[bus].lo = val;
		}

		if (!ext || !ctxt_tbls[idx + 1])
			continue;

		val = virt_to_phys(ctxt_tbls[idx + 1]) | 1;
		iommu->root_entry[bus].hi = val;
	}

	spin_unlock_irqrestore(&iommu->lock, flags);

	kfree(ctxt_tbls);

	__iommu_flush_cache(iommu, iommu->root_entry, PAGE_SIZE);

	ret = 0;

out_unmap:
3072
	memunmap(old_rt);
3073 3074 3075 3076

	return ret;
}

3077
static int __init init_dmars(void)
3078 3079 3080
{
	struct dmar_drhd_unit *drhd;
	struct dmar_rmrr_unit *rmrr;
3081
	bool copied_tables = false;
3082
	struct device *dev;
3083
	struct intel_iommu *iommu;
3084
	int i, ret;
3085

3086 3087 3088 3089 3090 3091 3092
	/*
	 * for each drhd
	 *    allocate root
	 *    initialize and program root entry to not present
	 * endfor
	 */
	for_each_drhd_unit(drhd) {
M
mark gross 已提交
3093 3094 3095 3096 3097
		/*
		 * lock not needed as this is only incremented in the single
		 * threaded kernel __init code path all other access are read
		 * only
		 */
3098
		if (g_num_of_iommus < DMAR_UNITS_SUPPORTED) {
3099 3100 3101
			g_num_of_iommus++;
			continue;
		}
J
Joerg Roedel 已提交
3102
		pr_err_once("Exceeded %d IOMMUs\n", DMAR_UNITS_SUPPORTED);
M
mark gross 已提交
3103 3104
	}

3105 3106 3107 3108
	/* Preallocate enough resources for IOMMU hot-addition */
	if (g_num_of_iommus < DMAR_UNITS_SUPPORTED)
		g_num_of_iommus = DMAR_UNITS_SUPPORTED;

W
Weidong Han 已提交
3109 3110 3111
	g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
			GFP_KERNEL);
	if (!g_iommus) {
J
Joerg Roedel 已提交
3112
		pr_err("Allocating global iommu array failed\n");
W
Weidong Han 已提交
3113 3114 3115 3116
		ret = -ENOMEM;
		goto error;
	}

3117
	deferred_flush = kzalloc(g_num_of_iommus *
3118
		sizeof(struct deferred_flush_table), GFP_KERNEL);
3119
	if (!deferred_flush) {
M
mark gross 已提交
3120
		ret = -ENOMEM;
3121
		goto free_g_iommus;
M
mark gross 已提交
3122 3123
	}

3124
	for_each_active_iommu(iommu, drhd) {
W
Weidong Han 已提交
3125
		g_iommus[iommu->seq_id] = iommu;
3126

3127 3128
		intel_iommu_init_qi(iommu);

3129 3130
		ret = iommu_init_domains(iommu);
		if (ret)
3131
			goto free_iommu;
3132

3133 3134
		init_translation_status(iommu);

3135 3136 3137 3138 3139 3140
		if (translation_pre_enabled(iommu) && !is_kdump_kernel()) {
			iommu_disable_translation(iommu);
			clear_translation_pre_enabled(iommu);
			pr_warn("Translation was enabled for %s but we are not in kdump mode\n",
				iommu->name);
		}
3141

3142 3143 3144
		/*
		 * TBD:
		 * we could share the same root & context tables
L
Lucas De Marchi 已提交
3145
		 * among all IOMMU's. Need to Split it later.
3146 3147
		 */
		ret = iommu_alloc_root_entry(iommu);
3148
		if (ret)
3149
			goto free_iommu;
3150

3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171
		if (translation_pre_enabled(iommu)) {
			pr_info("Translation already enabled - trying to copy translation structures\n");

			ret = copy_translation_tables(iommu);
			if (ret) {
				/*
				 * We found the IOMMU with translation
				 * enabled - but failed to copy over the
				 * old root-entry table. Try to proceed
				 * by disabling translation now and
				 * allocating a clean root-entry table.
				 * This might cause DMAR faults, but
				 * probably the dump will still succeed.
				 */
				pr_err("Failed to copy translation tables from previous kernel for %s\n",
				       iommu->name);
				iommu_disable_translation(iommu);
				clear_translation_pre_enabled(iommu);
			} else {
				pr_info("Copied translation tables from previous kernel for %s\n",
					iommu->name);
3172
				copied_tables = true;
3173 3174 3175
			}
		}

3176 3177 3178 3179 3180
		iommu_flush_write_buffer(iommu);
		iommu_set_root_entry(iommu);
		iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);

F
Fenghua Yu 已提交
3181
		if (!ecap_pass_through(iommu->ecap))
3182
			hw_pass_through = 0;
3183 3184 3185 3186
#ifdef CONFIG_INTEL_IOMMU_SVM
		if (pasid_enabled(iommu))
			intel_svm_alloc_pasid_tables(iommu);
#endif
3187 3188
	}

3189
	if (iommu_pass_through)
3190 3191
		iommu_identity_mapping |= IDENTMAP_ALL;

3192
#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
3193
	iommu_identity_mapping |= IDENTMAP_GFX;
3194
#endif
3195

3196 3197 3198 3199 3200 3201
	if (iommu_identity_mapping) {
		ret = si_domain_init(hw_pass_through);
		if (ret)
			goto free_iommu;
	}

3202 3203
	check_tylersburg_isoch();

3204 3205 3206 3207 3208 3209 3210 3211 3212
	/*
	 * If we copied translations from a previous kernel in the kdump
	 * case, we can not assign the devices to domains now, as that
	 * would eliminate the old mappings. So skip this part and defer
	 * the assignment to device driver initialization time.
	 */
	if (copied_tables)
		goto domains_done;

3213
	/*
3214 3215 3216
	 * If pass through is not set or not enabled, setup context entries for
	 * identity mappings for rmrr, gfx, and isa and may fall back to static
	 * identity mapping if iommu_identity_mapping is set.
3217
	 */
3218 3219
	if (iommu_identity_mapping) {
		ret = iommu_prepare_static_identity_mapping(hw_pass_through);
F
Fenghua Yu 已提交
3220
		if (ret) {
J
Joerg Roedel 已提交
3221
			pr_crit("Failed to setup IOMMU pass-through\n");
3222
			goto free_iommu;
3223 3224 3225
		}
	}
	/*
3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237
	 * For each rmrr
	 *   for each dev attached to rmrr
	 *   do
	 *     locate drhd for dev, alloc domain for dev
	 *     allocate free domain
	 *     allocate page table entries for rmrr
	 *     if context not allocated for bus
	 *           allocate and init context
	 *           set present in root table for this bus
	 *     init context with domain, translation etc
	 *    endfor
	 * endfor
3238
	 */
J
Joerg Roedel 已提交
3239
	pr_info("Setting RMRR:\n");
3240
	for_each_rmrr_units(rmrr) {
3241 3242
		/* some BIOS lists non-exist devices in DMAR table. */
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
3243
					  i, dev) {
3244
			ret = iommu_prepare_rmrr_dev(rmrr, dev);
3245
			if (ret)
J
Joerg Roedel 已提交
3246
				pr_err("Mapping reserved region failed\n");
3247
		}
F
Fenghua Yu 已提交
3248
	}
3249

3250 3251
	iommu_prepare_isa();

3252 3253
domains_done:

3254 3255 3256 3257 3258 3259 3260
	/*
	 * for each drhd
	 *   enable fault log
	 *   global invalidate context cache
	 *   global invalidate iotlb
	 *   enable translation
	 */
3261
	for_each_iommu(iommu, drhd) {
3262 3263 3264 3265 3266 3267
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
3268
				iommu_disable_protect_mem_regions(iommu);
3269
			continue;
3270
		}
3271 3272 3273

		iommu_flush_write_buffer(iommu);

3274 3275 3276 3277 3278 3279 3280
#ifdef CONFIG_INTEL_IOMMU_SVM
		if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
			ret = intel_svm_enable_prq(iommu);
			if (ret)
				goto free_iommu;
		}
#endif
3281 3282
		ret = dmar_set_interrupt(iommu);
		if (ret)
3283
			goto free_iommu;
3284

3285 3286 3287
		if (!translation_pre_enabled(iommu))
			iommu_enable_translation(iommu);

3288
		iommu_disable_protect_mem_regions(iommu);
3289 3290 3291
	}

	return 0;
3292 3293

free_iommu:
3294 3295
	for_each_active_iommu(iommu, drhd) {
		disable_dmar_iommu(iommu);
3296
		free_dmar_iommu(iommu);
3297
	}
3298
	kfree(deferred_flush);
3299
free_g_iommus:
W
Weidong Han 已提交
3300
	kfree(g_iommus);
3301
error:
3302 3303 3304
	return ret;
}

3305
/* This takes a number of _MM_ pages, not VTD pages */
3306 3307 3308
static struct iova *intel_alloc_iova(struct device *dev,
				     struct dmar_domain *domain,
				     unsigned long nrpages, uint64_t dma_mask)
3309 3310 3311
{
	struct iova *iova = NULL;

3312 3313
	/* Restrict dma_mask to the width that the iommu can handle */
	dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
3314 3315
	/* Ensure we reserve the whole size-aligned region */
	nrpages = __roundup_pow_of_two(nrpages);
3316 3317

	if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
3318 3319
		/*
		 * First try to allocate an io virtual address in
3320
		 * DMA_BIT_MASK(32) and if that fails then try allocating
J
Joe Perches 已提交
3321
		 * from higher range
3322
		 */
3323 3324 3325 3326 3327 3328 3329
		iova = alloc_iova(&domain->iovad, nrpages,
				  IOVA_PFN(DMA_BIT_MASK(32)), 1);
		if (iova)
			return iova;
	}
	iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
	if (unlikely(!iova)) {
J
Joerg Roedel 已提交
3330
		pr_err("Allocating %ld-page iova for %s failed",
3331
		       nrpages, dev_name(dev));
3332 3333 3334 3335 3336 3337
		return NULL;
	}

	return iova;
}

3338
static struct dmar_domain *__get_valid_domain_for_dev(struct device *dev)
3339
{
3340
	struct dmar_rmrr_unit *rmrr;
3341
	struct dmar_domain *domain;
3342 3343
	struct device *i_dev;
	int i, ret;
3344

3345
	domain = get_domain_for_dev(dev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
3346
	if (!domain) {
J
Joerg Roedel 已提交
3347
		pr_err("Allocating domain for %s failed\n",
3348
		       dev_name(dev));
A
Al Viro 已提交
3349
		return NULL;
3350 3351
	}

3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368
	/* We have a new domain - setup possible RMRRs for the device */
	rcu_read_lock();
	for_each_rmrr_units(rmrr) {
		for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
					  i, i_dev) {
			if (i_dev != dev)
				continue;

			ret = domain_prepare_identity_map(dev, domain,
							  rmrr->base_address,
							  rmrr->end_address);
			if (ret)
				dev_err(dev, "Mapping reserved region failed\n");
		}
	}
	rcu_read_unlock();

3369 3370 3371
	return domain;
}

3372
static inline struct dmar_domain *get_valid_domain_for_dev(struct device *dev)
3373 3374 3375 3376
{
	struct device_domain_info *info;

	/* No lock here, assumes no domain exit in normal case */
3377
	info = dev->archdata.iommu;
3378 3379 3380 3381 3382 3383
	if (likely(info))
		return info->domain;

	return __get_valid_domain_for_dev(dev);
}

3384
/* Check if the dev needs to go through non-identity map and unmap process.*/
3385
static int iommu_no_mapping(struct device *dev)
3386 3387 3388
{
	int found;

3389
	if (iommu_dummy(dev))
3390 3391
		return 1;

3392
	if (!iommu_identity_mapping)
3393
		return 0;
3394

3395
	found = identity_mapping(dev);
3396
	if (found) {
3397
		if (iommu_should_identity_map(dev, 0))
3398 3399 3400 3401 3402 3403
			return 1;
		else {
			/*
			 * 32 bit DMA is removed from si_domain and fall back
			 * to non-identity mapping.
			 */
3404
			dmar_remove_one_dev_info(si_domain, dev);
J
Joerg Roedel 已提交
3405 3406
			pr_info("32bit %s uses non-identity mapping\n",
				dev_name(dev));
3407 3408 3409 3410 3411 3412 3413
			return 0;
		}
	} else {
		/*
		 * In case of a detached 64 bit DMA device from vm, the device
		 * is put into si_domain for identity mapping.
		 */
3414
		if (iommu_should_identity_map(dev, 0)) {
3415
			int ret;
3416
			ret = domain_add_dev_info(si_domain, dev);
3417
			if (!ret) {
J
Joerg Roedel 已提交
3418 3419
				pr_info("64bit %s uses identity mapping\n",
					dev_name(dev));
3420 3421 3422 3423 3424
				return 1;
			}
		}
	}

3425
	return 0;
3426 3427
}

3428
static dma_addr_t __intel_map_single(struct device *dev, phys_addr_t paddr,
3429
				     size_t size, int dir, u64 dma_mask)
3430 3431
{
	struct dmar_domain *domain;
F
Fenghua Yu 已提交
3432
	phys_addr_t start_paddr;
3433 3434
	struct iova *iova;
	int prot = 0;
I
Ingo Molnar 已提交
3435
	int ret;
3436
	struct intel_iommu *iommu;
3437
	unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
3438 3439

	BUG_ON(dir == DMA_NONE);
3440

3441
	if (iommu_no_mapping(dev))
I
Ingo Molnar 已提交
3442
		return paddr;
3443

3444
	domain = get_valid_domain_for_dev(dev);
3445 3446 3447
	if (!domain)
		return 0;

3448
	iommu = domain_get_iommu(domain);
3449
	size = aligned_nrpages(paddr, size);
3450

3451
	iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size), dma_mask);
3452 3453 3454
	if (!iova)
		goto error;

3455 3456 3457 3458 3459
	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3460
			!cap_zlr(iommu->cap))
3461 3462 3463 3464
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;
	/*
I
Ingo Molnar 已提交
3465
	 * paddr - (paddr + size) might be partial page, we should map the whole
3466
	 * page.  Note: if two part of one page are separately mapped, we
I
Ingo Molnar 已提交
3467
	 * might have two guest_addr mapping to the same host paddr, but this
3468 3469
	 * is not a big problem
	 */
3470
	ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
3471
				 mm_to_dma_pfn(paddr_pfn), size, prot);
3472 3473 3474
	if (ret)
		goto error;

3475 3476
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3477 3478 3479
		iommu_flush_iotlb_psi(iommu, domain,
				      mm_to_dma_pfn(iova->pfn_lo),
				      size, 0, 1);
3480
	else
3481
		iommu_flush_write_buffer(iommu);
3482

3483 3484 3485
	start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
	start_paddr += paddr & ~PAGE_MASK;
	return start_paddr;
3486 3487

error:
3488 3489
	if (iova)
		__free_iova(&domain->iovad, iova);
J
Joerg Roedel 已提交
3490
	pr_err("Device %s request: %zx@%llx dir %d --- failed\n",
3491
		dev_name(dev), size, (unsigned long long)paddr, dir);
3492 3493 3494
	return 0;
}

3495 3496 3497 3498
static dma_addr_t intel_map_page(struct device *dev, struct page *page,
				 unsigned long offset, size_t size,
				 enum dma_data_direction dir,
				 struct dma_attrs *attrs)
3499
{
3500
	return __intel_map_single(dev, page_to_phys(page) + offset, size,
3501
				  dir, *dev->dma_mask);
3502 3503
}

M
mark gross 已提交
3504 3505
static void flush_unmaps(void)
{
3506
	int i, j;
M
mark gross 已提交
3507 3508 3509 3510 3511

	timer_on = 0;

	/* just flush them all */
	for (i = 0; i < g_num_of_iommus; i++) {
3512 3513 3514
		struct intel_iommu *iommu = g_iommus[i];
		if (!iommu)
			continue;
3515

3516 3517 3518
		if (!deferred_flush[i].next)
			continue;

3519 3520 3521
		/* In caching mode, global flushes turn emulation expensive */
		if (!cap_caching_mode(iommu->cap))
			iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Y
Yu Zhao 已提交
3522
					 DMA_TLB_GLOBAL_FLUSH);
3523
		for (j = 0; j < deferred_flush[i].next; j++) {
Y
Yu Zhao 已提交
3524
			unsigned long mask;
3525 3526 3527 3528 3529
			struct deferred_flush_entry *entry =
						&deferred_flush->entries[j];
			struct iova *iova = entry->iova;
			struct dmar_domain *domain = entry->domain;
			struct page *freelist = entry->freelist;
3530 3531 3532

			/* On real hardware multiple invalidations are expensive */
			if (cap_caching_mode(iommu->cap))
3533
				iommu_flush_iotlb_psi(iommu, domain,
3534
					iova->pfn_lo, iova_size(iova),
3535
					!freelist, 0);
3536
			else {
3537
				mask = ilog2(mm_to_dma_pfn(iova_size(iova)));
3538
				iommu_flush_dev_iotlb(domain,
3539 3540
						(uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
			}
3541 3542 3543
			__free_iova(&domain->iovad, iova);
			if (freelist)
				dma_free_pagelist(freelist);
3544
		}
3545
		deferred_flush[i].next = 0;
M
mark gross 已提交
3546 3547 3548 3549 3550 3551 3552
	}

	list_size = 0;
}

static void flush_unmaps_timeout(unsigned long data)
{
3553 3554 3555
	unsigned long flags;

	spin_lock_irqsave(&async_umap_flush_lock, flags);
M
mark gross 已提交
3556
	flush_unmaps();
3557
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
M
mark gross 已提交
3558 3559
}

3560
static void add_unmap(struct dmar_domain *dom, struct iova *iova, struct page *freelist)
M
mark gross 已提交
3561 3562
{
	unsigned long flags;
3563
	int entry_id, iommu_id;
3564
	struct intel_iommu *iommu;
3565
	struct deferred_flush_entry *entry;
M
mark gross 已提交
3566 3567

	spin_lock_irqsave(&async_umap_flush_lock, flags);
3568 3569 3570
	if (list_size == HIGH_WATER_MARK)
		flush_unmaps();

3571 3572
	iommu = domain_get_iommu(dom);
	iommu_id = iommu->seq_id;
3573

3574 3575 3576 3577 3578 3579 3580
	entry_id = deferred_flush[iommu_id].next;
	++(deferred_flush[iommu_id].next);

	entry = &deferred_flush[iommu_id].entries[entry_id];
	entry->domain = dom;
	entry->iova = iova;
	entry->freelist = freelist;
M
mark gross 已提交
3581 3582 3583 3584 3585 3586 3587 3588 3589

	if (!timer_on) {
		mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
		timer_on = 1;
	}
	list_size++;
	spin_unlock_irqrestore(&async_umap_flush_lock, flags);
}

3590
static void intel_unmap(struct device *dev, dma_addr_t dev_addr)
3591
{
3592
	struct dmar_domain *domain;
3593
	unsigned long start_pfn, last_pfn;
3594
	struct iova *iova;
3595
	struct intel_iommu *iommu;
3596
	struct page *freelist;
3597

3598
	if (iommu_no_mapping(dev))
3599
		return;
3600

3601
	domain = find_domain(dev);
3602 3603
	BUG_ON(!domain);

3604 3605
	iommu = domain_get_iommu(domain);

3606
	iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
3607 3608
	if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
		      (unsigned long long)dev_addr))
3609 3610
		return;

3611 3612
	start_pfn = mm_to_dma_pfn(iova->pfn_lo);
	last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
3613

3614
	pr_debug("Device %s unmapping: pfn %lx-%lx\n",
3615
		 dev_name(dev), start_pfn, last_pfn);
3616

3617
	freelist = domain_unmap(domain, start_pfn, last_pfn);
3618

M
mark gross 已提交
3619
	if (intel_iommu_strict) {
3620
		iommu_flush_iotlb_psi(iommu, domain, start_pfn,
3621
				      last_pfn - start_pfn + 1, !freelist, 0);
M
mark gross 已提交
3622 3623
		/* free iova */
		__free_iova(&domain->iovad, iova);
3624
		dma_free_pagelist(freelist);
M
mark gross 已提交
3625
	} else {
3626
		add_unmap(domain, iova, freelist);
M
mark gross 已提交
3627 3628 3629 3630 3631
		/*
		 * queue up the release of the unmap to save the 1/6th of the
		 * cpu used up by the iotlb flush operation...
		 */
	}
3632 3633
}

3634 3635 3636 3637 3638 3639 3640
static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
			     size_t size, enum dma_data_direction dir,
			     struct dma_attrs *attrs)
{
	intel_unmap(dev, dev_addr);
}

3641
static void *intel_alloc_coherent(struct device *dev, size_t size,
3642 3643
				  dma_addr_t *dma_handle, gfp_t flags,
				  struct dma_attrs *attrs)
3644
{
A
Akinobu Mita 已提交
3645
	struct page *page = NULL;
3646 3647
	int order;

F
Fenghua Yu 已提交
3648
	size = PAGE_ALIGN(size);
3649
	order = get_order(size);
3650

3651
	if (!iommu_no_mapping(dev))
3652
		flags &= ~(GFP_DMA | GFP_DMA32);
3653 3654
	else if (dev->coherent_dma_mask < dma_get_required_mask(dev)) {
		if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
3655 3656 3657 3658
			flags |= GFP_DMA;
		else
			flags |= GFP_DMA32;
	}
3659

3660
	if (gfpflags_allow_blocking(flags)) {
A
Akinobu Mita 已提交
3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673
		unsigned int count = size >> PAGE_SHIFT;

		page = dma_alloc_from_contiguous(dev, count, order);
		if (page && iommu_no_mapping(dev) &&
		    page_to_phys(page) + size > dev->coherent_dma_mask) {
			dma_release_from_contiguous(dev, page, count);
			page = NULL;
		}
	}

	if (!page)
		page = alloc_pages(flags, order);
	if (!page)
3674
		return NULL;
A
Akinobu Mita 已提交
3675
	memset(page_address(page), 0, size);
3676

A
Akinobu Mita 已提交
3677
	*dma_handle = __intel_map_single(dev, page_to_phys(page), size,
3678
					 DMA_BIDIRECTIONAL,
3679
					 dev->coherent_dma_mask);
3680
	if (*dma_handle)
A
Akinobu Mita 已提交
3681 3682 3683 3684
		return page_address(page);
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);

3685 3686 3687
	return NULL;
}

3688
static void intel_free_coherent(struct device *dev, size_t size, void *vaddr,
3689
				dma_addr_t dma_handle, struct dma_attrs *attrs)
3690 3691
{
	int order;
A
Akinobu Mita 已提交
3692
	struct page *page = virt_to_page(vaddr);
3693

F
Fenghua Yu 已提交
3694
	size = PAGE_ALIGN(size);
3695 3696
	order = get_order(size);

3697
	intel_unmap(dev, dma_handle);
A
Akinobu Mita 已提交
3698 3699
	if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
		__free_pages(page, order);
3700 3701
}

3702
static void intel_unmap_sg(struct device *dev, struct scatterlist *sglist,
3703 3704
			   int nelems, enum dma_data_direction dir,
			   struct dma_attrs *attrs)
3705
{
3706
	intel_unmap(dev, sglist[0].dma_address);
3707 3708 3709
}

static int intel_nontranslate_map_sg(struct device *hddev,
F
FUJITA Tomonori 已提交
3710
	struct scatterlist *sglist, int nelems, int dir)
3711 3712
{
	int i;
F
FUJITA Tomonori 已提交
3713
	struct scatterlist *sg;
3714

F
FUJITA Tomonori 已提交
3715
	for_each_sg(sglist, sg, nelems, i) {
F
FUJITA Tomonori 已提交
3716
		BUG_ON(!sg_page(sg));
D
Dan Williams 已提交
3717
		sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
F
FUJITA Tomonori 已提交
3718
		sg->dma_length = sg->length;
3719 3720 3721 3722
	}
	return nelems;
}

3723
static int intel_map_sg(struct device *dev, struct scatterlist *sglist, int nelems,
3724
			enum dma_data_direction dir, struct dma_attrs *attrs)
3725 3726 3727
{
	int i;
	struct dmar_domain *domain;
3728 3729 3730 3731
	size_t size = 0;
	int prot = 0;
	struct iova *iova = NULL;
	int ret;
F
FUJITA Tomonori 已提交
3732
	struct scatterlist *sg;
3733
	unsigned long start_vpfn;
3734
	struct intel_iommu *iommu;
3735 3736

	BUG_ON(dir == DMA_NONE);
3737 3738
	if (iommu_no_mapping(dev))
		return intel_nontranslate_map_sg(dev, sglist, nelems, dir);
3739

3740
	domain = get_valid_domain_for_dev(dev);
3741 3742 3743
	if (!domain)
		return 0;

3744 3745
	iommu = domain_get_iommu(domain);

3746
	for_each_sg(sglist, sg, nelems, i)
3747
		size += aligned_nrpages(sg->offset, sg->length);
3748

3749 3750
	iova = intel_alloc_iova(dev, domain, dma_to_mm_pfn(size),
				*dev->dma_mask);
3751
	if (!iova) {
F
FUJITA Tomonori 已提交
3752
		sglist->dma_length = 0;
3753 3754 3755 3756 3757 3758 3759 3760
		return 0;
	}

	/*
	 * Check if DMAR supports zero-length reads on write only
	 * mappings..
	 */
	if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
3761
			!cap_zlr(iommu->cap))
3762 3763 3764 3765
		prot |= DMA_PTE_READ;
	if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
		prot |= DMA_PTE_WRITE;

3766
	start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
3767

3768
	ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
3769 3770 3771 3772 3773
	if (unlikely(ret)) {
		dma_pte_free_pagetable(domain, start_vpfn,
				       start_vpfn + size - 1);
		__free_iova(&domain->iovad, iova);
		return 0;
3774 3775
	}

3776 3777
	/* it's a non-present to present mapping. Only flush if caching mode */
	if (cap_caching_mode(iommu->cap))
3778
		iommu_flush_iotlb_psi(iommu, domain, start_vpfn, size, 0, 1);
3779
	else
3780
		iommu_flush_write_buffer(iommu);
3781

3782 3783 3784
	return nelems;
}

3785 3786 3787 3788 3789
static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
{
	return !dma_addr;
}

3790
struct dma_map_ops intel_dma_ops = {
3791 3792
	.alloc = intel_alloc_coherent,
	.free = intel_free_coherent,
3793 3794
	.map_sg = intel_map_sg,
	.unmap_sg = intel_unmap_sg,
3795 3796
	.map_page = intel_map_page,
	.unmap_page = intel_unmap_page,
3797
	.mapping_error = intel_mapping_error,
3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810
};

static inline int iommu_domain_cache_init(void)
{
	int ret = 0;

	iommu_domain_cache = kmem_cache_create("iommu_domain",
					 sizeof(struct dmar_domain),
					 0,
					 SLAB_HWCACHE_ALIGN,

					 NULL);
	if (!iommu_domain_cache) {
J
Joerg Roedel 已提交
3811
		pr_err("Couldn't create iommu_domain cache\n");
3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827
		ret = -ENOMEM;
	}

	return ret;
}

static inline int iommu_devinfo_cache_init(void)
{
	int ret = 0;

	iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
					 sizeof(struct device_domain_info),
					 0,
					 SLAB_HWCACHE_ALIGN,
					 NULL);
	if (!iommu_devinfo_cache) {
J
Joerg Roedel 已提交
3828
		pr_err("Couldn't create devinfo cache\n");
3829 3830 3831 3832 3833 3834 3835 3836 3837
		ret = -ENOMEM;
	}

	return ret;
}

static int __init iommu_init_mempool(void)
{
	int ret;
3838
	ret = iova_cache_get();
3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851
	if (ret)
		return ret;

	ret = iommu_domain_cache_init();
	if (ret)
		goto domain_error;

	ret = iommu_devinfo_cache_init();
	if (!ret)
		return ret;

	kmem_cache_destroy(iommu_domain_cache);
domain_error:
3852
	iova_cache_put();
3853 3854 3855 3856 3857 3858 3859 3860

	return -ENOMEM;
}

static void __init iommu_exit_mempool(void)
{
	kmem_cache_destroy(iommu_devinfo_cache);
	kmem_cache_destroy(iommu_domain_cache);
3861
	iova_cache_put();
3862 3863
}

3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891
static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
{
	struct dmar_drhd_unit *drhd;
	u32 vtbar;
	int rc;

	/* We know that this device on this chipset has its own IOMMU.
	 * If we find it under a different IOMMU, then the BIOS is lying
	 * to us. Hope that the IOMMU for this device is actually
	 * disabled, and it needs no translation...
	 */
	rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
	if (rc) {
		/* "can't" happen */
		dev_info(&pdev->dev, "failed to run vt-d quirk\n");
		return;
	}
	vtbar &= 0xffff0000;

	/* we know that the this iommu should be at offset 0xa000 from vtbar */
	drhd = dmar_find_matched_drhd_unit(pdev);
	if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
			    TAINT_FIRMWARE_WORKAROUND,
			    "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
		pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
}
DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);

3892 3893 3894
static void __init init_no_remapping_devices(void)
{
	struct dmar_drhd_unit *drhd;
3895
	struct device *dev;
3896
	int i;
3897 3898 3899

	for_each_drhd_unit(drhd) {
		if (!drhd->include_all) {
3900 3901 3902
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
				break;
3903
			/* ignore DMAR unit if no devices exist */
3904 3905 3906 3907 3908
			if (i == drhd->devices_cnt)
				drhd->ignored = 1;
		}
	}

3909 3910
	for_each_active_drhd_unit(drhd) {
		if (drhd->include_all)
3911 3912
			continue;

3913 3914
		for_each_active_dev_scope(drhd->devices,
					  drhd->devices_cnt, i, dev)
3915
			if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
3916 3917 3918 3919
				break;
		if (i < drhd->devices_cnt)
			continue;

3920 3921 3922 3923 3924 3925
		/* This IOMMU has *only* gfx devices. Either bypass it or
		   set the gfx_mapped flag, as appropriate */
		if (dmar_map_gfx) {
			intel_iommu_gfx_mapped = 1;
		} else {
			drhd->ignored = 1;
3926 3927
			for_each_active_dev_scope(drhd->devices,
						  drhd->devices_cnt, i, dev)
3928
				dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3929 3930 3931 3932
		}
	}
}

3933 3934 3935 3936 3937 3938 3939 3940 3941 3942
#ifdef CONFIG_SUSPEND
static int init_iommu_hw(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;

	for_each_active_iommu(iommu, drhd)
		if (iommu->qi)
			dmar_reenable_qi(iommu);

3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953
	for_each_iommu(iommu, drhd) {
		if (drhd->ignored) {
			/*
			 * we always have to disable PMRs or DMA may fail on
			 * this device
			 */
			if (force_on)
				iommu_disable_protect_mem_regions(iommu);
			continue;
		}
	
3954 3955 3956 3957 3958
		iommu_flush_write_buffer(iommu);

		iommu_set_root_entry(iommu);

		iommu->flush.flush_context(iommu, 0, 0, 0,
3959
					   DMA_CCMD_GLOBAL_INVL);
3960 3961
		iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
		iommu_enable_translation(iommu);
3962
		iommu_disable_protect_mem_regions(iommu);
3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974
	}

	return 0;
}

static void iommu_flush_all(void)
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu;

	for_each_active_iommu(iommu, drhd) {
		iommu->flush.flush_context(iommu, 0, 0, 0,
3975
					   DMA_CCMD_GLOBAL_INVL);
3976
		iommu->flush.flush_iotlb(iommu, 0, 0, 0,
3977
					 DMA_TLB_GLOBAL_FLUSH);
3978 3979 3980
	}
}

3981
static int iommu_suspend(void)
3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	for_each_active_iommu(iommu, drhd) {
		iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
						 GFP_ATOMIC);
		if (!iommu->iommu_state)
			goto nomem;
	}

	iommu_flush_all();

	for_each_active_iommu(iommu, drhd) {
		iommu_disable_translation(iommu);

3999
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
4000 4001 4002 4003 4004 4005 4006 4007 4008 4009

		iommu->iommu_state[SR_DMAR_FECTL_REG] =
			readl(iommu->reg + DMAR_FECTL_REG);
		iommu->iommu_state[SR_DMAR_FEDATA_REG] =
			readl(iommu->reg + DMAR_FEDATA_REG);
		iommu->iommu_state[SR_DMAR_FEADDR_REG] =
			readl(iommu->reg + DMAR_FEADDR_REG);
		iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
			readl(iommu->reg + DMAR_FEUADDR_REG);

4010
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
4011 4012 4013 4014 4015 4016 4017 4018 4019 4020
	}
	return 0;

nomem:
	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);

	return -ENOMEM;
}

4021
static void iommu_resume(void)
4022 4023 4024 4025 4026 4027
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;
	unsigned long flag;

	if (init_iommu_hw()) {
4028 4029 4030 4031
		if (force_on)
			panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
		else
			WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
4032
		return;
4033 4034 4035 4036
	}

	for_each_active_iommu(iommu, drhd) {

4037
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
4038 4039 4040 4041 4042 4043 4044 4045 4046 4047

		writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
			iommu->reg + DMAR_FECTL_REG);
		writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
			iommu->reg + DMAR_FEDATA_REG);
		writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
			iommu->reg + DMAR_FEADDR_REG);
		writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
			iommu->reg + DMAR_FEUADDR_REG);

4048
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
4049 4050 4051 4052 4053 4054
	}

	for_each_active_iommu(iommu, drhd)
		kfree(iommu->iommu_state);
}

4055
static struct syscore_ops iommu_syscore_ops = {
4056 4057 4058 4059
	.resume		= iommu_resume,
	.suspend	= iommu_suspend,
};

4060
static void __init init_iommu_pm_ops(void)
4061
{
4062
	register_syscore_ops(&iommu_syscore_ops);
4063 4064 4065
}

#else
4066
static inline void init_iommu_pm_ops(void) {}
4067 4068
#endif	/* CONFIG_PM */

4069

4070
int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg)
4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082
{
	struct acpi_dmar_reserved_memory *rmrr;
	struct dmar_rmrr_unit *rmrru;

	rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
	if (!rmrru)
		return -ENOMEM;

	rmrru->hdr = header;
	rmrr = (struct acpi_dmar_reserved_memory *)header;
	rmrru->base_address = rmrr->base_address;
	rmrru->end_address = rmrr->end_address;
4083 4084 4085 4086 4087 4088 4089
	rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				&rmrru->devices_cnt);
	if (rmrru->devices_cnt && rmrru->devices == NULL) {
		kfree(rmrru);
		return -ENOMEM;
	}
4090

4091
	list_add(&rmrru->list, &dmar_rmrr_units);
4092

4093
	return 0;
4094 4095
}

4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114
static struct dmar_atsr_unit *dmar_find_atsr(struct acpi_dmar_atsr *atsr)
{
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *tmp;

	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		tmp = (struct acpi_dmar_atsr *)atsru->hdr;
		if (atsr->segment != tmp->segment)
			continue;
		if (atsr->header.length != tmp->header.length)
			continue;
		if (memcmp(atsr, tmp, atsr->header.length) == 0)
			return atsru;
	}

	return NULL;
}

int dmar_parse_one_atsr(struct acpi_dmar_header *hdr, void *arg)
4115 4116 4117 4118
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

4119 4120 4121
	if (system_state != SYSTEM_BOOTING && !intel_iommu_enabled)
		return 0;

4122
	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
4123 4124 4125 4126 4127
	atsru = dmar_find_atsr(atsr);
	if (atsru)
		return 0;

	atsru = kzalloc(sizeof(*atsru) + hdr->length, GFP_KERNEL);
4128 4129 4130
	if (!atsru)
		return -ENOMEM;

4131 4132 4133 4134 4135 4136 4137
	/*
	 * If memory is allocated from slab by ACPI _DSM method, we need to
	 * copy the memory content because the memory buffer will be freed
	 * on return.
	 */
	atsru->hdr = (void *)(atsru + 1);
	memcpy(atsru->hdr, hdr, hdr->length);
4138
	atsru->include_all = atsr->flags & 0x1;
4139 4140 4141 4142 4143 4144 4145 4146 4147
	if (!atsru->include_all) {
		atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
				(void *)atsr + atsr->header.length,
				&atsru->devices_cnt);
		if (atsru->devices_cnt && atsru->devices == NULL) {
			kfree(atsru);
			return -ENOMEM;
		}
	}
4148

4149
	list_add_rcu(&atsru->list, &dmar_atsr_units);
4150 4151 4152 4153

	return 0;
}

4154 4155 4156 4157 4158 4159
static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
{
	dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
	kfree(atsru);
}

4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195
int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg)
{
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = dmar_find_atsr(atsr);
	if (atsru) {
		list_del_rcu(&atsru->list);
		synchronize_rcu();
		intel_iommu_free_atsr(atsru);
	}

	return 0;
}

int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg)
{
	int i;
	struct device *dev;
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	atsr = container_of(hdr, struct acpi_dmar_atsr, header);
	atsru = dmar_find_atsr(atsr);
	if (!atsru)
		return 0;

	if (!atsru->include_all && atsru->devices && atsru->devices_cnt)
		for_each_active_dev_scope(atsru->devices, atsru->devices_cnt,
					  i, dev)
			return -EBUSY;

	return 0;
}

4196 4197 4198 4199 4200 4201 4202 4203 4204
static int intel_iommu_add(struct dmar_drhd_unit *dmaru)
{
	int sp, ret = 0;
	struct intel_iommu *iommu = dmaru->iommu;

	if (g_iommus[iommu->seq_id])
		return 0;

	if (hw_pass_through && !ecap_pass_through(iommu->ecap)) {
J
Joerg Roedel 已提交
4205
		pr_warn("%s: Doesn't support hardware pass through.\n",
4206 4207 4208 4209 4210
			iommu->name);
		return -ENXIO;
	}
	if (!ecap_sc_support(iommu->ecap) &&
	    domain_update_iommu_snooping(iommu)) {
J
Joerg Roedel 已提交
4211
		pr_warn("%s: Doesn't support snooping.\n",
4212 4213 4214 4215 4216
			iommu->name);
		return -ENXIO;
	}
	sp = domain_update_iommu_superpage(iommu) - 1;
	if (sp >= 0 && !(cap_super_page_val(iommu->cap) & (1 << sp))) {
J
Joerg Roedel 已提交
4217
		pr_warn("%s: Doesn't support large page.\n",
4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234
			iommu->name);
		return -ENXIO;
	}

	/*
	 * Disable translation if already enabled prior to OS handover.
	 */
	if (iommu->gcmd & DMA_GCMD_TE)
		iommu_disable_translation(iommu);

	g_iommus[iommu->seq_id] = iommu;
	ret = iommu_init_domains(iommu);
	if (ret == 0)
		ret = iommu_alloc_root_entry(iommu);
	if (ret)
		goto out;

4235 4236 4237 4238 4239
#ifdef CONFIG_INTEL_IOMMU_SVM
	if (pasid_enabled(iommu))
		intel_svm_alloc_pasid_tables(iommu);
#endif

4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250
	if (dmaru->ignored) {
		/*
		 * we always have to disable PMRs or DMA may fail on this device
		 */
		if (force_on)
			iommu_disable_protect_mem_regions(iommu);
		return 0;
	}

	intel_iommu_init_qi(iommu);
	iommu_flush_write_buffer(iommu);
4251 4252 4253 4254 4255 4256 4257 4258

#ifdef CONFIG_INTEL_IOMMU_SVM
	if (pasid_enabled(iommu) && ecap_prs(iommu->ecap)) {
		ret = intel_svm_enable_prq(iommu);
		if (ret)
			goto disable_iommu;
	}
#endif
4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277
	ret = dmar_set_interrupt(iommu);
	if (ret)
		goto disable_iommu;

	iommu_set_root_entry(iommu);
	iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
	iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
	iommu_enable_translation(iommu);

	iommu_disable_protect_mem_regions(iommu);
	return 0;

disable_iommu:
	disable_dmar_iommu(iommu);
out:
	free_dmar_iommu(iommu);
	return ret;
}

4278 4279
int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
{
4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295
	int ret = 0;
	struct intel_iommu *iommu = dmaru->iommu;

	if (!intel_iommu_enabled)
		return 0;
	if (iommu == NULL)
		return -EINVAL;

	if (insert) {
		ret = intel_iommu_add(dmaru);
	} else {
		disable_dmar_iommu(iommu);
		free_dmar_iommu(iommu);
	}

	return ret;
4296 4297
}

4298 4299 4300 4301 4302 4303 4304 4305 4306
static void intel_iommu_free_dmars(void)
{
	struct dmar_rmrr_unit *rmrru, *rmrr_n;
	struct dmar_atsr_unit *atsru, *atsr_n;

	list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
		list_del(&rmrru->list);
		dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
		kfree(rmrru);
4307 4308
	}

4309 4310 4311 4312
	list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
		list_del(&atsru->list);
		intel_iommu_free_atsr(atsru);
	}
4313 4314 4315 4316
}

int dmar_find_matched_atsr_unit(struct pci_dev *dev)
{
4317
	int i, ret = 1;
4318
	struct pci_bus *bus;
4319 4320
	struct pci_dev *bridge = NULL;
	struct device *tmp;
4321 4322 4323 4324 4325
	struct acpi_dmar_atsr *atsr;
	struct dmar_atsr_unit *atsru;

	dev = pci_physfn(dev);
	for (bus = dev->bus; bus; bus = bus->parent) {
4326
		bridge = bus->self;
4327 4328 4329 4330 4331
		/* If it's an integrated device, allow ATS */
		if (!bridge)
			return 1;
		/* Connected via non-PCIe: no ATS */
		if (!pci_is_pcie(bridge) ||
4332
		    pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
4333
			return 0;
4334
		/* If we found the root port, look it up in the ATSR */
4335
		if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
4336 4337 4338
			break;
	}

4339
	rcu_read_lock();
4340 4341 4342 4343 4344
	list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (atsr->segment != pci_domain_nr(dev->bus))
			continue;

4345
		for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
4346
			if (tmp == &bridge->dev)
4347
				goto out;
4348 4349

		if (atsru->include_all)
4350
			goto out;
4351
	}
4352 4353
	ret = 0;
out:
4354
	rcu_read_unlock();
4355

4356
	return ret;
4357 4358
}

4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377
int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
{
	int ret = 0;
	struct dmar_rmrr_unit *rmrru;
	struct dmar_atsr_unit *atsru;
	struct acpi_dmar_atsr *atsr;
	struct acpi_dmar_reserved_memory *rmrr;

	if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
		return 0;

	list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
		rmrr = container_of(rmrru->hdr,
				    struct acpi_dmar_reserved_memory, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
				((void *)rmrr) + rmrr->header.length,
				rmrr->segment, rmrru->devices,
				rmrru->devices_cnt);
4378
			if(ret < 0)
4379
				return ret;
4380
		} else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
4381 4382
			dmar_remove_dev_scope(info, rmrr->segment,
				rmrru->devices, rmrru->devices_cnt);
4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399
		}
	}

	list_for_each_entry(atsru, &dmar_atsr_units, list) {
		if (atsru->include_all)
			continue;

		atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
		if (info->event == BUS_NOTIFY_ADD_DEVICE) {
			ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
					(void *)atsr + atsr->header.length,
					atsr->segment, atsru->devices,
					atsru->devices_cnt);
			if (ret > 0)
				break;
			else if(ret < 0)
				return ret;
4400
		} else if (info->event == BUS_NOTIFY_REMOVED_DEVICE) {
4401 4402 4403 4404 4405 4406 4407 4408 4409
			if (dmar_remove_dev_scope(info, atsr->segment,
					atsru->devices, atsru->devices_cnt))
				break;
		}
	}

	return 0;
}

F
Fenghua Yu 已提交
4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421
/*
 * Here we only respond to action of unbound device from driver.
 *
 * Added device is not attached to its DMAR domain here yet. That will happen
 * when mapping the device to iova.
 */
static int device_notifier(struct notifier_block *nb,
				  unsigned long action, void *data)
{
	struct device *dev = data;
	struct dmar_domain *domain;

4422
	if (iommu_dummy(dev))
4423 4424
		return 0;

4425
	if (action != BUS_NOTIFY_REMOVED_DEVICE)
4426 4427
		return 0;

4428
	domain = find_domain(dev);
F
Fenghua Yu 已提交
4429 4430 4431
	if (!domain)
		return 0;

4432
	dmar_remove_one_dev_info(domain, dev);
4433
	if (!domain_type_is_vm_or_si(domain) && list_empty(&domain->devices))
4434
		domain_exit(domain);
4435

F
Fenghua Yu 已提交
4436 4437 4438 4439 4440 4441 4442
	return 0;
}

static struct notifier_block device_nb = {
	.notifier_call = device_notifier,
};

4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454
static int intel_iommu_memory_notifier(struct notifier_block *nb,
				       unsigned long val, void *v)
{
	struct memory_notify *mhp = v;
	unsigned long long start, end;
	unsigned long start_vpfn, last_vpfn;

	switch (val) {
	case MEM_GOING_ONLINE:
		start = mhp->start_pfn << PAGE_SHIFT;
		end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
		if (iommu_domain_identity_map(si_domain, start, end)) {
J
Joerg Roedel 已提交
4455
			pr_warn("Failed to build identity map for [%llx-%llx]\n",
4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468
				start, end);
			return NOTIFY_BAD;
		}
		break;

	case MEM_OFFLINE:
	case MEM_CANCEL_ONLINE:
		start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
		last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
		while (start_vpfn <= last_vpfn) {
			struct iova *iova;
			struct dmar_drhd_unit *drhd;
			struct intel_iommu *iommu;
4469
			struct page *freelist;
4470 4471 4472

			iova = find_iova(&si_domain->iovad, start_vpfn);
			if (iova == NULL) {
J
Joerg Roedel 已提交
4473
				pr_debug("Failed get IOVA for PFN %lx\n",
4474 4475 4476 4477 4478 4479 4480
					 start_vpfn);
				break;
			}

			iova = split_and_remove_iova(&si_domain->iovad, iova,
						     start_vpfn, last_vpfn);
			if (iova == NULL) {
J
Joerg Roedel 已提交
4481
				pr_warn("Failed to split IOVA PFN [%lx-%lx]\n",
4482 4483 4484 4485
					start_vpfn, last_vpfn);
				return NOTIFY_BAD;
			}

4486 4487 4488
			freelist = domain_unmap(si_domain, iova->pfn_lo,
					       iova->pfn_hi);

4489 4490
			rcu_read_lock();
			for_each_active_iommu(iommu, drhd)
4491
				iommu_flush_iotlb_psi(iommu, si_domain,
4492
					iova->pfn_lo, iova_size(iova),
4493
					!freelist, 0);
4494
			rcu_read_unlock();
4495
			dma_free_pagelist(freelist);
4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510

			start_vpfn = iova->pfn_hi + 1;
			free_iova_mem(iova);
		}
		break;
	}

	return NOTIFY_OK;
}

static struct notifier_block intel_iommu_memory_nb = {
	.notifier_call = intel_iommu_memory_notifier,
	.priority = 0
};

4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549

static ssize_t intel_iommu_show_version(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	u32 ver = readl(iommu->reg + DMAR_VER_REG);
	return sprintf(buf, "%d:%d\n",
		       DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver));
}
static DEVICE_ATTR(version, S_IRUGO, intel_iommu_show_version, NULL);

static ssize_t intel_iommu_show_address(struct device *dev,
					struct device_attribute *attr,
					char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->reg_phys);
}
static DEVICE_ATTR(address, S_IRUGO, intel_iommu_show_address, NULL);

static ssize_t intel_iommu_show_cap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->cap);
}
static DEVICE_ATTR(cap, S_IRUGO, intel_iommu_show_cap, NULL);

static ssize_t intel_iommu_show_ecap(struct device *dev,
				    struct device_attribute *attr,
				    char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%llx\n", iommu->ecap);
}
static DEVICE_ATTR(ecap, S_IRUGO, intel_iommu_show_ecap, NULL);

4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568
static ssize_t intel_iommu_show_ndoms(struct device *dev,
				      struct device_attribute *attr,
				      char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%ld\n", cap_ndoms(iommu->cap));
}
static DEVICE_ATTR(domains_supported, S_IRUGO, intel_iommu_show_ndoms, NULL);

static ssize_t intel_iommu_show_ndoms_used(struct device *dev,
					   struct device_attribute *attr,
					   char *buf)
{
	struct intel_iommu *iommu = dev_get_drvdata(dev);
	return sprintf(buf, "%d\n", bitmap_weight(iommu->domain_ids,
						  cap_ndoms(iommu->cap)));
}
static DEVICE_ATTR(domains_used, S_IRUGO, intel_iommu_show_ndoms_used, NULL);

4569 4570 4571 4572 4573
static struct attribute *intel_iommu_attrs[] = {
	&dev_attr_version.attr,
	&dev_attr_address.attr,
	&dev_attr_cap.attr,
	&dev_attr_ecap.attr,
4574 4575
	&dev_attr_domains_supported.attr,
	&dev_attr_domains_used.attr,
4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588
	NULL,
};

static struct attribute_group intel_iommu_group = {
	.name = "intel-iommu",
	.attrs = intel_iommu_attrs,
};

const struct attribute_group *intel_iommu_groups[] = {
	&intel_iommu_group,
	NULL,
};

4589 4590
int __init intel_iommu_init(void)
{
4591
	int ret = -ENODEV;
4592
	struct dmar_drhd_unit *drhd;
4593
	struct intel_iommu *iommu;
4594

4595 4596 4597
	/* VT-d is required for a TXT/tboot launch, so enforce that */
	force_on = tboot_force_iommu();

4598 4599 4600 4601 4602 4603 4604
	if (iommu_init_mempool()) {
		if (force_on)
			panic("tboot: Failed to initialize iommu memory\n");
		return -ENOMEM;
	}

	down_write(&dmar_global_lock);
4605 4606 4607
	if (dmar_table_init()) {
		if (force_on)
			panic("tboot: Failed to initialize DMAR table\n");
4608
		goto out_free_dmar;
4609
	}
4610

4611
	if (dmar_dev_scope_init() < 0) {
4612 4613
		if (force_on)
			panic("tboot: Failed to initialize DMAR device scope\n");
4614
		goto out_free_dmar;
4615
	}
4616

4617
	if (no_iommu || dmar_disabled)
4618
		goto out_free_dmar;
4619

4620
	if (list_empty(&dmar_rmrr_units))
J
Joerg Roedel 已提交
4621
		pr_info("No RMRR found\n");
4622 4623

	if (list_empty(&dmar_atsr_units))
J
Joerg Roedel 已提交
4624
		pr_info("No ATSR found\n");
4625

4626 4627 4628
	if (dmar_init_reserved_ranges()) {
		if (force_on)
			panic("tboot: Failed to reserve iommu ranges\n");
4629
		goto out_free_reserved_range;
4630
	}
4631 4632 4633

	init_no_remapping_devices();

4634
	ret = init_dmars();
4635
	if (ret) {
4636 4637
		if (force_on)
			panic("tboot: Failed to initialize DMARs\n");
J
Joerg Roedel 已提交
4638
		pr_err("Initialization failed\n");
4639
		goto out_free_reserved_range;
4640
	}
4641
	up_write(&dmar_global_lock);
J
Joerg Roedel 已提交
4642
	pr_info("Intel(R) Virtualization Technology for Directed I/O\n");
4643

M
mark gross 已提交
4644
	init_timer(&unmap_timer);
4645 4646 4647
#ifdef CONFIG_SWIOTLB
	swiotlb = 0;
#endif
4648
	dma_ops = &intel_dma_ops;
F
Fenghua Yu 已提交
4649

4650
	init_iommu_pm_ops();
4651

4652 4653 4654
	for_each_active_iommu(iommu, drhd)
		iommu->iommu_dev = iommu_device_create(NULL, iommu,
						       intel_iommu_groups,
4655
						       "%s", iommu->name);
4656

4657
	bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
F
Fenghua Yu 已提交
4658
	bus_register_notifier(&pci_bus_type, &device_nb);
4659 4660
	if (si_domain && !hw_pass_through)
		register_memory_notifier(&intel_iommu_memory_nb);
F
Fenghua Yu 已提交
4661

4662 4663
	intel_iommu_enabled = 1;

4664
	return 0;
4665 4666 4667 4668 4669

out_free_reserved_range:
	put_iova_domain(&reserved_iova_list);
out_free_dmar:
	intel_iommu_free_dmars();
4670 4671
	up_write(&dmar_global_lock);
	iommu_exit_mempool();
4672
	return ret;
4673
}
4674

4675
static int domain_context_clear_one_cb(struct pci_dev *pdev, u16 alias, void *opaque)
4676 4677 4678
{
	struct intel_iommu *iommu = opaque;

4679
	domain_context_clear_one(iommu, PCI_BUS_NUM(alias), alias & 0xff);
4680 4681 4682 4683 4684 4685 4686 4687 4688
	return 0;
}

/*
 * NB - intel-iommu lacks any sort of reference counting for the users of
 * dependent devices.  If multiple endpoints have intersecting dependent
 * devices, unbinding the driver from any one of them will possibly leave
 * the others unable to operate.
 */
4689
static void domain_context_clear(struct intel_iommu *iommu, struct device *dev)
4690
{
4691
	if (!iommu || !dev || !dev_is_pci(dev))
4692 4693
		return;

4694
	pci_for_each_dma_alias(to_pci_dev(dev), &domain_context_clear_one_cb, iommu);
4695 4696
}

4697
static void __dmar_remove_one_dev_info(struct device_domain_info *info)
4698 4699 4700 4701
{
	struct intel_iommu *iommu;
	unsigned long flags;

4702 4703
	assert_spin_locked(&device_domain_lock);

4704
	if (WARN_ON(!info))
4705 4706
		return;

4707
	iommu = info->iommu;
4708

4709 4710 4711 4712
	if (info->dev) {
		iommu_disable_dev_iotlb(info);
		domain_context_clear(iommu, info->dev);
	}
4713

4714
	unlink_domain_info(info);
4715

4716
	spin_lock_irqsave(&iommu->lock, flags);
4717
	domain_detach_iommu(info->domain, iommu);
4718
	spin_unlock_irqrestore(&iommu->lock, flags);
4719

4720
	free_devinfo_mem(info);
4721 4722
}

4723 4724 4725
static void dmar_remove_one_dev_info(struct dmar_domain *domain,
				     struct device *dev)
{
4726
	struct device_domain_info *info;
4727
	unsigned long flags;
4728

4729
	spin_lock_irqsave(&device_domain_lock, flags);
4730 4731
	info = dev->archdata.iommu;
	__dmar_remove_one_dev_info(info);
4732
	spin_unlock_irqrestore(&device_domain_lock, flags);
4733 4734
}

4735
static int md_domain_init(struct dmar_domain *domain, int guest_width)
4736 4737 4738
{
	int adjust_width;

4739 4740
	init_iova_domain(&domain->iovad, VTD_PAGE_SIZE, IOVA_START_PFN,
			DMA_32BIT_PFN);
4741 4742 4743 4744 4745 4746 4747 4748
	domain_reserve_special_ranges(domain);

	/* calculate AGAW */
	domain->gaw = guest_width;
	adjust_width = guestwidth_to_adjustwidth(guest_width);
	domain->agaw = width_to_agaw(adjust_width);

	domain->iommu_coherency = 0;
4749
	domain->iommu_snooping = 0;
4750
	domain->iommu_superpage = 0;
4751
	domain->max_addr = 0;
4752 4753

	/* always allocate the top pgd */
4754
	domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
4755 4756 4757 4758 4759 4760
	if (!domain->pgd)
		return -ENOMEM;
	domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
	return 0;
}

4761
static struct iommu_domain *intel_iommu_domain_alloc(unsigned type)
K
Kay, Allen M 已提交
4762
{
4763
	struct dmar_domain *dmar_domain;
4764 4765 4766 4767
	struct iommu_domain *domain;

	if (type != IOMMU_DOMAIN_UNMANAGED)
		return NULL;
K
Kay, Allen M 已提交
4768

4769
	dmar_domain = alloc_domain(DOMAIN_FLAG_VIRTUAL_MACHINE);
4770
	if (!dmar_domain) {
J
Joerg Roedel 已提交
4771
		pr_err("Can't allocate dmar_domain\n");
4772
		return NULL;
K
Kay, Allen M 已提交
4773
	}
4774
	if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
J
Joerg Roedel 已提交
4775
		pr_err("Domain initialization failed\n");
4776
		domain_exit(dmar_domain);
4777
		return NULL;
K
Kay, Allen M 已提交
4778
	}
4779
	domain_update_iommu_cap(dmar_domain);
4780

4781
	domain = &dmar_domain->domain;
4782 4783 4784 4785
	domain->geometry.aperture_start = 0;
	domain->geometry.aperture_end   = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
	domain->geometry.force_aperture = true;

4786
	return domain;
K
Kay, Allen M 已提交
4787 4788
}

4789
static void intel_iommu_domain_free(struct iommu_domain *domain)
K
Kay, Allen M 已提交
4790
{
4791
	domain_exit(to_dmar_domain(domain));
K
Kay, Allen M 已提交
4792 4793
}

4794 4795
static int intel_iommu_attach_device(struct iommu_domain *domain,
				     struct device *dev)
K
Kay, Allen M 已提交
4796
{
4797
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
4798 4799
	struct intel_iommu *iommu;
	int addr_width;
4800
	u8 bus, devfn;
4801

4802 4803 4804 4805 4806
	if (device_is_rmrr_locked(dev)) {
		dev_warn(dev, "Device is ineligible for IOMMU domain attach due to platform RMRR requirement.  Contact your platform vendor.\n");
		return -EPERM;
	}

4807 4808
	/* normally dev is not mapped */
	if (unlikely(domain_context_mapped(dev))) {
4809 4810
		struct dmar_domain *old_domain;

4811
		old_domain = find_domain(dev);
4812
		if (old_domain) {
4813
			rcu_read_lock();
4814
			dmar_remove_one_dev_info(old_domain, dev);
4815
			rcu_read_unlock();
4816 4817 4818 4819

			if (!domain_type_is_vm_or_si(old_domain) &&
			     list_empty(&old_domain->devices))
				domain_exit(old_domain);
4820 4821 4822
		}
	}

4823
	iommu = device_to_iommu(dev, &bus, &devfn);
4824 4825 4826 4827 4828
	if (!iommu)
		return -ENODEV;

	/* check if this iommu agaw is sufficient for max mapped address */
	addr_width = agaw_to_width(iommu->agaw);
4829 4830 4831 4832
	if (addr_width > cap_mgaw(iommu->cap))
		addr_width = cap_mgaw(iommu->cap);

	if (dmar_domain->max_addr > (1LL << addr_width)) {
J
Joerg Roedel 已提交
4833
		pr_err("%s: iommu width (%d) is not "
4834
		       "sufficient for the mapped address (%llx)\n",
4835
		       __func__, addr_width, dmar_domain->max_addr);
4836 4837
		return -EFAULT;
	}
4838 4839 4840 4841 4842 4843 4844 4845 4846 4847
	dmar_domain->gaw = addr_width;

	/*
	 * Knock out extra levels of page tables if necessary
	 */
	while (iommu->agaw < dmar_domain->agaw) {
		struct dma_pte *pte;

		pte = dmar_domain->pgd;
		if (dma_pte_present(pte)) {
4848 4849
			dmar_domain->pgd = (struct dma_pte *)
				phys_to_virt(dma_pte_addr(pte));
4850
			free_pgtable_page(pte);
4851 4852 4853
		}
		dmar_domain->agaw--;
	}
4854

4855
	return domain_add_dev_info(dmar_domain, dev);
K
Kay, Allen M 已提交
4856 4857
}

4858 4859
static void intel_iommu_detach_device(struct iommu_domain *domain,
				      struct device *dev)
K
Kay, Allen M 已提交
4860
{
4861
	dmar_remove_one_dev_info(to_dmar_domain(domain), dev);
4862
}
4863

4864 4865
static int intel_iommu_map(struct iommu_domain *domain,
			   unsigned long iova, phys_addr_t hpa,
4866
			   size_t size, int iommu_prot)
4867
{
4868
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
4869
	u64 max_addr;
4870
	int prot = 0;
4871
	int ret;
4872

4873 4874 4875 4876
	if (iommu_prot & IOMMU_READ)
		prot |= DMA_PTE_READ;
	if (iommu_prot & IOMMU_WRITE)
		prot |= DMA_PTE_WRITE;
4877 4878
	if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
		prot |= DMA_PTE_SNP;
4879

4880
	max_addr = iova + size;
4881
	if (dmar_domain->max_addr < max_addr) {
4882 4883 4884
		u64 end;

		/* check if minimum agaw is sufficient for mapped address */
4885
		end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
4886
		if (end < max_addr) {
J
Joerg Roedel 已提交
4887
			pr_err("%s: iommu width (%d) is not "
4888
			       "sufficient for the mapped address (%llx)\n",
4889
			       __func__, dmar_domain->gaw, max_addr);
4890 4891
			return -EFAULT;
		}
4892
		dmar_domain->max_addr = max_addr;
4893
	}
4894 4895
	/* Round up size to next multiple of PAGE_SIZE, if it and
	   the low bits of hpa would take us onto the next page */
4896
	size = aligned_nrpages(hpa, size);
4897 4898
	ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
				 hpa >> VTD_PAGE_SHIFT, size, prot);
4899
	return ret;
K
Kay, Allen M 已提交
4900 4901
}

4902
static size_t intel_iommu_unmap(struct iommu_domain *domain,
4903
				unsigned long iova, size_t size)
K
Kay, Allen M 已提交
4904
{
4905
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
4906 4907 4908 4909
	struct page *freelist = NULL;
	struct intel_iommu *iommu;
	unsigned long start_pfn, last_pfn;
	unsigned int npages;
4910
	int iommu_id, level = 0;
4911 4912 4913

	/* Cope with horrid API which requires us to unmap more than the
	   size argument if it happens to be a large-page mapping. */
4914
	BUG_ON(!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level));
4915 4916 4917

	if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
		size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4918

4919 4920 4921 4922 4923 4924 4925
	start_pfn = iova >> VTD_PAGE_SHIFT;
	last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;

	freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);

	npages = last_pfn - start_pfn + 1;

4926
	for_each_domain_iommu(iommu_id, dmar_domain) {
4927
		iommu = g_iommus[iommu_id];
4928

4929 4930
		iommu_flush_iotlb_psi(g_iommus[iommu_id], dmar_domain,
				      start_pfn, npages, !freelist, 0);
4931 4932 4933
	}

	dma_free_pagelist(freelist);
4934

4935 4936
	if (dmar_domain->max_addr == iova + size)
		dmar_domain->max_addr = iova;
4937

4938
	return size;
K
Kay, Allen M 已提交
4939 4940
}

4941
static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
4942
					    dma_addr_t iova)
K
Kay, Allen M 已提交
4943
{
4944
	struct dmar_domain *dmar_domain = to_dmar_domain(domain);
K
Kay, Allen M 已提交
4945
	struct dma_pte *pte;
4946
	int level = 0;
4947
	u64 phys = 0;
K
Kay, Allen M 已提交
4948

4949
	pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
K
Kay, Allen M 已提交
4950
	if (pte)
4951
		phys = dma_pte_addr(pte);
K
Kay, Allen M 已提交
4952

4953
	return phys;
K
Kay, Allen M 已提交
4954
}
4955

4956
static bool intel_iommu_capable(enum iommu_cap cap)
S
Sheng Yang 已提交
4957 4958
{
	if (cap == IOMMU_CAP_CACHE_COHERENCY)
4959
		return domain_update_iommu_snooping(NULL) == 1;
4960
	if (cap == IOMMU_CAP_INTR_REMAP)
4961
		return irq_remapping_enabled == 1;
S
Sheng Yang 已提交
4962

4963
	return false;
S
Sheng Yang 已提交
4964 4965
}

4966 4967
static int intel_iommu_add_device(struct device *dev)
{
4968
	struct intel_iommu *iommu;
4969
	struct iommu_group *group;
4970
	u8 bus, devfn;
4971

4972 4973
	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
4974 4975
		return -ENODEV;

4976
	iommu_device_link(iommu->iommu_dev, dev);
4977

4978
	group = iommu_group_get_for_dev(dev);
4979

4980 4981
	if (IS_ERR(group))
		return PTR_ERR(group);
4982

4983
	iommu_group_put(group);
4984
	return 0;
4985
}
4986

4987 4988
static void intel_iommu_remove_device(struct device *dev)
{
4989 4990 4991 4992 4993 4994 4995
	struct intel_iommu *iommu;
	u8 bus, devfn;

	iommu = device_to_iommu(dev, &bus, &devfn);
	if (!iommu)
		return;

4996
	iommu_group_remove_device(dev);
4997 4998

	iommu_device_unlink(iommu->iommu_dev, dev);
4999 5000
}

5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052
#ifdef CONFIG_INTEL_IOMMU_SVM
int intel_iommu_enable_pasid(struct intel_iommu *iommu, struct intel_svm_dev *sdev)
{
	struct device_domain_info *info;
	struct context_entry *context;
	struct dmar_domain *domain;
	unsigned long flags;
	u64 ctx_lo;
	int ret;

	domain = get_valid_domain_for_dev(sdev->dev);
	if (!domain)
		return -EINVAL;

	spin_lock_irqsave(&device_domain_lock, flags);
	spin_lock(&iommu->lock);

	ret = -EINVAL;
	info = sdev->dev->archdata.iommu;
	if (!info || !info->pasid_supported)
		goto out;

	context = iommu_context_addr(iommu, info->bus, info->devfn, 0);
	if (WARN_ON(!context))
		goto out;

	ctx_lo = context[0].lo;

	sdev->did = domain->iommu_did[iommu->seq_id];
	sdev->sid = PCI_DEVID(info->bus, info->devfn);

	if (!(ctx_lo & CONTEXT_PASIDE)) {
		context[1].hi = (u64)virt_to_phys(iommu->pasid_state_table);
		context[1].lo = (u64)virt_to_phys(iommu->pasid_table) | ecap_pss(iommu->ecap);
		wmb();
		/* CONTEXT_TT_MULTI_LEVEL and CONTEXT_TT_DEV_IOTLB are both
		 * extended to permit requests-with-PASID if the PASIDE bit
		 * is set. which makes sense. For CONTEXT_TT_PASS_THROUGH,
		 * however, the PASIDE bit is ignored and requests-with-PASID
		 * are unconditionally blocked. Which makes less sense.
		 * So convert from CONTEXT_TT_PASS_THROUGH to one of the new
		 * "guest mode" translation types depending on whether ATS
		 * is available or not. Annoyingly, we can't use the new
		 * modes *unless* PASIDE is set. */
		if ((ctx_lo & CONTEXT_TT_MASK) == (CONTEXT_TT_PASS_THROUGH << 2)) {
			ctx_lo &= ~CONTEXT_TT_MASK;
			if (info->ats_supported)
				ctx_lo |= CONTEXT_TT_PT_PASID_DEV_IOTLB << 2;
			else
				ctx_lo |= CONTEXT_TT_PT_PASID << 2;
		}
		ctx_lo |= CONTEXT_PASIDE;
5053 5054
		if (iommu->pasid_state_table)
			ctx_lo |= CONTEXT_DINVE;
5055 5056
		if (info->pri_supported)
			ctx_lo |= CONTEXT_PRS;
5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095
		context[0].lo = ctx_lo;
		wmb();
		iommu->flush.flush_context(iommu, sdev->did, sdev->sid,
					   DMA_CCMD_MASK_NOBIT,
					   DMA_CCMD_DEVICE_INVL);
	}

	/* Enable PASID support in the device, if it wasn't already */
	if (!info->pasid_enabled)
		iommu_enable_dev_iotlb(info);

	if (info->ats_enabled) {
		sdev->dev_iotlb = 1;
		sdev->qdep = info->ats_qdep;
		if (sdev->qdep >= QI_DEV_EIOTLB_MAX_INVS)
			sdev->qdep = 0;
	}
	ret = 0;

 out:
	spin_unlock(&iommu->lock);
	spin_unlock_irqrestore(&device_domain_lock, flags);

	return ret;
}

struct intel_iommu *intel_svm_device_to_iommu(struct device *dev)
{
	struct intel_iommu *iommu;
	u8 bus, devfn;

	if (iommu_dummy(dev)) {
		dev_warn(dev,
			 "No IOMMU translation for device; cannot enable SVM\n");
		return NULL;
	}

	iommu = device_to_iommu(dev, &bus, &devfn);
	if ((!iommu)) {
5096
		dev_err(dev, "No IOMMU for device; cannot enable SVM\n");
5097 5098 5099 5100
		return NULL;
	}

	if (!iommu->pasid_table) {
5101
		dev_err(dev, "PASID not enabled on IOMMU; cannot enable SVM\n");
5102 5103 5104 5105 5106 5107 5108
		return NULL;
	}

	return iommu;
}
#endif /* CONFIG_INTEL_IOMMU_SVM */

5109
static const struct iommu_ops intel_iommu_ops = {
5110
	.capable	= intel_iommu_capable,
5111 5112
	.domain_alloc	= intel_iommu_domain_alloc,
	.domain_free	= intel_iommu_domain_free,
5113 5114
	.attach_dev	= intel_iommu_attach_device,
	.detach_dev	= intel_iommu_detach_device,
5115 5116
	.map		= intel_iommu_map,
	.unmap		= intel_iommu_unmap,
O
Olav Haugan 已提交
5117
	.map_sg		= default_iommu_map_sg,
5118
	.iova_to_phys	= intel_iommu_iova_to_phys,
5119 5120
	.add_device	= intel_iommu_add_device,
	.remove_device	= intel_iommu_remove_device,
5121
	.device_group   = pci_device_group,
5122
	.pgsize_bitmap	= INTEL_IOMMU_PGSIZES,
5123
};
5124

5125 5126 5127
static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
{
	/* G4x/GM45 integrated gfx dmar support is totally busted. */
J
Joerg Roedel 已提交
5128
	pr_info("Disabling IOMMU for graphics on this chipset\n");
5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139
	dmar_map_gfx = 0;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);

5140
static void quirk_iommu_rwbf(struct pci_dev *dev)
5141 5142 5143
{
	/*
	 * Mobile 4 Series Chipset neglects to set RWBF capability,
5144
	 * but needs it. Same seems to hold for the desktop versions.
5145
	 */
J
Joerg Roedel 已提交
5146
	pr_info("Forcing write-buffer flush capability\n");
5147 5148 5149 5150
	rwbf_quirk = 1;
}

DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
5151 5152 5153 5154 5155 5156
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
5157

5158 5159 5160 5161 5162 5163 5164 5165 5166 5167
#define GGC 0x52
#define GGC_MEMORY_SIZE_MASK	(0xf << 8)
#define GGC_MEMORY_SIZE_NONE	(0x0 << 8)
#define GGC_MEMORY_SIZE_1M	(0x1 << 8)
#define GGC_MEMORY_SIZE_2M	(0x3 << 8)
#define GGC_MEMORY_VT_ENABLED	(0x8 << 8)
#define GGC_MEMORY_SIZE_2M_VT	(0x9 << 8)
#define GGC_MEMORY_SIZE_3M_VT	(0xa << 8)
#define GGC_MEMORY_SIZE_4M_VT	(0xb << 8)

5168
static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
5169 5170 5171
{
	unsigned short ggc;

5172
	if (pci_read_config_word(dev, GGC, &ggc))
5173 5174
		return;

5175
	if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
J
Joerg Roedel 已提交
5176
		pr_info("BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
5177
		dmar_map_gfx = 0;
5178 5179
	} else if (dmar_map_gfx) {
		/* we have to ensure the gfx device is idle before we flush */
J
Joerg Roedel 已提交
5180
		pr_info("Disabling batched IOTLB flush on Ironlake\n");
5181 5182
		intel_iommu_strict = 1;
       }
5183 5184 5185 5186 5187 5188
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);

5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241
/* On Tylersburg chipsets, some BIOSes have been known to enable the
   ISOCH DMAR unit for the Azalia sound device, but not give it any
   TLB entries, which causes it to deadlock. Check for that.  We do
   this in a function called from init_dmars(), instead of in a PCI
   quirk, because we don't want to print the obnoxious "BIOS broken"
   message if VT-d is actually disabled.
*/
static void __init check_tylersburg_isoch(void)
{
	struct pci_dev *pdev;
	uint32_t vtisochctrl;

	/* If there's no Azalia in the system anyway, forget it. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
	if (!pdev)
		return;
	pci_dev_put(pdev);

	/* System Management Registers. Might be hidden, in which case
	   we can't do the sanity check. But that's OK, because the
	   known-broken BIOSes _don't_ actually hide it, so far. */
	pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
	if (!pdev)
		return;

	if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
		pci_dev_put(pdev);
		return;
	}

	pci_dev_put(pdev);

	/* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
	if (vtisochctrl & 1)
		return;

	/* Drop all bits other than the number of TLB entries */
	vtisochctrl &= 0x1c;

	/* If we have the recommended number of TLB entries (16), fine. */
	if (vtisochctrl == 0x10)
		return;

	/* Zero TLB entries? You get to ride the short bus to school. */
	if (!vtisochctrl) {
		WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
		     "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		     dmi_get_system_info(DMI_BIOS_VENDOR),
		     dmi_get_system_info(DMI_BIOS_VERSION),
		     dmi_get_system_info(DMI_PRODUCT_VERSION));
		iommu_identity_mapping |= IDENTMAP_AZALIA;
		return;
	}
J
Joerg Roedel 已提交
5242 5243

	pr_warn("Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
5244 5245
	       vtisochctrl);
}