spi-dw.c 14.3 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
2
/*
G
Grant Likely 已提交
3
 * Designware SPI core controller driver (refer pxa2xx_spi.c)
4 5 6 7 8 9
 *
 * Copyright (c) 2009, Intel Corporation.
 */

#include <linux/dma-mapping.h>
#include <linux/interrupt.h>
10
#include <linux/module.h>
11 12
#include <linux/highmem.h>
#include <linux/delay.h>
13
#include <linux/pm_runtime.h>
14
#include <linux/slab.h>
15 16
#include <linux/spi/spi.h>

G
Grant Likely 已提交
17
#include "spi-dw.h"
18

19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36
#ifdef CONFIG_DEBUG_FS
#include <linux/debugfs.h>
#endif

/* Slave spi_dev related */
struct chip_data {
	u8 tmode;		/* TR/TO/RO/EEPROM */
	u8 type;		/* SPI/SSP/MicroWire */

	u8 poll_mode;		/* 1 means use poll mode */

	u16 clk_div;		/* baud rate divider */
	u32 speed_hz;		/* baud rate */
	void (*cs_control)(u32 command);
};

#ifdef CONFIG_DEBUG_FS
#define SPI_REGS_BUFSIZE	1024
37 38
static ssize_t dw_spi_show_regs(struct file *file, char __user *user_buf,
		size_t count, loff_t *ppos)
39
{
40
	struct dw_spi *dws = file->private_data;
41 42 43 44 45 46 47 48
	char *buf;
	u32 len = 0;
	ssize_t ret;

	buf = kzalloc(SPI_REGS_BUFSIZE, GFP_KERNEL);
	if (!buf)
		return 0;

49
	len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
50
			"%s registers:\n", dev_name(&dws->master->dev));
51
	len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
52
			"=================================\n");
53
	len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
54
			"CTRL0: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL0));
55
	len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
56
			"CTRL1: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL1));
57
	len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
58
			"SSIENR: \t0x%08x\n", dw_readl(dws, DW_SPI_SSIENR));
59
	len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
60
			"SER: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SER));
61
	len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
62
			"BAUDR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_BAUDR));
63
	len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
64
			"TXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_TXFLTR));
65
	len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
66
			"RXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_RXFLTR));
67
	len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
68
			"TXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_TXFLR));
69
	len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
70
			"RXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_RXFLR));
71
	len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
72
			"SR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SR));
73
	len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
74
			"IMR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_IMR));
75
	len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
76
			"ISR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_ISR));
77
	len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
78
			"DMACR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_DMACR));
79
	len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
80
			"DMATDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMATDLR));
81
	len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
82
			"DMARDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMARDLR));
83
	len += scnprintf(buf + len, SPI_REGS_BUFSIZE - len,
84 85
			"=================================\n");

86
	ret = simple_read_from_buffer(user_buf, count, ppos, buf, len);
87 88 89 90
	kfree(buf);
	return ret;
}

91
static const struct file_operations dw_spi_regs_ops = {
92
	.owner		= THIS_MODULE,
93
	.open		= simple_open,
94
	.read		= dw_spi_show_regs,
95
	.llseek		= default_llseek,
96 97
};

98
static int dw_spi_debugfs_init(struct dw_spi *dws)
99
{
100
	char name[32];
101

102
	snprintf(name, 32, "dw_spi%d", dws->master->bus_num);
103
	dws->debugfs = debugfs_create_dir(name, NULL);
104 105 106 107
	if (!dws->debugfs)
		return -ENOMEM;

	debugfs_create_file("registers", S_IFREG | S_IRUGO,
108
		dws->debugfs, (void *)dws, &dw_spi_regs_ops);
109 110 111
	return 0;
}

112
static void dw_spi_debugfs_remove(struct dw_spi *dws)
113
{
J
Jingoo Han 已提交
114
	debugfs_remove_recursive(dws->debugfs);
115 116 117
}

#else
118
static inline int dw_spi_debugfs_init(struct dw_spi *dws)
119
{
120
	return 0;
121 122
}

123
static inline void dw_spi_debugfs_remove(struct dw_spi *dws)
124 125 126 127
{
}
#endif /* CONFIG_DEBUG_FS */

128
void dw_spi_set_cs(struct spi_device *spi, bool enable)
129
{
130
	struct dw_spi *dws = spi_controller_get_devdata(spi->controller);
131 132
	struct chip_data *chip = spi_get_ctldata(spi);

133
	if (chip && chip->cs_control)
134
		chip->cs_control(enable);
135

136
	if (enable)
137
		dw_writel(dws, DW_SPI_SER, BIT(spi->chip_select));
138 139
	else if (dws->cs_override)
		dw_writel(dws, DW_SPI_SER, 0);
140
}
141
EXPORT_SYMBOL_GPL(dw_spi_set_cs);
142

143 144 145 146 147 148
/* Return the max entries we can fill into tx fifo */
static inline u32 tx_max(struct dw_spi *dws)
{
	u32 tx_left, tx_room, rxtx_gap;

	tx_left = (dws->tx_end - dws->tx) / dws->n_bytes;
149
	tx_room = dws->fifo_len - dw_readl(dws, DW_SPI_TXFLR);
150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169

	/*
	 * Another concern is about the tx/rx mismatch, we
	 * though to use (dws->fifo_len - rxflr - txflr) as
	 * one maximum value for tx, but it doesn't cover the
	 * data which is out of tx/rx fifo and inside the
	 * shift registers. So a control from sw point of
	 * view is taken.
	 */
	rxtx_gap =  ((dws->rx_end - dws->rx) - (dws->tx_end - dws->tx))
			/ dws->n_bytes;

	return min3(tx_left, tx_room, (u32) (dws->fifo_len - rxtx_gap));
}

/* Return the max entries we should read out of rx fifo */
static inline u32 rx_max(struct dw_spi *dws)
{
	u32 rx_left = (dws->rx_end - dws->rx) / dws->n_bytes;

170
	return min_t(u32, rx_left, dw_readl(dws, DW_SPI_RXFLR));
171 172
}

173
static void dw_writer(struct dw_spi *dws)
174
{
175
	u32 max = tx_max(dws);
176
	u16 txw = 0;
177

178 179 180 181 182 183 184 185
	while (max--) {
		/* Set the tx word if the transfer's original "tx" is not null */
		if (dws->tx_end - dws->len) {
			if (dws->n_bytes == 1)
				txw = *(u8 *)(dws->tx);
			else
				txw = *(u16 *)(dws->tx);
		}
186
		dw_write_io_reg(dws, DW_SPI_DR, txw);
187
		dws->tx += dws->n_bytes;
188 189 190
	}
}

191
static void dw_reader(struct dw_spi *dws)
192
{
193
	u32 max = rx_max(dws);
194
	u16 rxw;
195

196
	while (max--) {
197
		rxw = dw_read_io_reg(dws, DW_SPI_DR);
198 199 200 201 202 203 204 205
		/* Care rx only if the transfer's original "rx" is not null */
		if (dws->rx_end - dws->len) {
			if (dws->n_bytes == 1)
				*(u8 *)(dws->rx) = rxw;
			else
				*(u16 *)(dws->rx) = rxw;
		}
		dws->rx += dws->n_bytes;
206 207 208 209 210
	}
}

static void int_error_stop(struct dw_spi *dws, const char *msg)
{
211
	spi_reset_chip(dws);
212 213

	dev_err(&dws->master->dev, "%s\n", msg);
214 215
	dws->master->cur_msg->status = -EIO;
	spi_finalize_current_transfer(dws->master);
216 217 218 219
}

static irqreturn_t interrupt_transfer(struct dw_spi *dws)
{
220
	u16 irq_status = dw_readl(dws, DW_SPI_ISR);
221 222 223

	/* Error handling */
	if (irq_status & (SPI_INT_TXOI | SPI_INT_RXOI | SPI_INT_RXUI)) {
224
		dw_readl(dws, DW_SPI_ICR);
225
		int_error_stop(dws, "interrupt_transfer: fifo overrun/underrun");
226 227 228
		return IRQ_HANDLED;
	}

229 230 231
	dw_reader(dws);
	if (dws->rx_end == dws->rx) {
		spi_mask_intr(dws, SPI_INT_TXEI);
232
		spi_finalize_current_transfer(dws->master);
233 234
		return IRQ_HANDLED;
	}
235 236
	if (irq_status & SPI_INT_TXEI) {
		spi_mask_intr(dws, SPI_INT_TXEI);
237 238 239
		dw_writer(dws);
		/* Enable TX irq always, it will be disabled when RX finished */
		spi_umask_intr(dws, SPI_INT_TXEI);
240 241 242 243 244 245 246
	}

	return IRQ_HANDLED;
}

static irqreturn_t dw_spi_irq(int irq, void *dev_id)
{
247 248
	struct spi_controller *master = dev_id;
	struct dw_spi *dws = spi_controller_get_devdata(master);
249
	u16 irq_status = dw_readl(dws, DW_SPI_ISR) & 0x3f;
Y
Yong Wang 已提交
250 251 252

	if (!irq_status)
		return IRQ_NONE;
253

254
	if (!master->cur_msg) {
255 256 257 258 259 260 261 262
		spi_mask_intr(dws, SPI_INT_TXEI);
		return IRQ_HANDLED;
	}

	return dws->transfer_handler(dws);
}

/* Must be called inside pump_transfers() */
263
static int poll_transfer(struct dw_spi *dws)
264
{
265 266
	do {
		dw_writer(dws);
267
		dw_reader(dws);
268 269
		cpu_relax();
	} while (dws->rx_end > dws->rx);
270

271
	return 0;
272 273
}

274
static int dw_spi_transfer_one(struct spi_controller *master,
275
		struct spi_device *spi, struct spi_transfer *transfer)
276
{
277
	struct dw_spi *dws = spi_controller_get_devdata(master);
278
	struct chip_data *chip = spi_get_ctldata(spi);
279
	u8 imask = 0;
280
	u16 txlevel = 0;
281
	u32 cr0;
282
	int ret;
283

284
	dws->dma_mapped = 0;
285 286 287 288 289

	dws->tx = (void *)transfer->tx_buf;
	dws->tx_end = dws->tx + transfer->len;
	dws->rx = transfer->rx_buf;
	dws->rx_end = dws->rx + transfer->len;
290
	dws->len = transfer->len;
291

292 293
	spi_enable_chip(dws, 0);

294
	/* Handle per transfer options for bpw and speed */
295 296 297
	if (transfer->speed_hz != dws->current_freq) {
		if (transfer->speed_hz != chip->speed_hz) {
			/* clk_div doesn't support odd number */
298
			chip->clk_div = (DIV_ROUND_UP(dws->max_freq, transfer->speed_hz) + 1) & 0xfffe;
299 300 301
			chip->speed_hz = transfer->speed_hz;
		}
		dws->current_freq = transfer->speed_hz;
302
		spi_set_clk(dws, chip->clk_div);
303
	}
304 305 306 307

	dws->n_bytes = DIV_ROUND_UP(transfer->bits_per_word, BITS_PER_BYTE);
	dws->dma_width = DIV_ROUND_UP(transfer->bits_per_word, BITS_PER_BYTE);

308
	/* Default SPI mode is SCPOL = 0, SCPH = 0 */
309 310
	cr0 = (transfer->bits_per_word - 1)
		| (chip->type << SPI_FRF_OFFSET)
311 312
		| ((((spi->mode & SPI_CPOL) ? 1 : 0) << SPI_SCOL_OFFSET) |
			(((spi->mode & SPI_CPHA) ? 1 : 0) << SPI_SCPH_OFFSET))
313
		| (chip->tmode << SPI_TMOD_OFFSET);
314

315 316 317 318
	/*
	 * Adjust transfer mode if necessary. Requires platform dependent
	 * chipselect mechanism.
	 */
319
	if (chip->cs_control) {
320
		if (dws->rx && dws->tx)
321
			chip->tmode = SPI_TMOD_TR;
322
		else if (dws->rx)
323
			chip->tmode = SPI_TMOD_RO;
324
		else
325
			chip->tmode = SPI_TMOD_TO;
326

327
		cr0 &= ~SPI_TMOD_MASK;
328 329 330
		cr0 |= (chip->tmode << SPI_TMOD_OFFSET);
	}

331
	dw_writel(dws, DW_SPI_CTRL0, cr0);
332

333
	/* Check if current transfer is a DMA transaction */
334 335
	if (master->can_dma && master->can_dma(master, spi, transfer))
		dws->dma_mapped = master->cur_msg_mapped;
336

337 338 339
	/* For poll mode just disable all interrupts */
	spi_mask_intr(dws, 0xff);

340 341 342 343
	/*
	 * Interrupt mode
	 * we only need set the TXEI IRQ, as TX/RX always happen syncronizely
	 */
344
	if (dws->dma_mapped) {
345
		ret = dws->dma_ops->dma_setup(dws, transfer);
346 347 348 349 350
		if (ret < 0) {
			spi_enable_chip(dws, 1);
			return ret;
		}
	} else if (!chip->poll_mode) {
351
		txlevel = min_t(u16, dws->fifo_len / 2, dws->len / dws->n_bytes);
352
		dw_writel(dws, DW_SPI_TXFLTR, txlevel);
353

354
		/* Set the interrupt mask */
J
Jingoo Han 已提交
355 356
		imask |= SPI_INT_TXEI | SPI_INT_TXOI |
			 SPI_INT_RXUI | SPI_INT_RXOI;
357 358
		spi_umask_intr(dws, imask);

359 360 361
		dws->transfer_handler = interrupt_transfer;
	}

362
	spi_enable_chip(dws, 1);
363

364
	if (dws->dma_mapped) {
365
		ret = dws->dma_ops->dma_transfer(dws, transfer);
366 367 368
		if (ret < 0)
			return ret;
	}
369 370

	if (chip->poll_mode)
371
		return poll_transfer(dws);
372

373
	return 1;
374 375
}

376
static void dw_spi_handle_err(struct spi_controller *master,
377
		struct spi_message *msg)
378
{
379
	struct dw_spi *dws = spi_controller_get_devdata(master);
380

381 382 383
	if (dws->dma_mapped)
		dws->dma_ops->dma_stop(dws);

384
	spi_reset_chip(dws);
385 386 387 388 389 390 391 392 393 394 395
}

/* This may be called twice for each spi dev */
static int dw_spi_setup(struct spi_device *spi)
{
	struct dw_spi_chip *chip_info = NULL;
	struct chip_data *chip;

	/* Only alloc on first setup */
	chip = spi_get_ctldata(spi);
	if (!chip) {
396
		chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
397 398
		if (!chip)
			return -ENOMEM;
399
		spi_set_ctldata(spi, chip);
400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416
	}

	/*
	 * Protocol drivers may change the chip settings, so...
	 * if chip_info exists, use it
	 */
	chip_info = spi->controller_data;

	/* chip_info doesn't always exist */
	if (chip_info) {
		if (chip_info->cs_control)
			chip->cs_control = chip_info->cs_control;

		chip->poll_mode = chip_info->poll_mode;
		chip->type = chip_info->type;
	}

417
	chip->tmode = SPI_TMOD_TR;
418

419 420 421
	return 0;
}

422 423 424 425 426 427 428 429
static void dw_spi_cleanup(struct spi_device *spi)
{
	struct chip_data *chip = spi_get_ctldata(spi);

	kfree(chip);
	spi_set_ctldata(spi, NULL);
}

430
/* Restart the controller, disable all interrupts, clean rx fifo */
431
static void spi_hw_init(struct device *dev, struct dw_spi *dws)
432
{
433
	spi_reset_chip(dws);
434 435 436 437 438 439 440

	/*
	 * Try to detect the FIFO depth if not set by interface driver,
	 * the depth could be from 2 to 256 from HW spec
	 */
	if (!dws->fifo_len) {
		u32 fifo;
J
Jingoo Han 已提交
441

442
		for (fifo = 1; fifo < 256; fifo++) {
443 444
			dw_writel(dws, DW_SPI_TXFLTR, fifo);
			if (fifo != dw_readl(dws, DW_SPI_TXFLTR))
445 446
				break;
		}
447
		dw_writel(dws, DW_SPI_TXFLTR, 0);
448

449
		dws->fifo_len = (fifo == 1) ? 0 : fifo;
450
		dev_dbg(dev, "Detected FIFO size: %u bytes\n", dws->fifo_len);
451
	}
452 453 454 455

	/* enable HW fixup for explicit CS deselect for Amazon's alpine chip */
	if (dws->cs_override)
		dw_writel(dws, DW_SPI_CS_OVERRIDE, 0xF);
456 457
}

B
Baruch Siach 已提交
458
int dw_spi_add_host(struct device *dev, struct dw_spi *dws)
459
{
460
	struct spi_controller *master;
461 462 463 464
	int ret;

	BUG_ON(dws == NULL);

B
Baruch Siach 已提交
465 466 467
	master = spi_alloc_master(dev, 0);
	if (!master)
		return -ENOMEM;
468 469 470 471

	dws->master = master;
	dws->type = SSI_MOTO_SPI;
	dws->dma_inited = 0;
472
	dws->dma_addr = (dma_addr_t)(dws->paddr + DW_SPI_DR);
473

474 475
	spi_controller_set_devdata(master, dws);

476 477
	ret = request_irq(dws->irq, dw_spi_irq, IRQF_SHARED, dev_name(dev),
			  master);
478
	if (ret < 0) {
479
		dev_err(dev, "can not get IRQ\n");
480 481 482
		goto err_free_master;
	}

483
	master->use_gpio_descriptors = true;
484
	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP;
485
	master->bits_per_word_mask =  SPI_BPW_RANGE_MASK(4, 16);
486 487 488
	master->bus_num = dws->bus_num;
	master->num_chipselect = dws->num_cs;
	master->setup = dw_spi_setup;
489
	master->cleanup = dw_spi_cleanup;
490 491 492
	master->set_cs = dw_spi_set_cs;
	master->transfer_one = dw_spi_transfer_one;
	master->handle_err = dw_spi_handle_err;
493
	master->max_speed_hz = dws->max_freq;
494
	master->dev.of_node = dev->of_node;
J
Jay Fang 已提交
495
	master->dev.fwnode = dev->fwnode;
496
	master->flags = SPI_MASTER_GPIO_SS;
497
	master->auto_runtime_pm = true;
498

499 500 501
	if (dws->set_cs)
		master->set_cs = dws->set_cs;

502 503
	pm_runtime_enable(dev);

504
	/* Basic HW init */
505
	spi_hw_init(dev, dws);
506

F
Feng Tang 已提交
507 508 509
	if (dws->dma_ops && dws->dma_ops->dma_init) {
		ret = dws->dma_ops->dma_init(dws);
		if (ret) {
A
Andy Shevchenko 已提交
510
			dev_warn(dev, "DMA init failed\n");
F
Feng Tang 已提交
511
			dws->dma_inited = 0;
512 513
		} else {
			master->can_dma = dws->dma_ops->can_dma;
F
Feng Tang 已提交
514 515 516
		}
	}

517
	ret = devm_spi_register_controller(dev, master);
518 519
	if (ret) {
		dev_err(&master->dev, "problem registering spi master\n");
520
		goto err_dma_exit;
521 522
	}

523
	dw_spi_debugfs_init(dws);
524 525
	return 0;

526
err_dma_exit:
F
Feng Tang 已提交
527 528
	if (dws->dma_ops && dws->dma_ops->dma_exit)
		dws->dma_ops->dma_exit(dws);
529
	spi_enable_chip(dws, 0);
530
	free_irq(dws->irq, master);
531
err_free_master:
532
	pm_runtime_disable(dev);
533
	spi_controller_put(master);
534 535
	return ret;
}
536
EXPORT_SYMBOL_GPL(dw_spi_add_host);
537

538
void dw_spi_remove_host(struct dw_spi *dws)
539
{
540
	dw_spi_debugfs_remove(dws);
541

F
Feng Tang 已提交
542 543
	if (dws->dma_ops && dws->dma_ops->dma_exit)
		dws->dma_ops->dma_exit(dws);
544 545

	spi_shutdown_chip(dws);
546

547 548 549
	if (dws->master)
		pm_runtime_disable(&dws->master->dev);

550
	free_irq(dws->irq, dws->master);
551
}
552
EXPORT_SYMBOL_GPL(dw_spi_remove_host);
553 554 555

int dw_spi_suspend_host(struct dw_spi *dws)
{
556
	int ret;
557

558
	ret = spi_controller_suspend(dws->master);
559 560
	if (ret)
		return ret;
561 562 563

	spi_shutdown_chip(dws);
	return 0;
564
}
565
EXPORT_SYMBOL_GPL(dw_spi_suspend_host);
566 567 568

int dw_spi_resume_host(struct dw_spi *dws)
{
569
	spi_hw_init(&dws->master->dev, dws);
570
	return spi_controller_resume(dws->master);
571
}
572
EXPORT_SYMBOL_GPL(dw_spi_resume_host);
573 574 575 576

MODULE_AUTHOR("Feng Tang <feng.tang@intel.com>");
MODULE_DESCRIPTION("Driver for DesignWare SPI controller core");
MODULE_LICENSE("GPL v2");