ipuv3-crtc.c 14.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14
/*
 * i.MX IPUv3 Graphics driver
 *
 * Copyright (C) 2011 Sascha Hauer, Pengutronix
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 */
15
#include <linux/component.h>
16 17 18 19 20 21 22 23
#include <linux/module.h>
#include <linux/export.h>
#include <linux/device.h>
#include <linux/platform_device.h>
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
#include <linux/fb.h>
#include <linux/clk.h>
24
#include <linux/errno.h>
L
Lucas Stach 已提交
25 26
#include <linux/reservation.h>
#include <linux/dma-buf.h>
27 28 29
#include <drm/drm_gem_cma_helper.h>
#include <drm/drm_fb_cma_helper.h>

30
#include <video/imx-ipu-v3.h>
31
#include "imx-drm.h"
32
#include "ipuv3-plane.h"
33 34 35

#define DRIVER_DESC		"i.MX IPUv3 Graphics"

36 37 38
enum ipu_flip_status {
	IPU_FLIP_NONE,
	IPU_FLIP_PENDING,
L
Lucas Stach 已提交
39
	IPU_FLIP_SUBMITTED,
40 41
};

42 43 44 45
struct ipu_flip_work {
	struct work_struct		unref_work;
	struct drm_gem_object		*bo;
	struct drm_pending_vblank_event *page_flip_event;
L
Lucas Stach 已提交
46 47 48 49 50
	struct work_struct		fence_work;
	struct ipu_crtc			*crtc;
	struct fence			*excl;
	unsigned			shared_count;
	struct fence			**shared;
51 52
};

53 54 55 56
struct ipu_crtc {
	struct device		*dev;
	struct drm_crtc		base;
	struct imx_drm_crtc	*imx_crtc;
57 58 59 60

	/* plane[0] is the full plane, plane[1] is the partial plane */
	struct ipu_plane	*plane[2];

61 62 63
	struct ipu_dc		*dc;
	struct ipu_di		*di;
	int			enabled;
64
	enum ipu_flip_status	flip_state;
65 66
	struct workqueue_struct *flip_queue;
	struct ipu_flip_work	*flip_work;
67
	int			irq;
68
	u32			bus_format;
69 70
	int			di_hsync_pin;
	int			di_vsync_pin;
71 72 73 74 75 76
};

#define to_ipu_crtc(x) container_of(x, struct ipu_crtc, base)

static void ipu_fb_enable(struct ipu_crtc *ipu_crtc)
{
77 78
	struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);

79 80 81
	if (ipu_crtc->enabled)
		return;

82
	ipu_dc_enable(ipu);
83
	ipu_plane_enable(ipu_crtc->plane[0]);
84 85 86
	/* Start DC channel and DI after IDMAC */
	ipu_dc_enable_channel(ipu_crtc->dc);
	ipu_di_enable(ipu_crtc->di);
87 88 89 90 91 92

	ipu_crtc->enabled = 1;
}

static void ipu_fb_disable(struct ipu_crtc *ipu_crtc)
{
93 94
	struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);

95 96 97
	if (!ipu_crtc->enabled)
		return;

98
	/* Stop DC channel and DI before IDMAC */
99 100
	ipu_dc_disable_channel(ipu_crtc->dc);
	ipu_di_disable(ipu_crtc->di);
101
	ipu_plane_disable(ipu_crtc->plane[0]);
102
	ipu_dc_disable(ipu);
103 104 105 106 107 108 109 110

	ipu_crtc->enabled = 0;
}

static void ipu_crtc_dpms(struct drm_crtc *crtc, int mode)
{
	struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);

111
	dev_dbg(ipu_crtc->dev, "%s mode: %d\n", __func__, mode);
112 113 114 115 116 117 118 119 120 121 122 123 124

	switch (mode) {
	case DRM_MODE_DPMS_ON:
		ipu_fb_enable(ipu_crtc);
		break;
	case DRM_MODE_DPMS_STANDBY:
	case DRM_MODE_DPMS_SUSPEND:
	case DRM_MODE_DPMS_OFF:
		ipu_fb_disable(ipu_crtc);
		break;
	}
}

125 126 127 128 129 130 131 132 133
static void ipu_flip_unref_work_func(struct work_struct *__work)
{
	struct ipu_flip_work *work =
			container_of(__work, struct ipu_flip_work, unref_work);

	drm_gem_object_unreference_unlocked(work->bo);
	kfree(work);
}

L
Lucas Stach 已提交
134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152
static void ipu_flip_fence_work_func(struct work_struct *__work)
{
	struct ipu_flip_work *work =
			container_of(__work, struct ipu_flip_work, fence_work);
	int i;

	/* wait for all fences attached to the FB obj to signal */
	if (work->excl) {
		fence_wait(work->excl, false);
		fence_put(work->excl);
	}
	for (i = 0; i < work->shared_count; i++) {
		fence_wait(work->shared[i], false);
		fence_put(work->shared[i]);
	}

	work->crtc->flip_state = IPU_FLIP_SUBMITTED;
}

153 154
static int ipu_page_flip(struct drm_crtc *crtc,
		struct drm_framebuffer *fb,
155 156
		struct drm_pending_vblank_event *event,
		uint32_t page_flip_flags)
157
{
L
Lucas Stach 已提交
158
	struct drm_gem_cma_object *cma_obj = drm_fb_cma_get_gem_obj(fb, 0);
159
	struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
160
	struct ipu_flip_work *flip_work;
161 162
	int ret;

163
	if (ipu_crtc->flip_state != IPU_FLIP_NONE)
164 165 166 167 168 169 170 171 172 173
		return -EBUSY;

	ret = imx_drm_crtc_vblank_get(ipu_crtc->imx_crtc);
	if (ret) {
		dev_dbg(ipu_crtc->dev, "failed to acquire vblank counter\n");
		list_del(&event->base.link);

		return ret;
	}

174 175 176 177 178 179 180 181 182 183 184 185 186
	flip_work = kzalloc(sizeof *flip_work, GFP_KERNEL);
	if (!flip_work) {
		ret = -ENOMEM;
		goto put_vblank;
	}
	INIT_WORK(&flip_work->unref_work, ipu_flip_unref_work_func);
	flip_work->page_flip_event = event;

	/* get BO backing the old framebuffer and take a reference */
	flip_work->bo = &drm_fb_cma_get_gem_obj(crtc->primary->fb, 0)->base;
	drm_gem_object_reference(flip_work->bo);

	ipu_crtc->flip_work = flip_work;
L
Lucas Stach 已提交
187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
	/*
	 * If the object has a DMABUF attached, we need to wait on its fences
	 * if there are any.
	 */
	if (cma_obj->base.dma_buf) {
		INIT_WORK(&flip_work->fence_work, ipu_flip_fence_work_func);
		flip_work->crtc = ipu_crtc;

		ret = reservation_object_get_fences_rcu(
				cma_obj->base.dma_buf->resv, &flip_work->excl,
				&flip_work->shared_count, &flip_work->shared);

		if (unlikely(ret)) {
			DRM_ERROR("failed to get fences for buffer\n");
			goto free_flip_work;
		}

		/* No need to queue the worker if the are no fences */
		if (!flip_work->excl && !flip_work->shared_count) {
			ipu_crtc->flip_state = IPU_FLIP_SUBMITTED;
		} else {
			ipu_crtc->flip_state = IPU_FLIP_PENDING;
			queue_work(ipu_crtc->flip_queue,
				   &flip_work->fence_work);
		}
	} else {
		ipu_crtc->flip_state = IPU_FLIP_SUBMITTED;
	}
215 216

	return 0;
217

L
Lucas Stach 已提交
218 219 220 221
free_flip_work:
	drm_gem_object_unreference_unlocked(flip_work->bo);
	kfree(flip_work);
	ipu_crtc->flip_work = NULL;
222 223 224 225
put_vblank:
	imx_drm_crtc_vblank_put(ipu_crtc->imx_crtc);

	return ret;
226 227 228 229 230 231 232 233 234 235 236 237 238 239
}

static const struct drm_crtc_funcs ipu_crtc_funcs = {
	.set_config = drm_crtc_helper_set_config,
	.destroy = drm_crtc_cleanup,
	.page_flip = ipu_page_flip,
};

static int ipu_crtc_mode_set(struct drm_crtc *crtc,
			       struct drm_display_mode *orig_mode,
			       struct drm_display_mode *mode,
			       int x, int y,
			       struct drm_framebuffer *old_fb)
{
240 241
	struct drm_device *dev = crtc->dev;
	struct drm_encoder *encoder;
242 243
	struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
	struct ipu_di_signal_cfg sig_cfg = {};
244 245
	unsigned long encoder_types = 0;
	int ret;
246 247 248 249 250 251

	dev_dbg(ipu_crtc->dev, "%s: mode->hdisplay: %d\n", __func__,
			mode->hdisplay);
	dev_dbg(ipu_crtc->dev, "%s: mode->vdisplay: %d\n", __func__,
			mode->vdisplay);

252 253 254 255 256 257 258 259
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
		if (encoder->crtc == crtc)
			encoder_types |= BIT(encoder->encoder_type);

	dev_dbg(ipu_crtc->dev, "%s: attached to encoder types 0x%lx\n",
		__func__, encoder_types);

	/*
260 261 262
	 * If we have DAC or LDB, then we need the IPU DI clock to be
	 * the same as the LDB DI clock. For TVDAC, derive the IPU DI
	 * clock from 27 MHz TVE_DI clock, but allow to divide it.
263 264 265 266
	 */
	if (encoder_types & (BIT(DRM_MODE_ENCODER_DAC) |
			     BIT(DRM_MODE_ENCODER_LVDS)))
		sig_cfg.clkflags = IPU_DI_CLKMODE_SYNC | IPU_DI_CLKMODE_EXT;
267 268
	else if (encoder_types & BIT(DRM_MODE_ENCODER_TVDAC))
		sig_cfg.clkflags = IPU_DI_CLKMODE_EXT;
269 270 271
	else
		sig_cfg.clkflags = 0;

272
	sig_cfg.enable_pol = 1;
273
	sig_cfg.clk_pol = 0;
274
	sig_cfg.bus_format = ipu_crtc->bus_format;
275
	sig_cfg.v_to_h_sync = 0;
276 277 278
	sig_cfg.hsync_pin = ipu_crtc->di_hsync_pin;
	sig_cfg.vsync_pin = ipu_crtc->di_vsync_pin;

279 280 281 282
	drm_display_mode_to_videomode(mode, &sig_cfg.mode);

	ret = ipu_dc_init_sync(ipu_crtc->dc, ipu_crtc->di,
			       mode->flags & DRM_MODE_FLAG_INTERLACE,
283
			       ipu_crtc->bus_format, mode->hdisplay);
284 285 286 287 288 289 290 291 292 293 294 295 296 297
	if (ret) {
		dev_err(ipu_crtc->dev,
				"initializing display controller failed with %d\n",
				ret);
		return ret;
	}

	ret = ipu_di_init_sync_panel(ipu_crtc->di, &sig_cfg);
	if (ret) {
		dev_err(ipu_crtc->dev,
				"initializing panel failed with %d\n", ret);
		return ret;
	}

298 299
	return ipu_plane_mode_set(ipu_crtc->plane[0], crtc, mode,
				  crtc->primary->fb,
300
				  0, 0, mode->hdisplay, mode->vdisplay,
301 302
				  x, y, mode->hdisplay, mode->vdisplay,
				  mode->flags & DRM_MODE_FLAG_INTERLACE);
303 304 305 306 307 308
}

static void ipu_crtc_handle_pageflip(struct ipu_crtc *ipu_crtc)
{
	unsigned long flags;
	struct drm_device *drm = ipu_crtc->base.dev;
309
	struct ipu_flip_work *work = ipu_crtc->flip_work;
310 311

	spin_lock_irqsave(&drm->event_lock, flags);
312
	if (work->page_flip_event)
313
		drm_crtc_send_vblank_event(&ipu_crtc->base,
314
					   work->page_flip_event);
315 316 317 318 319 320 321 322 323 324
	imx_drm_crtc_vblank_put(ipu_crtc->imx_crtc);
	spin_unlock_irqrestore(&drm->event_lock, flags);
}

static irqreturn_t ipu_irq_handler(int irq, void *dev_id)
{
	struct ipu_crtc *ipu_crtc = dev_id;

	imx_drm_handle_vblank(ipu_crtc->imx_crtc);

L
Lucas Stach 已提交
325
	if (ipu_crtc->flip_state == IPU_FLIP_SUBMITTED) {
326 327 328 329
		struct ipu_plane *plane = ipu_crtc->plane[0];

		ipu_plane_set_base(plane, ipu_crtc->base.primary->fb,
				   plane->x, plane->y);
330
		ipu_crtc_handle_pageflip(ipu_crtc);
331 332
		queue_work(ipu_crtc->flip_queue,
			   &ipu_crtc->flip_work->unref_work);
333
		ipu_crtc->flip_state = IPU_FLIP_NONE;
334 335 336 337 338 339 340 341 342
	}

	return IRQ_HANDLED;
}

static bool ipu_crtc_mode_fixup(struct drm_crtc *crtc,
				  const struct drm_display_mode *mode,
				  struct drm_display_mode *adjusted_mode)
{
343 344 345 346 347 348 349 350 351 352 353 354
	struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
	struct videomode vm;
	int ret;

	drm_display_mode_to_videomode(adjusted_mode, &vm);

	ret = ipu_di_adjust_videomode(ipu_crtc->di, &vm);
	if (ret)
		return false;

	drm_display_mode_from_videomode(&vm, adjusted_mode);

355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371
	return true;
}

static void ipu_crtc_prepare(struct drm_crtc *crtc)
{
	struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);

	ipu_fb_disable(ipu_crtc);
}

static void ipu_crtc_commit(struct drm_crtc *crtc)
{
	struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);

	ipu_fb_enable(ipu_crtc);
}

372
static const struct drm_crtc_helper_funcs ipu_helper_funcs = {
373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388
	.dpms = ipu_crtc_dpms,
	.mode_fixup = ipu_crtc_mode_fixup,
	.mode_set = ipu_crtc_mode_set,
	.prepare = ipu_crtc_prepare,
	.commit = ipu_crtc_commit,
};

static int ipu_enable_vblank(struct drm_crtc *crtc)
{
	return 0;
}

static void ipu_disable_vblank(struct drm_crtc *crtc)
{
}

389
static int ipu_set_interface_pix_fmt(struct drm_crtc *crtc,
390
		u32 bus_format, int hsync_pin, int vsync_pin)
391 392 393
{
	struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);

394
	ipu_crtc->bus_format = bus_format;
395 396
	ipu_crtc->di_hsync_pin = hsync_pin;
	ipu_crtc->di_vsync_pin = vsync_pin;
397 398 399 400 401 402 403 404 405 406 407 408 409 410

	return 0;
}

static const struct imx_drm_crtc_helper_funcs ipu_crtc_helper_funcs = {
	.enable_vblank = ipu_enable_vblank,
	.disable_vblank = ipu_disable_vblank,
	.set_interface_pix_fmt = ipu_set_interface_pix_fmt,
	.crtc_funcs = &ipu_crtc_funcs,
	.crtc_helper_funcs = &ipu_helper_funcs,
};

static void ipu_put_resources(struct ipu_crtc *ipu_crtc)
{
411 412
	if (!IS_ERR_OR_NULL(ipu_crtc->dc))
		ipu_dc_put(ipu_crtc->dc);
413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442
	if (!IS_ERR_OR_NULL(ipu_crtc->di))
		ipu_di_put(ipu_crtc->di);
}

static int ipu_get_resources(struct ipu_crtc *ipu_crtc,
		struct ipu_client_platformdata *pdata)
{
	struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);
	int ret;

	ipu_crtc->dc = ipu_dc_get(ipu, pdata->dc);
	if (IS_ERR(ipu_crtc->dc)) {
		ret = PTR_ERR(ipu_crtc->dc);
		goto err_out;
	}

	ipu_crtc->di = ipu_di_get(ipu, pdata->di);
	if (IS_ERR(ipu_crtc->di)) {
		ret = PTR_ERR(ipu_crtc->di);
		goto err_out;
	}

	return 0;
err_out:
	ipu_put_resources(ipu_crtc);

	return ret;
}

static int ipu_crtc_init(struct ipu_crtc *ipu_crtc,
443
	struct ipu_client_platformdata *pdata, struct drm_device *drm)
444
{
445
	struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);
446
	int dp = -EINVAL;
447 448 449 450 451 452 453 454 455
	int ret;

	ret = ipu_get_resources(ipu_crtc, pdata);
	if (ret) {
		dev_err(ipu_crtc->dev, "getting resources failed with %d.\n",
				ret);
		return ret;
	}

456 457 458 459
	if (pdata->dp >= 0)
		dp = IPU_DP_FLOW_SYNC_BG;
	ipu_crtc->plane[0] = ipu_plane_init(drm, ipu, pdata->dma[0], dp, 0,
					    DRM_PLANE_TYPE_PRIMARY);
460 461 462 463
	if (IS_ERR(ipu_crtc->plane[0])) {
		ret = PTR_ERR(ipu_crtc->plane[0]);
		goto err_put_resources;
	}
464

465
	ret = imx_drm_add_crtc(drm, &ipu_crtc->base, &ipu_crtc->imx_crtc,
466 467
			&ipu_crtc->plane[0]->base, &ipu_crtc_helper_funcs,
			ipu_crtc->dev->of_node);
468 469 470 471 472
	if (ret) {
		dev_err(ipu_crtc->dev, "adding crtc failed with %d.\n", ret);
		goto err_put_resources;
	}

473 474 475 476 477 478 479 480 481
	ret = ipu_plane_get_resources(ipu_crtc->plane[0]);
	if (ret) {
		dev_err(ipu_crtc->dev, "getting plane 0 resources failed with %d.\n",
			ret);
		goto err_remove_crtc;
	}

	/* If this crtc is using the DP, add an overlay plane */
	if (pdata->dp >= 0 && pdata->dma[1] > 0) {
482 483 484 485
		ipu_crtc->plane[1] = ipu_plane_init(drm, ipu, pdata->dma[1],
						IPU_DP_FLOW_SYNC_FG,
						drm_crtc_mask(&ipu_crtc->base),
						DRM_PLANE_TYPE_OVERLAY);
486 487 488 489 490
		if (IS_ERR(ipu_crtc->plane[1]))
			ipu_crtc->plane[1] = NULL;
	}

	ipu_crtc->irq = ipu_plane_irq(ipu_crtc->plane[0]);
491 492 493 494
	ret = devm_request_irq(ipu_crtc->dev, ipu_crtc->irq, ipu_irq_handler, 0,
			"imx_drm", ipu_crtc);
	if (ret < 0) {
		dev_err(ipu_crtc->dev, "irq request failed with %d.\n", ret);
495
		goto err_put_plane_res;
496 497
	}

498 499
	ipu_crtc->flip_queue = create_singlethread_workqueue("ipu-crtc-flip");

500 501
	return 0;

502 503 504 505
err_put_plane_res:
	ipu_plane_put_resources(ipu_crtc->plane[0]);
err_remove_crtc:
	imx_drm_remove_crtc(ipu_crtc->imx_crtc);
506 507 508 509 510 511
err_put_resources:
	ipu_put_resources(ipu_crtc);

	return ret;
}

512
static int ipu_drm_bind(struct device *dev, struct device *master, void *data)
513
{
514
	struct ipu_client_platformdata *pdata = dev->platform_data;
515
	struct drm_device *drm = data;
516 517 518
	struct ipu_crtc *ipu_crtc;
	int ret;

519
	ipu_crtc = devm_kzalloc(dev, sizeof(*ipu_crtc), GFP_KERNEL);
520 521 522
	if (!ipu_crtc)
		return -ENOMEM;

523
	ipu_crtc->dev = dev;
524

525
	ret = ipu_crtc_init(ipu_crtc, pdata, drm);
526 527
	if (ret)
		return ret;
528

529
	dev_set_drvdata(dev, ipu_crtc);
530 531 532 533

	return 0;
}

534 535
static void ipu_drm_unbind(struct device *dev, struct device *master,
	void *data)
536
{
537
	struct ipu_crtc *ipu_crtc = dev_get_drvdata(dev);
538 539 540

	imx_drm_remove_crtc(ipu_crtc->imx_crtc);

541
	destroy_workqueue(ipu_crtc->flip_queue);
542
	ipu_plane_put_resources(ipu_crtc->plane[0]);
543
	ipu_put_resources(ipu_crtc);
544 545 546 547 548 549
}

static const struct component_ops ipu_crtc_ops = {
	.bind = ipu_drm_bind,
	.unbind = ipu_drm_unbind,
};
550

551 552
static int ipu_drm_probe(struct platform_device *pdev)
{
553
	struct device *dev = &pdev->dev;
554 555
	int ret;

556
	if (!dev->platform_data)
557 558
		return -EINVAL;

559
	ret = dma_set_coherent_mask(dev, DMA_BIT_MASK(32));
560 561 562
	if (ret)
		return ret;

563
	return component_add(dev, &ipu_crtc_ops);
564 565 566 567 568
}

static int ipu_drm_remove(struct platform_device *pdev)
{
	component_del(&pdev->dev, &ipu_crtc_ops);
569 570 571 572 573 574 575 576
	return 0;
}

static struct platform_driver ipu_drm_driver = {
	.driver = {
		.name = "imx-ipuv3-crtc",
	},
	.probe = ipu_drm_probe,
577
	.remove = ipu_drm_remove,
578 579 580 581 582 583
};
module_platform_driver(ipu_drm_driver);

MODULE_AUTHOR("Sascha Hauer <s.hauer@pengutronix.de>");
MODULE_DESCRIPTION(DRIVER_DESC);
MODULE_LICENSE("GPL");
584
MODULE_ALIAS("platform:imx-ipuv3-crtc");