sync_bitops.h 3.4 KB
Newer Older
H
H. Peter Anvin 已提交
1 2
#ifndef _ASM_X86_SYNC_BITOPS_H
#define _ASM_X86_SYNC_BITOPS_H
3 4 5 6 7 8 9 10 11 12 13 14 15

/*
 * Copyright 1992, Linus Torvalds.
 */

/*
 * These have to be done with inline assembly: that way the bit-setting
 * is guaranteed to be atomic. All bit operations return 0 if the bit
 * was cleared before the operation and != 0 if it was not.
 *
 * bit 0 is the LSB of addr; bit 32 is the LSB of (addr+1).
 */

16
#define ADDR (*(volatile long *)addr)
17 18 19 20 21 22 23 24 25 26 27 28

/**
 * sync_set_bit - Atomically set a bit in memory
 * @nr: the bit to set
 * @addr: the address to start counting from
 *
 * This function is atomic and may not be reordered.  See __set_bit()
 * if you do not require the atomic guarantees.
 *
 * Note that @nr may be almost arbitrarily large; this function is not
 * restricted to acting on a single-word quantity.
 */
29
static inline void sync_set_bit(long nr, volatile unsigned long *addr)
30
{
31
	asm volatile("lock; bts %1,%0"
32 33 34
		     : "+m" (ADDR)
		     : "Ir" (nr)
		     : "memory");
35 36 37 38 39 40 41 42 43
}

/**
 * sync_clear_bit - Clears a bit in memory
 * @nr: Bit to clear
 * @addr: Address to start counting from
 *
 * sync_clear_bit() is atomic and may not be reordered.  However, it does
 * not contain a memory barrier, so if it is used for locking purposes,
P
Peter Zijlstra 已提交
44
 * you should call smp_mb__before_atomic() and/or smp_mb__after_atomic()
45 46
 * in order to ensure changes are visible on other processors.
 */
47
static inline void sync_clear_bit(long nr, volatile unsigned long *addr)
48
{
49
	asm volatile("lock; btr %1,%0"
50 51 52
		     : "+m" (ADDR)
		     : "Ir" (nr)
		     : "memory");
53 54 55 56 57 58 59
}

/**
 * sync_change_bit - Toggle a bit in memory
 * @nr: Bit to change
 * @addr: Address to start counting from
 *
60
 * sync_change_bit() is atomic and may not be reordered.
61 62 63
 * Note that @nr may be almost arbitrarily large; this function is not
 * restricted to acting on a single-word quantity.
 */
64
static inline void sync_change_bit(long nr, volatile unsigned long *addr)
65
{
66
	asm volatile("lock; btc %1,%0"
67 68 69
		     : "+m" (ADDR)
		     : "Ir" (nr)
		     : "memory");
70 71 72 73 74 75 76 77 78 79
}

/**
 * sync_test_and_set_bit - Set a bit and return its old value
 * @nr: Bit to set
 * @addr: Address to count from
 *
 * This operation is atomic and cannot be reordered.
 * It also implies a memory barrier.
 */
80
static inline int sync_test_and_set_bit(long nr, volatile unsigned long *addr)
81
{
82
	unsigned char oldbit;
83

84 85
	asm volatile("lock; bts %2,%1\n\tsetc %0"
		     : "=qm" (oldbit), "+m" (ADDR)
86
		     : "Ir" (nr) : "memory");
87 88 89 90 91 92 93 94 95 96 97
	return oldbit;
}

/**
 * sync_test_and_clear_bit - Clear a bit and return its old value
 * @nr: Bit to clear
 * @addr: Address to count from
 *
 * This operation is atomic and cannot be reordered.
 * It also implies a memory barrier.
 */
98
static inline int sync_test_and_clear_bit(long nr, volatile unsigned long *addr)
99
{
100
	unsigned char oldbit;
101

102 103
	asm volatile("lock; btr %2,%1\n\tsetc %0"
		     : "=qm" (oldbit), "+m" (ADDR)
104
		     : "Ir" (nr) : "memory");
105 106 107 108 109 110 111 112 113 114 115
	return oldbit;
}

/**
 * sync_test_and_change_bit - Change a bit and return its old value
 * @nr: Bit to change
 * @addr: Address to count from
 *
 * This operation is atomic and cannot be reordered.
 * It also implies a memory barrier.
 */
116
static inline int sync_test_and_change_bit(long nr, volatile unsigned long *addr)
117
{
118
	unsigned char oldbit;
119

120 121
	asm volatile("lock; btc %2,%1\n\tsetc %0"
		     : "=qm" (oldbit), "+m" (ADDR)
122
		     : "Ir" (nr) : "memory");
123 124 125
	return oldbit;
}

126
#define sync_test_bit(nr, addr) test_bit(nr, addr)
127 128 129

#undef ADDR

H
H. Peter Anvin 已提交
130
#endif /* _ASM_X86_SYNC_BITOPS_H */