mpc85xx_ads.c 6.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * MPC85xx setup and early boot code plus other random bits.
 *
 * Maintained by Kumar Gala (see MAINTAINERS for contact information)
 *
 * Copyright 2005 Freescale Semiconductor Inc.
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 */

#include <linux/stddef.h>
#include <linux/kernel.h>
#include <linux/pci.h>
#include <linux/kdev_t.h>
#include <linux/delay.h>
#include <linux/seq_file.h>

#include <asm/system.h>
#include <asm/time.h>
#include <asm/machdep.h>
#include <asm/pci-bridge.h>
#include <asm/mpc85xx.h>
#include <asm/prom.h>
#include <asm/mpic.h>
#include <mm/mmu_decl.h>
#include <asm/udbg.h>

#include <sysdev/fsl_soc.h>
32
#include <sysdev/fsl_pci.h>
33 34
#include "mpc85xx.h"

35
#ifdef CONFIG_CPM2
36
#include <linux/fs_enet_pd.h>
37 38 39 40 41
#include <asm/cpm2.h>
#include <sysdev/cpm2_pic.h>
#include <asm/fs_pd.h>
#endif

42
#ifdef CONFIG_PCI
43 44
static int mpc85xx_exclude_device(struct pci_controller *hose,
				   u_char bus, u_char devfn)
45 46 47 48 49 50 51 52
{
	if (bus == 0 && PCI_SLOT(devfn) == 0)
		return PCIBIOS_DEVICE_NOT_FOUND;
	else
		return PCIBIOS_SUCCESSFUL;
}
#endif /* CONFIG_PCI */

53 54
#ifdef CONFIG_CPM2

O
Olaf Hering 已提交
55
static void cpm2_cascade(unsigned int irq, struct irq_desc *desc)
56 57 58
{
	int cascade_irq;

O
Olaf Hering 已提交
59
	while ((cascade_irq = cpm2_get_irq()) >= 0) {
60
		generic_handle_irq(cascade_irq);
61 62 63 64 65
	}
	desc->chip->eoi(irq);
}

#endif /* CONFIG_CPM2 */
66

67
static void __init mpc85xx_ads_pic_init(void)
68
{
69 70 71
	struct mpic *mpic;
	struct resource r;
	struct device_node *np = NULL;
72 73 74
#ifdef CONFIG_CPM2
	int irq;
#endif
75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90

	np = of_find_node_by_type(np, "open-pic");

	if (np == NULL) {
		printk(KERN_ERR "Could not find open-pic node\n");
		return;
	}

	if(of_address_to_resource(np, 0, &r)) {
		printk(KERN_ERR "Could not map mpic register space\n");
		of_node_put(np);
		return;
	}

	mpic = mpic_alloc(np, r.start,
			MPIC_PRIMARY | MPIC_WANTS_RESET | MPIC_BIG_ENDIAN,
91
			0, 256, " OpenPIC  ");
92 93 94 95
	BUG_ON(mpic == NULL);
	of_node_put(np);

	mpic_init(mpic);
96 97 98 99 100 101 102 103 104 105 106 107 108

#ifdef CONFIG_CPM2
	/* Setup CPM2 PIC */
	np = of_find_node_by_type(NULL, "cpm-pic");
	if (np == NULL) {
		printk(KERN_ERR "PIC init: can not find cpm-pic node\n");
                return;
	}
	irq = irq_of_parse_and_map(np, 0);

	cpm2_pic_init(np);
	set_irq_chained_handler(irq, cpm2_cascade);
#endif
109 110 111 112 113
}

/*
 * Setup the architecture
 */
114
#ifdef CONFIG_CPM2
115
void init_fcc_ioports(struct fs_platform_info *fpi)
116
{
117 118 119
	struct io_port *io = cpm2_map(im_ioport);
	int fcc_no = fs_get_fcc_index(fpi->fs_no);
	int target;
120 121
	u32 tempval;

122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
	switch(fcc_no) {
	case 1:
		tempval = in_be32(&io->iop_pdirb);
		tempval &= ~PB2_DIRB0;
		tempval |= PB2_DIRB1;
		out_be32(&io->iop_pdirb, tempval);

		tempval = in_be32(&io->iop_psorb);
		tempval &= ~PB2_PSORB0;
		tempval |= PB2_PSORB1;
		out_be32(&io->iop_psorb, tempval);

		tempval = in_be32(&io->iop_pparb);
		tempval |= (PB2_DIRB0 | PB2_DIRB1);
		out_be32(&io->iop_pparb, tempval);

		target = CPM_CLK_FCC2;
		break;
	case 2:
		tempval = in_be32(&io->iop_pdirb);
		tempval &= ~PB3_DIRB0;
		tempval |= PB3_DIRB1;
		out_be32(&io->iop_pdirb, tempval);

		tempval = in_be32(&io->iop_psorb);
		tempval &= ~PB3_PSORB0;
		tempval |= PB3_PSORB1;
		out_be32(&io->iop_psorb, tempval);

		tempval = in_be32(&io->iop_pparb);
		tempval |= (PB3_DIRB0 | PB3_DIRB1);
		out_be32(&io->iop_pparb, tempval);

		tempval = in_be32(&io->iop_pdirc);
		tempval |= PC3_DIRC1;
		out_be32(&io->iop_pdirc, tempval);

		tempval = in_be32(&io->iop_pparc);
		tempval |= PC3_DIRC1;
		out_be32(&io->iop_pparc, tempval);

		target = CPM_CLK_FCC3;
		break;
	default:
		printk(KERN_ERR "init_fcc_ioports: invalid FCC number\n");
		return;
	}
169 170 171

	/* Port C has clocks......  */
	tempval = in_be32(&io->iop_psorc);
172
	tempval &= ~(PC_CLK(fpi->clk_rx - 8) | PC_CLK(fpi->clk_tx - 8));
173 174 175
	out_be32(&io->iop_psorc, tempval);

	tempval = in_be32(&io->iop_pdirc);
176
	tempval &= ~(PC_CLK(fpi->clk_rx - 8) | PC_CLK(fpi->clk_tx - 8));
177 178
	out_be32(&io->iop_pdirc, tempval);
	tempval = in_be32(&io->iop_pparc);
179
	tempval |= (PC_CLK(fpi->clk_rx - 8) | PC_CLK(fpi->clk_tx - 8));
180 181
	out_be32(&io->iop_pparc, tempval);

182 183
	cpm2_unmap(io);

184
	/* Configure Serial Interface clock routing.
185
	 * First,  clear FCC bits to zero,
186 187
	 * then set the ones we want.
	 */
188 189
	cpm2_clk_setup(target, fpi->clk_rx, CPM_CLK_RX);
	cpm2_clk_setup(target, fpi->clk_tx, CPM_CLK_TX);
190 191 192
}
#endif

193
static void __init mpc85xx_ads_setup_arch(void)
194 195
{
	struct device_node *cpu;
196
#ifdef CONFIG_PCI
197
	struct device_node *np;
198
#endif
199 200 201 202 203 204

	if (ppc_md.progress)
		ppc_md.progress("mpc85xx_ads_setup_arch()", 0);

	cpu = of_find_node_by_type(NULL, "cpu");
	if (cpu != 0) {
205
		const unsigned int *fp;
206

207
		fp = of_get_property(cpu, "clock-frequency", NULL);
208 209 210 211 212 213
		if (fp != 0)
			loops_per_jiffy = *fp / HZ;
		else
			loops_per_jiffy = 50000000 / HZ;
		of_node_put(cpu);
	}
214

215 216 217 218
#ifdef CONFIG_CPM2
	cpm2_reset();
#endif

219 220
#ifdef CONFIG_PCI
	for (np = NULL; (np = of_find_node_by_type(np, "pci")) != NULL;)
221
		fsl_add_bridge(np, 1);
222 223
	ppc_md.pci_exclude_device = mpc85xx_exclude_device;
#endif
224 225
}

226
static void mpc85xx_ads_show_cpuinfo(struct seq_file *m)
227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246
{
	uint pvid, svid, phid1;
	uint memsize = total_memory;

	pvid = mfspr(SPRN_PVR);
	svid = mfspr(SPRN_SVR);

	seq_printf(m, "Vendor\t\t: Freescale Semiconductor\n");
	seq_printf(m, "Machine\t\t: mpc85xx\n");
	seq_printf(m, "PVR\t\t: 0x%x\n", pvid);
	seq_printf(m, "SVR\t\t: 0x%x\n", svid);

	/* Display cpu Pll setting */
	phid1 = mfspr(SPRN_HID1);
	seq_printf(m, "PLL setting\t: 0x%x\n", ((phid1 >> 24) & 0x3f));

	/* Display the amount of memory */
	seq_printf(m, "Memory\t\t: %d MB\n", memsize / (1024 * 1024));
}

247 248 249 250
/*
 * Called very early, device-tree isn't unflattened
 */
static int __init mpc85xx_ads_probe(void)
251
{
252 253 254
        unsigned long root = of_get_flat_dt_root();

        return of_flat_dt_is_compatible(root, "MPC85xxADS");
255
}
256 257 258 259 260 261 262 263 264 265 266 267

define_machine(mpc85xx_ads) {
	.name			= "MPC85xx ADS",
	.probe			= mpc85xx_ads_probe,
	.setup_arch		= mpc85xx_ads_setup_arch,
	.init_IRQ		= mpc85xx_ads_pic_init,
	.show_cpuinfo		= mpc85xx_ads_show_cpuinfo,
	.get_irq		= mpic_get_irq,
	.restart		= mpc85xx_restart,
	.calibrate_decr		= generic_calibrate_decr,
	.progress		= udbg_progress,
};