drxk_hard.c 159.8 KB
Newer Older
R
Ralph Metzler 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39
/*
 * drxk_hard: DRX-K DVB-C/T demodulator driver
 *
 * Copyright (C) 2010-2011 Digital Devices GmbH
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * version 2 only, as published by the Free Software Foundation.
 *
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
 * 02110-1301, USA
 * Or, point your browser to http://www.gnu.org/copyleft/gpl.html
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/firmware.h>
#include <linux/i2c.h>
#include <linux/version.h>
#include <asm/div64.h>

#include "dvb_frontend.h"
#include "drxk.h"
#include "drxk_hard.h"

static int PowerDownDVBT(struct drxk_state *state, bool setPowerMode);
static int PowerDownQAM(struct drxk_state *state);
40 41 42 43 44
static int SetDVBTStandard(struct drxk_state *state,
			   enum OperationMode oMode);
static int SetQAMStandard(struct drxk_state *state,
			  enum OperationMode oMode);
static int SetQAM(struct drxk_state *state, u16 IntermediateFreqkHz,
R
Ralph Metzler 已提交
45
		  s32 tunerFreqOffset);
46 47
static int SetDVBTStandard(struct drxk_state *state,
			   enum OperationMode oMode);
R
Ralph Metzler 已提交
48
static int DVBTStart(struct drxk_state *state);
49 50
static int SetDVBT(struct drxk_state *state, u16 IntermediateFreqkHz,
		   s32 tunerFreqOffset);
R
Ralph Metzler 已提交
51 52 53 54 55 56 57 58 59 60 61 62 63
static int GetQAMLockStatus(struct drxk_state *state, u32 *pLockStatus);
static int GetDVBTLockStatus(struct drxk_state *state, u32 *pLockStatus);
static int SwitchAntennaToQAM(struct drxk_state *state);
static int SwitchAntennaToDVBT(struct drxk_state *state);

static bool IsDVBT(struct drxk_state *state)
{
	return state->m_OperationMode == OM_DVBT;
}

static bool IsQAM(struct drxk_state *state)
{
	return state->m_OperationMode == OM_QAM_ITU_A ||
64 65
	    state->m_OperationMode == OM_QAM_ITU_B ||
	    state->m_OperationMode == OM_QAM_ITU_C;
R
Ralph Metzler 已提交
66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
}

bool IsA1WithPatchCode(struct drxk_state *state)
{
	return state->m_DRXK_A1_PATCH_CODE;
}

bool IsA1WithRomCode(struct drxk_state *state)
{
	return state->m_DRXK_A1_ROM_CODE;
}

#define NOA1ROM 0

#define DRXDAP_FASI_SHORT_FORMAT(addr) (((addr) & 0xFC30FF80) == 0)
#define DRXDAP_FASI_LONG_FORMAT(addr)  (((addr) & 0xFC30FF80) != 0)

#define DEFAULT_MER_83  165
#define DEFAULT_MER_93  250

#ifndef DRXK_MPEG_SERIAL_OUTPUT_PIN_DRIVE_STRENGTH
#define DRXK_MPEG_SERIAL_OUTPUT_PIN_DRIVE_STRENGTH (0x02)
#endif

#ifndef DRXK_MPEG_PARALLEL_OUTPUT_PIN_DRIVE_STRENGTH
#define DRXK_MPEG_PARALLEL_OUTPUT_PIN_DRIVE_STRENGTH (0x03)
#endif

#ifndef DRXK_MPEG_OUTPUT_CLK_DRIVE_STRENGTH
#define DRXK_MPEG_OUTPUT_CLK_DRIVE_STRENGTH (0x06)
#endif

#define DEFAULT_DRXK_MPEG_LOCK_TIMEOUT 700
#define DEFAULT_DRXK_DEMOD_LOCK_TIMEOUT 500

#ifndef DRXK_KI_RAGC_ATV
#define DRXK_KI_RAGC_ATV   4
#endif
#ifndef DRXK_KI_IAGC_ATV
#define DRXK_KI_IAGC_ATV   6
#endif
#ifndef DRXK_KI_DAGC_ATV
#define DRXK_KI_DAGC_ATV   7
#endif

#ifndef DRXK_KI_RAGC_QAM
#define DRXK_KI_RAGC_QAM   3
#endif
#ifndef DRXK_KI_IAGC_QAM
#define DRXK_KI_IAGC_QAM   4
#endif
#ifndef DRXK_KI_DAGC_QAM
#define DRXK_KI_DAGC_QAM   7
#endif
#ifndef DRXK_KI_RAGC_DVBT
#define DRXK_KI_RAGC_DVBT  (IsA1WithPatchCode(state) ? 3 : 2)
#endif
#ifndef DRXK_KI_IAGC_DVBT
#define DRXK_KI_IAGC_DVBT  (IsA1WithPatchCode(state) ? 4 : 2)
#endif
#ifndef DRXK_KI_DAGC_DVBT
#define DRXK_KI_DAGC_DVBT  (IsA1WithPatchCode(state) ? 10 : 7)
#endif

#ifndef DRXK_AGC_DAC_OFFSET
#define DRXK_AGC_DAC_OFFSET (0x800)
#endif

#ifndef DRXK_BANDWIDTH_8MHZ_IN_HZ
#define DRXK_BANDWIDTH_8MHZ_IN_HZ  (0x8B8249L)
#endif

#ifndef DRXK_BANDWIDTH_7MHZ_IN_HZ
#define DRXK_BANDWIDTH_7MHZ_IN_HZ  (0x7A1200L)
#endif

#ifndef DRXK_BANDWIDTH_6MHZ_IN_HZ
#define DRXK_BANDWIDTH_6MHZ_IN_HZ  (0x68A1B6L)
#endif

#ifndef DRXK_QAM_SYMBOLRATE_MAX
#define DRXK_QAM_SYMBOLRATE_MAX         (7233000)
#endif

#define DRXK_BL_ROM_OFFSET_TAPS_DVBT    56
#define DRXK_BL_ROM_OFFSET_TAPS_ITU_A   64
#define DRXK_BL_ROM_OFFSET_TAPS_ITU_C   0x5FE0
#define DRXK_BL_ROM_OFFSET_TAPS_BG      24
#define DRXK_BL_ROM_OFFSET_TAPS_DKILLP  32
#define DRXK_BL_ROM_OFFSET_TAPS_NTSC    40
#define DRXK_BL_ROM_OFFSET_TAPS_FM      48
#define DRXK_BL_ROM_OFFSET_UCODE        0

#define DRXK_BLC_TIMEOUT                100

#define DRXK_BLCC_NR_ELEMENTS_TAPS      2
#define DRXK_BLCC_NR_ELEMENTS_UCODE     6

#define DRXK_BLDC_NR_ELEMENTS_TAPS      28

#ifndef DRXK_OFDM_NE_NOTCH_WIDTH
#define DRXK_OFDM_NE_NOTCH_WIDTH             (4)
#endif

#define DRXK_QAM_SL_SIG_POWER_QAM16       (40960)
#define DRXK_QAM_SL_SIG_POWER_QAM32       (20480)
#define DRXK_QAM_SL_SIG_POWER_QAM64       (43008)
#define DRXK_QAM_SL_SIG_POWER_QAM128      (20992)
#define DRXK_QAM_SL_SIG_POWER_QAM256      (43520)

176
static inline u32 MulDiv32(u32 a, u32 b, u32 c)
R
Ralph Metzler 已提交
177 178 179
{
	u64 tmp64;

180
	tmp64 = (u64) a * (u64) b;
R
Ralph Metzler 已提交
181 182 183 184 185 186 187 188 189 190 191
	do_div(tmp64, c);

	return (u32) tmp64;
}

inline u32 Frac28a(u32 a, u32 c)
{
	int i = 0;
	u32 Q1 = 0;
	u32 R0 = 0;

192 193 194
	R0 = (a % c) << 4;	/* 32-28 == 4 shifts possible at max */
	Q1 = a / c;		/* integer part, only the 4 least significant bits
				   will be visible in the result */
R
Ralph Metzler 已提交
195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211

	/* division using radix 16, 7 nibbles in the result */
	for (i = 0; i < 7; i++) {
		Q1 = (Q1 << 4) | (R0 / c);
		R0 = (R0 % c) << 4;
	}
	/* rounding */
	if ((R0 >> 3) >= c)
		Q1++;

	return Q1;
}

static u32 Log10Times100(u32 x)
{
	static const u8 scale = 15;
	static const u8 indexWidth = 5;
212
	u8 i = 0;
R
Ralph Metzler 已提交
213 214 215 216 217
	u32 y = 0;
	u32 d = 0;
	u32 k = 0;
	u32 r = 0;
	/*
218 219 220
	   log2lut[n] = (1<<scale) * 200 * log2(1.0 + ((1.0/(1<<INDEXWIDTH)) * n))
	   0 <= n < ((1<<INDEXWIDTH)+1)
	 */
R
Ralph Metzler 已提交
221 222

	static const u32 log2lut[] = {
223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255
		0,		/* 0.000000 */
		290941,		/* 290941.300628 */
		573196,		/* 573196.476418 */
		847269,		/* 847269.179851 */
		1113620,	/* 1113620.489452 */
		1372674,	/* 1372673.576986 */
		1624818,	/* 1624817.752104 */
		1870412,	/* 1870411.981536 */
		2109788,	/* 2109787.962654 */
		2343253,	/* 2343252.817465 */
		2571091,	/* 2571091.461923 */
		2793569,	/* 2793568.696416 */
		3010931,	/* 3010931.055901 */
		3223408,	/* 3223408.452106 */
		3431216,	/* 3431215.635215 */
		3634553,	/* 3634553.498355 */
		3833610,	/* 3833610.244726 */
		4028562,	/* 4028562.434393 */
		4219576,	/* 4219575.925308 */
		4406807,	/* 4406806.721144 */
		4590402,	/* 4590401.736809 */
		4770499,	/* 4770499.491025 */
		4947231,	/* 4947230.734179 */
		5120719,	/* 5120719.018555 */
		5291081,	/* 5291081.217197 */
		5458428,	/* 5458427.996830 */
		5622864,	/* 5622864.249668 */
		5784489,	/* 5784489.488298 */
		5943398,	/* 5943398.207380 */
		6099680,	/* 6099680.215452 */
		6253421,	/* 6253420.939751 */
		6404702,	/* 6404701.706649 */
		6553600,	/* 6553600.000000 */
R
Ralph Metzler 已提交
256 257 258 259
	};


	if (x == 0)
260
		return 0;
R
Ralph Metzler 已提交
261 262 263 264 265

	/* Scale x (normalize) */
	/* computing y in log(x/y) = log(x) - log(y) */
	if ((x & ((0xffffffff) << (scale + 1))) == 0) {
		for (k = scale; k > 0; k--) {
266
			if (x & (((u32) 1) << scale))
R
Ralph Metzler 已提交
267 268 269 270
				break;
			x <<= 1;
		}
	} else {
271 272
		for (k = scale; k < 31; k++) {
			if ((x & (((u32) (-1)) << (scale + 1))) == 0)
R
Ralph Metzler 已提交
273 274
				break;
			x >>= 1;
275
		}
R
Ralph Metzler 已提交
276 277
	}
	/*
278 279
	   Now x has binary point between bit[scale] and bit[scale-1]
	   and 1.0 <= x < 2.0 */
R
Ralph Metzler 已提交
280 281

	/* correction for divison: log(x) = log(x/y)+log(y) */
282
	y = k * ((((u32) 1) << scale) * 200);
R
Ralph Metzler 已提交
283 284

	/* remove integer part */
285
	x &= ((((u32) 1) << scale) - 1);
R
Ralph Metzler 已提交
286 287 288
	/* get index */
	i = (u8) (x >> (scale - indexWidth));
	/* compute delta (x - a) */
289
	d = x & ((((u32) 1) << (scale - indexWidth)) - 1);
R
Ralph Metzler 已提交
290 291
	/* compute log, multiplication (d* (..)) must be within range ! */
	y += log2lut[i] +
292
	    ((d * (log2lut[i + 1] - log2lut[i])) >> (scale - indexWidth));
R
Ralph Metzler 已提交
293
	/* Conver to log10() */
294
	y /= 108853;		/* (log2(10) << scale) */
R
Ralph Metzler 已提交
295 296
	r = (y >> 1);
	/* rounding */
297
	if (y & ((u32) 1))
R
Ralph Metzler 已提交
298
		r++;
299
	return r;
R
Ralph Metzler 已提交
300 301 302 303 304 305 306 307
}

/****************************************************************************/
/* I2C **********************************************************************/
/****************************************************************************/

static int i2c_read1(struct i2c_adapter *adapter, u8 adr, u8 *val)
{
308 309 310
	struct i2c_msg msgs[1] = { {.addr = adr, .flags = I2C_M_RD,
				    .buf = val, .len = 1}
	};
R
Ralph Metzler 已提交
311 312 313 314 315
	return (i2c_transfer(adapter, msgs, 1) == 1) ? 0 : -1;
}

static int i2c_write(struct i2c_adapter *adap, u8 adr, u8 *data, int len)
{
316 317
	struct i2c_msg msg = {
	    .addr = adr, .flags = 0, .buf = data, .len = len };
R
Ralph Metzler 已提交
318 319

	if (i2c_transfer(adap, &msg, 1) != 1) {
320
		printk(KERN_ERR "drxk: i2c write error at addr 0x%02x\n", adr);
R
Ralph Metzler 已提交
321 322 323 324 325 326 327 328
		return -1;
	}
	return 0;
}

static int i2c_read(struct i2c_adapter *adap,
		    u8 adr, u8 *msg, int len, u8 *answ, int alen)
{
329 330 331 332 333
	struct i2c_msg msgs[2] = { {.addr = adr, .flags = 0,
				    .buf = msg, .len = len},
	{.addr = adr, .flags = I2C_M_RD,
	 .buf = answ, .len = alen}
	};
R
Ralph Metzler 已提交
334
	if (i2c_transfer(adap, msgs, 2) != 2) {
335
		printk(KERN_ERR "drxk: i2c read error at addr 0x%02x\n", adr);
R
Ralph Metzler 已提交
336 337 338 339 340 341 342
		return -1;
	}
	return 0;
}

static int Read16(struct drxk_state *state, u32 reg, u16 *data, u8 flags)
{
343
	u8 adr = state->demod_address, mm1[4], mm2[2], len;
R
Ralph Metzler 已提交
344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390
#ifdef I2C_LONG_ADR
	flags |= 0xC0;
#endif
	if (DRXDAP_FASI_LONG_FORMAT(reg) || (flags != 0)) {
		mm1[0] = (((reg << 1) & 0xFF) | 0x01);
		mm1[1] = ((reg >> 16) & 0xFF);
		mm1[2] = ((reg >> 24) & 0xFF) | flags;
		mm1[3] = ((reg >> 7) & 0xFF);
		len = 4;
	} else {
		mm1[0] = ((reg << 1) & 0xFF);
		mm1[1] = (((reg >> 16) & 0x0F) | ((reg >> 18) & 0xF0));
		len = 2;
	}
	if (i2c_read(state->i2c, adr, mm1, len, mm2, 2) < 0)
		return -1;
	if (data)
		*data = mm2[0] | (mm2[1] << 8);
	return 0;
}

static int Read16_0(struct drxk_state *state, u32 reg, u16 *data)
{
	return Read16(state, reg, data, 0);
}

static int Read32(struct drxk_state *state, u32 reg, u32 *data, u8 flags)
{
	u8 adr = state->demod_address, mm1[4], mm2[4], len;
#ifdef I2C_LONG_ADR
	flags |= 0xC0;
#endif
	if (DRXDAP_FASI_LONG_FORMAT(reg) || (flags != 0)) {
		mm1[0] = (((reg << 1) & 0xFF) | 0x01);
		mm1[1] = ((reg >> 16) & 0xFF);
		mm1[2] = ((reg >> 24) & 0xFF) | flags;
		mm1[3] = ((reg >> 7) & 0xFF);
		len = 4;
	} else {
		mm1[0] = ((reg << 1) & 0xFF);
		mm1[1] = (((reg >> 16) & 0x0F) | ((reg >> 18) & 0xF0));
		len = 2;
	}
	if (i2c_read(state->i2c, adr, mm1, len, mm2, 4) < 0)
		return -1;
	if (data)
		*data = mm2[0] | (mm2[1] << 8) |
391
		    (mm2[2] << 16) | (mm2[3] << 24);
R
Ralph Metzler 已提交
392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412
	return 0;
}

static int Write16(struct drxk_state *state, u32 reg, u16 data, u8 flags)
{
	u8 adr = state->demod_address, mm[6], len;
#ifdef I2C_LONG_ADR
	flags |= 0xC0;
#endif
	if (DRXDAP_FASI_LONG_FORMAT(reg) || (flags != 0)) {
		mm[0] = (((reg << 1) & 0xFF) | 0x01);
		mm[1] = ((reg >> 16) & 0xFF);
		mm[2] = ((reg >> 24) & 0xFF) | flags;
		mm[3] = ((reg >> 7) & 0xFF);
		len = 4;
	} else {
		mm[0] = ((reg << 1) & 0xFF);
		mm[1] = (((reg >> 16) & 0x0F) | ((reg >> 18) & 0xF0));
		len = 2;
	}
	mm[len] = data & 0xff;
413
	mm[len + 1] = (data >> 8) & 0xff;
R
Ralph Metzler 已提交
414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441
	if (i2c_write(state->i2c, adr, mm, len + 2) < 0)
		return -1;
	return 0;
}

static int Write16_0(struct drxk_state *state, u32 reg, u16 data)
{
	return Write16(state, reg, data, 0);
}

static int Write32(struct drxk_state *state, u32 reg, u32 data, u8 flags)
{
	u8 adr = state->demod_address, mm[8], len;
#ifdef I2C_LONG_ADR
	flags |= 0xC0;
#endif
	if (DRXDAP_FASI_LONG_FORMAT(reg) || (flags != 0)) {
		mm[0] = (((reg << 1) & 0xFF) | 0x01);
		mm[1] = ((reg >> 16) & 0xFF);
		mm[2] = ((reg >> 24) & 0xFF) | flags;
		mm[3] = ((reg >> 7) & 0xFF);
		len = 4;
	} else {
		mm[0] = ((reg << 1) & 0xFF);
		mm[1] = (((reg >> 16) & 0x0F) | ((reg >> 18) & 0xF0));
		len = 2;
	}
	mm[len] = data & 0xff;
442 443 444 445
	mm[len + 1] = (data >> 8) & 0xff;
	mm[len + 2] = (data >> 16) & 0xff;
	mm[len + 3] = (data >> 24) & 0xff;
	if (i2c_write(state->i2c, adr, mm, len + 4) < 0)
R
Ralph Metzler 已提交
446 447 448 449 450 451 452 453 454 455 456
		return -1;
	return 0;
}

static int WriteBlock(struct drxk_state *state, u32 Address,
		      const int BlockSize, const u8 pBlock[], u8 Flags)
{
	int status = 0, BlkSize = BlockSize;
#ifdef I2C_LONG_ADR
	Flags |= 0xC0;
#endif
457
	while (BlkSize > 0) {
R
Ralph Metzler 已提交
458
		int Chunk = BlkSize > state->m_ChunkSize ?
459
		    state->m_ChunkSize : BlkSize;
R
Ralph Metzler 已提交
460 461 462
		u8 *AdrBuf = &state->Chunk[0];
		u32 AdrLength = 0;

463 464 465 466 467
		if (DRXDAP_FASI_LONG_FORMAT(Address) || (Flags != 0)) {
			AdrBuf[0] = (((Address << 1) & 0xFF) | 0x01);
			AdrBuf[1] = ((Address >> 16) & 0xFF);
			AdrBuf[2] = ((Address >> 24) & 0xFF);
			AdrBuf[3] = ((Address >> 7) & 0xFF);
R
Ralph Metzler 已提交
468 469 470 471
			AdrBuf[2] |= Flags;
			AdrLength = 4;
			if (Chunk == state->m_ChunkSize)
				Chunk -= 2;
472
		} else {
R
Ralph Metzler 已提交
473 474 475 476 477 478 479
			AdrBuf[0] = ((Address << 1) & 0xFF);
			AdrBuf[1] = (((Address >> 16) & 0x0F) |
				     ((Address >> 18) & 0xF0));
			AdrLength = 2;
		}
		memcpy(&state->Chunk[AdrLength], pBlock, Chunk);
		status = i2c_write(state->i2c, state->demod_address,
480 481
				   &state->Chunk[0], Chunk + AdrLength);
		if (status < 0) {
482 483
			printk(KERN_ERR "drxk: %s: i2c write error at addr 0x%02x\n",
			       __func__, Address);
R
Ralph Metzler 已提交
484 485 486 487 488 489
			break;
		}
		pBlock += Chunk;
		Address += (Chunk >> 1);
		BlkSize -= Chunk;
	}
490
	return status;
R
Ralph Metzler 已提交
491 492 493 494 495 496 497 498 499 500 501 502 503
}

#ifndef DRXK_MAX_RETRIES_POWERUP
#define DRXK_MAX_RETRIES_POWERUP 20
#endif

int PowerUpDevice(struct drxk_state *state)
{
	int status;
	u8 data = 0;
	u16 retryCount = 0;

	status = i2c_read1(state->i2c, state->demod_address, &data);
504
	if (status < 0)
R
Ralph Metzler 已提交
505 506 507 508
		do {
			data = 0;
			if (i2c_write(state->i2c,
				      state->demod_address, &data, 1) < 0)
509
				printk(KERN_ERR "drxk: powerup failed\n");
R
Ralph Metzler 已提交
510
			msleep(10);
511
			retryCount++;
R
Ralph Metzler 已提交
512 513 514 515 516 517 518
		} while (i2c_read1(state->i2c,
				   state->demod_address, &data) < 0 &&
			 (retryCount < DRXK_MAX_RETRIES_POWERUP));
	if (retryCount >= DRXK_MAX_RETRIES_POWERUP)
		return -1;
	do {
		/* Make sure all clk domains are active */
519 520 521 522 523 524
		status = Write16_0(state, SIO_CC_PWD_MODE__A, SIO_CC_PWD_MODE_LEVEL_NONE);
		if (status < 0)
			break;
		status = Write16_0(state, SIO_CC_UPDATE__A, SIO_CC_UPDATE_KEY);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
525
		/* Enable pll lock tests */
526 527 528
		status = Write16_0(state, SIO_CC_PLL_LOCK__A, 1);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
529 530 531 532 533 534 535 536
		state->m_currentPowerMode = DRX_POWER_UP;
	} while (0);
	return status;
}


static int init_state(struct drxk_state *state)
{
537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
	u32 ulVSBIfAgcMode = DRXK_AGC_CTRL_AUTO;
	u32 ulVSBIfAgcOutputLevel = 0;
	u32 ulVSBIfAgcMinLevel = 0;
	u32 ulVSBIfAgcMaxLevel = 0x7FFF;
	u32 ulVSBIfAgcSpeed = 3;

	u32 ulVSBRfAgcMode = DRXK_AGC_CTRL_AUTO;
	u32 ulVSBRfAgcOutputLevel = 0;
	u32 ulVSBRfAgcMinLevel = 0;
	u32 ulVSBRfAgcMaxLevel = 0x7FFF;
	u32 ulVSBRfAgcSpeed = 3;
	u32 ulVSBRfAgcTop = 9500;
	u32 ulVSBRfAgcCutOffCurrent = 4000;

	u32 ulATVIfAgcMode = DRXK_AGC_CTRL_AUTO;
	u32 ulATVIfAgcOutputLevel = 0;
	u32 ulATVIfAgcMinLevel = 0;
	u32 ulATVIfAgcMaxLevel = 0;
	u32 ulATVIfAgcSpeed = 3;

	u32 ulATVRfAgcMode = DRXK_AGC_CTRL_OFF;
	u32 ulATVRfAgcOutputLevel = 0;
	u32 ulATVRfAgcMinLevel = 0;
	u32 ulATVRfAgcMaxLevel = 0;
	u32 ulATVRfAgcTop = 9500;
	u32 ulATVRfAgcCutOffCurrent = 4000;
	u32 ulATVRfAgcSpeed = 3;
R
Ralph Metzler 已提交
564 565 566 567 568 569 570 571 572 573 574 575 576 577

	u32 ulQual83 = DEFAULT_MER_83;
	u32 ulQual93 = DEFAULT_MER_93;

	u32 ulDVBTStaticTSClock = 1;
	u32 ulDVBCStaticTSClock = 1;

	u32 ulMpegLockTimeOut = DEFAULT_DRXK_MPEG_LOCK_TIMEOUT;
	u32 ulDemodLockTimeOut = DEFAULT_DRXK_DEMOD_LOCK_TIMEOUT;

	/* io_pad_cfg register (8 bit reg.) MSB bit is 1 (default value) */
	/* io_pad_cfg_mode output mode is drive always */
	/* io_pad_cfg_drive is set to power 2 (23 mA) */
	u32 ulGPIOCfg = 0x0113;
578
	u32 ulGPIO = 0;
R
Ralph Metzler 已提交
579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
	u32 ulSerialMode = 1;
	u32 ulInvertTSClock = 0;
	u32 ulTSDataStrength = DRXK_MPEG_SERIAL_OUTPUT_PIN_DRIVE_STRENGTH;
	u32 ulTSClockkStrength = DRXK_MPEG_OUTPUT_CLK_DRIVE_STRENGTH;
	u32 ulDVBTBitrate = 50000000;
	u32 ulDVBCBitrate = DRXK_QAM_SYMBOLRATE_MAX * 8;

	u32 ulInsertRSByte = 0;

	u32 ulRfMirror = 1;
	u32 ulPowerDown = 0;

	u32 ulAntennaDVBT = 1;
	u32 ulAntennaDVBC = 0;
	u32 ulAntennaSwitchDVBTDVBC = 0;

	state->m_hasLNA = false;
596 597 598
	state->m_hasDVBT = false;
	state->m_hasDVBC = false;
	state->m_hasATV = false;
R
Ralph Metzler 已提交
599 600 601 602 603 604 605 606 607 608
	state->m_hasOOB = false;
	state->m_hasAudio = false;

	state->m_ChunkSize = 124;

	state->m_oscClockFreq = 0;
	state->m_smartAntInverted = false;
	state->m_bPDownOpenBridge = false;

	/* real system clock frequency in kHz */
609
	state->m_sysClockFreq = 151875;
R
Ralph Metzler 已提交
610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631
	/* Timing div, 250ns/Psys */
	/* Timing div, = (delay (nano seconds) * sysclk (kHz))/ 1000 */
	state->m_HICfgTimingDiv = ((state->m_sysClockFreq / 1000) *
				   HI_I2C_DELAY) / 1000;
	/* Clipping */
	if (state->m_HICfgTimingDiv > SIO_HI_RA_RAM_PAR_2_CFG_DIV__M)
		state->m_HICfgTimingDiv = SIO_HI_RA_RAM_PAR_2_CFG_DIV__M;
	state->m_HICfgWakeUpKey = (state->demod_address << 1);
	/* port/bridge/power down ctrl */
	state->m_HICfgCtrl = SIO_HI_RA_RAM_PAR_5_CFG_SLV0_SLAVE;

	state->m_bPowerDown = (ulPowerDown != 0);

	state->m_DRXK_A1_PATCH_CODE = false;
	state->m_DRXK_A1_ROM_CODE = false;
	state->m_DRXK_A2_ROM_CODE = false;
	state->m_DRXK_A3_ROM_CODE = false;
	state->m_DRXK_A2_PATCH_CODE = false;
	state->m_DRXK_A3_PATCH_CODE = false;

	/* Init AGC and PGA parameters */
	/* VSB IF */
632 633 634 635 636
	state->m_vsbIfAgcCfg.ctrlMode = (ulVSBIfAgcMode);
	state->m_vsbIfAgcCfg.outputLevel = (ulVSBIfAgcOutputLevel);
	state->m_vsbIfAgcCfg.minOutputLevel = (ulVSBIfAgcMinLevel);
	state->m_vsbIfAgcCfg.maxOutputLevel = (ulVSBIfAgcMaxLevel);
	state->m_vsbIfAgcCfg.speed = (ulVSBIfAgcSpeed);
R
Ralph Metzler 已提交
637 638 639
	state->m_vsbPgaCfg = 140;

	/* VSB RF */
640 641 642 643 644 645 646 647 648
	state->m_vsbRfAgcCfg.ctrlMode = (ulVSBRfAgcMode);
	state->m_vsbRfAgcCfg.outputLevel = (ulVSBRfAgcOutputLevel);
	state->m_vsbRfAgcCfg.minOutputLevel = (ulVSBRfAgcMinLevel);
	state->m_vsbRfAgcCfg.maxOutputLevel = (ulVSBRfAgcMaxLevel);
	state->m_vsbRfAgcCfg.speed = (ulVSBRfAgcSpeed);
	state->m_vsbRfAgcCfg.top = (ulVSBRfAgcTop);
	state->m_vsbRfAgcCfg.cutOffCurrent = (ulVSBRfAgcCutOffCurrent);
	state->m_vsbPreSawCfg.reference = 0x07;
	state->m_vsbPreSawCfg.usePreSaw = true;
R
Ralph Metzler 已提交
649 650 651 652 653 654 655 656 657

	state->m_Quality83percent = DEFAULT_MER_83;
	state->m_Quality93percent = DEFAULT_MER_93;
	if (ulQual93 <= 500 && ulQual83 < ulQual93) {
		state->m_Quality83percent = ulQual83;
		state->m_Quality93percent = ulQual93;
	}

	/* ATV IF */
658 659 660 661 662
	state->m_atvIfAgcCfg.ctrlMode = (ulATVIfAgcMode);
	state->m_atvIfAgcCfg.outputLevel = (ulATVIfAgcOutputLevel);
	state->m_atvIfAgcCfg.minOutputLevel = (ulATVIfAgcMinLevel);
	state->m_atvIfAgcCfg.maxOutputLevel = (ulATVIfAgcMaxLevel);
	state->m_atvIfAgcCfg.speed = (ulATVIfAgcSpeed);
R
Ralph Metzler 已提交
663 664

	/* ATV RF */
665 666 667 668 669 670 671 672 673
	state->m_atvRfAgcCfg.ctrlMode = (ulATVRfAgcMode);
	state->m_atvRfAgcCfg.outputLevel = (ulATVRfAgcOutputLevel);
	state->m_atvRfAgcCfg.minOutputLevel = (ulATVRfAgcMinLevel);
	state->m_atvRfAgcCfg.maxOutputLevel = (ulATVRfAgcMaxLevel);
	state->m_atvRfAgcCfg.speed = (ulATVRfAgcSpeed);
	state->m_atvRfAgcCfg.top = (ulATVRfAgcTop);
	state->m_atvRfAgcCfg.cutOffCurrent = (ulATVRfAgcCutOffCurrent);
	state->m_atvPreSawCfg.reference = 0x04;
	state->m_atvPreSawCfg.usePreSaw = true;
R
Ralph Metzler 已提交
674 675 676


	/* DVBT RF */
677 678 679 680 681 682 683
	state->m_dvbtRfAgcCfg.ctrlMode = DRXK_AGC_CTRL_OFF;
	state->m_dvbtRfAgcCfg.outputLevel = 0;
	state->m_dvbtRfAgcCfg.minOutputLevel = 0;
	state->m_dvbtRfAgcCfg.maxOutputLevel = 0xFFFF;
	state->m_dvbtRfAgcCfg.top = 0x2100;
	state->m_dvbtRfAgcCfg.cutOffCurrent = 4000;
	state->m_dvbtRfAgcCfg.speed = 1;
R
Ralph Metzler 已提交
684 685 686


	/* DVBT IF */
687 688 689 690 691 692 693
	state->m_dvbtIfAgcCfg.ctrlMode = DRXK_AGC_CTRL_AUTO;
	state->m_dvbtIfAgcCfg.outputLevel = 0;
	state->m_dvbtIfAgcCfg.minOutputLevel = 0;
	state->m_dvbtIfAgcCfg.maxOutputLevel = 9000;
	state->m_dvbtIfAgcCfg.top = 13424;
	state->m_dvbtIfAgcCfg.cutOffCurrent = 0;
	state->m_dvbtIfAgcCfg.speed = 3;
R
Ralph Metzler 已提交
694
	state->m_dvbtIfAgcCfg.FastClipCtrlDelay = 30;
695 696
	state->m_dvbtIfAgcCfg.IngainTgtMax = 30000;
	/* state->m_dvbtPgaCfg = 140; */
R
Ralph Metzler 已提交
697

698 699
	state->m_dvbtPreSawCfg.reference = 4;
	state->m_dvbtPreSawCfg.usePreSaw = false;
R
Ralph Metzler 已提交
700 701

	/* QAM RF */
702 703 704 705 706 707 708
	state->m_qamRfAgcCfg.ctrlMode = DRXK_AGC_CTRL_OFF;
	state->m_qamRfAgcCfg.outputLevel = 0;
	state->m_qamRfAgcCfg.minOutputLevel = 6023;
	state->m_qamRfAgcCfg.maxOutputLevel = 27000;
	state->m_qamRfAgcCfg.top = 0x2380;
	state->m_qamRfAgcCfg.cutOffCurrent = 4000;
	state->m_qamRfAgcCfg.speed = 3;
R
Ralph Metzler 已提交
709 710

	/* QAM IF */
711 712 713 714 715 716 717 718
	state->m_qamIfAgcCfg.ctrlMode = DRXK_AGC_CTRL_AUTO;
	state->m_qamIfAgcCfg.outputLevel = 0;
	state->m_qamIfAgcCfg.minOutputLevel = 0;
	state->m_qamIfAgcCfg.maxOutputLevel = 9000;
	state->m_qamIfAgcCfg.top = 0x0511;
	state->m_qamIfAgcCfg.cutOffCurrent = 0;
	state->m_qamIfAgcCfg.speed = 3;
	state->m_qamIfAgcCfg.IngainTgtMax = 5119;
R
Ralph Metzler 已提交
719 720
	state->m_qamIfAgcCfg.FastClipCtrlDelay = 50;

721 722 723
	state->m_qamPgaCfg = 140;
	state->m_qamPreSawCfg.reference = 4;
	state->m_qamPreSawCfg.usePreSaw = false;
R
Ralph Metzler 已提交
724 725 726 727 728

	state->m_OperationMode = OM_NONE;
	state->m_DrxkState = DRXK_UNINITIALIZED;

	/* MPEG output configuration */
729 730 731 732 733 734 735 736 737
	state->m_enableMPEGOutput = true;	/* If TRUE; enable MPEG ouput */
	state->m_insertRSByte = false;	/* If TRUE; insert RS byte */
	state->m_enableParallel = true;	/* If TRUE;
					   parallel out otherwise serial */
	state->m_invertDATA = false;	/* If TRUE; invert DATA signals */
	state->m_invertERR = false;	/* If TRUE; invert ERR signal */
	state->m_invertSTR = false;	/* If TRUE; invert STR signals */
	state->m_invertVAL = false;	/* If TRUE; invert VAL signals */
	state->m_invertCLK = (ulInvertTSClock != 0);	/* If TRUE; invert CLK signals */
R
Ralph Metzler 已提交
738
	state->m_DVBTStaticCLK = (ulDVBTStaticTSClock != 0);
739
	state->m_DVBCStaticCLK = (ulDVBCStaticTSClock != 0);
R
Ralph Metzler 已提交
740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762
	/* If TRUE; static MPEG clockrate will be used;
	   otherwise clockrate will adapt to the bitrate of the TS */

	state->m_DVBTBitrate = ulDVBTBitrate;
	state->m_DVBCBitrate = ulDVBCBitrate;

	state->m_TSDataStrength = (ulTSDataStrength & 0x07);
	state->m_TSClockkStrength = (ulTSClockkStrength & 0x07);

	/* Maximum bitrate in b/s in case static clockrate is selected */
	state->m_mpegTsStaticBitrate = 19392658;
	state->m_disableTEIhandling = false;

	if (ulInsertRSByte)
		state->m_insertRSByte = true;

	state->m_MpegLockTimeOut = DEFAULT_DRXK_MPEG_LOCK_TIMEOUT;
	if (ulMpegLockTimeOut < 10000)
		state->m_MpegLockTimeOut = ulMpegLockTimeOut;
	state->m_DemodLockTimeOut = DEFAULT_DRXK_DEMOD_LOCK_TIMEOUT;
	if (ulDemodLockTimeOut < 10000)
		state->m_DemodLockTimeOut = ulDemodLockTimeOut;

763 764
	/* QAM defaults */
	state->m_Constellation = DRX_CONSTELLATION_AUTO;
R
Ralph Metzler 已提交
765
	state->m_qamInterleaveMode = DRXK_QAM_I12_J17;
766 767
	state->m_fecRsPlen = 204 * 8;	/* fecRsPlen  annex A */
	state->m_fecRsPrescale = 1;
R
Ralph Metzler 已提交
768 769 770 771 772

	state->m_sqiSpeed = DRXK_DVBT_SQI_SPEED_MEDIUM;
	state->m_agcFastClipCtrlDelay = 0;

	state->m_GPIOCfg = (ulGPIOCfg);
773
	state->m_GPIO = (ulGPIO == 0 ? 0 : 1);
R
Ralph Metzler 已提交
774 775 776 777

	state->m_AntennaDVBT = (ulAntennaDVBT == 0 ? 0 : 1);
	state->m_AntennaDVBC = (ulAntennaDVBC == 0 ? 0 : 1);
	state->m_AntennaSwitchDVBTDVBC =
778
	    (ulAntennaSwitchDVBTDVBC == 0 ? 0 : 1);
R
Ralph Metzler 已提交
779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798

	state->m_bPowerDown = false;
	state->m_currentPowerMode = DRX_POWER_DOWN;

	state->m_enableParallel = (ulSerialMode == 0);

	state->m_rfmirror = (ulRfMirror == 0);
	state->m_IfAgcPol = false;
	return 0;
}

static int DRXX_Open(struct drxk_state *state)
{
	int status = 0;
	u32 jtag = 0;
	u16 bid = 0;
	u16 key = 0;

	do {
		/* stop lock indicator process */
799 800 801
		status = Write16_0(state, SCU_RAM_GPIO__A, SCU_RAM_GPIO_HW_LOCK_IND_DISABLE);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
802
		/* Check device id */
803 804 805 806 807 808 809 810 811 812 813 814 815 816 817
		status = Read16(state, SIO_TOP_COMM_KEY__A, &key, 0);
		if (status < 0)
			break;
		status = Write16_0(state, SIO_TOP_COMM_KEY__A, SIO_TOP_COMM_KEY_KEY);
		if (status < 0)
			break;
		status = Read32(state, SIO_TOP_JTAGID_LO__A, &jtag, 0);
		if (status < 0)
			break;
		status = Read16(state, SIO_PDR_UIO_IN_HI__A, &bid, 0);
		if (status < 0)
			break;
		status = Write16_0(state, SIO_TOP_COMM_KEY__A, key);
		if (status < 0)
			break;
818
	} while (0);
R
Ralph Metzler 已提交
819 820 821 822 823
	return status;
}

static int GetDeviceCapabilities(struct drxk_state *state)
{
824
	u16 sioPdrOhwCfg = 0;
R
Ralph Metzler 已提交
825 826 827 828 829 830
	u32 sioTopJtagidLo = 0;
	int status;

	do {
		/* driver 0.9.0 */
		/* stop lock indicator process */
831 832 833
		status = Write16_0(state, SCU_RAM_GPIO__A, SCU_RAM_GPIO_HW_LOCK_IND_DISABLE);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
834

835 836 837 838 839 840 841 842 843
		status = Write16_0(state, SIO_TOP_COMM_KEY__A, 0xFABA);
		if (status < 0)
			break;
		status = Read16(state, SIO_PDR_OHW_CFG__A, &sioPdrOhwCfg, 0);
		if (status < 0)
			break;
		status = Write16_0(state, SIO_TOP_COMM_KEY__A, 0x0000);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864

		switch ((sioPdrOhwCfg & SIO_PDR_OHW_CFG_FREF_SEL__M)) {
		case 0:
			/* ignore (bypass ?) */
			break;
		case 1:
			/* 27 MHz */
			state->m_oscClockFreq = 27000;
			break;
		case 2:
			/* 20.25 MHz */
			state->m_oscClockFreq = 20250;
			break;
		case 3:
			/* 4 MHz */
			state->m_oscClockFreq = 20250;
			break;
		default:
			return -1;
		}
		/*
865 866 867
		   Determine device capabilities
		   Based on pinning v14
		 */
868 869 870
		status = Read32(state, SIO_TOP_JTAGID_LO__A, &sioTopJtagidLo, 0);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
871
		/* driver 0.9.0 */
872
		switch ((sioTopJtagidLo >> 29) & 0xF) {
R
Ralph Metzler 已提交
873 874 875 876 877 878 879 880 881 882 883 884 885 886
		case 0:
			state->m_deviceSpin = DRXK_SPIN_A1;
			break;
		case 2:
			state->m_deviceSpin = DRXK_SPIN_A2;
			break;
		case 3:
			state->m_deviceSpin = DRXK_SPIN_A3;
			break;
		default:
			state->m_deviceSpin = DRXK_SPIN_UNKNOWN;
			status = -1;
			break;
		}
887
		switch ((sioTopJtagidLo >> 12) & 0xFF) {
R
Ralph Metzler 已提交
888 889
		case 0x13:
			/* typeId = DRX3913K_TYPE_ID */
890 891 892
			state->m_hasLNA = false;
			state->m_hasOOB = false;
			state->m_hasATV = false;
R
Ralph Metzler 已提交
893
			state->m_hasAudio = false;
894 895
			state->m_hasDVBT = true;
			state->m_hasDVBC = true;
R
Ralph Metzler 已提交
896 897 898
			state->m_hasSAWSW = true;
			state->m_hasGPIO2 = false;
			state->m_hasGPIO1 = false;
899
			state->m_hasIRQN = false;
R
Ralph Metzler 已提交
900 901 902
			break;
		case 0x15:
			/* typeId = DRX3915K_TYPE_ID */
903 904 905
			state->m_hasLNA = false;
			state->m_hasOOB = false;
			state->m_hasATV = true;
R
Ralph Metzler 已提交
906
			state->m_hasAudio = false;
907 908
			state->m_hasDVBT = true;
			state->m_hasDVBC = false;
R
Ralph Metzler 已提交
909 910 911
			state->m_hasSAWSW = true;
			state->m_hasGPIO2 = true;
			state->m_hasGPIO1 = true;
912
			state->m_hasIRQN = false;
R
Ralph Metzler 已提交
913 914 915
			break;
		case 0x16:
			/* typeId = DRX3916K_TYPE_ID */
916 917 918
			state->m_hasLNA = false;
			state->m_hasOOB = false;
			state->m_hasATV = true;
R
Ralph Metzler 已提交
919
			state->m_hasAudio = false;
920 921
			state->m_hasDVBT = true;
			state->m_hasDVBC = false;
R
Ralph Metzler 已提交
922 923 924
			state->m_hasSAWSW = true;
			state->m_hasGPIO2 = true;
			state->m_hasGPIO1 = true;
925
			state->m_hasIRQN = false;
R
Ralph Metzler 已提交
926 927 928
			break;
		case 0x18:
			/* typeId = DRX3918K_TYPE_ID */
929 930 931
			state->m_hasLNA = false;
			state->m_hasOOB = false;
			state->m_hasATV = true;
R
Ralph Metzler 已提交
932
			state->m_hasAudio = true;
933 934
			state->m_hasDVBT = true;
			state->m_hasDVBC = false;
R
Ralph Metzler 已提交
935 936 937
			state->m_hasSAWSW = true;
			state->m_hasGPIO2 = true;
			state->m_hasGPIO1 = true;
938
			state->m_hasIRQN = false;
R
Ralph Metzler 已提交
939 940 941
			break;
		case 0x21:
			/* typeId = DRX3921K_TYPE_ID */
942 943 944
			state->m_hasLNA = false;
			state->m_hasOOB = false;
			state->m_hasATV = true;
R
Ralph Metzler 已提交
945
			state->m_hasAudio = true;
946 947
			state->m_hasDVBT = true;
			state->m_hasDVBC = true;
R
Ralph Metzler 已提交
948 949 950
			state->m_hasSAWSW = true;
			state->m_hasGPIO2 = true;
			state->m_hasGPIO1 = true;
951
			state->m_hasIRQN = false;
R
Ralph Metzler 已提交
952 953 954
			break;
		case 0x23:
			/* typeId = DRX3923K_TYPE_ID */
955 956 957
			state->m_hasLNA = false;
			state->m_hasOOB = false;
			state->m_hasATV = true;
R
Ralph Metzler 已提交
958
			state->m_hasAudio = true;
959 960
			state->m_hasDVBT = true;
			state->m_hasDVBC = true;
R
Ralph Metzler 已提交
961 962 963
			state->m_hasSAWSW = true;
			state->m_hasGPIO2 = true;
			state->m_hasGPIO1 = true;
964
			state->m_hasIRQN = false;
R
Ralph Metzler 已提交
965 966 967
			break;
		case 0x25:
			/* typeId = DRX3925K_TYPE_ID */
968 969 970
			state->m_hasLNA = false;
			state->m_hasOOB = false;
			state->m_hasATV = true;
R
Ralph Metzler 已提交
971
			state->m_hasAudio = true;
972 973
			state->m_hasDVBT = true;
			state->m_hasDVBC = true;
R
Ralph Metzler 已提交
974 975 976
			state->m_hasSAWSW = true;
			state->m_hasGPIO2 = true;
			state->m_hasGPIO1 = true;
977
			state->m_hasIRQN = false;
R
Ralph Metzler 已提交
978 979 980
			break;
		case 0x26:
			/* typeId = DRX3926K_TYPE_ID */
981 982 983
			state->m_hasLNA = false;
			state->m_hasOOB = false;
			state->m_hasATV = true;
R
Ralph Metzler 已提交
984
			state->m_hasAudio = false;
985 986
			state->m_hasDVBT = true;
			state->m_hasDVBC = true;
R
Ralph Metzler 已提交
987 988 989
			state->m_hasSAWSW = true;
			state->m_hasGPIO2 = true;
			state->m_hasGPIO1 = true;
990
			state->m_hasIRQN = false;
R
Ralph Metzler 已提交
991 992
			break;
		default:
993
			printk(KERN_ERR "drxk: DeviceID not supported = %02x\n",
994
			       ((sioTopJtagidLo >> 12) & 0xFF));
R
Ralph Metzler 已提交
995 996 997
			status = -1;
			break;
		}
998
	} while (0);
R
Ralph Metzler 已提交
999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
	return status;
}

static int HI_Command(struct drxk_state *state, u16 cmd, u16 *pResult)
{
	int status;
	bool powerdown_cmd;

	/* Write command */
	status = Write16_0(state, SIO_HI_RA_RAM_CMD__A, cmd);
	if (status < 0)
		return status;
	if (cmd == SIO_HI_RA_RAM_CMD_RESET)
		msleep(1);

	powerdown_cmd =
1015 1016 1017 1018
	    (bool) ((cmd == SIO_HI_RA_RAM_CMD_CONFIG) &&
		    ((state->m_HICfgCtrl) &
		     SIO_HI_RA_RAM_PAR_5_CFG_SLEEP__M) ==
		    SIO_HI_RA_RAM_PAR_5_CFG_SLEEP_ZZZ);
R
Ralph Metzler 已提交
1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
	if (powerdown_cmd == false) {
		/* Wait until command rdy */
		u32 retryCount = 0;
		u16 waitCmd;

		do {
			msleep(1);
			retryCount += 1;
			status = Read16(state, SIO_HI_RA_RAM_CMD__A,
					&waitCmd, 0);
1029 1030
		} while ((status < 0) && (retryCount < DRXK_MAX_RETRIES)
			 && (waitCmd != 0));
R
Ralph Metzler 已提交
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044

		if (status == 0)
			status = Read16(state, SIO_HI_RA_RAM_RES__A,
					pResult, 0);
	}
	return status;
}

static int HI_CfgCommand(struct drxk_state *state)
{
	int status;

	mutex_lock(&state->mutex);
	do {
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
		status = Write16_0(state, SIO_HI_RA_RAM_PAR_6__A, state->m_HICfgTimeout);
		if (status < 0)
			break;
		status = Write16_0(state, SIO_HI_RA_RAM_PAR_5__A, state->m_HICfgCtrl);
		if (status < 0)
			break;
		status = Write16_0(state, SIO_HI_RA_RAM_PAR_4__A, state->m_HICfgWakeUpKey);
		if (status < 0)
			break;
		status = Write16_0(state, SIO_HI_RA_RAM_PAR_3__A, state->m_HICfgBridgeDelay);
		if (status < 0)
			break;
		status = Write16_0(state, SIO_HI_RA_RAM_PAR_2__A, state->m_HICfgTimingDiv);
		if (status < 0)
			break;
		status = Write16_0(state, SIO_HI_RA_RAM_PAR_1__A, SIO_HI_RA_RAM_PAR_1_PAR1_SEC_KEY);
		if (status < 0)
			break;
		status = HI_Command(state, SIO_HI_RA_RAM_CMD_CONFIG, 0);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1066 1067

		state->m_HICfgCtrl &= ~SIO_HI_RA_RAM_PAR_5_CFG_SLEEP_ZZZ;
1068
	} while (0);
R
Ralph Metzler 已提交
1069 1070 1071 1072 1073 1074
	mutex_unlock(&state->mutex);
	return status;
}

static int InitHI(struct drxk_state *state)
{
1075
	state->m_HICfgWakeUpKey = (state->demod_address << 1);
R
Ralph Metzler 已提交
1076 1077 1078
	state->m_HICfgTimeout = 0x96FF;
	/* port/bridge/power down ctrl */
	state->m_HICfgCtrl = SIO_HI_RA_RAM_PAR_5_CFG_SLV0_SLAVE;
1079
	return HI_CfgCommand(state);
R
Ralph Metzler 已提交
1080 1081 1082 1083 1084
}

static int MPEGTSConfigurePins(struct drxk_state *state, bool mpegEnable)
{
	int status = -1;
1085 1086
	u16 sioPdrMclkCfg = 0;
	u16 sioPdrMdxCfg = 0;
R
Ralph Metzler 已提交
1087 1088 1089

	do {
		/* stop lock indicator process */
1090 1091 1092
		status = Write16_0(state, SCU_RAM_GPIO__A, SCU_RAM_GPIO_HW_LOCK_IND_DISABLE);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1093 1094

		/*  MPEG TS pad configuration */
1095 1096 1097
		status = Write16_0(state, SIO_TOP_COMM_KEY__A, 0xFABA);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1098 1099 1100

		if (mpegEnable == false) {
			/*  Set MPEG TS pads to inputmode */
1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
			status = Write16_0(state, SIO_PDR_MSTRT_CFG__A, 0x0000);
			if (status < 0)
				break;
			status = Write16_0(state, SIO_PDR_MERR_CFG__A, 0x0000);
			if (status < 0)
				break;
			status = Write16_0(state, SIO_PDR_MCLK_CFG__A, 0x0000);
			if (status < 0)
				break;
			status = Write16_0(state, SIO_PDR_MVAL_CFG__A, 0x0000);
			if (status < 0)
				break;
			status = Write16_0(state, SIO_PDR_MD0_CFG__A, 0x0000);
			if (status < 0)
				break;
			status = Write16_0(state, SIO_PDR_MD1_CFG__A, 0x0000);
			if (status < 0)
				break;
			status = Write16_0(state, SIO_PDR_MD2_CFG__A, 0x0000);
			if (status < 0)
				break;
			status = Write16_0(state, SIO_PDR_MD3_CFG__A, 0x0000);
			if (status < 0)
				break;
			status = Write16_0(state, SIO_PDR_MD4_CFG__A, 0x0000);
			if (status < 0)
				break;
			status = Write16_0(state, SIO_PDR_MD5_CFG__A, 0x0000);
			if (status < 0)
				break;
			status = Write16_0(state, SIO_PDR_MD6_CFG__A, 0x0000);
			if (status < 0)
				break;
			status = Write16_0(state, SIO_PDR_MD7_CFG__A, 0x0000);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
1137 1138 1139
		} else {
			/* Enable MPEG output */
			sioPdrMdxCfg =
1140 1141
			    ((state->m_TSDataStrength <<
			      SIO_PDR_MD0_CFG_DRIVE__B) | 0x0003);
R
Ralph Metzler 已提交
1142
			sioPdrMclkCfg = ((state->m_TSClockkStrength <<
1143 1144
					  SIO_PDR_MCLK_CFG_DRIVE__B) |
					 0x0003);
R
Ralph Metzler 已提交
1145

1146 1147 1148 1149 1150 1151 1152 1153 1154
			status = Write16_0(state, SIO_PDR_MSTRT_CFG__A, sioPdrMdxCfg);
			if (status < 0)
				break;
			status = Write16_0(state, SIO_PDR_MERR_CFG__A, 0x0000);	/* Disable */
			if (status < 0)
				break;
			status = Write16_0(state, SIO_PDR_MVAL_CFG__A, 0x0000);	/* Disable */
			if (status < 0)
				break;
R
Ralph Metzler 已提交
1155 1156
			if (state->m_enableParallel == true) {
				/* paralel -> enable MD1 to MD7 */
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
				status = Write16_0(state, SIO_PDR_MD1_CFG__A, sioPdrMdxCfg);
				if (status < 0)
					break;
				status = Write16_0(state, SIO_PDR_MD2_CFG__A, sioPdrMdxCfg);
				if (status < 0)
					break;
				status = Write16_0(state, SIO_PDR_MD3_CFG__A, sioPdrMdxCfg);
				if (status < 0)
					break;
				status = Write16_0(state, SIO_PDR_MD4_CFG__A, sioPdrMdxCfg);
				if (status < 0)
					break;
				status = Write16_0(state, SIO_PDR_MD5_CFG__A, sioPdrMdxCfg);
				if (status < 0)
					break;
				status = Write16_0(state, SIO_PDR_MD6_CFG__A, sioPdrMdxCfg);
				if (status < 0)
					break;
				status = Write16_0(state, SIO_PDR_MD7_CFG__A, sioPdrMdxCfg);
				if (status < 0)
					break;
R
Ralph Metzler 已提交
1178
			} else {
1179 1180 1181
				sioPdrMdxCfg = ((state->m_TSDataStrength <<
						 SIO_PDR_MD0_CFG_DRIVE__B)
						| 0x0003);
R
Ralph Metzler 已提交
1182
				/* serial -> disable MD1 to MD7 */
1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
				status = Write16_0(state, SIO_PDR_MD1_CFG__A, 0x0000);
				if (status < 0)
					break;
				status = Write16_0(state, SIO_PDR_MD2_CFG__A, 0x0000);
				if (status < 0)
					break;
				status = Write16_0(state, SIO_PDR_MD3_CFG__A, 0x0000);
				if (status < 0)
					break;
				status = Write16_0(state, SIO_PDR_MD4_CFG__A, 0x0000);
				if (status < 0)
					break;
				status = Write16_0(state, SIO_PDR_MD5_CFG__A, 0x0000);
				if (status < 0)
					break;
				status = Write16_0(state, SIO_PDR_MD6_CFG__A, 0x0000);
				if (status < 0)
					break;
				status = Write16_0(state, SIO_PDR_MD7_CFG__A, 0x0000);
				if (status < 0)
					break;
R
Ralph Metzler 已提交
1204
			}
1205 1206 1207 1208 1209 1210
			status = Write16_0(state, SIO_PDR_MCLK_CFG__A, sioPdrMclkCfg);
			if (status < 0)
				break;
			status = Write16_0(state, SIO_PDR_MD0_CFG__A, sioPdrMdxCfg);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
1211 1212
		}
		/*  Enable MB output over MPEG pads and ctl input */
1213 1214 1215
		status = Write16_0(state, SIO_PDR_MON_CFG__A, 0x0000);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1216
		/*  Write nomagic word to enable pdr reg write */
1217 1218 1219
		status = Write16_0(state, SIO_TOP_COMM_KEY__A, 0x0000);
		if (status < 0)
			break;
1220
	} while (0);
R
Ralph Metzler 已提交
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
	return status;
}

static int MPEGTSDisable(struct drxk_state *state)
{
	return MPEGTSConfigurePins(state, false);
}

static int BLChainCmd(struct drxk_state *state,
		      u16 romOffset, u16 nrOfElements, u32 timeOut)
{
	u16 blStatus = 0;
	int status;
	unsigned long end;

	mutex_lock(&state->mutex);
	do {
1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249
		status = Write16_0(state, SIO_BL_MODE__A, SIO_BL_MODE_CHAIN);
		if (status < 0)
			break;
		status = Write16_0(state, SIO_BL_CHAIN_ADDR__A, romOffset);
		if (status < 0)
			break;
		status = Write16_0(state, SIO_BL_CHAIN_LEN__A, nrOfElements);
		if (status < 0)
			break;
		status = Write16_0(state, SIO_BL_ENABLE__A, SIO_BL_ENABLE_ON);
		if (status < 0)
			break;
1250
		end = jiffies + msecs_to_jiffies(timeOut);
R
Ralph Metzler 已提交
1251 1252 1253

		do {
			msleep(1);
1254 1255 1256
			status = Read16(state, SIO_BL_STATUS__A, &blStatus, 0);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
1257 1258 1259
		} while ((blStatus == 0x1) &&
			 ((time_is_after_jiffies(end))));
		if (blStatus == 0x1) {
1260
			printk(KERN_ERR "drxk: SIO not ready\n");
R
Ralph Metzler 已提交
1261 1262 1263
			mutex_unlock(&state->mutex);
			return -1;
		}
1264
	} while (0);
R
Ralph Metzler 已提交
1265 1266 1267 1268 1269 1270
	mutex_unlock(&state->mutex);
	return status;
}


static int DownloadMicrocode(struct drxk_state *state,
1271
			     const u8 pMCImage[], u32 Length)
R
Ralph Metzler 已提交
1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
{
	const u8 *pSrc = pMCImage;
	u16 Flags;
	u16 Drain;
	u32 Address;
	u16 nBlocks;
	u16 BlockSize;
	u16 BlockCRC;
	u32 offset = 0;
	u32 i;
1282
	int status = 0;
R
Ralph Metzler 已提交
1283 1284 1285

	/* down the drain (we don care about MAGIC_WORD) */
	Drain = (pSrc[0] << 8) | pSrc[1];
1286 1287
	pSrc += sizeof(u16);
	offset += sizeof(u16);
R
Ralph Metzler 已提交
1288
	nBlocks = (pSrc[0] << 8) | pSrc[1];
1289 1290
	pSrc += sizeof(u16);
	offset += sizeof(u16);
R
Ralph Metzler 已提交
1291 1292 1293

	for (i = 0; i < nBlocks; i += 1) {
		Address = (pSrc[0] << 24) | (pSrc[1] << 16) |
1294 1295 1296
		    (pSrc[2] << 8) | pSrc[3];
		pSrc += sizeof(u32);
		offset += sizeof(u32);
R
Ralph Metzler 已提交
1297 1298

		BlockSize = ((pSrc[0] << 8) | pSrc[1]) * sizeof(u16);
1299 1300
		pSrc += sizeof(u16);
		offset += sizeof(u16);
R
Ralph Metzler 已提交
1301 1302

		Flags = (pSrc[0] << 8) | pSrc[1];
1303 1304
		pSrc += sizeof(u16);
		offset += sizeof(u16);
R
Ralph Metzler 已提交
1305 1306

		BlockCRC = (pSrc[0] << 8) | pSrc[1];
1307 1308
		pSrc += sizeof(u16);
		offset += sizeof(u16);
R
Ralph Metzler 已提交
1309
		status = WriteBlock(state, Address, BlockSize, pSrc, 0);
1310
		if (status < 0)
R
Ralph Metzler 已提交
1311 1312 1313 1314 1315 1316 1317 1318 1319 1320
			break;
		pSrc += BlockSize;
		offset += BlockSize;
	}
	return status;
}

static int DVBTEnableOFDMTokenRing(struct drxk_state *state, bool enable)
{
	int status;
1321 1322
	u16 data = 0;
	u16 desiredCtrl = SIO_OFDM_SH_OFDM_RING_ENABLE_ON;
R
Ralph Metzler 已提交
1323 1324 1325 1326
	u16 desiredStatus = SIO_OFDM_SH_OFDM_RING_STATUS_ENABLED;
	unsigned long end;

	if (enable == false) {
1327
		desiredCtrl = SIO_OFDM_SH_OFDM_RING_ENABLE_OFF;
R
Ralph Metzler 已提交
1328 1329 1330
		desiredStatus = SIO_OFDM_SH_OFDM_RING_STATUS_DOWN;
	}

1331
	status = (Read16_0(state, SIO_OFDM_SH_OFDM_RING_STATUS__A, &data));
R
Ralph Metzler 已提交
1332 1333 1334 1335 1336 1337

	if (data == desiredStatus) {
		/* tokenring already has correct status */
		return status;
	}
	/* Disable/enable dvbt tokenring bridge   */
1338 1339
	status =
	    Write16_0(state, SIO_OFDM_SH_OFDM_RING_ENABLE__A, desiredCtrl);
R
Ralph Metzler 已提交
1340

1341
	end = jiffies + msecs_to_jiffies(DRXK_OFDM_TR_SHUTDOWN_TIMEOUT);
1342 1343 1344 1345 1346
	do {
		status = Read16_0(state, SIO_OFDM_SH_OFDM_RING_STATUS__A, &data);
		if (status < 0)
			break;
	} while ((data != desiredStatus) && ((time_is_after_jiffies(end))));
R
Ralph Metzler 已提交
1347
	if (data != desiredStatus) {
1348
		printk(KERN_ERR "drxk: SIO not ready\n");
R
Ralph Metzler 已提交
1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361
		return -1;
	}
	return status;
}

static int MPEGTSStop(struct drxk_state *state)
{
	int status = 0;
	u16 fecOcSncMode = 0;
	u16 fecOcIprMode = 0;

	do {
		/* Gracefull shutdown (byte boundaries) */
1362 1363 1364
		status = Read16_0(state, FEC_OC_SNC_MODE__A, &fecOcSncMode);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1365
		fecOcSncMode |= FEC_OC_SNC_MODE_SHUTDOWN__M;
1366 1367 1368
		status = Write16_0(state, FEC_OC_SNC_MODE__A, fecOcSncMode);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1369 1370

		/* Suppress MCLK during absence of data */
1371 1372 1373
		status = Read16_0(state, FEC_OC_IPR_MODE__A, &fecOcIprMode);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1374
		fecOcIprMode |= FEC_OC_IPR_MODE_MCLK_DIS_DAT_ABS__M;
1375 1376 1377
		status = Write16_0(state, FEC_OC_IPR_MODE__A, fecOcIprMode);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1378 1379 1380 1381 1382 1383
	} while (0);
	return status;
}

static int scu_command(struct drxk_state *state,
		       u16 cmd, u8 parameterLen,
1384
		       u16 *parameter, u8 resultLen, u16 *result)
R
Ralph Metzler 已提交
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403
{
#if (SCU_RAM_PARAM_0__A - SCU_RAM_PARAM_15__A) != 15
#error DRXK register mapping no longer compatible with this routine!
#endif
	u16 curCmd = 0;
	int status;
	unsigned long end;

	if ((cmd == 0) || ((parameterLen > 0) && (parameter == NULL)) ||
	    ((resultLen > 0) && (result == NULL)))
		return -1;

	mutex_lock(&state->mutex);
	do {
		/* assume that the command register is ready
		   since it is checked afterwards */
		u8 buffer[34];
		int cnt = 0, ii;

1404
		for (ii = parameterLen - 1; ii >= 0; ii -= 1) {
R
Ralph Metzler 已提交
1405 1406 1407 1408 1409 1410 1411
			buffer[cnt++] = (parameter[ii] & 0xFF);
			buffer[cnt++] = ((parameter[ii] >> 8) & 0xFF);
		}
		buffer[cnt++] = (cmd & 0xFF);
		buffer[cnt++] = ((cmd >> 8) & 0xFF);

		WriteBlock(state, SCU_RAM_PARAM_0__A -
1412
			   (parameterLen - 1), cnt, buffer, 0x00);
R
Ralph Metzler 已提交
1413
		/* Wait until SCU has processed command */
1414
		end = jiffies + msecs_to_jiffies(DRXK_MAX_WAITTIME);
R
Ralph Metzler 已提交
1415 1416
		do {
			msleep(1);
1417 1418 1419
			status = Read16_0(state, SCU_RAM_COMMAND__A, &curCmd);
			if (status < 0)
				break;
1420 1421
		} while (!(curCmd == DRX_SCU_READY)
			 && (time_is_after_jiffies(end)));
R
Ralph Metzler 已提交
1422
		if (curCmd != DRX_SCU_READY) {
1423
			printk(KERN_ERR "drxk: SCU not ready\n");
R
Ralph Metzler 已提交
1424 1425 1426 1427 1428 1429 1430 1431
			mutex_unlock(&state->mutex);
			return -1;
		}
		/* read results */
		if ((resultLen > 0) && (result != NULL)) {
			s16 err;
			int ii;

1432
			for (ii = resultLen - 1; ii >= 0; ii -= 1) {
1433 1434 1435
				status = Read16_0(state, SCU_RAM_PARAM_0__A - ii, &result[ii]);
				if (status < 0)
					break;
R
Ralph Metzler 已提交
1436 1437 1438
			}

			/* Check if an error was reported by SCU */
1439
			err = (s16) result[0];
R
Ralph Metzler 已提交
1440 1441 1442

			/* check a few fixed error codes */
			if (err == SCU_RESULT_UNKSTD) {
1443
				printk(KERN_ERR "drxk: SCU_RESULT_UNKSTD\n");
R
Ralph Metzler 已提交
1444 1445 1446
				mutex_unlock(&state->mutex);
				return -1;
			} else if (err == SCU_RESULT_UNKCMD) {
1447
				printk(KERN_ERR "drxk: SCU_RESULT_UNKCMD\n");
R
Ralph Metzler 已提交
1448 1449 1450 1451 1452 1453
				mutex_unlock(&state->mutex);
				return -1;
			}
			/* here it is assumed that negative means error,
			   and positive no error */
			else if (err < 0) {
1454
				printk(KERN_ERR "drxk: %s ERROR\n", __func__);
R
Ralph Metzler 已提交
1455 1456 1457 1458
				mutex_unlock(&state->mutex);
				return -1;
			}
		}
1459
	} while (0);
R
Ralph Metzler 已提交
1460
	mutex_unlock(&state->mutex);
1461
	if (status < 0)
1462
		printk(KERN_ERR "drxk: %s: status = %d\n", __func__, status);
R
Ralph Metzler 已提交
1463 1464 1465 1466 1467 1468 1469 1470 1471

	return status;
}

static int SetIqmAf(struct drxk_state *state, bool active)
{
	u16 data = 0;
	int status;

1472
	do {
R
Ralph Metzler 已提交
1473
		/* Configure IQM */
1474 1475 1476
		status = Read16_0(state, IQM_AF_STDBY__A, &data);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1477 1478 1479 1480 1481
		if (!active) {
			data |= (IQM_AF_STDBY_STDBY_ADC_STANDBY
				 | IQM_AF_STDBY_STDBY_AMP_STANDBY
				 | IQM_AF_STDBY_STDBY_PD_STANDBY
				 | IQM_AF_STDBY_STDBY_TAGC_IF_STANDBY
1482 1483 1484
				 | IQM_AF_STDBY_STDBY_TAGC_RF_STANDBY);
		} else {	/* active */

R
Ralph Metzler 已提交
1485 1486 1487 1488 1489
			data &= ((~IQM_AF_STDBY_STDBY_ADC_STANDBY)
				 & (~IQM_AF_STDBY_STDBY_AMP_STANDBY)
				 & (~IQM_AF_STDBY_STDBY_PD_STANDBY)
				 & (~IQM_AF_STDBY_STDBY_TAGC_IF_STANDBY)
				 & (~IQM_AF_STDBY_STDBY_TAGC_RF_STANDBY)
1490
			    );
R
Ralph Metzler 已提交
1491
		}
1492 1493 1494
		status = Write16_0(state, IQM_AF_STDBY__A, data);
		if (status < 0)
			break;
1495
	} while (0);
R
Ralph Metzler 已提交
1496 1497 1498
	return status;
}

1499
static int CtrlPowerMode(struct drxk_state *state, enum DRXPowerMode *mode)
R
Ralph Metzler 已提交
1500 1501
{
	int status = 0;
1502
	u16 sioCcPwdMode = 0;
R
Ralph Metzler 已提交
1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534

	/* Check arguments */
	if (mode == NULL)
		return -1;

	switch (*mode) {
	case DRX_POWER_UP:
		sioCcPwdMode = SIO_CC_PWD_MODE_LEVEL_NONE;
		break;
	case DRXK_POWER_DOWN_OFDM:
		sioCcPwdMode = SIO_CC_PWD_MODE_LEVEL_OFDM;
		break;
	case DRXK_POWER_DOWN_CORE:
		sioCcPwdMode = SIO_CC_PWD_MODE_LEVEL_CLOCK;
		break;
	case DRXK_POWER_DOWN_PLL:
		sioCcPwdMode = SIO_CC_PWD_MODE_LEVEL_PLL;
		break;
	case DRX_POWER_DOWN:
		sioCcPwdMode = SIO_CC_PWD_MODE_LEVEL_OSC;
		break;
	default:
		/* Unknow sleep mode */
		return -1;
		break;
	}

	/* If already in requested power mode, do nothing */
	if (state->m_currentPowerMode == *mode)
		return 0;

	/* For next steps make sure to start from DRX_POWER_UP mode */
1535
	if (state->m_currentPowerMode != DRX_POWER_UP) {
R
Ralph Metzler 已提交
1536
		do {
1537 1538 1539 1540 1541 1542
			status = PowerUpDevice(state);
			if (status < 0)
				break;
			status = DVBTEnableOFDMTokenRing(state, true);
			if (status < 0)
				break;
1543
		} while (0);
R
Ralph Metzler 已提交
1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558
	}

	if (*mode == DRX_POWER_UP) {
		/* Restore analog & pin configuartion */
	} else {
		/* Power down to requested mode */
		/* Backup some register settings */
		/* Set pins with possible pull-ups connected
		   to them in input mode */
		/* Analog power down */
		/* ADC power down */
		/* Power down device */
		/* stop all comm_exec */
		/* Stop and power down previous standard */
		do {
1559
			switch (state->m_OperationMode) {
R
Ralph Metzler 已提交
1560
			case OM_DVBT:
1561 1562 1563 1564 1565 1566
				status = MPEGTSStop(state);
				if (status < 0)
					break;
				status = PowerDownDVBT(state, false);
				if (status < 0)
					break;
R
Ralph Metzler 已提交
1567 1568 1569
				break;
			case OM_QAM_ITU_A:
			case OM_QAM_ITU_C:
1570 1571 1572 1573 1574 1575
				status = MPEGTSStop(state);
				if (status < 0)
					break;
				status = PowerDownQAM(state);
				if (status < 0)
					break;
R
Ralph Metzler 已提交
1576 1577 1578 1579
				break;
			default:
				break;
			}
1580 1581 1582 1583 1584 1585 1586 1587 1588
			status = DVBTEnableOFDMTokenRing(state, false);
			if (status < 0)
				break;
			status = Write16_0(state, SIO_CC_PWD_MODE__A, sioCcPwdMode);
			if (status < 0)
				break;
			status = Write16_0(state, SIO_CC_UPDATE__A, SIO_CC_UPDATE_KEY);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
1589

1590
			if (*mode != DRXK_POWER_DOWN_OFDM) {
R
Ralph Metzler 已提交
1591
				state->m_HICfgCtrl |=
1592
				    SIO_HI_RA_RAM_PAR_5_CFG_SLEEP_ZZZ;
1593 1594 1595
				status = HI_CfgCommand(state);
				if (status < 0)
					break;
R
Ralph Metzler 已提交
1596
			}
1597
		} while (0);
R
Ralph Metzler 已提交
1598 1599
	}
	state->m_currentPowerMode = *mode;
1600
	return status;
R
Ralph Metzler 已提交
1601 1602 1603 1604
}

static int PowerDownDVBT(struct drxk_state *state, bool setPowerMode)
{
1605
	enum DRXPowerMode powerMode = DRXK_POWER_DOWN_OFDM;
R
Ralph Metzler 已提交
1606 1607 1608 1609 1610
	u16 cmdResult = 0;
	u16 data = 0;
	int status;

	do {
1611 1612 1613
		status = Read16_0(state, SCU_COMM_EXEC__A, &data);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1614 1615
		if (data == SCU_COMM_EXEC_ACTIVE) {
			/* Send OFDM stop command */
1616 1617 1618
			status = scu_command(state, SCU_RAM_COMMAND_STANDARD_OFDM | SCU_RAM_COMMAND_CMD_DEMOD_STOP, 0, NULL, 1, &cmdResult);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
1619
			/* Send OFDM reset command */
1620 1621 1622
			status = scu_command(state, SCU_RAM_COMMAND_STANDARD_OFDM | SCU_RAM_COMMAND_CMD_DEMOD_RESET, 0, NULL, 1, &cmdResult);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
1623 1624 1625
		}

		/* Reset datapath for OFDM, processors first */
1626 1627 1628 1629 1630 1631 1632 1633 1634
		status = Write16_0(state, OFDM_SC_COMM_EXEC__A, OFDM_SC_COMM_EXEC_STOP);
		if (status < 0)
			break;
		status = Write16_0(state, OFDM_LC_COMM_EXEC__A, OFDM_LC_COMM_EXEC_STOP);
		if (status < 0)
			break;
		status = Write16_0(state, IQM_COMM_EXEC__A, IQM_COMM_EXEC_B_STOP);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1635 1636

		/* powerdown AFE                   */
1637 1638 1639
		status = SetIqmAf(state, false);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1640 1641 1642

		/* powerdown to OFDM mode          */
		if (setPowerMode) {
1643 1644 1645
			status = CtrlPowerMode(state, &powerMode);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
1646
		}
1647
	} while (0);
R
Ralph Metzler 已提交
1648 1649 1650
	return status;
}

1651 1652
static int SetOperationMode(struct drxk_state *state,
			    enum OperationMode oMode)
R
Ralph Metzler 已提交
1653 1654 1655 1656
{
	int status = 0;

	/*
1657 1658 1659 1660
	   Stop and power down previous standard
	   TODO investigate total power down instead of partial
	   power down depending on "previous" standard.
	 */
R
Ralph Metzler 已提交
1661 1662
	do {
		/* disable HW lock indicator */
1663 1664 1665
		status = Write16_0(state, SCU_RAM_GPIO__A, SCU_RAM_GPIO_HW_LOCK_IND_DISABLE);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1666 1667

		if (state->m_OperationMode != oMode) {
1668 1669
			switch (state->m_OperationMode) {
				/* OM_NONE was added for start up */
R
Ralph Metzler 已提交
1670 1671 1672
			case OM_NONE:
				break;
			case OM_DVBT:
1673 1674 1675 1676 1677 1678
				status = MPEGTSStop(state);
				if (status < 0)
					break;
				status = PowerDownDVBT(state, true);
				if (status < 0)
					break;
R
Ralph Metzler 已提交
1679 1680 1681 1682 1683
				state->m_OperationMode = OM_NONE;
				break;
			case OM_QAM_ITU_B:
				status = -1;
				break;
1684
			case OM_QAM_ITU_A:	/* fallthrough */
R
Ralph Metzler 已提交
1685
			case OM_QAM_ITU_C:
1686 1687 1688 1689 1690 1691
				status = MPEGTSStop(state);
				if (status < 0)
					break;
				status = PowerDownQAM(state);
				if (status < 0)
					break;
R
Ralph Metzler 已提交
1692 1693 1694 1695 1696
				state->m_OperationMode = OM_NONE;
				break;
			default:
				status = -1;
			}
1697 1698 1699
			status = status;
			if (status < 0)
				break;
R
Ralph Metzler 已提交
1700 1701

			/*
1702 1703 1704
			   Power up new standard
			 */
			switch (oMode) {
R
Ralph Metzler 已提交
1705 1706
			case OM_DVBT:
				state->m_OperationMode = oMode;
1707 1708 1709
				status = SetDVBTStandard(state, oMode);
				if (status < 0)
					break;
R
Ralph Metzler 已提交
1710 1711 1712 1713
				break;
			case OM_QAM_ITU_B:
				status = -1;
				break;
1714
			case OM_QAM_ITU_A:	/* fallthrough */
R
Ralph Metzler 已提交
1715 1716
			case OM_QAM_ITU_C:
				state->m_OperationMode = oMode;
1717 1718 1719
				status = SetQAMStandard(state, oMode);
				if (status < 0)
					break;
R
Ralph Metzler 已提交
1720 1721 1722 1723 1724
				break;
			default:
				status = -1;
			}
		}
1725 1726 1727
		status = status;
		if (status < 0)
			break;
1728
	} while (0);
R
Ralph Metzler 已提交
1729 1730 1731 1732 1733 1734
	return 0;
}

static int Start(struct drxk_state *state, s32 offsetFreq,
		 s32 IntermediateFrequency)
{
1735
	int status = 0;
R
Ralph Metzler 已提交
1736 1737 1738

	do {
		u16 IFreqkHz;
1739
		s32 OffsetkHz = offsetFreq / 1000;
R
Ralph Metzler 已提交
1740 1741 1742 1743 1744 1745 1746

		if (state->m_DrxkState != DRXK_STOPPED &&
		    state->m_DrxkState != DRXK_DTV_STARTED) {
			status = -1;
			break;
		}
		state->m_bMirrorFreqSpect =
1747
		    (state->param.inversion == INVERSION_ON);
R
Ralph Metzler 已提交
1748 1749

		if (IntermediateFrequency < 0) {
1750 1751
			state->m_bMirrorFreqSpect =
			    !state->m_bMirrorFreqSpect;
R
Ralph Metzler 已提交
1752 1753 1754
			IntermediateFrequency = -IntermediateFrequency;
		}

1755
		switch (state->m_OperationMode) {
R
Ralph Metzler 已提交
1756 1757 1758
		case OM_QAM_ITU_A:
		case OM_QAM_ITU_C:
			IFreqkHz = (IntermediateFrequency / 1000);
1759 1760 1761
			status = SetQAM(state, IFreqkHz, OffsetkHz);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
1762 1763 1764 1765
			state->m_DrxkState = DRXK_DTV_STARTED;
			break;
		case OM_DVBT:
			IFreqkHz = (IntermediateFrequency / 1000);
1766 1767 1768 1769 1770 1771 1772 1773 1774
			status = MPEGTSStop(state);
			if (status < 0)
				break;
			status = SetDVBT(state, IFreqkHz, OffsetkHz);
			if (status < 0)
				break;
			status = DVBTStart(state);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
1775 1776 1777 1778 1779
			state->m_DrxkState = DRXK_DTV_STARTED;
			break;
		default:
			break;
		}
1780
	} while (0);
R
Ralph Metzler 已提交
1781 1782 1783 1784 1785 1786 1787 1788 1789
	return status;
}

static int ShutDown(struct drxk_state *state)
{
	MPEGTSStop(state);
	return 0;
}

1790 1791
static int GetLockStatus(struct drxk_state *state, u32 *pLockStatus,
			 u32 Time)
R
Ralph Metzler 已提交
1792
{
1793
	int status = 0;
R
Ralph Metzler 已提交
1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823

	if (pLockStatus == NULL)
		return -1;

	*pLockStatus = NOT_LOCKED;

	/* define the SCU command code */
	switch (state->m_OperationMode) {
	case OM_QAM_ITU_A:
	case OM_QAM_ITU_B:
	case OM_QAM_ITU_C:
		status = GetQAMLockStatus(state, pLockStatus);
		break;
	case OM_DVBT:
		status = GetDVBTLockStatus(state, pLockStatus);
		break;
	default:
		break;
	}
	return status;
}

static int MPEGTSStart(struct drxk_state *state)
{
	int status = 0;

	u16 fecOcSncMode = 0;

	do {
		/* Allow OC to sync again */
1824 1825 1826
		status = Read16_0(state, FEC_OC_SNC_MODE__A, &fecOcSncMode);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1827
		fecOcSncMode &= ~FEC_OC_SNC_MODE_SHUTDOWN__M;
1828 1829 1830 1831 1832 1833
		status = Write16_0(state, FEC_OC_SNC_MODE__A, fecOcSncMode);
		if (status < 0)
			break;
		status = Write16_0(state, FEC_OC_SNC_UNLOCK__A, 1);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1834 1835 1836 1837 1838 1839 1840 1841 1842 1843
	} while (0);
	return status;
}

static int MPEGTSDtoInit(struct drxk_state *state)
{
	int status = -1;

	do {
		/* Rate integration settings */
1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867
		status = Write16_0(state, FEC_OC_RCN_CTL_STEP_LO__A, 0x0000);
		if (status < 0)
			break;
		status = Write16_0(state, FEC_OC_RCN_CTL_STEP_HI__A, 0x000C);
		if (status < 0)
			break;
		status = Write16_0(state, FEC_OC_RCN_GAIN__A, 0x000A);
		if (status < 0)
			break;
		status = Write16_0(state, FEC_OC_AVR_PARM_A__A, 0x0008);
		if (status < 0)
			break;
		status = Write16_0(state, FEC_OC_AVR_PARM_B__A, 0x0006);
		if (status < 0)
			break;
		status = Write16_0(state, FEC_OC_TMD_HI_MARGIN__A, 0x0680);
		if (status < 0)
			break;
		status = Write16_0(state, FEC_OC_TMD_LO_MARGIN__A, 0x0080);
		if (status < 0)
			break;
		status = Write16_0(state, FEC_OC_TMD_COUNT__A, 0x03F4);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1868 1869

		/* Additional configuration */
1870 1871 1872 1873 1874 1875 1876 1877 1878
		status = Write16_0(state, FEC_OC_OCR_INVERT__A, 0);
		if (status < 0)
			break;
		status = Write16_0(state, FEC_OC_SNC_LWM__A, 2);
		if (status < 0)
			break;
		status = Write16_0(state, FEC_OC_SNC_HWM__A, 12);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1879 1880 1881 1882
	} while (0);
	return status;
}

1883 1884
static int MPEGTSDtoSetup(struct drxk_state *state,
			  enum OperationMode oMode)
R
Ralph Metzler 已提交
1885 1886 1887
{
	int status = -1;

1888 1889 1890 1891 1892 1893 1894
	u16 fecOcRegMode = 0;	/* FEC_OC_MODE       register value */
	u16 fecOcRegIprMode = 0;	/* FEC_OC_IPR_MODE   register value */
	u16 fecOcDtoMode = 0;	/* FEC_OC_IPR_INVERT register value */
	u16 fecOcFctMode = 0;	/* FEC_OC_IPR_INVERT register value */
	u16 fecOcDtoPeriod = 2;	/* FEC_OC_IPR_INVERT register value */
	u16 fecOcDtoBurstLen = 188;	/* FEC_OC_IPR_INVERT register value */
	u32 fecOcRcnCtlRate = 0;	/* FEC_OC_IPR_INVERT register value */
R
Ralph Metzler 已提交
1895 1896
	u16 fecOcTmdMode = 0;
	u16 fecOcTmdIntUpdRate = 0;
1897
	u32 maxBitRate = 0;
R
Ralph Metzler 已提交
1898 1899 1900 1901
	bool staticCLK = false;

	do {
		/* Check insertion of the Reed-Solomon parity bytes */
1902 1903 1904 1905 1906 1907
		status = Read16_0(state, FEC_OC_MODE__A, &fecOcRegMode);
		if (status < 0)
			break;
		status = Read16_0(state, FEC_OC_IPR_MODE__A, &fecOcRegIprMode);
		if (status < 0)
			break;
1908
		fecOcRegMode &= (~FEC_OC_MODE_PARITY__M);
R
Ralph Metzler 已提交
1909 1910 1911
		fecOcRegIprMode &= (~FEC_OC_IPR_MODE_MVAL_DIS_PAR__M);
		if (state->m_insertRSByte == true) {
			/* enable parity symbol forward */
1912
			fecOcRegMode |= FEC_OC_MODE_PARITY__M;
R
Ralph Metzler 已提交
1913 1914 1915
			/* MVAL disable during parity bytes */
			fecOcRegIprMode |= FEC_OC_IPR_MODE_MVAL_DIS_PAR__M;
			/* TS burst length to 204 */
1916
			fecOcDtoBurstLen = 204;
R
Ralph Metzler 已提交
1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932
		}

		/* Check serial or parrallel output */
		fecOcRegIprMode &= (~(FEC_OC_IPR_MODE_SERIAL__M));
		if (state->m_enableParallel == false) {
			/* MPEG data output is serial -> set ipr_mode[0] */
			fecOcRegIprMode |= FEC_OC_IPR_MODE_SERIAL__M;
		}

		switch (oMode) {
		case OM_DVBT:
			maxBitRate = state->m_DVBTBitrate;
			fecOcTmdMode = 3;
			fecOcRcnCtlRate = 0xC00000;
			staticCLK = state->m_DVBTStaticCLK;
			break;
1933
		case OM_QAM_ITU_A:	/* fallthrough */
R
Ralph Metzler 已提交
1934 1935
		case OM_QAM_ITU_C:
			fecOcTmdMode = 0x0004;
1936
			fecOcRcnCtlRate = 0xD2B4EE;	/* good for >63 Mb/s */
R
Ralph Metzler 已提交
1937 1938 1939 1940 1941
			maxBitRate = state->m_DVBCBitrate;
			staticCLK = state->m_DVBCStaticCLK;
			break;
		default:
			status = -1;
1942
		}		/* switch (standard) */
1943 1944 1945
		status = status;
		if (status < 0)
			break;
R
Ralph Metzler 已提交
1946 1947

		/* Configure DTO's */
1948
		if (staticCLK) {
R
Ralph Metzler 已提交
1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961
			u32 bitRate = 0;

			/* Rational DTO for MCLK source (static MCLK rate),
			   Dynamic DTO for optimal grouping
			   (avoid intra-packet gaps),
			   DTO offset enable to sync TS burst with MSTRT */
			fecOcDtoMode = (FEC_OC_DTO_MODE_DYNAMIC__M |
					FEC_OC_DTO_MODE_OFFSET_ENABLE__M);
			fecOcFctMode = (FEC_OC_FCT_MODE_RAT_ENA__M |
					FEC_OC_FCT_MODE_VIRT_ENA__M);

			/* Check user defined bitrate */
			bitRate = maxBitRate;
1962
			if (bitRate > 75900000UL) {	/* max is 75.9 Mb/s */
R
Ralph Metzler 已提交
1963 1964 1965 1966 1967 1968 1969
				bitRate = 75900000UL;
			}
			/* Rational DTO period:
			   dto_period = (Fsys / bitrate) - 2

			   Result should be floored,
			   to make sure >= requested bitrate
1970
			 */
R
Ralph Metzler 已提交
1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985
			fecOcDtoPeriod = (u16) (((state->m_sysClockFreq)
						 * 1000) / bitRate);
			if (fecOcDtoPeriod <= 2)
				fecOcDtoPeriod = 0;
			else
				fecOcDtoPeriod -= 2;
			fecOcTmdIntUpdRate = 8;
		} else {
			/* (commonAttr->staticCLK == false) => dynamic mode */
			fecOcDtoMode = FEC_OC_DTO_MODE_DYNAMIC__M;
			fecOcFctMode = FEC_OC_FCT_MODE__PRE;
			fecOcTmdIntUpdRate = 5;
		}

		/* Write appropriate registers with requested configuration */
1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003
		status = Write16_0(state, FEC_OC_DTO_BURST_LEN__A, fecOcDtoBurstLen);
		if (status < 0)
			break;
		status = Write16_0(state, FEC_OC_DTO_PERIOD__A, fecOcDtoPeriod);
		if (status < 0)
			break;
		status = Write16_0(state, FEC_OC_DTO_MODE__A, fecOcDtoMode);
		if (status < 0)
			break;
		status = Write16_0(state, FEC_OC_FCT_MODE__A, fecOcFctMode);
		if (status < 0)
			break;
		status = Write16_0(state, FEC_OC_MODE__A, fecOcRegMode);
		if (status < 0)
			break;
		status = Write16_0(state, FEC_OC_IPR_MODE__A, fecOcRegIprMode);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2004 2005

		/* Rate integration settings */
2006 2007 2008 2009 2010 2011 2012 2013 2014
		status = Write32(state, FEC_OC_RCN_CTL_RATE_LO__A, fecOcRcnCtlRate, 0);
		if (status < 0)
			break;
		status = Write16_0(state, FEC_OC_TMD_INT_UPD_RATE__A, fecOcTmdIntUpdRate);
		if (status < 0)
			break;
		status = Write16_0(state, FEC_OC_TMD_MODE__A, fecOcTmdMode);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2015 2016 2017 2018 2019 2020 2021
	} while (0);
	return status;
}

static int MPEGTSConfigurePolarity(struct drxk_state *state)
{
	int status;
2022
	u16 fecOcRegIprInvert = 0;
R
Ralph Metzler 已提交
2023 2024 2025

	/* Data mask for the output data byte */
	u16 InvertDataMask =
2026 2027 2028 2029
	    FEC_OC_IPR_INVERT_MD7__M | FEC_OC_IPR_INVERT_MD6__M |
	    FEC_OC_IPR_INVERT_MD5__M | FEC_OC_IPR_INVERT_MD4__M |
	    FEC_OC_IPR_INVERT_MD3__M | FEC_OC_IPR_INVERT_MD2__M |
	    FEC_OC_IPR_INVERT_MD1__M | FEC_OC_IPR_INVERT_MD0__M;
R
Ralph Metzler 已提交
2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046

	/* Control selective inversion of output bits */
	fecOcRegIprInvert &= (~(InvertDataMask));
	if (state->m_invertDATA == true)
		fecOcRegIprInvert |= InvertDataMask;
	fecOcRegIprInvert &= (~(FEC_OC_IPR_INVERT_MERR__M));
	if (state->m_invertERR == true)
		fecOcRegIprInvert |= FEC_OC_IPR_INVERT_MERR__M;
	fecOcRegIprInvert &= (~(FEC_OC_IPR_INVERT_MSTRT__M));
	if (state->m_invertSTR == true)
		fecOcRegIprInvert |= FEC_OC_IPR_INVERT_MSTRT__M;
	fecOcRegIprInvert &= (~(FEC_OC_IPR_INVERT_MVAL__M));
	if (state->m_invertVAL == true)
		fecOcRegIprInvert |= FEC_OC_IPR_INVERT_MVAL__M;
	fecOcRegIprInvert &= (~(FEC_OC_IPR_INVERT_MCLK__M));
	if (state->m_invertCLK == true)
		fecOcRegIprInvert |= FEC_OC_IPR_INVERT_MCLK__M;
2047
	status = Write16_0(state, FEC_OC_IPR_INVERT__A, fecOcRegIprInvert);
R
Ralph Metzler 已提交
2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065
	return status;
}

#define   SCU_RAM_AGC_KI_INV_RF_POL__M 0x4000

static int SetAgcRf(struct drxk_state *state,
		    struct SCfgAgc *pAgcCfg, bool isDTV)
{
	int status = 0;
	struct SCfgAgc *pIfAgcSettings;

	if (pAgcCfg == NULL)
		return -1;

	do {
		u16 data = 0;

		switch (pAgcCfg->ctrlMode) {
2066
		case DRXK_AGC_CTRL_AUTO:
R
Ralph Metzler 已提交
2067 2068

			/* Enable RF AGC DAC */
2069 2070 2071
			status = Read16_0(state, IQM_AF_STDBY__A, &data);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2072
			data &= ~IQM_AF_STDBY_STDBY_TAGC_RF_STANDBY;
2073 2074 2075
			status = Write16_0(state, IQM_AF_STDBY__A, data);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2076

2077 2078 2079
			status = Read16(state, SCU_RAM_AGC_CONFIG__A, &data, 0);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2080 2081 2082 2083 2084 2085 2086 2087 2088

			/* Enable SCU RF AGC loop */
			data &= ~SCU_RAM_AGC_CONFIG_DISABLE_RF_AGC__M;

			/* Polarity */
			if (state->m_RfAgcPol)
				data |= SCU_RAM_AGC_CONFIG_INV_RF_POL__M;
			else
				data &= ~SCU_RAM_AGC_CONFIG_INV_RF_POL__M;
2089 2090 2091
			status = Write16_0(state, SCU_RAM_AGC_CONFIG__A, data);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2092 2093

			/* Set speed (using complementary reduction value) */
2094 2095 2096
			status = Read16(state, SCU_RAM_AGC_KI_RED__A, &data, 0);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2097 2098 2099 2100 2101 2102

			data &= ~SCU_RAM_AGC_KI_RED_RAGC_RED__M;
			data |= (~(pAgcCfg->speed <<
				   SCU_RAM_AGC_KI_RED_RAGC_RED__B)
				 & SCU_RAM_AGC_KI_RED_RAGC_RED__M);

2103 2104 2105
			status = Write16_0(state, SCU_RAM_AGC_KI_RED__A, data);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117

			if (IsDVBT(state))
				pIfAgcSettings = &state->m_dvbtIfAgcCfg;
			else if (IsQAM(state))
				pIfAgcSettings = &state->m_qamIfAgcCfg;
			else
				pIfAgcSettings = &state->m_atvIfAgcCfg;
			if (pIfAgcSettings == NULL)
				return -1;

			/* Set TOP, only if IF-AGC is in AUTO mode */
			if (pIfAgcSettings->ctrlMode == DRXK_AGC_CTRL_AUTO)
2118 2119 2120
				status = Write16_0(state, SCU_RAM_AGC_IF_IACCU_HI_TGT_MAX__A, pAgcCfg->top);
				if (status < 0)
					break;
R
Ralph Metzler 已提交
2121 2122

			/* Cut-Off current */
2123 2124 2125
			status = Write16_0(state, SCU_RAM_AGC_RF_IACCU_HI_CO__A, pAgcCfg->cutOffCurrent);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2126 2127

			/* Max. output level */
2128 2129 2130
			status = Write16_0(state, SCU_RAM_AGC_RF_MAX__A, pAgcCfg->maxOutputLevel);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2131 2132 2133 2134 2135

			break;

		case DRXK_AGC_CTRL_USER:
			/* Enable RF AGC DAC */
2136 2137 2138
			status = Read16_0(state, IQM_AF_STDBY__A, &data);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2139
			data &= ~IQM_AF_STDBY_STDBY_TAGC_RF_STANDBY;
2140 2141 2142
			status = Write16_0(state, IQM_AF_STDBY__A, data);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2143 2144

			/* Disable SCU RF AGC loop */
2145 2146 2147
			status = Read16_0(state, SCU_RAM_AGC_CONFIG__A, &data);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2148 2149 2150 2151 2152
			data |= SCU_RAM_AGC_CONFIG_DISABLE_RF_AGC__M;
			if (state->m_RfAgcPol)
				data |= SCU_RAM_AGC_CONFIG_INV_RF_POL__M;
			else
				data &= ~SCU_RAM_AGC_CONFIG_INV_RF_POL__M;
2153 2154 2155
			status = Write16_0(state, SCU_RAM_AGC_CONFIG__A, data);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2156 2157

			/* SCU c.o.c. to 0, enabling full control range */
2158 2159 2160
			status = Write16_0(state, SCU_RAM_AGC_RF_IACCU_HI_CO__A, 0);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2161 2162

			/* Write value to output pin */
2163 2164 2165
			status = Write16_0(state, SCU_RAM_AGC_RF_IACCU_HI__A, pAgcCfg->outputLevel);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2166 2167
			break;

2168
		case DRXK_AGC_CTRL_OFF:
R
Ralph Metzler 已提交
2169
			/* Disable RF AGC DAC */
2170 2171 2172
			status = Read16_0(state, IQM_AF_STDBY__A, &data);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2173
			data |= IQM_AF_STDBY_STDBY_TAGC_RF_STANDBY;
2174 2175 2176
			status = Write16_0(state, IQM_AF_STDBY__A, data);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2177 2178

			/* Disable SCU RF AGC loop */
2179 2180 2181
			status = Read16_0(state, SCU_RAM_AGC_CONFIG__A, &data);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2182
			data |= SCU_RAM_AGC_CONFIG_DISABLE_RF_AGC__M;
2183 2184 2185
			status = Write16_0(state, SCU_RAM_AGC_CONFIG__A, data);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2186 2187 2188 2189 2190
			break;

		default:
			return -1;

2191 2192
		}		/* switch (agcsettings->ctrlMode) */
	} while (0);
R
Ralph Metzler 已提交
2193 2194 2195 2196 2197
	return status;
}

#define SCU_RAM_AGC_KI_INV_IF_POL__M 0x2000

2198 2199
static int SetAgcIf(struct drxk_state *state,
		    struct SCfgAgc *pAgcCfg, bool isDTV)
R
Ralph Metzler 已提交
2200 2201 2202 2203 2204 2205 2206
{
	u16 data = 0;
	int status = 0;
	struct SCfgAgc *pRfAgcSettings;

	do {
		switch (pAgcCfg->ctrlMode) {
2207
		case DRXK_AGC_CTRL_AUTO:
R
Ralph Metzler 已提交
2208 2209

			/* Enable IF AGC DAC */
2210 2211 2212
			status = Read16_0(state, IQM_AF_STDBY__A, &data);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2213
			data &= ~IQM_AF_STDBY_STDBY_TAGC_IF_STANDBY;
2214 2215 2216
			status = Write16_0(state, IQM_AF_STDBY__A, data);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2217

2218 2219 2220
			status = Read16_0(state, SCU_RAM_AGC_CONFIG__A, &data);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2221 2222 2223 2224 2225 2226 2227 2228 2229

			/* Enable SCU IF AGC loop */
			data &= ~SCU_RAM_AGC_CONFIG_DISABLE_IF_AGC__M;

			/* Polarity */
			if (state->m_IfAgcPol)
				data |= SCU_RAM_AGC_CONFIG_INV_IF_POL__M;
			else
				data &= ~SCU_RAM_AGC_CONFIG_INV_IF_POL__M;
2230 2231 2232
			status = Write16_0(state, SCU_RAM_AGC_CONFIG__A, data);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2233 2234

			/* Set speed (using complementary reduction value) */
2235 2236 2237
			status = Read16_0(state, SCU_RAM_AGC_KI_RED__A, &data);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2238 2239 2240 2241 2242
			data &= ~SCU_RAM_AGC_KI_RED_IAGC_RED__M;
			data |= (~(pAgcCfg->speed <<
				   SCU_RAM_AGC_KI_RED_IAGC_RED__B)
				 & SCU_RAM_AGC_KI_RED_IAGC_RED__M);

2243 2244 2245
			status = Write16_0(state, SCU_RAM_AGC_KI_RED__A, data);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2246 2247 2248 2249 2250 2251 2252 2253

			if (IsQAM(state))
				pRfAgcSettings = &state->m_qamRfAgcCfg;
			else
				pRfAgcSettings = &state->m_atvRfAgcCfg;
			if (pRfAgcSettings == NULL)
				return -1;
			/* Restore TOP */
2254 2255 2256
			status = Write16_0(state, SCU_RAM_AGC_IF_IACCU_HI_TGT_MAX__A, pRfAgcSettings->top);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2257 2258
			break;

2259
		case DRXK_AGC_CTRL_USER:
R
Ralph Metzler 已提交
2260 2261

			/* Enable IF AGC DAC */
2262 2263 2264
			status = Read16_0(state, IQM_AF_STDBY__A, &data);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2265
			data &= ~IQM_AF_STDBY_STDBY_TAGC_IF_STANDBY;
2266 2267 2268
			status = Write16_0(state, IQM_AF_STDBY__A, data);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2269

2270 2271 2272
			status = Read16_0(state, SCU_RAM_AGC_CONFIG__A, &data);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2273 2274 2275 2276 2277 2278 2279 2280 2281

			/* Disable SCU IF AGC loop */
			data |= SCU_RAM_AGC_CONFIG_DISABLE_IF_AGC__M;

			/* Polarity */
			if (state->m_IfAgcPol)
				data |= SCU_RAM_AGC_CONFIG_INV_IF_POL__M;
			else
				data &= ~SCU_RAM_AGC_CONFIG_INV_IF_POL__M;
2282 2283 2284
			status = Write16_0(state, SCU_RAM_AGC_CONFIG__A, data);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2285 2286

			/* Write value to output pin */
2287 2288 2289
			status = Write16_0(state, SCU_RAM_AGC_IF_IACCU_HI_TGT_MAX__A, pAgcCfg->outputLevel);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2290 2291
			break;

2292
		case DRXK_AGC_CTRL_OFF:
R
Ralph Metzler 已提交
2293 2294

			/* Disable If AGC DAC */
2295 2296 2297
			status = Read16_0(state, IQM_AF_STDBY__A, &data);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2298
			data |= IQM_AF_STDBY_STDBY_TAGC_IF_STANDBY;
2299 2300 2301
			status = Write16_0(state, IQM_AF_STDBY__A, data);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2302 2303

			/* Disable SCU IF AGC loop */
2304 2305 2306
			status = Read16_0(state, SCU_RAM_AGC_CONFIG__A, &data);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2307
			data |= SCU_RAM_AGC_CONFIG_DISABLE_IF_AGC__M;
2308 2309 2310
			status = Write16_0(state, SCU_RAM_AGC_CONFIG__A, data);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2311
			break;
2312
		}		/* switch (agcSettingsIf->ctrlMode) */
R
Ralph Metzler 已提交
2313 2314 2315

		/* always set the top to support
		   configurations without if-loop */
2316 2317 2318
		status = Write16_0(state, SCU_RAM_AGC_INGAIN_TGT_MIN__A, pAgcCfg->top);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2319 2320


2321
	} while (0);
R
Ralph Metzler 已提交
2322 2323 2324 2325 2326 2327 2328 2329 2330 2331
	return status;
}

static int ReadIFAgc(struct drxk_state *state, u32 *pValue)
{
	u16 agcDacLvl;
	int status = Read16_0(state, IQM_AF_AGC_IF__A, &agcDacLvl);

	*pValue = 0;

2332
	if (status == 0) {
R
Ralph Metzler 已提交
2333 2334 2335 2336
		u16 Level = 0;
		if (agcDacLvl > DRXK_AGC_DAC_OFFSET)
			Level = agcDacLvl - DRXK_AGC_DAC_OFFSET;
		if (Level < 14000)
2337
			*pValue = (14000 - Level) / 4;
R
Ralph Metzler 已提交
2338 2339 2340 2341 2342 2343
		else
			*pValue = 0;
	}
	return status;
}

2344 2345
static int GetQAMSignalToNoise(struct drxk_state *state,
			       s32 *pSignalToNoise)
R
Ralph Metzler 已提交
2346 2347 2348 2349 2350
{
	int status = 0;

	do {
		/* MER calculation */
2351
		u16 qamSlErrPower = 0;	/* accum. error between
R
Ralph Metzler 已提交
2352
					   raw and sliced symbols */
2353
		u32 qamSlSigPower = 0;	/* used for MER, depends of
R
Ralph Metzler 已提交
2354
					   QAM constellation */
2355
		u32 qamSlMer = 0;	/* QAM MER */
R
Ralph Metzler 已提交
2356 2357

		/* get the register value needed for MER */
2358 2359 2360
		status = Read16_0(state, QAM_SL_ERR_POWER__A, &qamSlErrPower);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2361

2362
		switch (state->param.u.qam.modulation) {
R
Ralph Metzler 已提交
2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381
		case QAM_16:
			qamSlSigPower = DRXK_QAM_SL_SIG_POWER_QAM16 << 2;
			break;
		case QAM_32:
			qamSlSigPower = DRXK_QAM_SL_SIG_POWER_QAM32 << 2;
			break;
		case QAM_64:
			qamSlSigPower = DRXK_QAM_SL_SIG_POWER_QAM64 << 2;
			break;
		case QAM_128:
			qamSlSigPower = DRXK_QAM_SL_SIG_POWER_QAM128 << 2;
			break;
		default:
		case QAM_256:
			qamSlSigPower = DRXK_QAM_SL_SIG_POWER_QAM256 << 2;
			break;
		}

		if (qamSlErrPower > 0) {
2382 2383
			qamSlMer = Log10Times100(qamSlSigPower) -
			    Log10Times100((u32) qamSlErrPower);
R
Ralph Metzler 已提交
2384 2385
		}
		*pSignalToNoise = qamSlMer;
2386
	} while (0);
R
Ralph Metzler 已提交
2387 2388 2389
	return status;
}

2390 2391
static int GetDVBTSignalToNoise(struct drxk_state *state,
				s32 *pSignalToNoise)
R
Ralph Metzler 已提交
2392 2393 2394
{
	int status = 0;

2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406
	u16 regData = 0;
	u32 EqRegTdSqrErrI = 0;
	u32 EqRegTdSqrErrQ = 0;
	u16 EqRegTdSqrErrExp = 0;
	u16 EqRegTdTpsPwrOfs = 0;
	u16 EqRegTdReqSmbCnt = 0;
	u32 tpsCnt = 0;
	u32 SqrErrIQ = 0;
	u32 a = 0;
	u32 b = 0;
	u32 c = 0;
	u32 iMER = 0;
R
Ralph Metzler 已提交
2407 2408 2409
	u16 transmissionParams = 0;

	do {
2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421
		status = Read16_0(state, OFDM_EQ_TOP_TD_TPS_PWR_OFS__A, &EqRegTdTpsPwrOfs);
		if (status < 0)
			break;
		status = Read16_0(state, OFDM_EQ_TOP_TD_REQ_SMB_CNT__A, &EqRegTdReqSmbCnt);
		if (status < 0)
			break;
		status = Read16_0(state, OFDM_EQ_TOP_TD_SQR_ERR_EXP__A, &EqRegTdSqrErrExp);
		if (status < 0)
			break;
		status = Read16_0(state, OFDM_EQ_TOP_TD_SQR_ERR_I__A, &regData);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2422
		/* Extend SQR_ERR_I operational range */
2423
		EqRegTdSqrErrI = (u32) regData;
R
Ralph Metzler 已提交
2424 2425 2426 2427
		if ((EqRegTdSqrErrExp > 11) &&
		    (EqRegTdSqrErrI < 0x00000FFFUL)) {
			EqRegTdSqrErrI += 0x00010000UL;
		}
2428 2429 2430
		status = Read16_0(state, OFDM_EQ_TOP_TD_SQR_ERR_Q__A, &regData);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2431
		/* Extend SQR_ERR_Q operational range */
2432
		EqRegTdSqrErrQ = (u32) regData;
R
Ralph Metzler 已提交
2433 2434 2435 2436
		if ((EqRegTdSqrErrExp > 11) &&
		    (EqRegTdSqrErrQ < 0x00000FFFUL))
			EqRegTdSqrErrQ += 0x00010000UL;

2437 2438 2439
		status = Read16_0(state, OFDM_SC_RA_RAM_OP_PARAM__A, &transmissionParams);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452

		/* Check input data for MER */

		/* MER calculation (in 0.1 dB) without math.h */
		if ((EqRegTdTpsPwrOfs == 0) || (EqRegTdReqSmbCnt == 0))
			iMER = 0;
		else if ((EqRegTdSqrErrI + EqRegTdSqrErrQ) == 0) {
			/* No error at all, this must be the HW reset value
			 * Apparently no first measurement yet
			 * Set MER to 0.0 */
			iMER = 0;
		} else {
			SqrErrIQ = (EqRegTdSqrErrI + EqRegTdSqrErrQ) <<
2453
			    EqRegTdSqrErrExp;
R
Ralph Metzler 已提交
2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468
			if ((transmissionParams &
			     OFDM_SC_RA_RAM_OP_PARAM_MODE__M)
			    == OFDM_SC_RA_RAM_OP_PARAM_MODE_2K)
				tpsCnt = 17;
			else
				tpsCnt = 68;

			/* IMER = 100 * log10 (x)
			   where x = (EqRegTdTpsPwrOfs^2 *
			   EqRegTdReqSmbCnt * tpsCnt)/SqrErrIQ

			   => IMER = a + b -c
			   where a = 100 * log10 (EqRegTdTpsPwrOfs^2)
			   b = 100 * log10 (EqRegTdReqSmbCnt * tpsCnt)
			   c = 100 * log10 (SqrErrIQ)
2469
			 */
R
Ralph Metzler 已提交
2470 2471

			/* log(x) x = 9bits * 9bits->18 bits  */
2472 2473
			a = Log10Times100(EqRegTdTpsPwrOfs *
					  EqRegTdTpsPwrOfs);
R
Ralph Metzler 已提交
2474
			/* log(x) x = 16bits * 7bits->23 bits  */
2475
			b = Log10Times100(EqRegTdReqSmbCnt * tpsCnt);
R
Ralph Metzler 已提交
2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486
			/* log(x) x = (16bits + 16bits) << 15 ->32 bits  */
			c = Log10Times100(SqrErrIQ);

			iMER = a + b;
			/* No negative MER, clip to zero */
			if (iMER > c)
				iMER -= c;
			else
				iMER = 0;
		}
		*pSignalToNoise = iMER;
2487
	} while (0);
R
Ralph Metzler 已提交
2488 2489 2490 2491 2492 2493 2494

	return status;
}

static int GetSignalToNoise(struct drxk_state *state, s32 *pSignalToNoise)
{
	*pSignalToNoise = 0;
2495
	switch (state->m_OperationMode) {
R
Ralph Metzler 已提交
2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512
	case OM_DVBT:
		return GetDVBTSignalToNoise(state, pSignalToNoise);
	case OM_QAM_ITU_A:
	case OM_QAM_ITU_C:
		return GetQAMSignalToNoise(state, pSignalToNoise);
	default:
		break;
	}
	return 0;
}

#if 0
static int GetDVBTQuality(struct drxk_state *state, s32 *pQuality)
{
	/* SNR Values for quasi errorfree reception rom Nordig 2.2 */
	int status = 0;

2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529
	static s32 QE_SN[] = {
		51,		/* QPSK 1/2 */
		69,		/* QPSK 2/3 */
		79,		/* QPSK 3/4 */
		89,		/* QPSK 5/6 */
		97,		/* QPSK 7/8 */
		108,		/* 16-QAM 1/2 */
		131,		/* 16-QAM 2/3 */
		146,		/* 16-QAM 3/4 */
		156,		/* 16-QAM 5/6 */
		160,		/* 16-QAM 7/8 */
		165,		/* 64-QAM 1/2 */
		187,		/* 64-QAM 2/3 */
		202,		/* 64-QAM 3/4 */
		216,		/* 64-QAM 5/6 */
		225,		/* 64-QAM 7/8 */
	};
R
Ralph Metzler 已提交
2530 2531 2532 2533 2534 2535 2536 2537 2538 2539

	*pQuality = 0;

	do {
		s32 SignalToNoise = 0;
		u16 Constellation = 0;
		u16 CodeRate = 0;
		u32 SignalToNoiseRel;
		u32 BERQuality;

2540 2541 2542 2543 2544 2545
		status = GetDVBTSignalToNoise(state, &SignalToNoise);
		if (status < 0)
			break;
		status = Read16_0(state, OFDM_EQ_TOP_TD_TPS_CONST__A, &Constellation);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2546 2547
		Constellation &= OFDM_EQ_TOP_TD_TPS_CONST__M;

2548 2549 2550
		status = Read16_0(state, OFDM_EQ_TOP_TD_TPS_CODE_HP__A, &CodeRate);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2551 2552 2553 2554 2555 2556
		CodeRate &= OFDM_EQ_TOP_TD_TPS_CODE_HP__M;

		if (Constellation > OFDM_EQ_TOP_TD_TPS_CONST_64QAM ||
		    CodeRate > OFDM_EQ_TOP_TD_TPS_CODE_LP_7_8)
			break;
		SignalToNoiseRel = SignalToNoise -
2557
		    QE_SN[Constellation * 5 + CodeRate];
R
Ralph Metzler 已提交
2558 2559
		BERQuality = 100;

2560 2561
		if (SignalToNoiseRel < -70)
			*pQuality = 0;
R
Ralph Metzler 已提交
2562 2563 2564 2565 2566
		else if (SignalToNoiseRel < 30)
			*pQuality = ((SignalToNoiseRel + 70) *
				     BERQuality) / 100;
		else
			*pQuality = BERQuality;
2567
	} while (0);
R
Ralph Metzler 已提交
2568 2569 2570
	return 0;
};

2571
static int GetDVBCQuality(struct drxk_state *state, s32 *pQuality)
R
Ralph Metzler 已提交
2572 2573 2574 2575 2576 2577 2578 2579 2580
{
	int status = 0;
	*pQuality = 0;

	do {
		u32 SignalToNoise = 0;
		u32 BERQuality = 100;
		u32 SignalToNoiseRel = 0;

2581 2582 2583
		status = GetQAMSignalToNoise(state, &SignalToNoise);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2584

2585
		switch (state->param.u.qam.modulation) {
R
Ralph Metzler 已提交
2586 2587 2588 2589 2590
		case QAM_16:
			SignalToNoiseRel = SignalToNoise - 200;
			break;
		case QAM_32:
			SignalToNoiseRel = SignalToNoise - 230;
2591
			break;	/* Not in NorDig */
R
Ralph Metzler 已提交
2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610
		case QAM_64:
			SignalToNoiseRel = SignalToNoise - 260;
			break;
		case QAM_128:
			SignalToNoiseRel = SignalToNoise - 290;
			break;
		default:
		case QAM_256:
			SignalToNoiseRel = SignalToNoise - 320;
			break;
		}

		if (SignalToNoiseRel < -70)
			*pQuality = 0;
		else if (SignalToNoiseRel < 30)
			*pQuality = ((SignalToNoiseRel + 70) *
				     BERQuality) / 100;
		else
			*pQuality = BERQuality;
2611
	} while (0);
R
Ralph Metzler 已提交
2612 2613 2614 2615 2616 2617

	return status;
}

static int GetQuality(struct drxk_state *state, s32 *pQuality)
{
2618 2619
	switch (state->m_OperationMode) {
	case OM_DVBT:
R
Ralph Metzler 已提交
2620
		return GetDVBTQuality(state, pQuality);
2621
	case OM_QAM_ITU_A:
R
Ralph Metzler 已提交
2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653
		return GetDVBCQuality(state, pQuality);
	default:
		break;
	}

	return 0;
}
#endif

/* Free data ram in SIO HI */
#define SIO_HI_RA_RAM_USR_BEGIN__A 0x420040
#define SIO_HI_RA_RAM_USR_END__A   0x420060

#define DRXK_HI_ATOMIC_BUF_START (SIO_HI_RA_RAM_USR_BEGIN__A)
#define DRXK_HI_ATOMIC_BUF_END   (SIO_HI_RA_RAM_USR_BEGIN__A + 7)
#define DRXK_HI_ATOMIC_READ      SIO_HI_RA_RAM_PAR_3_ACP_RW_READ
#define DRXK_HI_ATOMIC_WRITE     SIO_HI_RA_RAM_PAR_3_ACP_RW_WRITE

#define DRXDAP_FASI_ADDR2BLOCK(addr)  (((addr) >> 22) & 0x3F)
#define DRXDAP_FASI_ADDR2BANK(addr)   (((addr) >> 16) & 0x3F)
#define DRXDAP_FASI_ADDR2OFFSET(addr) ((addr) & 0x7FFF)

static int ConfigureI2CBridge(struct drxk_state *state, bool bEnableBridge)
{
	int status;

	if (state->m_DrxkState == DRXK_UNINITIALIZED)
		return -1;
	if (state->m_DrxkState == DRXK_POWERED_DOWN)
		return -1;

	do {
2654 2655 2656
		status = Write16_0(state, SIO_HI_RA_RAM_PAR_1__A, SIO_HI_RA_RAM_PAR_1_PAR1_SEC_KEY);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2657
		if (bEnableBridge) {
2658 2659 2660
			status = Write16_0(state, SIO_HI_RA_RAM_PAR_2__A, SIO_HI_RA_RAM_PAR_2_BRD_CFG_CLOSED);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2661
		} else {
2662 2663 2664
			status = Write16_0(state, SIO_HI_RA_RAM_PAR_2__A, SIO_HI_RA_RAM_PAR_2_BRD_CFG_OPEN);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2665 2666
		}

2667 2668 2669
		status = HI_Command(state, SIO_HI_RA_RAM_CMD_BRDCTRL, 0);
		if (status < 0)
			break;
2670
	} while (0);
R
Ralph Metzler 已提交
2671 2672 2673
	return status;
}

2674 2675
static int SetPreSaw(struct drxk_state *state,
		     struct SCfgPreSaw *pPreSawCfg)
R
Ralph Metzler 已提交
2676 2677 2678
{
	int status;

2679 2680
	if ((pPreSawCfg == NULL)
	    || (pPreSawCfg->reference > IQM_AF_PDREF__M))
R
Ralph Metzler 已提交
2681 2682 2683 2684 2685 2686 2687
		return -1;

	status = Write16_0(state, IQM_AF_PDREF__A, pPreSawCfg->reference);
	return status;
}

static int BLDirectCmd(struct drxk_state *state, u32 targetAddr,
2688
		       u16 romOffset, u16 nrOfElements, u32 timeOut)
R
Ralph Metzler 已提交
2689
{
2690 2691 2692 2693
	u16 blStatus = 0;
	u16 offset = (u16) ((targetAddr >> 0) & 0x00FFFF);
	u16 blockbank = (u16) ((targetAddr >> 16) & 0x000FFF);
	int status;
R
Ralph Metzler 已提交
2694 2695 2696 2697
	unsigned long end;

	mutex_lock(&state->mutex);
	do {
2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715
		status = Write16_0(state, SIO_BL_MODE__A, SIO_BL_MODE_DIRECT);
		if (status < 0)
			break;
		status = Write16_0(state, SIO_BL_TGT_HDR__A, blockbank);
		if (status < 0)
			break;
		status = Write16_0(state, SIO_BL_TGT_ADDR__A, offset);
		if (status < 0)
			break;
		status = Write16_0(state, SIO_BL_SRC_ADDR__A, romOffset);
		if (status < 0)
			break;
		status = Write16_0(state, SIO_BL_SRC_LEN__A, nrOfElements);
		if (status < 0)
			break;
		status = Write16_0(state, SIO_BL_ENABLE__A, SIO_BL_ENABLE_ON);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2716

2717
		end = jiffies + msecs_to_jiffies(timeOut);
R
Ralph Metzler 已提交
2718
		do {
2719 2720 2721
			status = Read16_0(state, SIO_BL_STATUS__A, &blStatus);
			if (status < 0)
				break;
2722
		} while ((blStatus == 0x1) && time_is_after_jiffies(end));
R
Ralph Metzler 已提交
2723
		if (blStatus == 0x1) {
2724
			printk(KERN_ERR "drxk: SIO not ready\n");
R
Ralph Metzler 已提交
2725 2726 2727
			mutex_unlock(&state->mutex);
			return -1;
		}
2728
	} while (0);
R
Ralph Metzler 已提交
2729 2730 2731 2732 2733
	mutex_unlock(&state->mutex);
	return status;

}

2734
static int ADCSyncMeasurement(struct drxk_state *state, u16 *count)
R
Ralph Metzler 已提交
2735 2736 2737 2738 2739 2740
{
	u16 data = 0;
	int status;

	do {
		/* Start measurement */
2741 2742 2743 2744 2745 2746
		status = Write16_0(state, IQM_AF_COMM_EXEC__A, IQM_AF_COMM_EXEC_ACTIVE);
		if (status < 0)
			break;
		status = Write16_0(state, IQM_AF_START_LOCK__A, 1);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2747 2748

		*count = 0;
2749 2750 2751
		status = Read16_0(state, IQM_AF_PHASE0__A, &data);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2752
		if (data == 127)
2753
			*count = *count + 1;
2754 2755 2756
		status = Read16_0(state, IQM_AF_PHASE1__A, &data);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2757
		if (data == 127)
2758
			*count = *count + 1;
2759 2760 2761
		status = Read16_0(state, IQM_AF_PHASE2__A, &data);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2762
		if (data == 127)
2763 2764
			*count = *count + 1;
	} while (0);
R
Ralph Metzler 已提交
2765 2766 2767 2768 2769 2770 2771 2772 2773
	return status;
}

static int ADCSynchronization(struct drxk_state *state)
{
	u16 count = 0;
	int status;

	do {
2774 2775 2776
		status = ADCSyncMeasurement(state, &count);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2777

2778
		if (count == 1) {
R
Ralph Metzler 已提交
2779 2780 2781
			/* Try sampling on a diffrent edge */
			u16 clkNeg = 0;

2782 2783 2784
			status = Read16_0(state, IQM_AF_CLKNEG__A, &clkNeg);
			if (status < 0)
				break;
2785
			if ((clkNeg | IQM_AF_CLKNEG_CLKNEGDATA__M) ==
R
Ralph Metzler 已提交
2786 2787 2788
			    IQM_AF_CLKNEG_CLKNEGDATA_CLK_ADC_DATA_POS) {
				clkNeg &= (~(IQM_AF_CLKNEG_CLKNEGDATA__M));
				clkNeg |=
2789
				    IQM_AF_CLKNEG_CLKNEGDATA_CLK_ADC_DATA_NEG;
R
Ralph Metzler 已提交
2790 2791 2792
			} else {
				clkNeg &= (~(IQM_AF_CLKNEG_CLKNEGDATA__M));
				clkNeg |=
2793
				    IQM_AF_CLKNEG_CLKNEGDATA_CLK_ADC_DATA_POS;
R
Ralph Metzler 已提交
2794
			}
2795 2796 2797 2798 2799 2800
			status = Write16_0(state, IQM_AF_CLKNEG__A, clkNeg);
			if (status < 0)
				break;
			status = ADCSyncMeasurement(state, &count);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
2801 2802 2803 2804 2805 2806 2807 2808 2809 2810
		}

		if (count < 2)
			status = -1;
	} while (0);
	return status;
}

static int SetFrequencyShifter(struct drxk_state *state,
			       u16 intermediateFreqkHz,
2811
			       s32 tunerFreqOffset, bool isDTV)
R
Ralph Metzler 已提交
2812 2813
{
	bool selectPosImage = false;
2814
	u32 rfFreqResidual = tunerFreqOffset;
R
Ralph Metzler 已提交
2815 2816 2817 2818 2819 2820
	u32 fmFrequencyShift = 0;
	bool tunerMirror = !state->m_bMirrorFreqSpect;
	u32 adcFreq;
	bool adcFlip;
	int status;
	u32 ifFreqActual;
2821
	u32 samplingFrequency = (u32) (state->m_sysClockFreq / 3);
R
Ralph Metzler 已提交
2822 2823 2824 2825
	u32 frequencyShift;
	bool imageToSelect;

	/*
2826 2827 2828
	   Program frequency shifter
	   No need to account for mirroring on RF
	 */
R
Ralph Metzler 已提交
2829 2830 2831 2832
	if (isDTV) {
		if ((state->m_OperationMode == OM_QAM_ITU_A) ||
		    (state->m_OperationMode == OM_QAM_ITU_C) ||
		    (state->m_OperationMode == OM_DVBT))
2833 2834 2835
			selectPosImage = true;
		else
			selectPosImage = false;
R
Ralph Metzler 已提交
2836 2837 2838 2839
	}
	if (tunerMirror)
		/* tuner doesn't mirror */
		ifFreqActual = intermediateFreqkHz +
2840
		    rfFreqResidual + fmFrequencyShift;
R
Ralph Metzler 已提交
2841 2842 2843
	else
		/* tuner mirrors */
		ifFreqActual = intermediateFreqkHz -
2844
		    rfFreqResidual - fmFrequencyShift;
R
Ralph Metzler 已提交
2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856
	if (ifFreqActual > samplingFrequency / 2) {
		/* adc mirrors */
		adcFreq = samplingFrequency - ifFreqActual;
		adcFlip = true;
	} else {
		/* adc doesn't mirror */
		adcFreq = ifFreqActual;
		adcFlip = false;
	}

	frequencyShift = adcFreq;
	imageToSelect = state->m_rfmirror ^ tunerMirror ^
2857 2858 2859
	    adcFlip ^ selectPosImage;
	state->m_IqmFsRateOfs =
	    Frac28a((frequencyShift), samplingFrequency);
R
Ralph Metzler 已提交
2860 2861 2862 2863 2864 2865

	if (imageToSelect)
		state->m_IqmFsRateOfs = ~state->m_IqmFsRateOfs + 1;

	/* Program frequency shifter with tuner offset compensation */
	/* frequencyShift += tunerFreqOffset; TODO */
2866
	status = Write32(state, IQM_FS_RATE_OFS_LO__A,
R
Ralph Metzler 已提交
2867 2868 2869 2870 2871 2872
			 state->m_IqmFsRateOfs, 0);
	return status;
}

static int InitAGC(struct drxk_state *state, bool isDTV)
{
2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884
	u16 ingainTgt = 0;
	u16 ingainTgtMin = 0;
	u16 ingainTgtMax = 0;
	u16 clpCyclen = 0;
	u16 clpSumMin = 0;
	u16 clpDirTo = 0;
	u16 snsSumMin = 0;
	u16 snsSumMax = 0;
	u16 clpSumMax = 0;
	u16 snsDirTo = 0;
	u16 kiInnergainMin = 0;
	u16 ifIaccuHiTgt = 0;
R
Ralph Metzler 已提交
2885 2886
	u16 ifIaccuHiTgtMin = 0;
	u16 ifIaccuHiTgtMax = 0;
2887 2888 2889
	u16 data = 0;
	u16 fastClpCtrlDelay = 0;
	u16 clpCtrlMode = 0;
R
Ralph Metzler 已提交
2890 2891 2892 2893
	int status = 0;

	do {
		/* Common settings */
2894
		snsSumMax = 1023;
R
Ralph Metzler 已提交
2895
		ifIaccuHiTgtMin = 2047;
2896 2897
		clpCyclen = 500;
		clpSumMax = 1023;
R
Ralph Metzler 已提交
2898 2899 2900

		if (IsQAM(state)) {
			/* Standard specific settings */
2901 2902 2903 2904 2905 2906
			clpSumMin = 8;
			clpDirTo = (u16) -9;
			clpCtrlMode = 0;
			snsSumMin = 8;
			snsDirTo = (u16) -9;
			kiInnergainMin = (u16) -1030;
R
Ralph Metzler 已提交
2907 2908
		} else
			status = -1;
2909 2910 2911
		status = (status);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
2912
		if (IsQAM(state)) {
2913 2914 2915 2916 2917
			ifIaccuHiTgtMax = 0x2380;
			ifIaccuHiTgt = 0x2380;
			ingainTgtMin = 0x0511;
			ingainTgt = 0x0511;
			ingainTgtMax = 5119;
R
Ralph Metzler 已提交
2918
			fastClpCtrlDelay =
2919
			    state->m_qamIfAgcCfg.FastClipCtrlDelay;
R
Ralph Metzler 已提交
2920
		} else {
2921 2922 2923 2924 2925
			ifIaccuHiTgtMax = 0x1200;
			ifIaccuHiTgt = 0x1200;
			ingainTgtMin = 13424;
			ingainTgt = 13424;
			ingainTgtMax = 30000;
R
Ralph Metzler 已提交
2926
			fastClpCtrlDelay =
2927
			    state->m_dvbtIfAgcCfg.FastClipCtrlDelay;
R
Ralph Metzler 已提交
2928
		}
2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046
		status = Write16_0(state, SCU_RAM_AGC_FAST_CLP_CTRL_DELAY__A, fastClpCtrlDelay);
		if (status < 0)
			break;

		status = Write16_0(state, SCU_RAM_AGC_CLP_CTRL_MODE__A, clpCtrlMode);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_INGAIN_TGT__A, ingainTgt);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_INGAIN_TGT_MIN__A, ingainTgtMin);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_INGAIN_TGT_MAX__A, ingainTgtMax);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_IF_IACCU_HI_TGT_MIN__A, ifIaccuHiTgtMin);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_IF_IACCU_HI_TGT_MAX__A, ifIaccuHiTgtMax);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_IF_IACCU_HI__A, 0);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_IF_IACCU_LO__A, 0);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_RF_IACCU_HI__A, 0);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_RF_IACCU_LO__A, 0);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_CLP_SUM_MAX__A, clpSumMax);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_SNS_SUM_MAX__A, snsSumMax);
		if (status < 0)
			break;

		status = Write16_0(state, SCU_RAM_AGC_KI_INNERGAIN_MIN__A, kiInnergainMin);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_IF_IACCU_HI_TGT__A, ifIaccuHiTgt);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_CLP_CYCLEN__A, clpCyclen);
		if (status < 0)
			break;

		status = Write16_0(state, SCU_RAM_AGC_RF_SNS_DEV_MAX__A, 1023);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_RF_SNS_DEV_MIN__A, (u16) -1023);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_FAST_SNS_CTRL_DELAY__A, 50);
		if (status < 0)
			break;

		status = Write16_0(state, SCU_RAM_AGC_KI_MAXMINGAIN_TH__A, 20);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_CLP_SUM_MIN__A, clpSumMin);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_SNS_SUM_MIN__A, snsSumMin);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_CLP_DIR_TO__A, clpDirTo);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_SNS_DIR_TO__A, snsDirTo);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_KI_MINGAIN__A, 0x7fff);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_KI_MAXGAIN__A, 0x0);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_KI_MIN__A, 0x0117);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_KI_MAX__A, 0x0657);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_CLP_SUM__A, 0);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_CLP_CYCCNT__A, 0);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_CLP_DIR_WD__A, 0);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_CLP_DIR_STP__A, 1);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_SNS_SUM__A, 0);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_SNS_CYCCNT__A, 0);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_SNS_DIR_WD__A, 0);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_SNS_DIR_STP__A, 1);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_SNS_CYCLEN__A, 500);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_KI_CYCLEN__A, 500);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3047 3048

		/* Initialize inner-loop KI gain factors */
3049 3050 3051
		status = Read16_0(state, SCU_RAM_AGC_KI__A, &data);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3052 3053 3054 3055 3056 3057 3058
		if (IsQAM(state)) {
			data = 0x0657;
			data &= ~SCU_RAM_AGC_KI_RF__M;
			data |= (DRXK_KI_RAGC_QAM << SCU_RAM_AGC_KI_RF__B);
			data &= ~SCU_RAM_AGC_KI_IF__M;
			data |= (DRXK_KI_IAGC_QAM << SCU_RAM_AGC_KI_IF__B);
		}
3059 3060 3061
		status = Write16_0(state, SCU_RAM_AGC_KI__A, data);
		if (status < 0)
			break;
3062
	} while (0);
R
Ralph Metzler 已提交
3063 3064 3065
	return status;
}

3066
static int DVBTQAMGetAccPktErr(struct drxk_state *state, u16 *packetErr)
R
Ralph Metzler 已提交
3067 3068 3069 3070 3071
{
	int status;

	do {
		if (packetErr == NULL) {
3072 3073 3074
			status = Write16_0(state, SCU_RAM_FEC_ACCUM_PKT_FAILURES__A, 0);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
3075
		} else {
3076 3077 3078
			status = Read16_0(state, SCU_RAM_FEC_ACCUM_PKT_FAILURES__A, packetErr);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
3079 3080 3081 3082 3083 3084 3085 3086 3087 3088
		}
	} while (0);
	return status;
}

static int DVBTScCommand(struct drxk_state *state,
			 u16 cmd, u16 subcmd,
			 u16 param0, u16 param1, u16 param2,
			 u16 param3, u16 param4)
{
3089 3090
	u16 curCmd = 0;
	u16 errCode = 0;
R
Ralph Metzler 已提交
3091
	u16 retryCnt = 0;
3092 3093
	u16 scExec = 0;
	int status;
R
Ralph Metzler 已提交
3094 3095 3096 3097 3098 3099 3100 3101

	status = Read16_0(state, OFDM_SC_COMM_EXEC__A, &scExec);
	if (scExec != 1) {
		/* SC is not running */
		return -1;
	}

	/* Wait until sc is ready to receive command */
3102
	retryCnt = 0;
R
Ralph Metzler 已提交
3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115
	do {
		msleep(1);
		status = Read16_0(state, OFDM_SC_RA_RAM_CMD__A, &curCmd);
		retryCnt++;
	} while ((curCmd != 0) && (retryCnt < DRXK_MAX_RETRIES));
	if (retryCnt >= DRXK_MAX_RETRIES)
		return -1;
	/* Write sub-command */
	switch (cmd) {
		/* All commands using sub-cmd */
	case OFDM_SC_RA_RAM_CMD_PROC_START:
	case OFDM_SC_RA_RAM_CMD_SET_PREF_PARAM:
	case OFDM_SC_RA_RAM_CMD_PROGRAM_PARAM:
3116 3117
		status =
		    Write16_0(state, OFDM_SC_RA_RAM_CMD_ADDR__A, subcmd);
R
Ralph Metzler 已提交
3118 3119 3120 3121
		break;
	default:
		/* Do nothing */
		break;
3122
	}			/* switch (cmd->cmd) */
R
Ralph Metzler 已提交
3123 3124 3125 3126 3127 3128 3129 3130 3131 3132

	/* Write needed parameters and the command */
	switch (cmd) {
		/* All commands using 5 parameters */
		/* All commands using 4 parameters */
		/* All commands using 3 parameters */
		/* All commands using 2 parameters */
	case OFDM_SC_RA_RAM_CMD_PROC_START:
	case OFDM_SC_RA_RAM_CMD_SET_PREF_PARAM:
	case OFDM_SC_RA_RAM_CMD_PROGRAM_PARAM:
3133 3134
		status =
		    Write16_0(state, OFDM_SC_RA_RAM_PARAM1__A, param1);
R
Ralph Metzler 已提交
3135 3136 3137
		/* All commands using 1 parameters */
	case OFDM_SC_RA_RAM_CMD_SET_ECHO_TIMING:
	case OFDM_SC_RA_RAM_CMD_USER_IO:
3138 3139
		status =
		    Write16_0(state, OFDM_SC_RA_RAM_PARAM0__A, param0);
R
Ralph Metzler 已提交
3140 3141 3142 3143 3144 3145 3146 3147 3148
		/* All commands using 0 parameters */
	case OFDM_SC_RA_RAM_CMD_GET_OP_PARAM:
	case OFDM_SC_RA_RAM_CMD_NULL:
		/* Write command */
		status = Write16_0(state, OFDM_SC_RA_RAM_CMD__A, cmd);
		break;
	default:
		/* Unknown command */
		return -EINVAL;
3149
	}			/* switch (cmd->cmd) */
R
Ralph Metzler 已提交
3150 3151 3152

	/* Wait until sc is ready processing command */
	retryCnt = 0;
3153
	do {
R
Ralph Metzler 已提交
3154 3155 3156
		msleep(1);
		status = Read16_0(state, OFDM_SC_RA_RAM_CMD__A, &curCmd);
		retryCnt++;
3157
	} while ((curCmd != 0) && (retryCnt < DRXK_MAX_RETRIES));
R
Ralph Metzler 已提交
3158 3159 3160 3161 3162
	if (retryCnt >= DRXK_MAX_RETRIES)
		return -1;

	/* Check for illegal cmd */
	status = Read16_0(state, OFDM_SC_RA_RAM_CMD_ADDR__A, &errCode);
3163
	if (errCode == 0xFFFF) {
R
Ralph Metzler 已提交
3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176
		/* illegal command */
		return -EINVAL;
	}

	/* Retreive results parameters from SC */
	switch (cmd) {
		/* All commands yielding 5 results */
		/* All commands yielding 4 results */
		/* All commands yielding 3 results */
		/* All commands yielding 2 results */
		/* All commands yielding 1 result */
	case OFDM_SC_RA_RAM_CMD_USER_IO:
	case OFDM_SC_RA_RAM_CMD_GET_OP_PARAM:
3177 3178
		status =
		    Read16_0(state, OFDM_SC_RA_RAM_PARAM0__A, &(param0));
R
Ralph Metzler 已提交
3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190
		/* All commands yielding 0 results */
	case OFDM_SC_RA_RAM_CMD_SET_ECHO_TIMING:
	case OFDM_SC_RA_RAM_CMD_SET_TIMER:
	case OFDM_SC_RA_RAM_CMD_PROC_START:
	case OFDM_SC_RA_RAM_CMD_SET_PREF_PARAM:
	case OFDM_SC_RA_RAM_CMD_PROGRAM_PARAM:
	case OFDM_SC_RA_RAM_CMD_NULL:
		break;
	default:
		/* Unknown command */
		return -EINVAL;
		break;
3191
	}			/* switch (cmd->cmd) */
R
Ralph Metzler 已提交
3192 3193 3194
	return status;
}

3195
static int PowerUpDVBT(struct drxk_state *state)
R
Ralph Metzler 已提交
3196
{
3197
	enum DRXPowerMode powerMode = DRX_POWER_UP;
R
Ralph Metzler 已提交
3198 3199 3200
	int status;

	do {
3201 3202 3203
		status = CtrlPowerMode(state, &powerMode);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3204 3205 3206 3207
	} while (0);
	return status;
}

3208
static int DVBTCtrlSetIncEnable(struct drxk_state *state, bool *enabled)
R
Ralph Metzler 已提交
3209
{
3210 3211 3212 3213 3214 3215 3216 3217
	int status;

	if (*enabled == true)
		status = Write16_0(state, IQM_CF_BYPASSDET__A, 0);
	else
		status = Write16_0(state, IQM_CF_BYPASSDET__A, 1);

	return status;
R
Ralph Metzler 已提交
3218
}
3219 3220 3221

#define DEFAULT_FR_THRES_8K     4000
static int DVBTCtrlSetFrEnable(struct drxk_state *state, bool *enabled)
R
Ralph Metzler 已提交
3222 3223
{

3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235
	int status;

	if (*enabled == true) {
		/* write mask to 1 */
		status = Write16_0(state, OFDM_SC_RA_RAM_FR_THRES_8K__A,
				   DEFAULT_FR_THRES_8K);
	} else {
		/* write mask to 0 */
		status = Write16_0(state, OFDM_SC_RA_RAM_FR_THRES_8K__A, 0);
	}

	return status;
R
Ralph Metzler 已提交
3236 3237
}

3238 3239
static int DVBTCtrlSetEchoThreshold(struct drxk_state *state,
				    struct DRXKCfgDvbtEchoThres_t *echoThres)
R
Ralph Metzler 已提交
3240
{
3241
	u16 data = 0;
R
Ralph Metzler 已提交
3242 3243 3244
	int status;

	do {
3245 3246 3247
		status = Read16_0(state, OFDM_SC_RA_RAM_ECHO_THRES__A, &data);
		if (status < 0)
			break;
3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268

		switch (echoThres->fftMode) {
		case DRX_FFTMODE_2K:
			data &= ~OFDM_SC_RA_RAM_ECHO_THRES_2K__M;
			data |=
			    ((echoThres->threshold <<
			      OFDM_SC_RA_RAM_ECHO_THRES_2K__B)
			     & (OFDM_SC_RA_RAM_ECHO_THRES_2K__M));
			break;
		case DRX_FFTMODE_8K:
			data &= ~OFDM_SC_RA_RAM_ECHO_THRES_8K__M;
			data |=
			    ((echoThres->threshold <<
			      OFDM_SC_RA_RAM_ECHO_THRES_8K__B)
			     & (OFDM_SC_RA_RAM_ECHO_THRES_8K__M));
			break;
		default:
			return -1;
			break;
		}

3269 3270 3271
		status = Write16_0(state, OFDM_SC_RA_RAM_ECHO_THRES__A, data);
		if (status < 0)
			break;
3272 3273 3274
	} while (0);

	return status;
R
Ralph Metzler 已提交
3275 3276 3277
}

static int DVBTCtrlSetSqiSpeed(struct drxk_state *state,
3278
			       enum DRXKCfgDvbtSqiSpeed *speed)
R
Ralph Metzler 已提交
3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289
{
	int status;

	switch (*speed) {
	case DRXK_DVBT_SQI_SPEED_FAST:
	case DRXK_DVBT_SQI_SPEED_MEDIUM:
	case DRXK_DVBT_SQI_SPEED_SLOW:
		break;
	default:
		return -EINVAL;
	}
3290 3291
	status = Write16_0(state, SCU_RAM_FEC_PRE_RS_BER_FILTER_SH__A,
			   (u16) *speed);
R
Ralph Metzler 已提交
3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304
	return status;
}

/*============================================================================*/

/**
* \brief Activate DVBT specific presets
* \param demod instance of demodulator.
* \return DRXStatus_t.
*
* Called in DVBTSetStandard
*
*/
3305
static int DVBTActivatePresets(struct drxk_state *state)
R
Ralph Metzler 已提交
3306
{
3307 3308 3309 3310 3311 3312 3313 3314
	int status;

	struct DRXKCfgDvbtEchoThres_t echoThres2k = { 0, DRX_FFTMODE_2K };
	struct DRXKCfgDvbtEchoThres_t echoThres8k = { 0, DRX_FFTMODE_8K };

	do {
		bool setincenable = false;
		bool setfrenable = true;
3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329
		status = DVBTCtrlSetIncEnable(state, &setincenable);
		if (status < 0)
			break;
		status = DVBTCtrlSetFrEnable(state, &setfrenable);
		if (status < 0)
			break;
		status = DVBTCtrlSetEchoThreshold(state, &echoThres2k);
		if (status < 0)
			break;
		status = DVBTCtrlSetEchoThreshold(state, &echoThres8k);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_AGC_INGAIN_TGT_MAX__A, state->m_dvbtIfAgcCfg.IngainTgtMax);
		if (status < 0)
			break;
3330 3331 3332
	} while (0);

	return status;
R
Ralph Metzler 已提交
3333
}
3334

R
Ralph Metzler 已提交
3335 3336 3337 3338 3339 3340 3341 3342 3343 3344
/*============================================================================*/

/**
* \brief Initialize channelswitch-independent settings for DVBT.
* \param demod instance of demodulator.
* \return DRXStatus_t.
*
* For ROM code channel filter taps are loaded from the bootloader. For microcode
* the DVB-T taps from the drxk_filters.h are used.
*/
3345 3346
static int SetDVBTStandard(struct drxk_state *state,
			   enum OperationMode oMode)
R
Ralph Metzler 已提交
3347
{
3348 3349 3350
	u16 cmdResult = 0;
	u16 data = 0;
	int status;
R
Ralph Metzler 已提交
3351 3352 3353 3354 3355 3356 3357

	PowerUpDVBT(state);

	do {
		/* added antenna switch */
		SwitchAntennaToDVBT(state);
		/* send OFDM reset command */
3358 3359 3360
		status = scu_command(state, SCU_RAM_COMMAND_STANDARD_OFDM | SCU_RAM_COMMAND_CMD_DEMOD_RESET, 0, NULL, 1, &cmdResult);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3361 3362

		/* send OFDM setenv command */
3363 3364 3365
		status = scu_command(state, SCU_RAM_COMMAND_STANDARD_OFDM | SCU_RAM_COMMAND_CMD_DEMOD_SET_ENV, 0, NULL, 1, &cmdResult);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3366 3367

		/* reset datapath for OFDM, processors first */
3368 3369 3370 3371 3372 3373 3374 3375 3376
		status = Write16_0(state, OFDM_SC_COMM_EXEC__A, OFDM_SC_COMM_EXEC_STOP);
		if (status < 0)
			break;
		status = Write16_0(state, OFDM_LC_COMM_EXEC__A, OFDM_LC_COMM_EXEC_STOP);
		if (status < 0)
			break;
		status = Write16_0(state, IQM_COMM_EXEC__A, IQM_COMM_EXEC_B_STOP);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3377 3378 3379

		/* IQM setup */
		/* synchronize on ofdstate->m_festart */
3380 3381 3382
		status = Write16_0(state, IQM_AF_UPD_SEL__A, 1);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3383
		/* window size for clipping ADC detection */
3384 3385 3386
		status = Write16_0(state, IQM_AF_CLP_LEN__A, 0);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3387
		/* window size for for sense pre-SAW detection */
3388 3389 3390
		status = Write16_0(state, IQM_AF_SNS_LEN__A, 0);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3391
		/* sense threshold for sense pre-SAW detection */
3392 3393 3394 3395 3396 3397
		status = Write16_0(state, IQM_AF_AMUX__A, IQM_AF_AMUX_SIGNAL2ADC);
		if (status < 0)
			break;
		status = SetIqmAf(state, true);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3398

3399 3400 3401
		status = Write16_0(state, IQM_AF_AGC_RF__A, 0);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3402 3403

		/* Impulse noise cruncher setup */
3404 3405 3406 3407 3408 3409 3410 3411 3412
		status = Write16_0(state, IQM_AF_INC_LCT__A, 0);	/* crunch in IQM_CF */
		if (status < 0)
			break;
		status = Write16_0(state, IQM_CF_DET_LCT__A, 0);	/* detect in IQM_CF */
		if (status < 0)
			break;
		status = Write16_0(state, IQM_CF_WND_LEN__A, 3);	/* peak detector window length */
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3413

3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428
		status = Write16_0(state, IQM_RC_STRETCH__A, 16);
		if (status < 0)
			break;
		status = Write16_0(state, IQM_CF_OUT_ENA__A, 0x4);	/* enable output 2 */
		if (status < 0)
			break;
		status = Write16_0(state, IQM_CF_DS_ENA__A, 0x4);	/* decimate output 2 */
		if (status < 0)
			break;
		status = Write16_0(state, IQM_CF_SCALE__A, 1600);
		if (status < 0)
			break;
		status = Write16_0(state, IQM_CF_SCALE_SH__A, 0);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3429 3430

		/* virtual clipping threshold for clipping ADC detection */
3431 3432 3433 3434 3435 3436
		status = Write16_0(state, IQM_AF_CLP_TH__A, 448);
		if (status < 0)
			break;
		status = Write16_0(state, IQM_CF_DATATH__A, 495);	/* crunching threshold */
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3437

3438 3439 3440
		status = BLChainCmd(state, DRXK_BL_ROM_OFFSET_TAPS_DVBT, DRXK_BLCC_NR_ELEMENTS_TAPS, DRXK_BLC_TIMEOUT);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3441

3442 3443 3444 3445 3446 3447
		status = Write16_0(state, IQM_CF_PKDTH__A, 2);	/* peak detector threshold */
		if (status < 0)
			break;
		status = Write16_0(state, IQM_CF_POW_MEAS_LEN__A, 2);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3448
		/* enable power measurement interrupt */
3449 3450 3451 3452 3453 3454
		status = Write16_0(state, IQM_CF_COMM_INT_MSK__A, 1);
		if (status < 0)
			break;
		status = Write16_0(state, IQM_COMM_EXEC__A, IQM_COMM_EXEC_B_ACTIVE);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3455 3456

		/* IQM will not be reset from here, sync ADC and update/init AGC */
3457 3458 3459 3460 3461 3462
		status = ADCSynchronization(state);
		if (status < 0)
			break;
		status = SetPreSaw(state, &state->m_dvbtPreSawCfg);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3463 3464

		/* Halt SCU to enable safe non-atomic accesses */
3465 3466 3467
		status = Write16_0(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_HOLD);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3468

3469 3470 3471 3472 3473 3474
		status = SetAgcRf(state, &state->m_dvbtRfAgcCfg, true);
		if (status < 0)
			break;
		status = SetAgcIf(state, &state->m_dvbtIfAgcCfg, true);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3475 3476

		/* Set Noise Estimation notch width and enable DC fix */
3477 3478 3479
		status = Read16_0(state, OFDM_SC_RA_RAM_CONFIG__A, &data);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3480
		data |= OFDM_SC_RA_RAM_CONFIG_NE_FIX_ENABLE__M;
3481 3482 3483
		status = Write16_0(state, OFDM_SC_RA_RAM_CONFIG__A, data);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3484 3485

		/* Activate SCU to enable SCU commands */
3486 3487 3488
		status = Write16_0(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_ACTIVE);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3489

3490
		if (!state->m_DRXK_A3_ROM_CODE) {
R
Ralph Metzler 已提交
3491
			/* AGCInit() is not done for DVBT, so set agcFastClipCtrlDelay  */
3492 3493 3494
			status = Write16_0(state, SCU_RAM_AGC_FAST_CLP_CTRL_DELAY__A, state->m_dvbtIfAgcCfg.FastClipCtrlDelay);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
3495 3496 3497 3498
		}

		/* OFDM_SC setup */
#ifdef COMPILE_FOR_NONRT
3499 3500 3501 3502 3503 3504
		status = Write16_0(state, OFDM_SC_RA_RAM_BE_OPT_DELAY__A, 1);
		if (status < 0)
			break;
		status = Write16_0(state, OFDM_SC_RA_RAM_BE_OPT_INIT_DELAY__A, 2);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3505 3506 3507
#endif

		/* FEC setup */
3508 3509 3510
		status = Write16_0(state, FEC_DI_INPUT_CTL__A, 1);	/* OFDM input */
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3511 3512 3513


#ifdef COMPILE_FOR_NONRT
3514 3515 3516
		status = Write16_0(state, FEC_RS_MEASUREMENT_PERIOD__A, 0x400);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3517
#else
3518 3519 3520
		status = Write16_0(state, FEC_RS_MEASUREMENT_PERIOD__A, 0x1000);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3521
#endif
3522 3523 3524
		status = Write16_0(state, FEC_RS_MEASUREMENT_PRESCALE__A, 0x0001);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3525 3526

		/* Setup MPEG bus */
3527 3528 3529
		status = MPEGTSDtoSetup(state, OM_DVBT);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3530
		/* Set DVBT Presets */
3531 3532 3533
		status = DVBTActivatePresets(state);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3534 3535 3536

	} while (0);

3537
	if (status < 0)
3538
		printk(KERN_ERR "drxk: %s status - %08x\n", __func__, status);
R
Ralph Metzler 已提交
3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550

	return status;
}

/*============================================================================*/
/**
* \brief Start dvbt demodulating for channel.
* \param demod instance of demodulator.
* \return DRXStatus_t.
*/
static int DVBTStart(struct drxk_state *state)
{
3551 3552 3553 3554 3555 3556 3557 3558
	u16 param1;
	int status;
	/* DRXKOfdmScCmd_t scCmd; */

	/* Start correct processes to get in lock */
	/* DRXK: OFDM_SC_RA_RAM_PROC_LOCKTRACK is no longer in mapfile! */
	do {
		param1 = OFDM_SC_RA_RAM_LOCKTRACK_MIN;
3559 3560 3561
		status = DVBTScCommand(state, OFDM_SC_RA_RAM_CMD_PROC_START, 0, OFDM_SC_RA_RAM_SW_EVENT_RUN_NMASK__M, param1, 0, 0, 0);
		if (status < 0)
			break;
3562
		/* Start FEC OC */
3563 3564 3565 3566 3567 3568
		status = MPEGTSStart(state);
		if (status < 0)
			break;
		status = Write16_0(state, FEC_COMM_EXEC__A, FEC_COMM_EXEC_ACTIVE);
		if (status < 0)
			break;
3569 3570
	} while (0);
	return status;
R
Ralph Metzler 已提交
3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581
}


/*============================================================================*/

/**
* \brief Set up dvbt demodulator for channel.
* \param demod instance of demodulator.
* \return DRXStatus_t.
* // original DVBTSetChannel()
*/
3582 3583
static int SetDVBT(struct drxk_state *state, u16 IntermediateFreqkHz,
		   s32 tunerFreqOffset)
R
Ralph Metzler 已提交
3584
{
3585 3586 3587 3588 3589 3590
	u16 cmdResult = 0;
	u16 transmissionParams = 0;
	u16 operationMode = 0;
	u32 iqmRcRateOfs = 0;
	u32 bandwidth = 0;
	u16 param1;
R
Ralph Metzler 已提交
3591 3592
	int status;

3593
	/* printk(KERN_DEBUG "drxk: %s IF =%d, TFO = %d\n", __func__, IntermediateFreqkHz, tunerFreqOffset); */
R
Ralph Metzler 已提交
3594
	do {
3595 3596 3597
		status = scu_command(state, SCU_RAM_COMMAND_STANDARD_OFDM | SCU_RAM_COMMAND_CMD_DEMOD_STOP, 0, NULL, 1, &cmdResult);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3598 3599

		/* Halt SCU to enable safe non-atomic accesses */
3600 3601 3602
		status = Write16_0(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_HOLD);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3603 3604

		/* Stop processors */
3605 3606 3607 3608 3609 3610
		status = Write16_0(state, OFDM_SC_COMM_EXEC__A, OFDM_SC_COMM_EXEC_STOP);
		if (status < 0)
			break;
		status = Write16_0(state, OFDM_LC_COMM_EXEC__A, OFDM_LC_COMM_EXEC_STOP);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3611 3612 3613

		/* Mandatory fix, always stop CP, required to set spl offset back to
		   hardware default (is set to 0 by ucode during pilot detection */
3614 3615 3616
		status = Write16_0(state, OFDM_CP_COMM_EXEC__A, OFDM_CP_COMM_EXEC_STOP);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3617 3618 3619 3620

		/*== Write channel settings to device =====================================*/

		/* mode */
3621
		switch (state->param.u.ofdm.transmission_mode) {
R
Ralph Metzler 已提交
3622 3623 3624 3625 3626
		case TRANSMISSION_MODE_AUTO:
		default:
			operationMode |= OFDM_SC_RA_RAM_OP_AUTO_MODE__M;
			/* fall through , try first guess DRX_FFTMODE_8K */
		case TRANSMISSION_MODE_8K:
3627 3628
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_MODE_8K;
R
Ralph Metzler 已提交
3629 3630
			break;
		case TRANSMISSION_MODE_2K:
3631 3632
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_MODE_2K;
R
Ralph Metzler 已提交
3633 3634 3635 3636
			break;
		}

		/* guard */
3637
		switch (state->param.u.ofdm.guard_interval) {
R
Ralph Metzler 已提交
3638 3639 3640 3641 3642
		default:
		case GUARD_INTERVAL_AUTO:
			operationMode |= OFDM_SC_RA_RAM_OP_AUTO_GUARD__M;
			/* fall through , try first guess DRX_GUARD_1DIV4 */
		case GUARD_INTERVAL_1_4:
3643 3644
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_GUARD_4;
R
Ralph Metzler 已提交
3645 3646
			break;
		case GUARD_INTERVAL_1_32:
3647 3648
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_GUARD_32;
R
Ralph Metzler 已提交
3649 3650
			break;
		case GUARD_INTERVAL_1_16:
3651 3652
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_GUARD_16;
R
Ralph Metzler 已提交
3653 3654
			break;
		case GUARD_INTERVAL_1_8:
3655 3656
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_GUARD_8;
R
Ralph Metzler 已提交
3657 3658 3659 3660
			break;
		}

		/* hierarchy */
3661
		switch (state->param.u.ofdm.hierarchy_information) {
R
Ralph Metzler 已提交
3662
		case HIERARCHY_AUTO:
3663
		case HIERARCHY_NONE:
R
Ralph Metzler 已提交
3664 3665 3666
		default:
			operationMode |= OFDM_SC_RA_RAM_OP_AUTO_HIER__M;
			/* fall through , try first guess SC_RA_RAM_OP_PARAM_HIER_NO */
3667 3668 3669 3670 3671
			/* transmissionParams |= OFDM_SC_RA_RAM_OP_PARAM_HIER_NO; */
			/* break; */
		case HIERARCHY_1:
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_HIER_A1;
R
Ralph Metzler 已提交
3672
			break;
3673 3674 3675
		case HIERARCHY_2:
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_HIER_A2;
R
Ralph Metzler 已提交
3676
			break;
3677 3678 3679
		case HIERARCHY_4:
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_HIER_A4;
R
Ralph Metzler 已提交
3680 3681 3682 3683 3684
			break;
		}


		/* constellation */
3685
		switch (state->param.u.ofdm.constellation) {
R
Ralph Metzler 已提交
3686 3687 3688 3689 3690
		case QAM_AUTO:
		default:
			operationMode |= OFDM_SC_RA_RAM_OP_AUTO_CONST__M;
			/* fall through , try first guess DRX_CONSTELLATION_QAM64 */
		case QAM_64:
3691 3692
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_CONST_QAM64;
R
Ralph Metzler 已提交
3693 3694
			break;
		case QPSK:
3695 3696
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_CONST_QPSK;
R
Ralph Metzler 已提交
3697 3698
			break;
		case QAM_16:
3699 3700
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_CONST_QAM16;
R
Ralph Metzler 已提交
3701 3702 3703
			break;
		}
#if 0
3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723
		/* No hierachical channels support in BDA */
		/* Priority (only for hierarchical channels) */
		switch (channel->priority) {
		case DRX_PRIORITY_LOW:
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_PRIO_LO;
			WR16(devAddr, OFDM_EC_SB_PRIOR__A,
			     OFDM_EC_SB_PRIOR_LO);
			break;
		case DRX_PRIORITY_HIGH:
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_PRIO_HI;
			WR16(devAddr, OFDM_EC_SB_PRIOR__A,
			     OFDM_EC_SB_PRIOR_HI));
			break;
		case DRX_PRIORITY_UNKNOWN:	/* fall through */
		default:
			return DRX_STS_INVALID_ARG;
			break;
		}
R
Ralph Metzler 已提交
3724
#else
3725
		/* Set Priorty high */
R
Ralph Metzler 已提交
3726
		transmissionParams |= OFDM_SC_RA_RAM_OP_PARAM_PRIO_HI;
3727 3728 3729
		status = Write16_0(state, OFDM_EC_SB_PRIOR__A, OFDM_EC_SB_PRIOR_HI);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3730 3731 3732
#endif

		/* coderate */
3733
		switch (state->param.u.ofdm.code_rate_HP) {
R
Ralph Metzler 已提交
3734 3735 3736 3737
		case FEC_AUTO:
		default:
			operationMode |= OFDM_SC_RA_RAM_OP_AUTO_RATE__M;
			/* fall through , try first guess DRX_CODERATE_2DIV3 */
3738 3739 3740
		case FEC_2_3:
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_RATE_2_3;
R
Ralph Metzler 已提交
3741
			break;
3742 3743 3744
		case FEC_1_2:
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_RATE_1_2;
R
Ralph Metzler 已提交
3745
			break;
3746 3747 3748
		case FEC_3_4:
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_RATE_3_4;
R
Ralph Metzler 已提交
3749
			break;
3750 3751 3752
		case FEC_5_6:
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_RATE_5_6;
R
Ralph Metzler 已提交
3753
			break;
3754 3755 3756
		case FEC_7_8:
			transmissionParams |=
			    OFDM_SC_RA_RAM_OP_PARAM_RATE_7_8;
R
Ralph Metzler 已提交
3757 3758 3759 3760 3761 3762 3763 3764 3765 3766
			break;
		}

		/* SAW filter selection: normaly not necesarry, but if wanted
		   the application can select a SAW filter via the driver by using UIOs */
		/* First determine real bandwidth (Hz) */
		/* Also set delay for impulse noise cruncher */
		/* Also set parameters for EC_OC fix, note EC_OC_REG_TMD_HIL_MAR is changed
		   by SC for fix for some 8K,1/8 guard but is restored by InitEC and ResetEC
		   functions */
3767
		switch (state->param.u.ofdm.bandwidth) {
R
Ralph Metzler 已提交
3768 3769 3770
		case BANDWIDTH_AUTO:
		case BANDWIDTH_8_MHZ:
			bandwidth = DRXK_BANDWIDTH_8MHZ_IN_HZ;
3771 3772 3773
			status = Write16_0(state, OFDM_SC_RA_RAM_SRMM_FIX_FACT_8K__A, 3052);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
3774
			/* cochannel protection for PAL 8 MHz */
3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786
			status = Write16_0(state, OFDM_SC_RA_RAM_NI_INIT_8K_PER_LEFT__A, 7);
			if (status < 0)
				break;
			status = Write16_0(state, OFDM_SC_RA_RAM_NI_INIT_8K_PER_RIGHT__A, 7);
			if (status < 0)
				break;
			status = Write16_0(state, OFDM_SC_RA_RAM_NI_INIT_2K_PER_LEFT__A, 7);
			if (status < 0)
				break;
			status = Write16_0(state, OFDM_SC_RA_RAM_NI_INIT_2K_PER_RIGHT__A, 1);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
3787 3788 3789
			break;
		case BANDWIDTH_7_MHZ:
			bandwidth = DRXK_BANDWIDTH_7MHZ_IN_HZ;
3790 3791 3792
			status = Write16_0(state, OFDM_SC_RA_RAM_SRMM_FIX_FACT_8K__A, 3491);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
3793
			/* cochannel protection for PAL 7 MHz */
3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805
			status = Write16_0(state, OFDM_SC_RA_RAM_NI_INIT_8K_PER_LEFT__A, 8);
			if (status < 0)
				break;
			status = Write16_0(state, OFDM_SC_RA_RAM_NI_INIT_8K_PER_RIGHT__A, 8);
			if (status < 0)
				break;
			status = Write16_0(state, OFDM_SC_RA_RAM_NI_INIT_2K_PER_LEFT__A, 4);
			if (status < 0)
				break;
			status = Write16_0(state, OFDM_SC_RA_RAM_NI_INIT_2K_PER_RIGHT__A, 1);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
3806 3807 3808
			break;
		case BANDWIDTH_6_MHZ:
			bandwidth = DRXK_BANDWIDTH_6MHZ_IN_HZ;
3809 3810 3811
			status = Write16_0(state, OFDM_SC_RA_RAM_SRMM_FIX_FACT_8K__A, 4073);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
3812
			/* cochannel protection for NTSC 6 MHz */
3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824
			status = Write16_0(state, OFDM_SC_RA_RAM_NI_INIT_8K_PER_LEFT__A, 19);
			if (status < 0)
				break;
			status = Write16_0(state, OFDM_SC_RA_RAM_NI_INIT_8K_PER_RIGHT__A, 19);
			if (status < 0)
				break;
			status = Write16_0(state, OFDM_SC_RA_RAM_NI_INIT_2K_PER_LEFT__A, 14);
			if (status < 0)
				break;
			status = Write16_0(state, OFDM_SC_RA_RAM_NI_INIT_2K_PER_RIGHT__A, 1);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
3825
			break;
3826 3827
		default:
			return -EINVAL;
R
Ralph Metzler 已提交
3828 3829
		}

3830
		if (iqmRcRateOfs == 0) {
R
Ralph Metzler 已提交
3831 3832 3833 3834
			/* Now compute IQM_RC_RATE_OFS
			   (((SysFreq/BandWidth)/2)/2) -1) * 2^23)
			   =>
			   ((SysFreq / BandWidth) * (2^21)) - (2^23)
3835
			 */
R
Ralph Metzler 已提交
3836 3837 3838 3839
			/* (SysFreq / BandWidth) * (2^28)  */
			/* assert (MAX(sysClk)/MIN(bandwidth) < 16)
			   => assert(MAX(sysClk) < 16*MIN(bandwidth))
			   => assert(109714272 > 48000000) = true so Frac 28 can be used  */
3840 3841 3842
			iqmRcRateOfs = Frac28a((u32)
					       ((state->m_sysClockFreq *
						 1000) / 3), bandwidth);
R
Ralph Metzler 已提交
3843 3844 3845
			/* (SysFreq / BandWidth) * (2^21), rounding before truncating  */
			if ((iqmRcRateOfs & 0x7fL) >= 0x40)
				iqmRcRateOfs += 0x80L;
3846
			iqmRcRateOfs = iqmRcRateOfs >> 7;
R
Ralph Metzler 已提交
3847
			/* ((SysFreq / BandWidth) * (2^21)) - (2^23)  */
3848
			iqmRcRateOfs = iqmRcRateOfs - (1 << 23);
R
Ralph Metzler 已提交
3849 3850
		}

3851 3852 3853
		iqmRcRateOfs &=
		    ((((u32) IQM_RC_RATE_OFS_HI__M) <<
		      IQM_RC_RATE_OFS_LO__W) | IQM_RC_RATE_OFS_LO__M);
3854 3855 3856
		status = Write32(state, IQM_RC_RATE_OFS_LO__A, iqmRcRateOfs, 0);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3857 3858 3859

		/* Bandwidth setting done */

3860 3861 3862 3863 3864 3865 3866 3867
#if 0
		status = DVBTSetFrequencyShift(demod, channel, tunerOffset);
		if (status < 0)
			break;
#endif
		status = SetFrequencyShifter(state, IntermediateFreqkHz, tunerFreqOffset, true);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3868 3869 3870 3871

		/*== Start SC, write channel settings to SC ===============================*/

		/* Activate SCU to enable SCU commands */
3872 3873 3874
		status = Write16_0(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_ACTIVE);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3875 3876

		/* Enable SC after setting all other parameters */
3877 3878 3879 3880 3881 3882
		status = Write16_0(state, OFDM_SC_COMM_STATE__A, 0);
		if (status < 0)
			break;
		status = Write16_0(state, OFDM_SC_COMM_EXEC__A, 1);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3883 3884


3885 3886 3887
		status = scu_command(state, SCU_RAM_COMMAND_STANDARD_OFDM | SCU_RAM_COMMAND_CMD_DEMOD_START, 0, NULL, 1, &cmdResult);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3888 3889

		/* Write SC parameter registers, set all AUTO flags in operation mode */
3890 3891 3892 3893 3894 3895 3896 3897
		param1 = (OFDM_SC_RA_RAM_OP_AUTO_MODE__M |
			  OFDM_SC_RA_RAM_OP_AUTO_GUARD__M |
			  OFDM_SC_RA_RAM_OP_AUTO_CONST__M |
			  OFDM_SC_RA_RAM_OP_AUTO_HIER__M |
			  OFDM_SC_RA_RAM_OP_AUTO_RATE__M);
		status =
		    DVBTScCommand(state, OFDM_SC_RA_RAM_CMD_SET_PREF_PARAM,
				  0, transmissionParams, param1, 0, 0, 0);
R
Ralph Metzler 已提交
3898
		if (!state->m_DRXK_A3_ROM_CODE)
3899 3900 3901
			status = DVBTCtrlSetSqiSpeed(state, &state->m_sqiSpeed);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
3902

3903
	} while (0);
R
Ralph Metzler 已提交
3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919

	return status;
}


/*============================================================================*/

/**
* \brief Retreive lock status .
* \param demod    Pointer to demodulator instance.
* \param lockStat Pointer to lock status structure.
* \return DRXStatus_t.
*
*/
static int GetDVBTLockStatus(struct drxk_state *state, u32 *pLockStatus)
{
3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951
	int status;
	const u16 mpeg_lock_mask = (OFDM_SC_RA_RAM_LOCK_MPEG__M |
				    OFDM_SC_RA_RAM_LOCK_FEC__M);
	const u16 fec_lock_mask = (OFDM_SC_RA_RAM_LOCK_FEC__M);
	const u16 demod_lock_mask = OFDM_SC_RA_RAM_LOCK_DEMOD__M;

	u16 ScRaRamLock = 0;
	u16 ScCommExec = 0;

	/* driver 0.9.0 */
	/* Check if SC is running */
	status = Read16_0(state, OFDM_SC_COMM_EXEC__A, &ScCommExec);
	if (ScCommExec == OFDM_SC_COMM_EXEC_STOP) {
		/* SC not active; return DRX_NOT_LOCKED */
		*pLockStatus = NOT_LOCKED;
		return status;
	}

	status = Read16_0(state, OFDM_SC_RA_RAM_LOCK__A, &ScRaRamLock);

	if ((ScRaRamLock & mpeg_lock_mask) == mpeg_lock_mask)
		*pLockStatus = MPEG_LOCK;
	else if ((ScRaRamLock & fec_lock_mask) == fec_lock_mask)
		*pLockStatus = FEC_LOCK;
	else if ((ScRaRamLock & demod_lock_mask) == demod_lock_mask)
		*pLockStatus = DEMOD_LOCK;
	else if (ScRaRamLock & OFDM_SC_RA_RAM_LOCK_NODVBT__M)
		*pLockStatus = NEVER_LOCK;
	else
		*pLockStatus = NOT_LOCKED;

	return status;
R
Ralph Metzler 已提交
3952 3953
}

3954
static int PowerUpQAM(struct drxk_state *state)
R
Ralph Metzler 已提交
3955
{
3956 3957
	enum DRXPowerMode powerMode = DRXK_POWER_DOWN_OFDM;
	int status = 0;
R
Ralph Metzler 已提交
3958

3959
	do {
3960 3961 3962
		status = CtrlPowerMode(state, &powerMode);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
3963

3964
	} while (0);
R
Ralph Metzler 已提交
3965

3966
	return status;
R
Ralph Metzler 已提交
3967 3968 3969
}


3970
/** Power Down QAM */
R
Ralph Metzler 已提交
3971 3972
static int PowerDownQAM(struct drxk_state *state)
{
3973 3974 3975 3976 3977
	u16 data = 0;
	u16 cmdResult;
	int status = 0;

	do {
3978 3979 3980
		status = Read16_0(state, SCU_COMM_EXEC__A, &data);
		if (status < 0)
			break;
3981 3982 3983 3984 3985 3986
		if (data == SCU_COMM_EXEC_ACTIVE) {
			/*
			   STOP demodulator
			   QAM and HW blocks
			 */
			/* stop all comstate->m_exec */
3987 3988 3989 3990 3991 3992
			status = Write16_0(state, QAM_COMM_EXEC__A, QAM_COMM_EXEC_STOP);
			if (status < 0)
				break;
			status = scu_command(state, SCU_RAM_COMMAND_STANDARD_QAM | SCU_RAM_COMMAND_CMD_DEMOD_STOP, 0, NULL, 1, &cmdResult);
			if (status < 0)
				break;
3993 3994
		}
		/* powerdown AFE                   */
3995 3996 3997
		status = SetIqmAf(state, false);
		if (status < 0)
			break;
3998 3999 4000
	} while (0);

	return status;
R
Ralph Metzler 已提交
4001
}
4002

R
Ralph Metzler 已提交
4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019
/*============================================================================*/

/**
* \brief Setup of the QAM Measurement intervals for signal quality
* \param demod instance of demod.
* \param constellation current constellation.
* \return DRXStatus_t.
*
*  NOTE:
*  Take into account that for certain settings the errorcounters can overflow.
*  The implementation does not check this.
*
*/
static int SetQAMMeasurement(struct drxk_state *state,
			     enum EDrxkConstellation constellation,
			     u32 symbolRate)
{
4020 4021 4022 4023
	u32 fecBitsDesired = 0;	/* BER accounting period */
	u32 fecRsPeriodTotal = 0;	/* Total period */
	u16 fecRsPrescale = 0;	/* ReedSolomon Measurement Prescale */
	u16 fecRsPeriod = 0;	/* Value for corresponding I2C register */
R
Ralph Metzler 已提交
4024 4025
	int status = 0;

4026
	fecRsPrescale = 1;
R
Ralph Metzler 已提交
4027 4028 4029 4030 4031 4032 4033 4034

	do {

		/* fecBitsDesired = symbolRate [kHz] *
		   FrameLenght [ms] *
		   (constellation + 1) *
		   SyncLoss (== 1) *
		   ViterbiLoss (==1)
4035 4036
		 */
		switch (constellation) {
R
Ralph Metzler 已提交
4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054
		case DRX_CONSTELLATION_QAM16:
			fecBitsDesired = 4 * symbolRate;
			break;
		case DRX_CONSTELLATION_QAM32:
			fecBitsDesired = 5 * symbolRate;
			break;
		case DRX_CONSTELLATION_QAM64:
			fecBitsDesired = 6 * symbolRate;
			break;
		case DRX_CONSTELLATION_QAM128:
			fecBitsDesired = 7 * symbolRate;
			break;
		case DRX_CONSTELLATION_QAM256:
			fecBitsDesired = 8 * symbolRate;
			break;
		default:
			status = -EINVAL;
		}
4055 4056 4057
		status = status;
		if (status < 0)
			break;
R
Ralph Metzler 已提交
4058

4059 4060
		fecBitsDesired /= 1000;	/* symbolRate [Hz] -> symbolRate [kHz]  */
		fecBitsDesired *= 500;	/* meas. period [ms] */
R
Ralph Metzler 已提交
4061 4062 4063

		/* Annex A/C: bits/RsPeriod = 204 * 8 = 1632 */
		/* fecRsPeriodTotal = fecBitsDesired / 1632 */
4064
		fecRsPeriodTotal = (fecBitsDesired / 1632UL) + 1;	/* roughly ceil */
R
Ralph Metzler 已提交
4065 4066 4067 4068 4069 4070 4071

		/* fecRsPeriodTotal =  fecRsPrescale * fecRsPeriod  */
		fecRsPrescale = 1 + (u16) (fecRsPeriodTotal >> 16);
		if (fecRsPrescale == 0) {
			/* Divide by zero (though impossible) */
			status = -1;
		}
4072 4073 4074
		status = status;
		if (status < 0)
			break;
4075 4076 4077
		fecRsPeriod =
		    ((u16) fecRsPeriodTotal +
		     (fecRsPrescale >> 1)) / fecRsPrescale;
R
Ralph Metzler 已提交
4078 4079

		/* write corresponding registers */
4080 4081 4082 4083 4084 4085 4086 4087 4088
		status = Write16_0(state, FEC_RS_MEASUREMENT_PERIOD__A, fecRsPeriod);
		if (status < 0)
			break;
		status = Write16_0(state, FEC_RS_MEASUREMENT_PRESCALE__A, fecRsPrescale);
		if (status < 0)
			break;
		status = Write16_0(state, FEC_OC_SNC_FAIL_PERIOD__A, fecRsPeriod);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
4089 4090 4091

	} while (0);

4092
	if (status < 0)
4093
		printk(KERN_ERR "drxk: %s: status - %08x\n", __func__, status);
4094

R
Ralph Metzler 已提交
4095 4096 4097
	return status;
}

4098
static int SetQAM16(struct drxk_state *state)
R
Ralph Metzler 已提交
4099
{
4100 4101 4102 4103 4104
	int status = 0;

	do {
		/* QAM Equalizer Setup */
		/* Equalizer */
4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD0__A, 13517);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD1__A, 13517);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD2__A, 13517);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD3__A, 13517);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD4__A, 13517);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD5__A, 13517);
		if (status < 0)
			break;
4123
		/* Decision Feedback Equalizer */
4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141
		status = Write16_0(state, QAM_DQ_QUAL_FUN0__A, 2);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_DQ_QUAL_FUN1__A, 2);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_DQ_QUAL_FUN2__A, 2);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_DQ_QUAL_FUN3__A, 2);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_DQ_QUAL_FUN4__A, 2);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_DQ_QUAL_FUN5__A, 0);
		if (status < 0)
			break;
4142

4143 4144 4145 4146 4147 4148 4149 4150 4151
		status = Write16_0(state, QAM_SY_SYNC_HWM__A, 5);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_SY_SYNC_AWM__A, 4);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_SY_SYNC_LWM__A, 3);
		if (status < 0)
			break;
4152 4153

		/* QAM Slicer Settings */
4154 4155 4156
		status = Write16_0(state, SCU_RAM_QAM_SL_SIG_POWER__A, DRXK_QAM_SL_SIG_POWER_QAM16);
		if (status < 0)
			break;
4157 4158

		/* QAM Loop Controller Coeficients */
4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219
		status = Write16_0(state, SCU_RAM_QAM_LC_CA_FINE__A, 15);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CA_COARSE__A, 40);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EP_FINE__A, 12);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EP_MEDIUM__A, 24);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EP_COARSE__A, 24);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EI_FINE__A, 12);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EI_MEDIUM__A, 16);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EI_COARSE__A, 16);
		if (status < 0)
			break;

		status = Write16_0(state, SCU_RAM_QAM_LC_CP_FINE__A, 5);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CP_MEDIUM__A, 20);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CP_COARSE__A, 80);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CI_FINE__A, 5);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CI_MEDIUM__A, 20);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CI_COARSE__A, 50);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF_FINE__A, 16);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF_MEDIUM__A, 16);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF_COARSE__A, 32);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF1_FINE__A, 5);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF1_MEDIUM__A, 10);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF1_COARSE__A, 10);
		if (status < 0)
			break;
4220 4221 4222 4223


		/* QAM State Machine (FSM) Thresholds */

4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241
		status = Write16_0(state, SCU_RAM_QAM_FSM_RTH__A, 140);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_FTH__A, 50);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_CTH__A, 95);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_PTH__A, 120);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_QTH__A, 230);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_MTH__A, 105);
		if (status < 0)
			break;
4242

4243 4244 4245 4246 4247 4248 4249 4250 4251
		status = Write16_0(state, SCU_RAM_QAM_FSM_RATE_LIM__A, 40);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_COUNT_LIM__A, 4);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_FREQ_LIM__A, 24);
		if (status < 0)
			break;
4252 4253 4254 4255


		/* QAM FSM Tracking Parameters */

4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276
		status = Write16_0(state, SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__A, (u16) 16);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__A, (u16) 220);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET1__A, (u16) 25);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET2__A, (u16) 6);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET3__A, (u16) -24);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET4__A, (u16) -65);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET5__A, (u16) -127);
		if (status < 0)
			break;
4277 4278 4279
	} while (0);

	return status;
R
Ralph Metzler 已提交
4280 4281 4282 4283 4284 4285 4286 4287 4288
}

/*============================================================================*/

/**
* \brief QAM32 specific setup
* \param demod instance of demod.
* \return DRXStatus_t.
*/
4289
static int SetQAM32(struct drxk_state *state)
R
Ralph Metzler 已提交
4290
{
4291 4292 4293 4294 4295
	int status = 0;

	do {
		/* QAM Equalizer Setup */
		/* Equalizer */
4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD0__A, 6707);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD1__A, 6707);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD2__A, 6707);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD3__A, 6707);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD4__A, 6707);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD5__A, 6707);
		if (status < 0)
			break;
4314 4315

		/* Decision Feedback Equalizer */
4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333
		status = Write16_0(state, QAM_DQ_QUAL_FUN0__A, 3);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_DQ_QUAL_FUN1__A, 3);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_DQ_QUAL_FUN2__A, 3);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_DQ_QUAL_FUN3__A, 3);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_DQ_QUAL_FUN4__A, 3);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_DQ_QUAL_FUN5__A, 0);
		if (status < 0)
			break;
4334

4335 4336 4337 4338 4339 4340 4341 4342 4343
		status = Write16_0(state, QAM_SY_SYNC_HWM__A, 6);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_SY_SYNC_AWM__A, 5);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_SY_SYNC_LWM__A, 3);
		if (status < 0)
			break;
4344 4345 4346

		/* QAM Slicer Settings */

4347 4348 4349
		status = Write16_0(state, SCU_RAM_QAM_SL_SIG_POWER__A, DRXK_QAM_SL_SIG_POWER_QAM32);
		if (status < 0)
			break;
4350 4351 4352 4353


		/* QAM Loop Controller Coeficients */

4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414
		status = Write16_0(state, SCU_RAM_QAM_LC_CA_FINE__A, 15);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CA_COARSE__A, 40);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EP_FINE__A, 12);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EP_MEDIUM__A, 24);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EP_COARSE__A, 24);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EI_FINE__A, 12);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EI_MEDIUM__A, 16);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EI_COARSE__A, 16);
		if (status < 0)
			break;

		status = Write16_0(state, SCU_RAM_QAM_LC_CP_FINE__A, 5);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CP_MEDIUM__A, 20);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CP_COARSE__A, 80);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CI_FINE__A, 5);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CI_MEDIUM__A, 20);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CI_COARSE__A, 50);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF_FINE__A, 16);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF_MEDIUM__A, 16);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF_COARSE__A, 16);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF1_FINE__A, 5);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF1_MEDIUM__A, 10);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF1_COARSE__A, 0);
		if (status < 0)
			break;
4415 4416 4417 4418


		/* QAM State Machine (FSM) Thresholds */

4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436
		status = Write16_0(state, SCU_RAM_QAM_FSM_RTH__A, 90);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_FTH__A, 50);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_CTH__A, 80);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_PTH__A, 100);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_QTH__A, 170);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_MTH__A, 100);
		if (status < 0)
			break;
4437

4438 4439 4440 4441 4442 4443 4444 4445 4446
		status = Write16_0(state, SCU_RAM_QAM_FSM_RATE_LIM__A, 40);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_COUNT_LIM__A, 4);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_FREQ_LIM__A, 10);
		if (status < 0)
			break;
4447 4448 4449 4450


		/* QAM FSM Tracking Parameters */

4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471
		status = Write16_0(state, SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__A, (u16) 12);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__A, (u16) 140);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET1__A, (u16) -8);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET2__A, (u16) -16);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET3__A, (u16) -26);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET4__A, (u16) -56);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET5__A, (u16) -86);
		if (status < 0)
			break;
4472 4473 4474
	} while (0);

	return status;
R
Ralph Metzler 已提交
4475 4476 4477 4478 4479 4480 4481 4482 4483
}

/*============================================================================*/

/**
* \brief QAM64 specific setup
* \param demod instance of demod.
* \return DRXStatus_t.
*/
4484
static int SetQAM64(struct drxk_state *state)
R
Ralph Metzler 已提交
4485
{
4486 4487 4488 4489 4490
	int status = 0;

	do {
		/* QAM Equalizer Setup */
		/* Equalizer */
4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD0__A, 13336);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD1__A, 12618);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD2__A, 11988);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD3__A, 13809);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD4__A, 13809);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD5__A, 15609);
		if (status < 0)
			break;
4509 4510

		/* Decision Feedback Equalizer */
4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528
		status = Write16_0(state, QAM_DQ_QUAL_FUN0__A, 4);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_DQ_QUAL_FUN1__A, 4);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_DQ_QUAL_FUN2__A, 4);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_DQ_QUAL_FUN3__A, 4);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_DQ_QUAL_FUN4__A, 3);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_DQ_QUAL_FUN5__A, 0);
		if (status < 0)
			break;
4529

4530 4531 4532 4533 4534 4535 4536 4537 4538
		status = Write16_0(state, QAM_SY_SYNC_HWM__A, 5);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_SY_SYNC_AWM__A, 4);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_SY_SYNC_LWM__A, 3);
		if (status < 0)
			break;
4539 4540

		/* QAM Slicer Settings */
4541 4542 4543
		status = Write16_0(state, SCU_RAM_QAM_SL_SIG_POWER__A, DRXK_QAM_SL_SIG_POWER_QAM64);
		if (status < 0)
			break;
4544 4545 4546 4547


		/* QAM Loop Controller Coeficients */

4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608
		status = Write16_0(state, SCU_RAM_QAM_LC_CA_FINE__A, 15);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CA_COARSE__A, 40);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EP_FINE__A, 12);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EP_MEDIUM__A, 24);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EP_COARSE__A, 24);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EI_FINE__A, 12);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EI_MEDIUM__A, 16);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EI_COARSE__A, 16);
		if (status < 0)
			break;

		status = Write16_0(state, SCU_RAM_QAM_LC_CP_FINE__A, 5);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CP_MEDIUM__A, 30);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CP_COARSE__A, 100);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CI_FINE__A, 5);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CI_MEDIUM__A, 30);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CI_COARSE__A, 50);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF_FINE__A, 16);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF_MEDIUM__A, 25);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF_COARSE__A, 48);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF1_FINE__A, 5);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF1_MEDIUM__A, 10);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF1_COARSE__A, 10);
		if (status < 0)
			break;
4609 4610 4611 4612


		/* QAM State Machine (FSM) Thresholds */

4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630
		status = Write16_0(state, SCU_RAM_QAM_FSM_RTH__A, 100);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_FTH__A, 60);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_CTH__A, 80);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_PTH__A, 110);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_QTH__A, 200);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_MTH__A, 95);
		if (status < 0)
			break;
4631

4632 4633 4634 4635 4636 4637 4638 4639 4640
		status = Write16_0(state, SCU_RAM_QAM_FSM_RATE_LIM__A, 40);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_COUNT_LIM__A, 4);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_FREQ_LIM__A, 15);
		if (status < 0)
			break;
4641 4642 4643 4644


		/* QAM FSM Tracking Parameters */

4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665
		status = Write16_0(state, SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__A, (u16) 12);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__A, (u16) 141);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET1__A, (u16) 7);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET2__A, (u16) 0);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET3__A, (u16) -15);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET4__A, (u16) -45);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET5__A, (u16) -80);
		if (status < 0)
			break;
4666 4667 4668
	} while (0);

	return status;
R
Ralph Metzler 已提交
4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679
}

/*============================================================================*/

/**
* \brief QAM128 specific setup
* \param demod: instance of demod.
* \return DRXStatus_t.
*/
static int SetQAM128(struct drxk_state *state)
{
4680 4681 4682 4683 4684
	int status = 0;

	do {
		/* QAM Equalizer Setup */
		/* Equalizer */
4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD0__A, 6564);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD1__A, 6598);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD2__A, 6394);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD3__A, 6409);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD4__A, 6656);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD5__A, 7238);
		if (status < 0)
			break;
4703 4704

		/* Decision Feedback Equalizer */
4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722
		status = Write16_0(state, QAM_DQ_QUAL_FUN0__A, 6);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_DQ_QUAL_FUN1__A, 6);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_DQ_QUAL_FUN2__A, 6);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_DQ_QUAL_FUN3__A, 6);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_DQ_QUAL_FUN4__A, 5);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_DQ_QUAL_FUN5__A, 0);
		if (status < 0)
			break;
4723

4724 4725 4726 4727 4728 4729 4730 4731 4732
		status = Write16_0(state, QAM_SY_SYNC_HWM__A, 6);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_SY_SYNC_AWM__A, 5);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_SY_SYNC_LWM__A, 3);
		if (status < 0)
			break;
4733 4734 4735 4736


		/* QAM Slicer Settings */

4737 4738 4739
		status = Write16_0(state, SCU_RAM_QAM_SL_SIG_POWER__A, DRXK_QAM_SL_SIG_POWER_QAM128);
		if (status < 0)
			break;
4740 4741 4742 4743


		/* QAM Loop Controller Coeficients */

4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804
		status = Write16_0(state, SCU_RAM_QAM_LC_CA_FINE__A, 15);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CA_COARSE__A, 40);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EP_FINE__A, 12);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EP_MEDIUM__A, 24);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EP_COARSE__A, 24);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EI_FINE__A, 12);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EI_MEDIUM__A, 16);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EI_COARSE__A, 16);
		if (status < 0)
			break;

		status = Write16_0(state, SCU_RAM_QAM_LC_CP_FINE__A, 5);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CP_MEDIUM__A, 40);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CP_COARSE__A, 120);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CI_FINE__A, 5);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CI_MEDIUM__A, 40);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CI_COARSE__A, 60);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF_FINE__A, 16);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF_MEDIUM__A, 25);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF_COARSE__A, 64);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF1_FINE__A, 5);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF1_MEDIUM__A, 10);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF1_COARSE__A, 0);
		if (status < 0)
			break;
4805 4806 4807 4808


		/* QAM State Machine (FSM) Thresholds */

4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826
		status = Write16_0(state, SCU_RAM_QAM_FSM_RTH__A, 50);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_FTH__A, 60);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_CTH__A, 80);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_PTH__A, 100);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_QTH__A, 140);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_MTH__A, 100);
		if (status < 0)
			break;
4827

4828 4829 4830 4831 4832 4833
		status = Write16_0(state, SCU_RAM_QAM_FSM_RATE_LIM__A, 40);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_COUNT_LIM__A, 5);
		if (status < 0)
			break;
4834

4835 4836 4837
		status = Write16_0(state, SCU_RAM_QAM_FSM_FREQ_LIM__A, 12);
		if (status < 0)
			break;
4838 4839 4840

		/* QAM FSM Tracking Parameters */

4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861
		status = Write16_0(state, SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__A, (u16) 8);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__A, (u16) 65);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET1__A, (u16) 5);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET2__A, (u16) 3);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET3__A, (u16) -1);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET4__A, (u16) -12);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET5__A, (u16) -23);
		if (status < 0)
			break;
4862 4863 4864
	} while (0);

	return status;
R
Ralph Metzler 已提交
4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875
}

/*============================================================================*/

/**
* \brief QAM256 specific setup
* \param demod: instance of demod.
* \return DRXStatus_t.
*/
static int SetQAM256(struct drxk_state *state)
{
4876 4877 4878 4879 4880
	int status = 0;

	do {
		/* QAM Equalizer Setup */
		/* Equalizer */
4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD0__A, 11502);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD1__A, 12084);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD2__A, 12543);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD3__A, 12931);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD4__A, 13629);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_EQ_CMA_RAD5__A, 15385);
		if (status < 0)
			break;
4899 4900

		/* Decision Feedback Equalizer */
4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918
		status = Write16_0(state, QAM_DQ_QUAL_FUN0__A, 8);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_DQ_QUAL_FUN1__A, 8);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_DQ_QUAL_FUN2__A, 8);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_DQ_QUAL_FUN3__A, 8);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_DQ_QUAL_FUN4__A, 6);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_DQ_QUAL_FUN5__A, 0);
		if (status < 0)
			break;
4919

4920 4921 4922 4923 4924 4925 4926 4927 4928
		status = Write16_0(state, QAM_SY_SYNC_HWM__A, 5);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_SY_SYNC_AWM__A, 4);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_SY_SYNC_LWM__A, 3);
		if (status < 0)
			break;
4929 4930 4931

		/* QAM Slicer Settings */

4932 4933 4934
		status = Write16_0(state, SCU_RAM_QAM_SL_SIG_POWER__A, DRXK_QAM_SL_SIG_POWER_QAM256);
		if (status < 0)
			break;
4935 4936 4937 4938


		/* QAM Loop Controller Coeficients */

4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999
		status = Write16_0(state, SCU_RAM_QAM_LC_CA_FINE__A, 15);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CA_COARSE__A, 40);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EP_FINE__A, 12);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EP_MEDIUM__A, 24);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EP_COARSE__A, 24);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EI_FINE__A, 12);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EI_MEDIUM__A, 16);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_EI_COARSE__A, 16);
		if (status < 0)
			break;

		status = Write16_0(state, SCU_RAM_QAM_LC_CP_FINE__A, 5);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CP_MEDIUM__A, 50);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CP_COARSE__A, 250);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CI_FINE__A, 5);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CI_MEDIUM__A, 50);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CI_COARSE__A, 125);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF_FINE__A, 16);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF_MEDIUM__A, 25);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF_COARSE__A, 48);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF1_FINE__A, 5);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF1_MEDIUM__A, 10);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_LC_CF1_COARSE__A, 10);
		if (status < 0)
			break;
5000 5001 5002 5003


		/* QAM State Machine (FSM) Thresholds */

5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021
		status = Write16_0(state, SCU_RAM_QAM_FSM_RTH__A, 50);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_FTH__A, 60);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_CTH__A, 80);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_PTH__A, 100);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_QTH__A, 150);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_MTH__A, 110);
		if (status < 0)
			break;
5022

5023 5024 5025 5026 5027 5028 5029 5030 5031
		status = Write16_0(state, SCU_RAM_QAM_FSM_RATE_LIM__A, 40);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_COUNT_LIM__A, 4);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_FREQ_LIM__A, 12);
		if (status < 0)
			break;
5032 5033 5034 5035


		/* QAM FSM Tracking Parameters */

5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056
		status = Write16_0(state, SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__A, (u16) 8);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__A, (u16) 74);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET1__A, (u16) 18);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET2__A, (u16) 13);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET3__A, (u16) 7);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET4__A, (u16) 0);
		if (status < 0)
			break;
		status = Write16_0(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET5__A, (u16) -8);
		if (status < 0)
			break;
5057 5058 5059
	} while (0);

	return status;
R
Ralph Metzler 已提交
5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071
}


/*============================================================================*/
/**
* \brief Reset QAM block.
* \param demod:   instance of demod.
* \param channel: pointer to channel data.
* \return DRXStatus_t.
*/
static int QAMResetQAM(struct drxk_state *state)
{
5072 5073
	int status;
	u16 cmdResult;
R
Ralph Metzler 已提交
5074

5075 5076
	do {
		/* Stop QAM comstate->m_exec */
5077 5078 5079 5080 5081 5082 5083
		status = Write16_0(state, QAM_COMM_EXEC__A, QAM_COMM_EXEC_STOP);
		if (status < 0)
			break;

		status = scu_command(state, SCU_RAM_COMMAND_STANDARD_QAM | SCU_RAM_COMMAND_CMD_DEMOD_RESET, 0, NULL, 1, &cmdResult);
		if (status < 0)
			break;
5084
	} while (0);
R
Ralph Metzler 已提交
5085

5086 5087
	/* All done, all OK */
	return status;
R
Ralph Metzler 已提交
5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099
}

/*============================================================================*/

/**
* \brief Set QAM symbolrate.
* \param demod:   instance of demod.
* \param channel: pointer to channel data.
* \return DRXStatus_t.
*/
static int QAMSetSymbolrate(struct drxk_state *state)
{
5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110
	u32 adcFrequency = 0;
	u32 symbFreq = 0;
	u32 iqmRcRate = 0;
	u16 ratesel = 0;
	u32 lcSymbRate = 0;
	int status;

	do {
		/* Select & calculate correct IQM rate */
		adcFrequency = (state->m_sysClockFreq * 1000) / 3;
		ratesel = 0;
5111
		/* printk(KERN_DEBUG "drxk: SR %d\n", state->param.u.qam.symbol_rate); */
5112 5113 5114 5115 5116 5117
		if (state->param.u.qam.symbol_rate <= 1188750)
			ratesel = 3;
		else if (state->param.u.qam.symbol_rate <= 2377500)
			ratesel = 2;
		else if (state->param.u.qam.symbol_rate <= 4755000)
			ratesel = 1;
5118 5119 5120
		status = Write16_0(state, IQM_FD_RATESEL__A, ratesel);
		if (status < 0)
			break;
5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132

		/*
		   IqmRcRate = ((Fadc / (symbolrate * (4<<ratesel))) - 1) * (1<<23)
		 */
		symbFreq = state->param.u.qam.symbol_rate * (1 << ratesel);
		if (symbFreq == 0) {
			/* Divide by zero */
			return -1;
		}
		iqmRcRate = (adcFrequency / symbFreq) * (1 << 21) +
		    (Frac28a((adcFrequency % symbFreq), symbFreq) >> 7) -
		    (1 << 23);
5133 5134 5135
		status = Write32(state, IQM_RC_RATE_OFS_LO__A, iqmRcRate, 0);
		if (status < 0)
			break;
5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149
		state->m_iqmRcRate = iqmRcRate;
		/*
		   LcSymbFreq = round (.125 *  symbolrate / adcFreq * (1<<15))
		 */
		symbFreq = state->param.u.qam.symbol_rate;
		if (adcFrequency == 0) {
			/* Divide by zero */
			return -1;
		}
		lcSymbRate = (symbFreq / adcFrequency) * (1 << 12) +
		    (Frac28a((symbFreq % adcFrequency), adcFrequency) >>
		     16);
		if (lcSymbRate > 511)
			lcSymbRate = 511;
5150 5151 5152
		status = Write16_0(state, QAM_LC_SYMBOL_FREQ__A, (u16) lcSymbRate);
		if (status < 0)
			break;
5153 5154 5155
	} while (0);

	return status;
R
Ralph Metzler 已提交
5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169
}

/*============================================================================*/

/**
* \brief Get QAM lock status.
* \param demod:   instance of demod.
* \param channel: pointer to channel data.
* \return DRXStatus_t.
*/

static int GetQAMLockStatus(struct drxk_state *state, u32 *pLockStatus)
{
	int status;
5170
	u16 Result[2] = { 0, 0 };
R
Ralph Metzler 已提交
5171

5172 5173 5174 5175 5176 5177
	status =
	    scu_command(state,
			SCU_RAM_COMMAND_STANDARD_QAM |
			SCU_RAM_COMMAND_CMD_DEMOD_GET_LOCK, 0, NULL, 2,
			Result);
	if (status < 0)
5178
		printk(KERN_ERR "drxk: %s status = %08x\n", __func__, status);
5179 5180

	if (Result[1] < SCU_RAM_QAM_LOCKED_LOCKED_DEMOD_LOCKED) {
R
Ralph Metzler 已提交
5181 5182
		/* 0x0000 NOT LOCKED */
		*pLockStatus = NOT_LOCKED;
5183
	} else if (Result[1] < SCU_RAM_QAM_LOCKED_LOCKED_LOCKED) {
R
Ralph Metzler 已提交
5184 5185
		/* 0x4000 DEMOD LOCKED */
		*pLockStatus = DEMOD_LOCK;
5186
	} else if (Result[1] < SCU_RAM_QAM_LOCKED_LOCKED_NEVER_LOCK) {
R
Ralph Metzler 已提交
5187 5188
		/* 0x8000 DEMOD + FEC LOCKED (system lock) */
		*pLockStatus = MPEG_LOCK;
5189
	} else {
R
Ralph Metzler 已提交
5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205
		/* 0xC000 NEVER LOCKED */
		/* (system will never be able to lock to the signal) */
		/* TODO: check this, intermediate & standard specific lock states are not
		   taken into account here */
		*pLockStatus = NEVER_LOCK;
	}
	return status;
}

#define QAM_MIRROR__M         0x03
#define QAM_MIRROR_NORMAL     0x00
#define QAM_MIRRORED          0x01
#define QAM_MIRROR_AUTO_ON    0x02
#define QAM_LOCKRANGE__M      0x10
#define QAM_LOCKRANGE_NORMAL  0x10

5206 5207
static int SetQAM(struct drxk_state *state, u16 IntermediateFreqkHz,
		  s32 tunerFreqOffset)
R
Ralph Metzler 已提交
5208 5209 5210
{
	int status = 0;
	u8 parameterLen;
5211 5212 5213
	u16 setEnvParameters[5];
	u16 setParamParameters[4] = { 0, 0, 0, 0 };
	u16 cmdResult;
R
Ralph Metzler 已提交
5214 5215 5216

	do {
		/*
5217 5218 5219 5220 5221
		   STEP 1: reset demodulator
		   resets FEC DI and FEC RS
		   resets QAM block
		   resets SCU variables
		 */
5222 5223 5224 5225 5226 5227 5228 5229 5230
		status = Write16_0(state, FEC_DI_COMM_EXEC__A, FEC_DI_COMM_EXEC_STOP);
		if (status < 0)
			break;
		status = Write16_0(state, FEC_RS_COMM_EXEC__A, FEC_RS_COMM_EXEC_STOP);
		if (status < 0)
			break;
		status = QAMResetQAM(state);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
5231 5232

		/*
5233 5234 5235 5236
		   STEP 2: configure demodulator
		   -set env
		   -set params; resets IQM,QAM,FEC HW; initializes some SCU variables
		 */
5237 5238 5239
		status = QAMSetSymbolrate(state);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
5240 5241

		/* Env parameters */
5242
		setEnvParameters[2] = QAM_TOP_ANNEX_A;	/* Annex */
R
Ralph Metzler 已提交
5243
		if (state->m_OperationMode == OM_QAM_ITU_C)
5244
			setEnvParameters[2] = QAM_TOP_ANNEX_C;	/* Annex */
R
Ralph Metzler 已提交
5245
		setParamParameters[3] |= (QAM_MIRROR_AUTO_ON);
5246 5247
		/* check for LOCKRANGE Extented */
		/* setParamParameters[3] |= QAM_LOCKRANGE_NORMAL; */
R
Ralph Metzler 已提交
5248 5249 5250
		parameterLen = 4;

		/* Set params */
5251
		switch (state->param.u.qam.modulation) {
R
Ralph Metzler 已提交
5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270 5271
		case QAM_256:
			state->m_Constellation = DRX_CONSTELLATION_QAM256;
			break;
		case QAM_AUTO:
		case QAM_64:
			state->m_Constellation = DRX_CONSTELLATION_QAM64;
			break;
		case QAM_16:
			state->m_Constellation = DRX_CONSTELLATION_QAM16;
			break;
		case QAM_32:
			state->m_Constellation = DRX_CONSTELLATION_QAM32;
			break;
		case QAM_128:
			state->m_Constellation = DRX_CONSTELLATION_QAM128;
			break;
		default:
			status = -EINVAL;
			break;
		}
5272 5273 5274
		status = status;
		if (status < 0)
			break;
5275 5276
		setParamParameters[0] = state->m_Constellation;	/* constellation     */
		setParamParameters[1] = DRXK_QAM_I12_J17;	/* interleave mode   */
R
Ralph Metzler 已提交
5277

5278 5279 5280
		status = scu_command(state, SCU_RAM_COMMAND_STANDARD_QAM | SCU_RAM_COMMAND_CMD_DEMOD_SET_PARAM, 4, setParamParameters, 1, &cmdResult);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
5281 5282 5283 5284


		/* STEP 3: enable the system in a mode where the ADC provides valid signal
		   setup constellation independent registers */
5285 5286 5287 5288 5289 5290 5291 5292
#if 0
		status = SetFrequency (channel, tunerFreqOffset));
		if (status < 0)
			break;
#endif
		status = SetFrequencyShifter(state, IntermediateFreqkHz, tunerFreqOffset, true);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
5293 5294

		/* Setup BER measurement */
5295 5296 5297
		status = SetQAMMeasurement(state, state->m_Constellation, state->param.u. qam.symbol_rate);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
5298 5299

		/* Reset default values */
5300 5301 5302 5303 5304 5305
		status = Write16_0(state, IQM_CF_SCALE_SH__A, IQM_CF_SCALE_SH__PRE);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_SY_TIMEOUT__A, QAM_SY_TIMEOUT__PRE);
		if (status < 0)
			break;
5306 5307

		/* Reset default LC values */
5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364 5365
		status = Write16_0(state, QAM_LC_RATE_LIMIT__A, 3);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_LC_LPF_FACTORP__A, 4);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_LC_LPF_FACTORI__A, 4);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_LC_MODE__A, 7);
		if (status < 0)
			break;

		status = Write16_0(state, QAM_LC_QUAL_TAB0__A, 1);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_LC_QUAL_TAB1__A, 1);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_LC_QUAL_TAB2__A, 1);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_LC_QUAL_TAB3__A, 1);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_LC_QUAL_TAB4__A, 2);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_LC_QUAL_TAB5__A, 2);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_LC_QUAL_TAB6__A, 2);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_LC_QUAL_TAB8__A, 2);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_LC_QUAL_TAB9__A, 2);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_LC_QUAL_TAB10__A, 2);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_LC_QUAL_TAB12__A, 2);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_LC_QUAL_TAB15__A, 3);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_LC_QUAL_TAB16__A, 3);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_LC_QUAL_TAB20__A, 4);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_LC_QUAL_TAB25__A, 4);
		if (status < 0)
			break;
5366 5367

		/* Mirroring, QAM-block starting point not inverted */
5368 5369 5370
		status = Write16_0(state, QAM_SY_SP_INV__A, QAM_SY_SP_INV_SPECTRUM_INV_DIS);
		if (status < 0)
			break;
5371 5372

		/* Halt SCU to enable safe non-atomic accesses */
5373 5374 5375
		status = Write16_0(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_HOLD);
		if (status < 0)
			break;
5376 5377 5378 5379

		/* STEP 4: constellation specific setup */
		switch (state->param.u.qam.modulation) {
		case QAM_16:
5380 5381 5382
			status = SetQAM16(state);
			if (status < 0)
				break;
5383 5384
			break;
		case QAM_32:
5385 5386 5387
			status = SetQAM32(state);
			if (status < 0)
				break;
5388 5389 5390
			break;
		case QAM_AUTO:
		case QAM_64:
5391 5392 5393
			status = SetQAM64(state);
			if (status < 0)
				break;
5394 5395
			break;
		case QAM_128:
5396 5397 5398
			status = SetQAM128(state);
			if (status < 0)
				break;
5399 5400
			break;
		case QAM_256:
5401 5402 5403
			status = SetQAM256(state);
			if (status < 0)
				break;
5404 5405 5406 5407 5408 5409
			break;
		default:
			return -1;
			break;
		}		/* switch */
		/* Activate SCU to enable SCU commands */
5410 5411 5412
		status = Write16_0(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_ACTIVE);
		if (status < 0)
			break;
5413 5414 5415 5416 5417


		/* Re-configure MPEG output, requires knowledge of channel bitrate */
		/* extAttr->currentChannel.constellation = channel->constellation; */
		/* extAttr->currentChannel.symbolrate    = channel->symbolrate; */
5418 5419 5420
		status = MPEGTSDtoSetup(state, state->m_OperationMode);
		if (status < 0)
			break;
5421 5422

		/* Start processes */
5423 5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434
		status = MPEGTSStart(state);
		if (status < 0)
			break;
		status = Write16_0(state, FEC_COMM_EXEC__A, FEC_COMM_EXEC_ACTIVE);
		if (status < 0)
			break;
		status = Write16_0(state, QAM_COMM_EXEC__A, QAM_COMM_EXEC_ACTIVE);
		if (status < 0)
			break;
		status = Write16_0(state, IQM_COMM_EXEC__A, IQM_COMM_EXEC_B_ACTIVE);
		if (status < 0)
			break;
5435 5436

		/* STEP 5: start QAM demodulator (starts FEC, QAM and IQM HW) */
5437 5438 5439
		status = scu_command(state, SCU_RAM_COMMAND_STANDARD_QAM | SCU_RAM_COMMAND_CMD_DEMOD_START, 0, NULL, 1, &cmdResult);
		if (status < 0)
			break;
5440 5441 5442 5443 5444 5445 5446 5447

		/* update global DRXK data container */
	/*?     extAttr->qamInterleaveMode = DRXK_QAM_I12_J17; */

		/* All done, all OK */
	} while (0);

	if (status < 0)
5448
		printk(KERN_ERR "drxk: %s %d\n", __func__, status);
5449 5450

	return status;
R
Ralph Metzler 已提交
5451 5452
}

5453 5454
static int SetQAMStandard(struct drxk_state *state,
			  enum OperationMode oMode)
R
Ralph Metzler 已提交
5455 5456 5457 5458 5459 5460
{
#ifdef DRXK_QAM_TAPS
#define DRXK_QAMA_TAPS_SELECT
#include "drxk_filters.h"
#undef DRXK_QAMA_TAPS_SELECT
#else
5461
	int status;
R
Ralph Metzler 已提交
5462 5463
#endif

5464 5465 5466 5467 5468
	do {
		/* added antenna switch */
		SwitchAntennaToQAM(state);

		/* Ensure correct power-up mode */
5469 5470 5471
		status = PowerUpQAM(state);
		if (status < 0)
			break;
5472
		/* Reset QAM block */
5473 5474 5475
		status = QAMResetQAM(state);
		if (status < 0)
			break;
5476 5477 5478

		/* Setup IQM */

5479 5480 5481 5482 5483 5484
		status = Write16_0(state, IQM_COMM_EXEC__A, IQM_COMM_EXEC_B_STOP);
		if (status < 0)
			break;
		status = Write16_0(state, IQM_AF_AMUX__A, IQM_AF_AMUX_SIGNAL2ADC);
		if (status < 0)
			break;
5485 5486 5487 5488 5489

		/* Upload IQM Channel Filter settings by
		   boot loader from ROM table */
		switch (oMode) {
		case OM_QAM_ITU_A:
5490 5491 5492
			status = BLChainCmd(state, DRXK_BL_ROM_OFFSET_TAPS_ITU_A, DRXK_BLCC_NR_ELEMENTS_TAPS, DRXK_BLC_TIMEOUT);
			if (status < 0)
				break;
5493 5494
			break;
		case OM_QAM_ITU_C:
5495 5496 5497 5498 5499 5500
			status = BLDirectCmd(state, IQM_CF_TAP_RE0__A, DRXK_BL_ROM_OFFSET_TAPS_ITU_C, DRXK_BLDC_NR_ELEMENTS_TAPS, DRXK_BLC_TIMEOUT);
			if (status < 0)
				break;
			status = BLDirectCmd(state, IQM_CF_TAP_IM0__A, DRXK_BL_ROM_OFFSET_TAPS_ITU_C, DRXK_BLDC_NR_ELEMENTS_TAPS, DRXK_BLC_TIMEOUT);
			if (status < 0)
				break;
5501 5502 5503 5504
			break;
		default:
			status = -EINVAL;
		}
5505 5506 5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541 5542 5543 5544 5545 5546
		status = status;
		if (status < 0)
			break;

		status = Write16_0(state, IQM_CF_OUT_ENA__A, (1 << IQM_CF_OUT_ENA_QAM__B));
		if (status < 0)
			break;
		status = Write16_0(state, IQM_CF_SYMMETRIC__A, 0);
		if (status < 0)
			break;
		status = Write16_0(state, IQM_CF_MIDTAP__A, ((1 << IQM_CF_MIDTAP_RE__B) | (1 << IQM_CF_MIDTAP_IM__B)));
		if (status < 0)
			break;

		status = Write16_0(state, IQM_RC_STRETCH__A, 21);
		if (status < 0)
			break;
		status = Write16_0(state, IQM_AF_CLP_LEN__A, 0);
		if (status < 0)
			break;
		status = Write16_0(state, IQM_AF_CLP_TH__A, 448);
		if (status < 0)
			break;
		status = Write16_0(state, IQM_AF_SNS_LEN__A, 0);
		if (status < 0)
			break;
		status = Write16_0(state, IQM_CF_POW_MEAS_LEN__A, 0);
		if (status < 0)
			break;

		status = Write16_0(state, IQM_FS_ADJ_SEL__A, 1);
		if (status < 0)
			break;
		status = Write16_0(state, IQM_RC_ADJ_SEL__A, 1);
		if (status < 0)
			break;
		status = Write16_0(state, IQM_CF_ADJ_SEL__A, 1);
		if (status < 0)
			break;
		status = Write16_0(state, IQM_AF_UPD_SEL__A, 0);
		if (status < 0)
			break;
5547 5548

		/* IQM Impulse Noise Processing Unit */
5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566 5567 5568 5569
		status = Write16_0(state, IQM_CF_CLP_VAL__A, 500);
		if (status < 0)
			break;
		status = Write16_0(state, IQM_CF_DATATH__A, 1000);
		if (status < 0)
			break;
		status = Write16_0(state, IQM_CF_BYPASSDET__A, 1);
		if (status < 0)
			break;
		status = Write16_0(state, IQM_CF_DET_LCT__A, 0);
		if (status < 0)
			break;
		status = Write16_0(state, IQM_CF_WND_LEN__A, 1);
		if (status < 0)
			break;
		status = Write16_0(state, IQM_CF_PKDTH__A, 1);
		if (status < 0)
			break;
		status = Write16_0(state, IQM_AF_INC_BYPASS__A, 1);
		if (status < 0)
			break;
5570 5571

		/* turn on IQMAF. Must be done before setAgc**() */
5572 5573 5574 5575 5576 5577
		status = SetIqmAf(state, true);
		if (status < 0)
			break;
		status = Write16_0(state, IQM_AF_START_LOCK__A, 0x01);
		if (status < 0)
			break;
5578 5579

		/* IQM will not be reset from here, sync ADC and update/init AGC */
5580 5581 5582
		status = ADCSynchronization(state);
		if (status < 0)
			break;
5583 5584

		/* Set the FSM step period */
5585 5586 5587
		status = Write16_0(state, SCU_RAM_QAM_FSM_STEP_PERIOD__A, 2000);
		if (status < 0)
			break;
5588 5589

		/* Halt SCU to enable safe non-atomic accesses */
5590 5591 5592
		status = Write16_0(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_HOLD);
		if (status < 0)
			break;
5593 5594 5595 5596

		/* No more resets of the IQM, current standard correctly set =>
		   now AGCs can be configured. */

5597 5598 5599 5600 5601 5602
		status = InitAGC(state, true);
		if (status < 0)
			break;
		status = SetPreSaw(state, &(state->m_qamPreSawCfg));
		if (status < 0)
			break;
5603 5604

		/* Configure AGC's */
5605 5606 5607 5608 5609 5610
		status = SetAgcRf(state, &(state->m_qamRfAgcCfg), true);
		if (status < 0)
			break;
		status = SetAgcIf(state, &(state->m_qamIfAgcCfg), true);
		if (status < 0)
			break;
5611 5612

		/* Activate SCU to enable SCU commands */
5613 5614 5615
		status = Write16_0(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_ACTIVE);
		if (status < 0)
			break;
5616 5617
	} while (0);
	return status;
R
Ralph Metzler 已提交
5618 5619 5620 5621
}

static int WriteGPIO(struct drxk_state *state)
{
5622 5623 5624 5625 5626
	int status;
	u16 value = 0;

	do {
		/* stop lock indicator process */
5627 5628 5629
		status = Write16_0(state, SCU_RAM_GPIO__A, SCU_RAM_GPIO_HW_LOCK_IND_DISABLE);
		if (status < 0)
			break;
5630 5631

		/*  Write magic word to enable pdr reg write               */
5632 5633 5634
		status = Write16_0(state, SIO_TOP_COMM_KEY__A, SIO_TOP_COMM_KEY_KEY);
		if (status < 0)
			break;
5635 5636 5637

		if (state->m_hasSAWSW) {
			/* write to io pad configuration register - output mode */
5638 5639 5640
			status = Write16_0(state, SIO_PDR_SMA_TX_CFG__A, state->m_GPIOCfg);
			if (status < 0)
				break;
5641 5642

			/* use corresponding bit in io data output registar */
5643 5644 5645
			status = Read16_0(state, SIO_PDR_UIO_OUT_LO__A, &value);
			if (status < 0)
				break;
5646 5647 5648 5649 5650
			if (state->m_GPIO == 0)
				value &= 0x7FFF;	/* write zero to 15th bit - 1st UIO */
			else
				value |= 0x8000;	/* write one to 15th bit - 1st UIO */
			/* write back to io data output register */
5651 5652 5653
			status = Write16_0(state, SIO_PDR_UIO_OUT_LO__A, value);
			if (status < 0)
				break;
5654 5655 5656

		}
		/*  Write magic word to disable pdr reg write               */
5657 5658 5659
		status = Write16_0(state, SIO_TOP_COMM_KEY__A, 0x0000);
		if (status < 0)
			break;
5660 5661
	} while (0);
	return status;
R
Ralph Metzler 已提交
5662 5663 5664 5665
}

static int SwitchAntennaToQAM(struct drxk_state *state)
{
5666 5667 5668 5669 5670 5671 5672 5673 5674
	int status = -1;

	if (state->m_AntennaSwitchDVBTDVBC != 0) {
		if (state->m_GPIO != state->m_AntennaDVBC) {
			state->m_GPIO = state->m_AntennaDVBC;
			status = WriteGPIO(state);
		}
	}
	return status;
R
Ralph Metzler 已提交
5675 5676 5677 5678 5679
}

static int SwitchAntennaToDVBT(struct drxk_state *state)
{
	int status = -1;
5680

R
Ralph Metzler 已提交
5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695 5696 5697 5698 5699 5700 5701
	if (state->m_AntennaSwitchDVBTDVBC != 0) {
		if (state->m_GPIO != state->m_AntennaDVBT) {
			state->m_GPIO = state->m_AntennaDVBT;
			status = WriteGPIO(state);
		}
	}
	return status;
}


static int PowerDownDevice(struct drxk_state *state)
{
	/* Power down to requested mode */
	/* Backup some register settings */
	/* Set pins with possible pull-ups connected to them in input mode */
	/* Analog power down */
	/* ADC power down */
	/* Power down device */
	int status;
	do {
		if (state->m_bPDownOpenBridge) {
5702
			/* Open I2C bridge before power down of DRXK */
5703 5704 5705
			status = ConfigureI2CBridge(state, true);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
5706
		}
5707
		/* driver 0.9.0 */
5708 5709 5710
		status = DVBTEnableOFDMTokenRing(state, false);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
5711

5712 5713 5714 5715 5716 5717
		status = Write16_0(state, SIO_CC_PWD_MODE__A, SIO_CC_PWD_MODE_LEVEL_CLOCK);
		if (status < 0)
			break;
		status = Write16_0(state, SIO_CC_UPDATE__A, SIO_CC_UPDATE_KEY);
		if (status < 0)
			break;
R
Ralph Metzler 已提交
5718
		state->m_HICfgCtrl |= SIO_HI_RA_RAM_PAR_5_CFG_SLEEP_ZZZ;
5719 5720 5721
		status = HI_CfgCommand(state);
		if (status < 0)
			break;
5722
	} while (0);
R
Ralph Metzler 已提交
5723

5724
	if (status < 0)
R
Ralph Metzler 已提交
5725
		return -1;
5726

R
Ralph Metzler 已提交
5727 5728 5729 5730 5731 5732
	return 0;
}

static int load_microcode(struct drxk_state *state, char *mc_name)
{
	const struct firmware *fw = NULL;
5733
	int err = 0;
R
Ralph Metzler 已提交
5734 5735 5736 5737

	err = request_firmware(&fw, mc_name, state->i2c->dev.parent);
	if (err < 0) {
		printk(KERN_ERR
5738
		       "drxk: Could not load firmware file %s.\n", mc_name);
R
Ralph Metzler 已提交
5739
		printk(KERN_INFO
5740
		       "drxk: Copy %s to your hotplug directory!\n", mc_name);
R
Ralph Metzler 已提交
5741 5742
		return err;
	}
5743
	err = DownloadMicrocode(state, fw->data, fw->size);
R
Ralph Metzler 已提交
5744 5745 5746 5747 5748 5749 5750
	release_firmware(fw);
	return err;
}

static int init_drxk(struct drxk_state *state)
{
	int status;
5751
	enum DRXPowerMode powerMode = DRXK_POWER_DOWN_OFDM;
R
Ralph Metzler 已提交
5752 5753 5754 5755
	u16 driverVersion;

	if ((state->m_DrxkState == DRXK_UNINITIALIZED)) {
		do {
5756 5757 5758 5759 5760 5761
			status = PowerUpDevice(state);
			if (status < 0)
				break;
			status = DRXX_Open(state);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
5762
			/* Soft reset of OFDM-, sys- and osc-clockdomain */
5763 5764 5765 5766 5767 5768
			status = Write16_0(state, SIO_CC_SOFT_RST__A, SIO_CC_SOFT_RST_OFDM__M | SIO_CC_SOFT_RST_SYS__M | SIO_CC_SOFT_RST_OSC__M);
			if (status < 0)
				break;
			status = Write16_0(state, SIO_CC_UPDATE__A, SIO_CC_UPDATE_KEY);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
5769 5770 5771
			/* TODO is this needed, if yes how much delay in worst case scenario */
			msleep(1);
			state->m_DRXK_A3_PATCH_CODE = true;
5772 5773 5774
			status = GetDeviceCapabilities(state);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
5775 5776 5777 5778

			/* Bridge delay, uses oscilator clock */
			/* Delay = (delay (nano seconds) * oscclk (kHz))/ 1000 */
			/* SDA brdige delay */
5779 5780 5781
			state->m_HICfgBridgeDelay =
			    (u16) ((state->m_oscClockFreq / 1000) *
				   HI_I2C_BRIDGE_DELAY) / 1000;
R
Ralph Metzler 已提交
5782
			/* Clipping */
5783 5784 5785 5786
			if (state->m_HICfgBridgeDelay >
			    SIO_HI_RA_RAM_PAR_3_CFG_DBL_SDA__M) {
				state->m_HICfgBridgeDelay =
				    SIO_HI_RA_RAM_PAR_3_CFG_DBL_SDA__M;
R
Ralph Metzler 已提交
5787 5788
			}
			/* SCL bridge delay, same as SDA for now */
5789 5790 5791
			state->m_HICfgBridgeDelay +=
			    state->m_HICfgBridgeDelay <<
			    SIO_HI_RA_RAM_PAR_3_CFG_DBL_SCL__B;
R
Ralph Metzler 已提交
5792

5793 5794 5795
			status = InitHI(state);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
5796 5797
			/* disable various processes */
#if NOA1ROM
5798 5799
			if (!(state->m_DRXK_A1_ROM_CODE)
			    && !(state->m_DRXK_A2_ROM_CODE))
R
Ralph Metzler 已提交
5800 5801
#endif
			{
5802 5803 5804
				status = Write16_0(state, SCU_RAM_GPIO__A, SCU_RAM_GPIO_HW_LOCK_IND_DISABLE);
				if (status < 0)
					break;
R
Ralph Metzler 已提交
5805 5806 5807
			}

			/* disable MPEG port */
5808 5809 5810
			status = MPEGTSDisable(state);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
5811 5812

			/* Stop AUD and SCU */
5813 5814 5815 5816 5817 5818
			status = Write16_0(state, AUD_COMM_EXEC__A, AUD_COMM_EXEC_STOP);
			if (status < 0)
				break;
			status = Write16_0(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_STOP);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
5819 5820

			/* enable token-ring bus through OFDM block for possible ucode upload */
5821 5822 5823
			status = Write16_0(state, SIO_OFDM_SH_OFDM_RING_ENABLE__A, SIO_OFDM_SH_OFDM_RING_ENABLE_ON);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
5824 5825

			/* include boot loader section */
5826 5827 5828 5829 5830 5831
			status = Write16_0(state, SIO_BL_COMM_EXEC__A, SIO_BL_COMM_EXEC_ACTIVE);
			if (status < 0)
				break;
			status = BLChainCmd(state, 0, 6, 100);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
5832 5833 5834

#if 0
			if (state->m_DRXK_A3_PATCH_CODE)
5835 5836 5837
				status = DownloadMicrocode(state, DRXK_A3_microcode, DRXK_A3_microcode_length);
				if (status < 0)
					break;
R
Ralph Metzler 已提交
5838 5839 5840 5841 5842
#else
			load_microcode(state, "drxk_a3.mc");
#endif
#if NOA1ROM
			if (state->m_DRXK_A2_PATCH_CODE)
5843 5844 5845
				status = DownloadMicrocode(state, DRXK_A2_microcode, DRXK_A2_microcode_length);
				if (status < 0)
					break;
R
Ralph Metzler 已提交
5846 5847
#endif
			/* disable token-ring bus through OFDM block for possible ucode upload */
5848 5849 5850
			status = Write16_0(state, SIO_OFDM_SH_OFDM_RING_ENABLE__A, SIO_OFDM_SH_OFDM_RING_ENABLE_OFF);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
5851 5852

			/* Run SCU for a little while to initialize microcode version numbers */
5853 5854 5855 5856 5857 5858
			status = Write16_0(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_ACTIVE);
			if (status < 0)
				break;
			status = DRXX_Open(state);
			if (status < 0)
				break;
5859
			/* added for test */
R
Ralph Metzler 已提交
5860 5861 5862
			msleep(30);

			powerMode = DRXK_POWER_DOWN_OFDM;
5863 5864 5865
			status = CtrlPowerMode(state, &powerMode);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
5866 5867 5868 5869 5870 5871

			/* Stamp driver version number in SCU data RAM in BCD code
			   Done to enable field application engineers to retreive drxdriver version
			   via I2C from SCU RAM.
			   Not using SCU command interface for SCU register access since no
			   microcode may be present.
5872 5873 5874 5875 5876 5877
			 */
			driverVersion =
			    (((DRXK_VERSION_MAJOR / 100) % 10) << 12) +
			    (((DRXK_VERSION_MAJOR / 10) % 10) << 8) +
			    ((DRXK_VERSION_MAJOR % 10) << 4) +
			    (DRXK_VERSION_MINOR % 10);
5878 5879 5880
			status = Write16_0(state, SCU_RAM_DRIVER_VER_HI__A, driverVersion);
			if (status < 0)
				break;
5881 5882 5883 5884 5885
			driverVersion =
			    (((DRXK_VERSION_PATCH / 1000) % 10) << 12) +
			    (((DRXK_VERSION_PATCH / 100) % 10) << 8) +
			    (((DRXK_VERSION_PATCH / 10) % 10) << 4) +
			    (DRXK_VERSION_PATCH % 10);
5886 5887 5888
			status = Write16_0(state, SCU_RAM_DRIVER_VER_LO__A, driverVersion);
			if (status < 0)
				break;
5889 5890 5891 5892

			printk(KERN_INFO "DRXK driver version %d.%d.%d\n",
			       DRXK_VERSION_MAJOR, DRXK_VERSION_MINOR,
			       DRXK_VERSION_PATCH);
R
Ralph Metzler 已提交
5893 5894 5895 5896 5897 5898

			/* Dirty fix of default values for ROM/PATCH microcode
			   Dirty because this fix makes it impossible to setup suitable values
			   before calling DRX_Open. This solution requires changes to RF AGC speed
			   to be done via the CTRL function after calling DRX_Open */

5899
			/* m_dvbtRfAgcCfg.speed = 3; */
R
Ralph Metzler 已提交
5900 5901

			/* Reset driver debug flags to 0 */
5902 5903 5904
			status = Write16_0(state, SCU_RAM_DRIVER_DEBUG__A, 0);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
5905 5906 5907
			/* driver 0.9.0 */
			/* Setup FEC OC:
			   NOTE: No more full FEC resets allowed afterwards!! */
5908 5909 5910
			status = Write16_0(state, FEC_COMM_EXEC__A, FEC_COMM_EXEC_STOP);
			if (status < 0)
				break;
5911
			/* MPEGTS functions are still the same */
5912 5913 5914 5915 5916 5917 5918 5919 5920 5921 5922 5923
			status = MPEGTSDtoInit(state);
			if (status < 0)
				break;
			status = MPEGTSStop(state);
			if (status < 0)
				break;
			status = MPEGTSConfigurePolarity(state);
			if (status < 0)
				break;
			status = MPEGTSConfigurePins(state, state->m_enableMPEGOutput);
			if (status < 0)
				break;
5924
			/* added: configure GPIO */
5925 5926 5927
			status = WriteGPIO(state);
			if (status < 0)
				break;
R
Ralph Metzler 已提交
5928

5929
			state->m_DrxkState = DRXK_STOPPED;
R
Ralph Metzler 已提交
5930 5931

			if (state->m_bPowerDown) {
5932 5933 5934
				status = PowerDownDevice(state);
				if (status < 0)
					break;
5935 5936 5937 5938
				state->m_DrxkState = DRXK_POWERED_DOWN;
			} else
				state->m_DrxkState = DRXK_STOPPED;
		} while (0);
R
Ralph Metzler 已提交
5939 5940 5941 5942 5943
	}

	return 0;
}

5944
static void drxk_c_release(struct dvb_frontend *fe)
R
Ralph Metzler 已提交
5945
{
5946 5947
	struct drxk_state *state = fe->demodulator_priv;

R
Ralph Metzler 已提交
5948 5949 5950
	kfree(state);
}

5951
static int drxk_c_init(struct dvb_frontend *fe)
R
Ralph Metzler 已提交
5952
{
5953
	struct drxk_state *state = fe->demodulator_priv;
R
Ralph Metzler 已提交
5954

5955
	if (mutex_trylock(&state->ctlock) == 0)
R
Ralph Metzler 已提交
5956 5957 5958 5959 5960
		return -EBUSY;
	SetOperationMode(state, OM_QAM_ITU_A);
	return 0;
}

5961
static int drxk_c_sleep(struct dvb_frontend *fe)
R
Ralph Metzler 已提交
5962
{
5963
	struct drxk_state *state = fe->demodulator_priv;
R
Ralph Metzler 已提交
5964 5965 5966 5967 5968 5969

	ShutDown(state);
	mutex_unlock(&state->ctlock);
	return 0;
}

5970
static int drxk_gate_ctrl(struct dvb_frontend *fe, int enable)
R
Ralph Metzler 已提交
5971 5972 5973
{
	struct drxk_state *state = fe->demodulator_priv;

5974
	/* printk(KERN_DEBUG "drxk: drxk_gate %d\n", enable); */
R
Ralph Metzler 已提交
5975 5976 5977
	return ConfigureI2CBridge(state, enable ? true : false);
}

5978 5979
static int drxk_set_parameters(struct dvb_frontend *fe,
			       struct dvb_frontend_parameters *p)
R
Ralph Metzler 已提交
5980 5981 5982 5983 5984 5985 5986 5987 5988 5989
{
	struct drxk_state *state = fe->demodulator_priv;
	u32 IF;

	if (fe->ops.i2c_gate_ctrl)
		fe->ops.i2c_gate_ctrl(fe, 1);
	if (fe->ops.tuner_ops.set_params)
		fe->ops.tuner_ops.set_params(fe, p);
	if (fe->ops.i2c_gate_ctrl)
		fe->ops.i2c_gate_ctrl(fe, 0);
5990
	state->param = *p;
R
Ralph Metzler 已提交
5991 5992 5993
	fe->ops.tuner_ops.get_frequency(fe, &IF);
	Start(state, 0, IF);

5994
	/* printk(KERN_DEBUG "drxk: %s IF=%d done\n", __func__, IF); */
5995

R
Ralph Metzler 已提交
5996 5997 5998
	return 0;
}

5999 6000
static int drxk_c_get_frontend(struct dvb_frontend *fe,
			       struct dvb_frontend_parameters *p)
R
Ralph Metzler 已提交
6001 6002 6003 6004 6005 6006 6007 6008 6009
{
	return 0;
}

static int drxk_read_status(struct dvb_frontend *fe, fe_status_t *status)
{
	struct drxk_state *state = fe->demodulator_priv;
	u32 stat;

6010
	*status = 0;
R
Ralph Metzler 已提交
6011
	GetLockStatus(state, &stat, 0);
6012 6013 6014 6015 6016 6017
	if (stat == MPEG_LOCK)
		*status |= 0x1f;
	if (stat == FEC_LOCK)
		*status |= 0x0f;
	if (stat == DEMOD_LOCK)
		*status |= 0x07;
R
Ralph Metzler 已提交
6018 6019 6020 6021 6022
	return 0;
}

static int drxk_read_ber(struct dvb_frontend *fe, u32 *ber)
{
6023
	*ber = 0;
R
Ralph Metzler 已提交
6024 6025 6026
	return 0;
}

6027 6028
static int drxk_read_signal_strength(struct dvb_frontend *fe,
				     u16 *strength)
R
Ralph Metzler 已提交
6029 6030 6031 6032 6033
{
	struct drxk_state *state = fe->demodulator_priv;
	u32 val;

	ReadIFAgc(state, &val);
6034
	*strength = val & 0xffff;
R
Ralph Metzler 已提交
6035 6036 6037 6038 6039 6040 6041 6042 6043
	return 0;
}

static int drxk_read_snr(struct dvb_frontend *fe, u16 *snr)
{
	struct drxk_state *state = fe->demodulator_priv;
	s32 snr2;

	GetSignalToNoise(state, &snr2);
6044
	*snr = snr2 & 0xffff;
R
Ralph Metzler 已提交
6045 6046 6047 6048 6049 6050 6051 6052 6053 6054 6055 6056 6057
	return 0;
}

static int drxk_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
{
	struct drxk_state *state = fe->demodulator_priv;
	u16 err;

	DVBTQAMGetAccPktErr(state, &err);
	*ucblocks = (u32) err;
	return 0;
}

6058 6059
static int drxk_c_get_tune_settings(struct dvb_frontend *fe, struct dvb_frontend_tune_settings
				    *sets)
R
Ralph Metzler 已提交
6060
{
6061 6062 6063
	sets->min_delay_ms = 3000;
	sets->max_drift = 0;
	sets->step_size = 0;
R
Ralph Metzler 已提交
6064 6065 6066
	return 0;
}

6067
static void drxk_t_release(struct dvb_frontend *fe)
R
Ralph Metzler 已提交
6068
{
6069 6070 6071
#if 0
	struct drxk_state *state = fe->demodulator_priv;

6072
	printk(KERN_DEBUG "drxk: %s\n", __func__);
6073 6074
	kfree(state);
#endif
R
Ralph Metzler 已提交
6075 6076
}

6077
static int drxk_t_init(struct dvb_frontend *fe)
R
Ralph Metzler 已提交
6078
{
6079 6080
	struct drxk_state *state = fe->demodulator_priv;
	if (mutex_trylock(&state->ctlock) == 0)
R
Ralph Metzler 已提交
6081 6082 6083 6084 6085
		return -EBUSY;
	SetOperationMode(state, OM_DVBT);
	return 0;
}

6086
static int drxk_t_sleep(struct dvb_frontend *fe)
R
Ralph Metzler 已提交
6087
{
6088
	struct drxk_state *state = fe->demodulator_priv;
R
Ralph Metzler 已提交
6089 6090 6091 6092
	mutex_unlock(&state->ctlock);
	return 0;
}

6093 6094
static int drxk_t_get_frontend(struct dvb_frontend *fe,
			       struct dvb_frontend_parameters *p)
R
Ralph Metzler 已提交
6095 6096 6097 6098 6099 6100
{
	return 0;
}

static struct dvb_frontend_ops drxk_c_ops = {
	.info = {
6101 6102 6103 6104 6105 6106 6107 6108 6109
		 .name = "DRXK DVB-C",
		 .type = FE_QAM,
		 .frequency_stepsize = 62500,
		 .frequency_min = 47000000,
		 .frequency_max = 862000000,
		 .symbol_rate_min = 870000,
		 .symbol_rate_max = 11700000,
		 .caps = FE_CAN_QAM_16 | FE_CAN_QAM_32 | FE_CAN_QAM_64 |
		 FE_CAN_QAM_128 | FE_CAN_QAM_256 | FE_CAN_FEC_AUTO},
R
Ralph Metzler 已提交
6110 6111 6112 6113 6114 6115 6116 6117 6118 6119 6120 6121 6122 6123 6124 6125 6126 6127
	.release = drxk_c_release,
	.init = drxk_c_init,
	.sleep = drxk_c_sleep,
	.i2c_gate_ctrl = drxk_gate_ctrl,

	.set_frontend = drxk_set_parameters,
	.get_frontend = drxk_c_get_frontend,
	.get_tune_settings = drxk_c_get_tune_settings,

	.read_status = drxk_read_status,
	.read_ber = drxk_read_ber,
	.read_signal_strength = drxk_read_signal_strength,
	.read_snr = drxk_read_snr,
	.read_ucblocks = drxk_read_ucblocks,
};

static struct dvb_frontend_ops drxk_t_ops = {
	.info = {
6128 6129 6130 6131 6132 6133 6134 6135 6136 6137 6138 6139 6140 6141
		 .name = "DRXK DVB-T",
		 .type = FE_OFDM,
		 .frequency_min = 47125000,
		 .frequency_max = 865000000,
		 .frequency_stepsize = 166667,
		 .frequency_tolerance = 0,
		 .caps = FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 |
		 FE_CAN_FEC_3_4 | FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 |
		 FE_CAN_FEC_AUTO |
		 FE_CAN_QAM_16 | FE_CAN_QAM_64 |
		 FE_CAN_QAM_AUTO |
		 FE_CAN_TRANSMISSION_MODE_AUTO |
		 FE_CAN_GUARD_INTERVAL_AUTO |
		 FE_CAN_HIERARCHY_AUTO | FE_CAN_RECOVER | FE_CAN_MUTE_TS},
R
Ralph Metzler 已提交
6142 6143 6144 6145 6146 6147 6148 6149 6150 6151 6152 6153 6154 6155 6156 6157 6158 6159 6160 6161
	.release = drxk_t_release,
	.init = drxk_t_init,
	.sleep = drxk_t_sleep,
	.i2c_gate_ctrl = drxk_gate_ctrl,

	.set_frontend = drxk_set_parameters,
	.get_frontend = drxk_t_get_frontend,

	.read_status = drxk_read_status,
	.read_ber = drxk_read_ber,
	.read_signal_strength = drxk_read_signal_strength,
	.read_snr = drxk_read_snr,
	.read_ucblocks = drxk_read_ucblocks,
};

struct dvb_frontend *drxk_attach(struct i2c_adapter *i2c, u8 adr,
				 struct dvb_frontend **fe_t)
{
	struct drxk_state *state = NULL;

6162
	state = kzalloc(sizeof(struct drxk_state), GFP_KERNEL);
R
Ralph Metzler 已提交
6163 6164 6165
	if (!state)
		return NULL;

6166 6167
	state->i2c = i2c;
	state->demod_address = adr;
R
Ralph Metzler 已提交
6168 6169 6170 6171

	mutex_init(&state->mutex);
	mutex_init(&state->ctlock);

6172 6173 6174 6175 6176 6177
	memcpy(&state->c_frontend.ops, &drxk_c_ops,
	       sizeof(struct dvb_frontend_ops));
	memcpy(&state->t_frontend.ops, &drxk_t_ops,
	       sizeof(struct dvb_frontend_ops));
	state->c_frontend.demodulator_priv = state;
	state->t_frontend.demodulator_priv = state;
R
Ralph Metzler 已提交
6178 6179

	init_state(state);
6180
	if (init_drxk(state) < 0)
R
Ralph Metzler 已提交
6181 6182 6183 6184 6185
		goto error;
	*fe_t = &state->t_frontend;
	return &state->c_frontend;

error:
6186
	printk(KERN_ERR "drxk: not found\n");
R
Ralph Metzler 已提交
6187 6188 6189
	kfree(state);
	return NULL;
}
6190
EXPORT_SYMBOL(drxk_attach);
R
Ralph Metzler 已提交
6191 6192 6193 6194

MODULE_DESCRIPTION("DRX-K driver");
MODULE_AUTHOR("Ralph Metzler");
MODULE_LICENSE("GPL");