hash_utils_64.c 35.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
 *   {mikejc|engebret}@us.ibm.com
 *
 *    Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
 *
 * SMP scalability work:
 *    Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
 * 
 *    Module name: htab.c
 *
 *    Description:
 *      PowerPC Hashed Page Table functions
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 */

#undef DEBUG
22
#undef DEBUG_LOW
L
Linus Torvalds 已提交
23 24 25 26 27 28 29

#include <linux/spinlock.h>
#include <linux/errno.h>
#include <linux/sched.h>
#include <linux/proc_fs.h>
#include <linux/stat.h>
#include <linux/sysctl.h>
30
#include <linux/export.h>
L
Linus Torvalds 已提交
31 32 33 34
#include <linux/ctype.h>
#include <linux/cache.h>
#include <linux/init.h>
#include <linux/signal.h>
Y
Yinghai Lu 已提交
35
#include <linux/memblock.h>
L
Linus Torvalds 已提交
36 37 38 39 40 41 42 43 44

#include <asm/processor.h>
#include <asm/pgtable.h>
#include <asm/mmu.h>
#include <asm/mmu_context.h>
#include <asm/page.h>
#include <asm/types.h>
#include <asm/uaccess.h>
#include <asm/machdep.h>
45
#include <asm/prom.h>
L
Linus Torvalds 已提交
46 47 48 49 50 51 52
#include <asm/tlbflush.h>
#include <asm/io.h>
#include <asm/eeh.h>
#include <asm/tlb.h>
#include <asm/cacheflush.h>
#include <asm/cputable.h>
#include <asm/sections.h>
53
#include <asm/spu.h>
54
#include <asm/udbg.h>
55
#include <asm/code-patching.h>
56
#include <asm/fadump.h>
57
#include <asm/firmware.h>
58
#include <asm/tm.h>
L
Linus Torvalds 已提交
59 60 61 62 63 64 65

#ifdef DEBUG
#define DBG(fmt...) udbg_printf(fmt)
#else
#define DBG(fmt...)
#endif

66 67 68 69 70 71 72 73
#ifdef DEBUG_LOW
#define DBG_LOW(fmt...) udbg_printf(fmt)
#else
#define DBG_LOW(fmt...)
#endif

#define KB (1024)
#define MB (1024*KB)
74
#define GB (1024L*MB)
75

L
Linus Torvalds 已提交
76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91
/*
 * Note:  pte   --> Linux PTE
 *        HPTE  --> PowerPC Hashed Page Table Entry
 *
 * Execution context:
 *   htab_initialize is called with the MMU off (of course), but
 *   the kernel has been copied down to zero so it can directly
 *   reference global data.  At this point it is very difficult
 *   to print debug info.
 *
 */

#ifdef CONFIG_U3_DART
extern unsigned long dart_tablebase;
#endif /* CONFIG_U3_DART */

92 93 94
static unsigned long _SDR1;
struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];

95
struct hash_pte *htab_address;
96
unsigned long htab_size_bytes;
97
unsigned long htab_hash_mask;
A
Alexander Graf 已提交
98
EXPORT_SYMBOL_GPL(htab_hash_mask);
99 100
int mmu_linear_psize = MMU_PAGE_4K;
int mmu_virtual_psize = MMU_PAGE_4K;
101
int mmu_vmalloc_psize = MMU_PAGE_4K;
102 103 104
#ifdef CONFIG_SPARSEMEM_VMEMMAP
int mmu_vmemmap_psize = MMU_PAGE_4K;
#endif
105
int mmu_io_psize = MMU_PAGE_4K;
P
Paul Mackerras 已提交
106 107
int mmu_kernel_ssize = MMU_SEGSIZE_256M;
int mmu_highuser_ssize = MMU_SEGSIZE_256M;
108
u16 mmu_slb_size = 64;
A
Alexander Graf 已提交
109
EXPORT_SYMBOL_GPL(mmu_slb_size);
110 111 112
#ifdef CONFIG_PPC_64K_PAGES
int mmu_ci_restrictions;
#endif
113 114 115
#ifdef CONFIG_DEBUG_PAGEALLOC
static u8 *linear_map_hash_slots;
static unsigned long linear_map_hash_count;
116
static DEFINE_SPINLOCK(linear_map_hash_lock);
117
#endif /* CONFIG_DEBUG_PAGEALLOC */
L
Linus Torvalds 已提交
118

119 120 121
/* There are definitions of page sizes arrays to be used when none
 * is provided by the firmware.
 */
L
Linus Torvalds 已提交
122

123 124
/* Pre-POWER4 CPUs (4k pages only)
 */
125
static struct mmu_psize_def mmu_psize_defaults_old[] = {
126 127 128 129 130 131 132 133 134 135 136 137 138
	[MMU_PAGE_4K] = {
		.shift	= 12,
		.sllp	= 0,
		.penc	= 0,
		.avpnm	= 0,
		.tlbiel = 0,
	},
};

/* POWER4, GPUL, POWER5
 *
 * Support for 16Mb large pages
 */
139
static struct mmu_psize_def mmu_psize_defaults_gp[] = {
140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155
	[MMU_PAGE_4K] = {
		.shift	= 12,
		.sllp	= 0,
		.penc	= 0,
		.avpnm	= 0,
		.tlbiel = 1,
	},
	[MMU_PAGE_16M] = {
		.shift	= 24,
		.sllp	= SLB_VSID_L,
		.penc	= 0,
		.avpnm	= 0x1UL,
		.tlbiel = 0,
	},
};

156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173
static unsigned long htab_convert_pte_flags(unsigned long pteflags)
{
	unsigned long rflags = pteflags & 0x1fa;

	/* _PAGE_EXEC -> NOEXEC */
	if ((pteflags & _PAGE_EXEC) == 0)
		rflags |= HPTE_R_N;

	/* PP bits. PAGE_USER is already PP bit 0x2, so we only
	 * need to add in 0x1 if it's a read-only user page
	 */
	if ((pteflags & _PAGE_USER) && !((pteflags & _PAGE_RW) &&
					 (pteflags & _PAGE_DIRTY)))
		rflags |= 1;

	/* Always add C */
	return rflags | HPTE_R_C;
}
174 175

int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
176
		      unsigned long pstart, unsigned long prot,
P
Paul Mackerras 已提交
177
		      int psize, int ssize)
L
Linus Torvalds 已提交
178
{
179 180 181
	unsigned long vaddr, paddr;
	unsigned int step, shift;
	int ret = 0;
L
Linus Torvalds 已提交
182

183 184
	shift = mmu_psize_defs[psize].shift;
	step = 1 << shift;
L
Linus Torvalds 已提交
185

186 187 188 189 190
	prot = htab_convert_pte_flags(prot);

	DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
	    vstart, vend, pstart, prot, psize, ssize);

191 192
	for (vaddr = vstart, paddr = pstart; vaddr < vend;
	     vaddr += step, paddr += step) {
193
		unsigned long hash, hpteg;
P
Paul Mackerras 已提交
194
		unsigned long vsid = get_kernel_vsid(vaddr, ssize);
195
		unsigned long vpn  = hpt_vpn(vaddr, vsid, ssize);
196 197
		unsigned long tprot = prot;

198 199 200 201 202
		/*
		 * If we hit a bad address return error.
		 */
		if (!vsid)
			return -1;
203
		/* Make kernel text executable */
204
		if (overlaps_kernel_text(vaddr, vaddr + step))
205
			tprot &= ~HPTE_R_N;
L
Linus Torvalds 已提交
206

207
		hash = hpt_hash(vpn, shift, ssize);
L
Linus Torvalds 已提交
208 209
		hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);

210
		BUG_ON(!ppc_md.hpte_insert);
211
		ret = ppc_md.hpte_insert(hpteg, vpn, paddr, tprot,
212
					 HPTE_V_BOLTED, psize, ssize);
213

214 215
		if (ret < 0)
			break;
216 217 218 219
#ifdef CONFIG_DEBUG_PAGEALLOC
		if ((paddr >> PAGE_SHIFT) < linear_map_hash_count)
			linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
#endif /* CONFIG_DEBUG_PAGEALLOC */
220 221 222
	}
	return ret < 0 ? ret : 0;
}
L
Linus Torvalds 已提交
223

224
#ifdef CONFIG_MEMORY_HOTPLUG
225
static int htab_remove_mapping(unsigned long vstart, unsigned long vend,
226 227 228 229 230 231 232 233 234
		      int psize, int ssize)
{
	unsigned long vaddr;
	unsigned int step, shift;

	shift = mmu_psize_defs[psize].shift;
	step = 1 << shift;

	if (!ppc_md.hpte_removebolted) {
235 236 237
		printk(KERN_WARNING "Platform doesn't implement "
				"hpte_removebolted\n");
		return -EINVAL;
238 239 240 241
	}

	for (vaddr = vstart; vaddr < vend; vaddr += step)
		ppc_md.hpte_removebolted(vaddr, psize, ssize);
242 243

	return 0;
244
}
245
#endif /* CONFIG_MEMORY_HOTPLUG */
246

P
Paul Mackerras 已提交
247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265
static int __init htab_dt_scan_seg_sizes(unsigned long node,
					 const char *uname, int depth,
					 void *data)
{
	char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	u32 *prop;
	unsigned long size = 0;

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

	prop = (u32 *)of_get_flat_dt_prop(node, "ibm,processor-segment-sizes",
					  &size);
	if (prop == NULL)
		return 0;
	for (; size >= 4; size -= 4, ++prop) {
		if (prop[0] == 40) {
			DBG("1T segment support detected\n");
266
			cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
267
			return 1;
P
Paul Mackerras 已提交
268 269
		}
	}
270
	cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
P
Paul Mackerras 已提交
271 272 273 274 275 276 277 278
	return 0;
}

static void __init htab_init_seg_sizes(void)
{
	of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
}

279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
static int __init htab_dt_scan_page_sizes(unsigned long node,
					  const char *uname, int depth,
					  void *data)
{
	char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	u32 *prop;
	unsigned long size = 0;

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

	prop = (u32 *)of_get_flat_dt_prop(node,
					  "ibm,segment-page-sizes", &size);
	if (prop != NULL) {
		DBG("Page sizes from device-tree:\n");
		size /= 4;
296
		cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
		while(size > 0) {
			unsigned int shift = prop[0];
			unsigned int slbenc = prop[1];
			unsigned int lpnum = prop[2];
			unsigned int lpenc = 0;
			struct mmu_psize_def *def;
			int idx = -1;

			size -= 3; prop += 3;
			while(size > 0 && lpnum) {
				if (prop[0] == shift)
					lpenc = prop[1];
				prop += 2; size -= 2;
				lpnum--;
			}
			switch(shift) {
			case 0xc:
				idx = MMU_PAGE_4K;
				break;
			case 0x10:
				idx = MMU_PAGE_64K;
				break;
			case 0x14:
				idx = MMU_PAGE_1M;
				break;
			case 0x18:
				idx = MMU_PAGE_16M;
324
				cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;
325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347
				break;
			case 0x22:
				idx = MMU_PAGE_16G;
				break;
			}
			if (idx < 0)
				continue;
			def = &mmu_psize_defs[idx];
			def->shift = shift;
			if (shift <= 23)
				def->avpnm = 0;
			else
				def->avpnm = (1 << (shift - 23)) - 1;
			def->sllp = slbenc;
			def->penc = lpenc;
			/* We don't know for sure what's up with tlbiel, so
			 * for now we only set it for 4K and 64K pages
			 */
			if (idx == MMU_PAGE_4K || idx == MMU_PAGE_64K)
				def->tlbiel = 1;
			else
				def->tlbiel = 0;

348
			DBG(" %d: shift=%02x, sllp=%04lx, avpnm=%08lx, "
349 350 351
			    "tlbiel=%d, penc=%d\n",
			    idx, shift, def->sllp, def->avpnm, def->tlbiel,
			    def->penc);
L
Linus Torvalds 已提交
352
		}
353 354 355 356 357
		return 1;
	}
	return 0;
}

358
#ifdef CONFIG_HUGETLB_PAGE
359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391
/* Scan for 16G memory blocks that have been set aside for huge pages
 * and reserve those blocks for 16G huge pages.
 */
static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
					const char *uname, int depth,
					void *data) {
	char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	unsigned long *addr_prop;
	u32 *page_count_prop;
	unsigned int expected_pages;
	long unsigned int phys_addr;
	long unsigned int block_size;

	/* We are scanning "memory" nodes only */
	if (type == NULL || strcmp(type, "memory") != 0)
		return 0;

	/* This property is the log base 2 of the number of virtual pages that
	 * will represent this memory block. */
	page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
	if (page_count_prop == NULL)
		return 0;
	expected_pages = (1 << page_count_prop[0]);
	addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
	if (addr_prop == NULL)
		return 0;
	phys_addr = addr_prop[0];
	block_size = addr_prop[1];
	if (block_size != (16 * GB))
		return 0;
	printk(KERN_INFO "Huge page(16GB) memory: "
			"addr = 0x%lX size = 0x%lX pages = %d\n",
			phys_addr, block_size, expected_pages);
Y
Yinghai Lu 已提交
392 393
	if (phys_addr + (16 * GB) <= memblock_end_of_DRAM()) {
		memblock_reserve(phys_addr, block_size * expected_pages);
394 395
		add_gpage(phys_addr, block_size, expected_pages);
	}
396 397
	return 0;
}
398
#endif /* CONFIG_HUGETLB_PAGE */
399

400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418
static void __init htab_init_page_sizes(void)
{
	int rc;

	/* Default to 4K pages only */
	memcpy(mmu_psize_defs, mmu_psize_defaults_old,
	       sizeof(mmu_psize_defaults_old));

	/*
	 * Try to find the available page sizes in the device-tree
	 */
	rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
	if (rc != 0)  /* Found */
		goto found;

	/*
	 * Not in the device-tree, let's fallback on known size
	 * list for 16M capable GP & GR
	 */
419
	if (mmu_has_feature(MMU_FTR_16M_PAGE))
420 421 422
		memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
		       sizeof(mmu_psize_defaults_gp));
 found:
423
#ifndef CONFIG_DEBUG_PAGEALLOC
424 425 426 427 428 429 430 431
	/*
	 * Pick a size for the linear mapping. Currently, we only support
	 * 16M, 1M and 4K which is the default
	 */
	if (mmu_psize_defs[MMU_PAGE_16M].shift)
		mmu_linear_psize = MMU_PAGE_16M;
	else if (mmu_psize_defs[MMU_PAGE_1M].shift)
		mmu_linear_psize = MMU_PAGE_1M;
432
#endif /* CONFIG_DEBUG_PAGEALLOC */
433

434
#ifdef CONFIG_PPC_64K_PAGES
435 436
	/*
	 * Pick a size for the ordinary pages. Default is 4K, we support
437 438 439 440 441 442
	 * 64K for user mappings and vmalloc if supported by the processor.
	 * We only use 64k for ioremap if the processor
	 * (and firmware) support cache-inhibited large pages.
	 * If not, we use 4k and set mmu_ci_restrictions so that
	 * hash_page knows to switch processes that use cache-inhibited
	 * mappings to 4k pages.
443
	 */
444
	if (mmu_psize_defs[MMU_PAGE_64K].shift) {
445
		mmu_virtual_psize = MMU_PAGE_64K;
446
		mmu_vmalloc_psize = MMU_PAGE_64K;
447 448
		if (mmu_linear_psize == MMU_PAGE_4K)
			mmu_linear_psize = MMU_PAGE_64K;
449
		if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
450 451 452 453 454 455 456
			/*
			 * Don't use 64k pages for ioremap on pSeries, since
			 * that would stop us accessing the HEA ethernet.
			 */
			if (!machine_is(pseries))
				mmu_io_psize = MMU_PAGE_64K;
		} else
457 458
			mmu_ci_restrictions = 1;
	}
459
#endif /* CONFIG_PPC_64K_PAGES */
460

461 462 463 464 465
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	/* We try to use 16M pages for vmemmap if that is supported
	 * and we have at least 1G of RAM at boot
	 */
	if (mmu_psize_defs[MMU_PAGE_16M].shift &&
Y
Yinghai Lu 已提交
466
	    memblock_phys_mem_size() >= 0x40000000)
467 468 469 470 471 472 473
		mmu_vmemmap_psize = MMU_PAGE_16M;
	else if (mmu_psize_defs[MMU_PAGE_64K].shift)
		mmu_vmemmap_psize = MMU_PAGE_64K;
	else
		mmu_vmemmap_psize = MMU_PAGE_4K;
#endif /* CONFIG_SPARSEMEM_VMEMMAP */

474
	printk(KERN_DEBUG "Page orders: linear mapping = %d, "
475 476 477 478 479
	       "virtual = %d, io = %d"
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	       ", vmemmap = %d"
#endif
	       "\n",
480
	       mmu_psize_defs[mmu_linear_psize].shift,
481
	       mmu_psize_defs[mmu_virtual_psize].shift,
482 483 484 485 486
	       mmu_psize_defs[mmu_io_psize].shift
#ifdef CONFIG_SPARSEMEM_VMEMMAP
	       ,mmu_psize_defs[mmu_vmemmap_psize].shift
#endif
	       );
487 488

#ifdef CONFIG_HUGETLB_PAGE
489 490
	/* Reserve 16G huge page memory sections for huge pages */
	of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509
#endif /* CONFIG_HUGETLB_PAGE */
}

static int __init htab_dt_scan_pftsize(unsigned long node,
				       const char *uname, int depth,
				       void *data)
{
	char *type = of_get_flat_dt_prop(node, "device_type", NULL);
	u32 *prop;

	/* We are scanning "cpu" nodes only */
	if (type == NULL || strcmp(type, "cpu") != 0)
		return 0;

	prop = (u32 *)of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
	if (prop != NULL) {
		/* pft_size[0] is the NUMA CEC cookie */
		ppc64_pft_size = prop[1];
		return 1;
L
Linus Torvalds 已提交
510
	}
511
	return 0;
L
Linus Torvalds 已提交
512 513
}

514
static unsigned long __init htab_get_table_size(void)
515
{
516
	unsigned long mem_size, rnd_mem_size, pteg_count, psize;
517

518
	/* If hash size isn't already provided by the platform, we try to
A
Adrian Bunk 已提交
519
	 * retrieve it from the device-tree. If it's not there neither, we
520
	 * calculate it now based on the total RAM size
521
	 */
522 523
	if (ppc64_pft_size == 0)
		of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
524 525 526 527
	if (ppc64_pft_size)
		return 1UL << ppc64_pft_size;

	/* round mem_size up to next power of 2 */
Y
Yinghai Lu 已提交
528
	mem_size = memblock_phys_mem_size();
529 530
	rnd_mem_size = 1UL << __ilog2(mem_size);
	if (rnd_mem_size < mem_size)
531 532 533
		rnd_mem_size <<= 1;

	/* # pages / 2 */
534 535
	psize = mmu_psize_defs[mmu_virtual_psize].shift;
	pteg_count = max(rnd_mem_size >> (psize + 1), 1UL << 11);
536 537 538 539

	return pteg_count << 7;
}

540
#ifdef CONFIG_MEMORY_HOTPLUG
541
int create_section_mapping(unsigned long start, unsigned long end)
542
{
543
	return htab_bolt_mapping(start, end, __pa(start),
544
				 pgprot_val(PAGE_KERNEL), mmu_linear_psize,
545
				 mmu_kernel_ssize);
546
}
547

548
int remove_section_mapping(unsigned long start, unsigned long end)
549
{
550 551
	return htab_remove_mapping(start, end, mmu_linear_psize,
			mmu_kernel_ssize);
552
}
553 554
#endif /* CONFIG_MEMORY_HOTPLUG */

555
#define FUNCTION_TEXT(A)	((*(unsigned long *)(A)))
556 557 558 559 560 561 562 563

static void __init htab_finish_init(void)
{
	extern unsigned int *htab_call_hpte_insert1;
	extern unsigned int *htab_call_hpte_insert2;
	extern unsigned int *htab_call_hpte_remove;
	extern unsigned int *htab_call_hpte_updatepp;

564
#ifdef CONFIG_PPC_HAS_HASH_64K
565 566 567 568 569
	extern unsigned int *ht64_call_hpte_insert1;
	extern unsigned int *ht64_call_hpte_insert2;
	extern unsigned int *ht64_call_hpte_remove;
	extern unsigned int *ht64_call_hpte_updatepp;

570 571 572 573 574 575 576 577 578 579 580 581 582
	patch_branch(ht64_call_hpte_insert1,
		FUNCTION_TEXT(ppc_md.hpte_insert),
		BRANCH_SET_LINK);
	patch_branch(ht64_call_hpte_insert2,
		FUNCTION_TEXT(ppc_md.hpte_insert),
		BRANCH_SET_LINK);
	patch_branch(ht64_call_hpte_remove,
		FUNCTION_TEXT(ppc_md.hpte_remove),
		BRANCH_SET_LINK);
	patch_branch(ht64_call_hpte_updatepp,
		FUNCTION_TEXT(ppc_md.hpte_updatepp),
		BRANCH_SET_LINK);

J
Jon Tollefson 已提交
583
#endif /* CONFIG_PPC_HAS_HASH_64K */
584

585 586 587 588 589 590 591 592 593 594 595 596
	patch_branch(htab_call_hpte_insert1,
		FUNCTION_TEXT(ppc_md.hpte_insert),
		BRANCH_SET_LINK);
	patch_branch(htab_call_hpte_insert2,
		FUNCTION_TEXT(ppc_md.hpte_insert),
		BRANCH_SET_LINK);
	patch_branch(htab_call_hpte_remove,
		FUNCTION_TEXT(ppc_md.hpte_remove),
		BRANCH_SET_LINK);
	patch_branch(htab_call_hpte_updatepp,
		FUNCTION_TEXT(ppc_md.hpte_updatepp),
		BRANCH_SET_LINK);
597 598
}

599
static void __init htab_initialize(void)
L
Linus Torvalds 已提交
600
{
601
	unsigned long table;
L
Linus Torvalds 已提交
602
	unsigned long pteg_count;
603
	unsigned long prot;
604
	unsigned long base = 0, size = 0, limit;
605
	struct memblock_region *reg;
606

L
Linus Torvalds 已提交
607 608
	DBG(" -> htab_initialize()\n");

P
Paul Mackerras 已提交
609 610 611
	/* Initialize segment sizes */
	htab_init_seg_sizes();

612 613 614
	/* Initialize page sizes */
	htab_init_page_sizes();

615
	if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
P
Paul Mackerras 已提交
616 617 618 619 620
		mmu_kernel_ssize = MMU_SEGSIZE_1T;
		mmu_highuser_ssize = MMU_SEGSIZE_1T;
		printk(KERN_INFO "Using 1TB segments\n");
	}

L
Linus Torvalds 已提交
621 622 623 624
	/*
	 * Calculate the required size of the htab.  We want the number of
	 * PTEGs to equal one half the number of real pages.
	 */ 
625
	htab_size_bytes = htab_get_table_size();
L
Linus Torvalds 已提交
626 627 628 629
	pteg_count = htab_size_bytes >> 7;

	htab_hash_mask = pteg_count - 1;

630
	if (firmware_has_feature(FW_FEATURE_LPAR)) {
L
Linus Torvalds 已提交
631 632 633
		/* Using a hypervisor which owns the htab */
		htab_address = NULL;
		_SDR1 = 0; 
634 635 636 637 638 639 640 641 642 643
#ifdef CONFIG_FA_DUMP
		/*
		 * If firmware assisted dump is active firmware preserves
		 * the contents of htab along with entire partition memory.
		 * Clear the htab if firmware assisted dump is active so
		 * that we dont end up using old mappings.
		 */
		if (is_fadump_active() && ppc_md.hpte_clear_all)
			ppc_md.hpte_clear_all();
#endif
L
Linus Torvalds 已提交
644 645
	} else {
		/* Find storage for the HPT.  Must be contiguous in
646
		 * the absolute address space. On cell we want it to be
647
		 * in the first 2 Gig so we can use it for IOMMU hacks.
L
Linus Torvalds 已提交
648
		 */
649
		if (machine_is(cell))
650
			limit = 0x80000000;
651
		else
652
			limit = MEMBLOCK_ALLOC_ANYWHERE;
653

Y
Yinghai Lu 已提交
654
		table = memblock_alloc_base(htab_size_bytes, htab_size_bytes, limit);
L
Linus Torvalds 已提交
655 656 657 658

		DBG("Hash table allocated at %lx, size: %lx\n", table,
		    htab_size_bytes);

659
		htab_address = __va(table);
L
Linus Torvalds 已提交
660 661 662 663 664 665

		/* htab absolute addr + encoded htabsize */
		_SDR1 = table + __ilog2(pteg_count) - 11;

		/* Initialize the HPT with no entries */
		memset((void *)table, 0, htab_size_bytes);
666 667 668

		/* Set SDR1 */
		mtspr(SPRN_SDR1, _SDR1);
L
Linus Torvalds 已提交
669 670
	}

671
	prot = pgprot_val(PAGE_KERNEL);
L
Linus Torvalds 已提交
672

673
#ifdef CONFIG_DEBUG_PAGEALLOC
Y
Yinghai Lu 已提交
674 675
	linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
	linear_map_hash_slots = __va(memblock_alloc_base(linear_map_hash_count,
676
						    1, ppc64_rma_size));
677 678 679
	memset(linear_map_hash_slots, 0, linear_map_hash_count);
#endif /* CONFIG_DEBUG_PAGEALLOC */

L
Linus Torvalds 已提交
680 681 682 683 684 685
	/* On U3 based machines, we need to reserve the DART area and
	 * _NOT_ map it to avoid cache paradoxes as it's remapped non
	 * cacheable later on
	 */

	/* create bolted the linear mapping in the hash table */
686 687 688
	for_each_memblock(memory, reg) {
		base = (unsigned long)__va(reg->base);
		size = reg->size;
L
Linus Torvalds 已提交
689

690
		DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
691
		    base, size, prot);
L
Linus Torvalds 已提交
692 693 694

#ifdef CONFIG_U3_DART
		/* Do not map the DART space. Fortunately, it will be aligned
Y
Yinghai Lu 已提交
695
		 * in such a way that it will not cross two memblock regions and
696 697 698 699
		 * will fit within a single 16Mb page.
		 * The DART space is assumed to be a full 16Mb region even if
		 * we only use 2Mb of that space. We will use more of it later
		 * for AGP GART. We have to use a full 16Mb large page.
L
Linus Torvalds 已提交
700 701 702 703 704
		 */
		DBG("DART base: %lx\n", dart_tablebase);

		if (dart_tablebase != 0 && dart_tablebase >= base
		    && dart_tablebase < (base + size)) {
705
			unsigned long dart_table_end = dart_tablebase + 16 * MB;
L
Linus Torvalds 已提交
706
			if (base != dart_tablebase)
707
				BUG_ON(htab_bolt_mapping(base, dart_tablebase,
708
							__pa(base), prot,
P
Paul Mackerras 已提交
709 710
							mmu_linear_psize,
							mmu_kernel_ssize));
711
			if ((base + size) > dart_table_end)
712
				BUG_ON(htab_bolt_mapping(dart_tablebase+16*MB,
713 714
							base + size,
							__pa(dart_table_end),
715
							 prot,
P
Paul Mackerras 已提交
716 717
							 mmu_linear_psize,
							 mmu_kernel_ssize));
L
Linus Torvalds 已提交
718 719 720
			continue;
		}
#endif /* CONFIG_U3_DART */
721
		BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
722
				prot, mmu_linear_psize, mmu_kernel_ssize));
723 724
	}
	memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
L
Linus Torvalds 已提交
725 726 727 728 729 730 731 732 733

	/*
	 * If we have a memory_limit and we've allocated TCEs then we need to
	 * explicitly map the TCE area at the top of RAM. We also cope with the
	 * case that the TCEs start below memory_limit.
	 * tce_alloc_start/end are 16MB aligned so the mapping should work
	 * for either 4K or 16MB pages.
	 */
	if (tce_alloc_start) {
734 735
		tce_alloc_start = (unsigned long)__va(tce_alloc_start);
		tce_alloc_end = (unsigned long)__va(tce_alloc_end);
L
Linus Torvalds 已提交
736 737 738 739

		if (base + size >= tce_alloc_start)
			tce_alloc_start = base + size + 1;

740
		BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
741
					 __pa(tce_alloc_start), prot,
P
Paul Mackerras 已提交
742
					 mmu_linear_psize, mmu_kernel_ssize));
L
Linus Torvalds 已提交
743 744
	}

745 746
	htab_finish_init();

L
Linus Torvalds 已提交
747 748 749 750 751
	DBG(" <- htab_initialize()\n");
}
#undef KB
#undef MB

752
void __init early_init_mmu(void)
753
{
754 755 756 757 758 759 760 761 762 763
	/* Setup initial STAB address in the PACA */
	get_paca()->stab_real = __pa((u64)&initial_stab);
	get_paca()->stab_addr = (u64)&initial_stab;

	/* Initialize the MMU Hash table and create the linear mapping
	 * of memory. Has to be done before stab/slb initialization as
	 * this is currently where the page size encoding is obtained
	 */
	htab_initialize();

764
	/* Initialize stab / SLB management */
765
	if (mmu_has_feature(MMU_FTR_SLB))
766
		slb_initialize();
767 768
	else
		stab_initialize(get_paca()->stab_real);
769 770 771
}

#ifdef CONFIG_SMP
772
void __cpuinit early_init_mmu_secondary(void)
773 774
{
	/* Initialize hash table for that CPU */
775
	if (!firmware_has_feature(FW_FEATURE_LPAR))
776
		mtspr(SPRN_SDR1, _SDR1);
777 778

	/* Initialize STAB/SLB. We use a virtual address as it works
779
	 * in real mode on pSeries.
780
	 */
781
	if (mmu_has_feature(MMU_FTR_SLB))
782 783 784
		slb_initialize();
	else
		stab_initialize(get_paca()->stab_addr);
785
}
786
#endif /* CONFIG_SMP */
787

L
Linus Torvalds 已提交
788 789 790 791 792 793 794
/*
 * Called by asm hashtable.S for doing lazy icache flush
 */
unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
{
	struct page *page;

795 796 797
	if (!pfn_valid(pte_pfn(pte)))
		return pp;

L
Linus Torvalds 已提交
798 799 800 801 802
	page = pte_page(pte);

	/* page is dirty */
	if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
		if (trap == 0x400) {
803
			flush_dcache_icache_page(page);
L
Linus Torvalds 已提交
804 805
			set_bit(PG_arch_1, &page->flags);
		} else
806
			pp |= HPTE_R_N;
L
Linus Torvalds 已提交
807 808 809 810
	}
	return pp;
}

811 812 813
#ifdef CONFIG_PPC_MM_SLICES
unsigned int get_paca_psize(unsigned long addr)
{
814 815 816
	u64 lpsizes;
	unsigned char *hpsizes;
	unsigned long index, mask_index;
817 818

	if (addr < SLICE_LOW_TOP) {
819
		lpsizes = get_paca()->context.low_slices_psize;
820
		index = GET_LOW_SLICE_INDEX(addr);
821
		return (lpsizes >> (index * 4)) & 0xF;
822
	}
823 824 825 826
	hpsizes = get_paca()->context.high_slices_psize;
	index = GET_HIGH_SLICE_INDEX(addr);
	mask_index = index & 0x1;
	return (hpsizes[index >> 1] >> (mask_index * 4)) & 0xF;
827 828 829 830 831 832 833 834 835
}

#else
unsigned int get_paca_psize(unsigned long addr)
{
	return get_paca()->context.user_psize;
}
#endif

836 837 838 839 840
/*
 * Demote a segment to using 4k pages.
 * For now this makes the whole process use 4k pages.
 */
#ifdef CONFIG_PPC_64K_PAGES
841
void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
842
{
843
	if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
844
		return;
845
	slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
846
#ifdef CONFIG_SPU_BASE
847 848
	spu_flush_all_slbs(mm);
#endif
849
	if (get_paca_psize(addr) != MMU_PAGE_4K) {
850 851 852
		get_paca()->context = mm->context;
		slb_flush_and_rebolt();
	}
853
}
854
#endif /* CONFIG_PPC_64K_PAGES */
855

856 857 858 859 860 861 862 863
#ifdef CONFIG_PPC_SUBPAGE_PROT
/*
 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
 * Userspace sets the subpage permissions using the subpage_prot system call.
 *
 * Result is 0: full permissions, _PAGE_RW: read-only,
 * _PAGE_USER or _PAGE_USER|_PAGE_RW: no access.
 */
864
static int subpage_protection(struct mm_struct *mm, unsigned long ea)
865
{
866
	struct subpage_prot_table *spt = &mm->context.spt;
867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893
	u32 spp = 0;
	u32 **sbpm, *sbpp;

	if (ea >= spt->maxaddr)
		return 0;
	if (ea < 0x100000000) {
		/* addresses below 4GB use spt->low_prot */
		sbpm = spt->low_prot;
	} else {
		sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
		if (!sbpm)
			return 0;
	}
	sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
	if (!sbpp)
		return 0;
	spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];

	/* extract 2-bit bitfield for this 4k subpage */
	spp >>= 30 - 2 * ((ea >> 12) & 0xf);

	/* turn 0,1,2,3 into combination of _PAGE_USER and _PAGE_RW */
	spp = ((spp & 2) ? _PAGE_USER : 0) | ((spp & 1) ? _PAGE_RW : 0);
	return spp;
}

#else /* CONFIG_PPC_SUBPAGE_PROT */
894
static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
895 896 897 898 899
{
	return 0;
}
#endif

900 901 902 903 904 905 906 907 908 909 910 911
void hash_failure_debug(unsigned long ea, unsigned long access,
			unsigned long vsid, unsigned long trap,
			int ssize, int psize, unsigned long pte)
{
	if (!printk_ratelimit())
		return;
	pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
		ea, access, current->comm);
	pr_info("    trap=0x%lx vsid=0x%lx ssize=%d psize=%d pte=0x%lx\n",
		trap, vsid, ssize, psize, pte);
}

L
Linus Torvalds 已提交
912 913 914 915
/* Result code is:
 *  0 - handled
 *  1 - normal page fault
 * -1 - critical hash insertion error
916
 * -2 - access not permitted by subpage protection mechanism
L
Linus Torvalds 已提交
917 918 919
 */
int hash_page(unsigned long ea, unsigned long access, unsigned long trap)
{
920
	pgd_t *pgdir;
L
Linus Torvalds 已提交
921 922 923
	unsigned long vsid;
	struct mm_struct *mm;
	pte_t *ptep;
924
	unsigned hugeshift;
925
	const struct cpumask *tmp;
926
	int rc, user_region = 0, local = 0;
P
Paul Mackerras 已提交
927
	int psize, ssize;
L
Linus Torvalds 已提交
928

929 930
	DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
		ea, access, trap);
931

932
	/* Get region & vsid */
L
Linus Torvalds 已提交
933 934 935 936
 	switch (REGION_ID(ea)) {
	case USER_REGION_ID:
		user_region = 1;
		mm = current->mm;
937 938
		if (! mm) {
			DBG_LOW(" user region with no mm !\n");
L
Linus Torvalds 已提交
939
			return 1;
940
		}
941
		psize = get_slice_psize(mm, ea);
P
Paul Mackerras 已提交
942 943
		ssize = user_segment_size(ea);
		vsid = get_vsid(mm->context.id, ea, ssize);
L
Linus Torvalds 已提交
944 945 946
		break;
	case VMALLOC_REGION_ID:
		mm = &init_mm;
P
Paul Mackerras 已提交
947
		vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
948 949 950 951
		if (ea < VMALLOC_END)
			psize = mmu_vmalloc_psize;
		else
			psize = mmu_io_psize;
P
Paul Mackerras 已提交
952
		ssize = mmu_kernel_ssize;
L
Linus Torvalds 已提交
953 954 955 956 957 958 959
		break;
	default:
		/* Not a valid range
		 * Send the problem up to do_page_fault 
		 */
		return 1;
	}
960
	DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
L
Linus Torvalds 已提交
961

962 963 964 965 966
	/* Bad address. */
	if (!vsid) {
		DBG_LOW("Bad address!\n");
		return 1;
	}
967
	/* Get pgdir */
L
Linus Torvalds 已提交
968 969 970 971
	pgdir = mm->pgd;
	if (pgdir == NULL)
		return 1;

972
	/* Check CPU locality */
973 974
	tmp = cpumask_of(smp_processor_id());
	if (user_region && cpumask_equal(mm_cpumask(mm), tmp))
L
Linus Torvalds 已提交
975 976
		local = 1;

977
#ifndef CONFIG_PPC_64K_PAGES
978 979 980 981 982 983
	/* If we use 4K pages and our psize is not 4K, then we might
	 * be hitting a special driver mapping, and need to align the
	 * address before we fetch the PTE.
	 *
	 * It could also be a hugepage mapping, in which case this is
	 * not necessary, but it's not harmful, either.
984 985 986 987 988
	 */
	if (psize != MMU_PAGE_4K)
		ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
#endif /* CONFIG_PPC_64K_PAGES */

989
	/* Get PTE and page size from page tables */
990
	ptep = find_linux_pte_or_hugepte(pgdir, ea, &hugeshift);
991 992 993 994 995
	if (ptep == NULL || !pte_present(*ptep)) {
		DBG_LOW(" no PTE !\n");
		return 1;
	}

996 997 998 999 1000 1001 1002 1003 1004 1005 1006
	/* Add _PAGE_PRESENT to the required access perm */
	access |= _PAGE_PRESENT;

	/* Pre-check access permissions (will be re-checked atomically
	 * in __hash_page_XX but this pre-check is a fast path
	 */
	if (access & ~pte_val(*ptep)) {
		DBG_LOW(" no access !\n");
		return 1;
	}

1007 1008 1009 1010 1011 1012
#ifdef CONFIG_HUGETLB_PAGE
	if (hugeshift)
		return __hash_page_huge(ea, access, vsid, ptep, trap, local,
					ssize, hugeshift, psize);
#endif /* CONFIG_HUGETLB_PAGE */

1013 1014 1015 1016 1017 1018 1019
#ifndef CONFIG_PPC_64K_PAGES
	DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
#else
	DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
		pte_val(*(ptep + PTRS_PER_PTE)));
#endif
	/* Do actual hashing */
1020
#ifdef CONFIG_PPC_64K_PAGES
1021
	/* If _PAGE_4K_PFN is set, make sure this is a 4k segment */
1022
	if ((pte_val(*ptep) & _PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
1023 1024 1025 1026
		demote_segment_4k(mm, ea);
		psize = MMU_PAGE_4K;
	}

1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
	/* If this PTE is non-cacheable and we have restrictions on
	 * using non cacheable large pages, then we switch to 4k
	 */
	if (mmu_ci_restrictions && psize == MMU_PAGE_64K &&
	    (pte_val(*ptep) & _PAGE_NO_CACHE)) {
		if (user_region) {
			demote_segment_4k(mm, ea);
			psize = MMU_PAGE_4K;
		} else if (ea < VMALLOC_END) {
			/*
			 * some driver did a non-cacheable mapping
			 * in vmalloc space, so switch vmalloc
			 * to 4k pages
			 */
			printk(KERN_ALERT "Reducing vmalloc segment "
			       "to 4kB pages because of "
			       "non-cacheable mapping\n");
			psize = mmu_vmalloc_psize = MMU_PAGE_4K;
1045
#ifdef CONFIG_SPU_BASE
1046 1047
			spu_flush_all_slbs(mm);
#endif
1048
		}
1049 1050
	}
	if (user_region) {
1051
		if (psize != get_paca_psize(ea)) {
1052
			get_paca()->context = mm->context;
1053 1054
			slb_flush_and_rebolt();
		}
1055 1056 1057 1058
	} else if (get_paca()->vmalloc_sllp !=
		   mmu_psize_defs[mmu_vmalloc_psize].sllp) {
		get_paca()->vmalloc_sllp =
			mmu_psize_defs[mmu_vmalloc_psize].sllp;
1059
		slb_vmalloc_update();
1060
	}
1061
#endif /* CONFIG_PPC_64K_PAGES */
1062

1063
#ifdef CONFIG_PPC_HAS_HASH_64K
1064
	if (psize == MMU_PAGE_64K)
P
Paul Mackerras 已提交
1065
		rc = __hash_page_64K(ea, access, vsid, ptep, trap, local, ssize);
1066
	else
1067
#endif /* CONFIG_PPC_HAS_HASH_64K */
1068
	{
1069
		int spp = subpage_protection(mm, ea);
1070 1071 1072 1073 1074 1075
		if (access & spp)
			rc = -2;
		else
			rc = __hash_page_4K(ea, access, vsid, ptep, trap,
					    local, ssize, spp);
	}
1076

1077 1078 1079 1080 1081 1082
	/* Dump some info in case of hash insertion failure, they should
	 * never happen so it is really useful to know if/when they do
	 */
	if (rc == -1)
		hash_failure_debug(ea, access, vsid, trap, ssize, psize,
				   pte_val(*ptep));
1083 1084 1085 1086 1087 1088 1089 1090
#ifndef CONFIG_PPC_64K_PAGES
	DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
#else
	DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
		pte_val(*(ptep + PTRS_PER_PTE)));
#endif
	DBG_LOW(" -> rc=%d\n", rc);
	return rc;
L
Linus Torvalds 已提交
1091
}
1092
EXPORT_SYMBOL_GPL(hash_page);
L
Linus Torvalds 已提交
1093

1094 1095
void hash_preload(struct mm_struct *mm, unsigned long ea,
		  unsigned long access, unsigned long trap)
L
Linus Torvalds 已提交
1096
{
1097
	unsigned long vsid;
1098
	pgd_t *pgdir;
1099 1100
	pte_t *ptep;
	unsigned long flags;
1101
	int rc, ssize, local = 0;
1102

1103 1104 1105 1106
	BUG_ON(REGION_ID(ea) != USER_REGION_ID);

#ifdef CONFIG_PPC_MM_SLICES
	/* We only prefault standard pages for now */
1107
	if (unlikely(get_slice_psize(mm, ea) != mm->context.user_psize))
1108
		return;
1109
#endif
1110 1111 1112

	DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
		" trap=%lx\n", mm, mm->pgd, ea, access, trap);
L
Linus Torvalds 已提交
1113

1114
	/* Get Linux PTE if available */
1115 1116 1117 1118 1119 1120
	pgdir = mm->pgd;
	if (pgdir == NULL)
		return;
	ptep = find_linux_pte(pgdir, ea);
	if (!ptep)
		return;
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133

#ifdef CONFIG_PPC_64K_PAGES
	/* If either _PAGE_4K_PFN or _PAGE_NO_CACHE is set (and we are on
	 * a 64K kernel), then we don't preload, hash_page() will take
	 * care of it once we actually try to access the page.
	 * That way we don't have to duplicate all of the logic for segment
	 * page size demotion here
	 */
	if (pte_val(*ptep) & (_PAGE_4K_PFN | _PAGE_NO_CACHE))
		return;
#endif /* CONFIG_PPC_64K_PAGES */

	/* Get VSID */
P
Paul Mackerras 已提交
1134 1135
	ssize = user_segment_size(ea);
	vsid = get_vsid(mm->context.id, ea, ssize);
1136 1137
	if (!vsid)
		return;
1138

1139
	/* Hash doesn't like irqs */
1140
	local_irq_save(flags);
1141 1142

	/* Is that local to this CPU ? */
1143
	if (cpumask_equal(mm_cpumask(mm), cpumask_of(smp_processor_id())))
1144
		local = 1;
1145 1146 1147

	/* Hash it in */
#ifdef CONFIG_PPC_HAS_HASH_64K
1148
	if (mm->context.user_psize == MMU_PAGE_64K)
1149
		rc = __hash_page_64K(ea, access, vsid, ptep, trap, local, ssize);
L
Linus Torvalds 已提交
1150
	else
J
Jon Tollefson 已提交
1151
#endif /* CONFIG_PPC_HAS_HASH_64K */
1152
		rc = __hash_page_4K(ea, access, vsid, ptep, trap, local, ssize,
1153
				    subpage_protection(mm, ea));
1154 1155 1156 1157 1158 1159 1160

	/* Dump some info in case of hash insertion failure, they should
	 * never happen so it is really useful to know if/when they do
	 */
	if (rc == -1)
		hash_failure_debug(ea, access, vsid, trap, ssize,
				   mm->context.user_psize, pte_val(*ptep));
1161

1162 1163 1164
	local_irq_restore(flags);
}

1165 1166 1167
/* WARNING: This is called from hash_low_64.S, if you change this prototype,
 *          do not forget to update the assembly call site !
 */
1168
void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
P
Paul Mackerras 已提交
1169
		     int local)
1170 1171 1172
{
	unsigned long hash, index, shift, hidx, slot;

1173 1174 1175
	DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
	pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
		hash = hpt_hash(vpn, shift, ssize);
1176 1177 1178 1179 1180
		hidx = __rpte_to_hidx(pte, index);
		if (hidx & _PTEIDX_SECONDARY)
			hash = ~hash;
		slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
		slot += hidx & _PTEIDX_GROUP_IX;
1181
		DBG_LOW(" sub %ld: hash=%lx, hidx=%lx\n", index, slot, hidx);
1182
		ppc_md.hpte_invalidate(slot, vpn, psize, ssize, local);
1183
	} pte_iterate_hashed_end();
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198

#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
	/* Transactions are not aborted by tlbiel, only tlbie.
	 * Without, syncing a page back to a block device w/ PIO could pick up
	 * transactional data (bad!) so we force an abort here.  Before the
	 * sync the page will be made read-only, which will flush_hash_page.
	 * BIG ISSUE here: if the kernel uses a page from userspace without
	 * unmapping it first, it may see the speculated version.
	 */
	if (local && cpu_has_feature(CPU_FTR_TM) &&
	    MSR_TM_ACTIVE(current->thread.regs->msr)) {
		tm_enable();
		tm_abort(TM_CAUSE_TLBI);
	}
#endif
L
Linus Torvalds 已提交
1199 1200
}

1201
void flush_hash_range(unsigned long number, int local)
L
Linus Torvalds 已提交
1202
{
1203
	if (ppc_md.flush_hash_range)
1204
		ppc_md.flush_hash_range(number, local);
1205
	else {
L
Linus Torvalds 已提交
1206
		int i;
1207 1208
		struct ppc64_tlb_batch *batch =
			&__get_cpu_var(ppc64_tlb_batch);
L
Linus Torvalds 已提交
1209 1210

		for (i = 0; i < number; i++)
1211
			flush_hash_page(batch->vpn[i], batch->pte[i],
P
Paul Mackerras 已提交
1212
					batch->psize, batch->ssize, local);
L
Linus Torvalds 已提交
1213 1214 1215 1216 1217 1218 1219
	}
}

/*
 * low_hash_fault is called when we the low level hash code failed
 * to instert a PTE due to an hypervisor error
 */
1220
void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
L
Linus Torvalds 已提交
1221 1222
{
	if (user_mode(regs)) {
1223 1224 1225 1226 1227 1228 1229 1230
#ifdef CONFIG_PPC_SUBPAGE_PROT
		if (rc == -2)
			_exception(SIGSEGV, regs, SEGV_ACCERR, address);
		else
#endif
			_exception(SIGBUS, regs, BUS_ADRERR, address);
	} else
		bad_page_fault(regs, address, SIGBUS);
L
Linus Torvalds 已提交
1231
}
1232 1233 1234 1235

#ifdef CONFIG_DEBUG_PAGEALLOC
static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
{
P
Paul Mackerras 已提交
1236 1237
	unsigned long hash, hpteg;
	unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
1238
	unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
1239
	unsigned long mode = htab_convert_pte_flags(PAGE_KERNEL);
1240 1241
	int ret;

1242
	hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
1243 1244
	hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);

1245 1246 1247
	/* Don't create HPTE entries for bad address */
	if (!vsid)
		return;
1248
	ret = ppc_md.hpte_insert(hpteg, vpn, __pa(vaddr),
P
Paul Mackerras 已提交
1249 1250
				 mode, HPTE_V_BOLTED,
				 mmu_linear_psize, mmu_kernel_ssize);
1251 1252 1253 1254 1255 1256 1257 1258 1259
	BUG_ON (ret < 0);
	spin_lock(&linear_map_hash_lock);
	BUG_ON(linear_map_hash_slots[lmi] & 0x80);
	linear_map_hash_slots[lmi] = ret | 0x80;
	spin_unlock(&linear_map_hash_lock);
}

static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
{
P
Paul Mackerras 已提交
1260 1261
	unsigned long hash, hidx, slot;
	unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
1262
	unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
1263

1264
	hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
1265 1266 1267 1268 1269 1270 1271 1272 1273
	spin_lock(&linear_map_hash_lock);
	BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
	hidx = linear_map_hash_slots[lmi] & 0x7f;
	linear_map_hash_slots[lmi] = 0;
	spin_unlock(&linear_map_hash_lock);
	if (hidx & _PTEIDX_SECONDARY)
		hash = ~hash;
	slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
	slot += hidx & _PTEIDX_GROUP_IX;
1274
	ppc_md.hpte_invalidate(slot, vpn, mmu_linear_psize, mmu_kernel_ssize, 0);
1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295
}

void kernel_map_pages(struct page *page, int numpages, int enable)
{
	unsigned long flags, vaddr, lmi;
	int i;

	local_irq_save(flags);
	for (i = 0; i < numpages; i++, page++) {
		vaddr = (unsigned long)page_address(page);
		lmi = __pa(vaddr) >> PAGE_SHIFT;
		if (lmi >= linear_map_hash_count)
			continue;
		if (enable)
			kernel_map_linear_page(vaddr, lmi);
		else
			kernel_unmap_linear_page(vaddr, lmi);
	}
	local_irq_restore(flags);
}
#endif /* CONFIG_DEBUG_PAGEALLOC */
1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315

void setup_initial_memory_limit(phys_addr_t first_memblock_base,
				phys_addr_t first_memblock_size)
{
	/* We don't currently support the first MEMBLOCK not mapping 0
	 * physical on those processors
	 */
	BUG_ON(first_memblock_base != 0);

	/* On LPAR systems, the first entry is our RMA region,
	 * non-LPAR 64-bit hash MMU systems don't have a limitation
	 * on real mode access, but using the first entry works well
	 * enough. We also clamp it to 1G to avoid some funky things
	 * such as RTAS bugs etc...
	 */
	ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);

	/* Finally limit subsequent allocations */
	memblock_set_current_limit(ppc64_rma_size);
}