vector.c 19.6 KB
Newer Older
1 2 3 4 5
/*
 * Local APIC related interfaces to support IOAPIC, MSI, HT_IRQ etc.
 *
 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
 *	Moved from arch/x86/kernel/apic/io_apic.c.
6 7
 * Jiang Liu <jiang.liu@linux.intel.com>
 *	Enable support of hierarchical irqdomains
8 9 10 11 12 13 14 15 16
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/compiler.h>
#include <linux/slab.h>
17
#include <asm/irqdomain.h>
18 19 20 21 22 23
#include <asm/hw_irq.h>
#include <asm/apic.h>
#include <asm/i8259.h>
#include <asm/desc.h>
#include <asm/irq_remapping.h>

24 25 26 27 28 29 30
struct apic_chip_data {
	struct irq_cfg		cfg;
	cpumask_var_t		domain;
	cpumask_var_t		old_domain;
	u8			move_in_progress : 1;
};

31
struct irq_domain *x86_vector_domain;
32
static DEFINE_RAW_SPINLOCK(vector_lock);
33
static cpumask_var_t vector_cpumask;
34
static struct irq_chip lapic_controller;
35
#ifdef	CONFIG_X86_IO_APIC
36
static struct apic_chip_data *legacy_irq_data[NR_IRQS_LEGACY];
37
#endif
38 39 40 41 42 43 44 45 46 47 48 49 50 51

void lock_vector_lock(void)
{
	/* Used to the online set of cpus does not change
	 * during assign_irq_vector.
	 */
	raw_spin_lock(&vector_lock);
}

void unlock_vector_lock(void)
{
	raw_spin_unlock(&vector_lock);
}

52
static struct apic_chip_data *apic_chip_data(struct irq_data *irq_data)
53
{
54 55 56 57 58 59
	if (!irq_data)
		return NULL;

	while (irq_data->parent_data)
		irq_data = irq_data->parent_data;

60 61 62
	return irq_data->chip_data;
}

63 64 65 66 67 68 69 70
struct irq_cfg *irqd_cfg(struct irq_data *irq_data)
{
	struct apic_chip_data *data = apic_chip_data(irq_data);

	return data ? &data->cfg : NULL;
}

struct irq_cfg *irq_cfg(unsigned int irq)
71
{
72 73
	return irqd_cfg(irq_get_irq_data(irq));
}
74

75 76 77 78 79 80
static struct apic_chip_data *alloc_apic_chip_data(int node)
{
	struct apic_chip_data *data;

	data = kzalloc_node(sizeof(*data), GFP_KERNEL, node);
	if (!data)
81
		return NULL;
82 83 84
	if (!zalloc_cpumask_var_node(&data->domain, GFP_KERNEL, node))
		goto out_data;
	if (!zalloc_cpumask_var_node(&data->old_domain, GFP_KERNEL, node))
85
		goto out_domain;
86
	return data;
87
out_domain:
88 89 90
	free_cpumask_var(data->domain);
out_data:
	kfree(data);
91 92 93
	return NULL;
}

94
static void free_apic_chip_data(struct apic_chip_data *data)
95
{
96 97 98 99
	if (data) {
		free_cpumask_var(data->domain);
		free_cpumask_var(data->old_domain);
		kfree(data);
100
	}
101 102
}

103 104
static int __assign_irq_vector(int irq, struct apic_chip_data *d,
			       const struct cpumask *mask)
105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
{
	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
	static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
	static int current_offset = VECTOR_OFFSET_START % 16;
	int cpu, err;

121
	if (d->move_in_progress)
122 123 124 125
		return -EBUSY;

	/* Only try and allocate irqs on cpus that are present */
	err = -ENOSPC;
126
	cpumask_clear(d->old_domain);
127 128 129 130
	cpu = cpumask_first_and(mask, cpu_online_mask);
	while (cpu < nr_cpu_ids) {
		int new_cpu, vector, offset;

131
		apic->vector_allocation_domain(cpu, vector_cpumask, mask);
132

133
		if (cpumask_subset(vector_cpumask, d->domain)) {
134
			err = 0;
135
			if (cpumask_equal(vector_cpumask, d->domain))
136 137 138 139 140 141
				break;
			/*
			 * New cpumask using the vector is a proper subset of
			 * the current in use mask. So cleanup the vector
			 * allocation for the members that are not used anymore.
			 */
142 143
			cpumask_andnot(d->old_domain, d->domain,
				       vector_cpumask);
144 145
			d->move_in_progress =
			   cpumask_intersects(d->old_domain, cpu_online_mask);
146
			cpumask_and(d->domain, d->domain, vector_cpumask);
147 148 149 150 151 152 153 154 155 156 157 158 159
			break;
		}

		vector = current_vector;
		offset = current_offset;
next:
		vector += 16;
		if (vector >= first_system_vector) {
			offset = (offset + 1) % 16;
			vector = FIRST_EXTERNAL_VECTOR + offset;
		}

		if (unlikely(current_vector == vector)) {
160 161 162 163 164
			cpumask_or(d->old_domain, d->old_domain,
				   vector_cpumask);
			cpumask_andnot(vector_cpumask, mask, d->old_domain);
			cpu = cpumask_first_and(vector_cpumask,
						cpu_online_mask);
165 166 167 168 169 170
			continue;
		}

		if (test_bit(vector, used_vectors))
			goto next;

171
		for_each_cpu_and(new_cpu, vector_cpumask, cpu_online_mask) {
172
			if (!IS_ERR_OR_NULL(per_cpu(vector_irq, new_cpu)[vector]))
173 174 175 176 177
				goto next;
		}
		/* Found one! */
		current_vector = vector;
		current_offset = offset;
178 179 180 181
		if (d->cfg.vector) {
			cpumask_copy(d->old_domain, d->domain);
			d->move_in_progress =
			   cpumask_intersects(d->old_domain, cpu_online_mask);
182
		}
183
		for_each_cpu_and(new_cpu, vector_cpumask, cpu_online_mask)
184
			per_cpu(vector_irq, new_cpu)[vector] = irq_to_desc(irq);
185
		d->cfg.vector = vector;
186
		cpumask_copy(d->domain, vector_cpumask);
187 188 189 190
		err = 0;
		break;
	}

191 192
	if (!err) {
		/* cache destination APIC IDs into cfg->dest_apicid */
193 194
		err = apic->cpu_mask_to_apicid_and(mask, d->domain,
						   &d->cfg.dest_apicid);
195 196
	}

197 198 199
	return err;
}

200
static int assign_irq_vector(int irq, struct apic_chip_data *data,
201
			     const struct cpumask *mask)
202 203 204 205 206
{
	int err;
	unsigned long flags;

	raw_spin_lock_irqsave(&vector_lock, flags);
207
	err = __assign_irq_vector(irq, data, mask);
208 209 210 211
	raw_spin_unlock_irqrestore(&vector_lock, flags);
	return err;
}

212 213 214 215 216 217 218 219 220 221 222 223
static int assign_irq_vector_policy(int irq, int node,
				    struct apic_chip_data *data,
				    struct irq_alloc_info *info)
{
	if (info && info->mask)
		return assign_irq_vector(irq, data, info->mask);
	if (node != NUMA_NO_NODE &&
	    assign_irq_vector(irq, data, cpumask_of_node(node)) == 0)
		return 0;
	return assign_irq_vector(irq, data, apic->target_cpus());
}

224
static void clear_irq_vector(int irq, struct apic_chip_data *data)
225
{
226
	struct irq_desc *desc;
227
	unsigned long flags;
228
	int cpu, vector;
229 230

	raw_spin_lock_irqsave(&vector_lock, flags);
231
	BUG_ON(!data->cfg.vector);
232

233 234
	vector = data->cfg.vector;
	for_each_cpu_and(cpu, data->domain, cpu_online_mask)
235
		per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
236

237 238
	data->cfg.vector = 0;
	cpumask_clear(data->domain);
239

240
	if (likely(!data->move_in_progress)) {
241 242 243 244
		raw_spin_unlock_irqrestore(&vector_lock, flags);
		return;
	}

245
	desc = irq_to_desc(irq);
246
	for_each_cpu_and(cpu, data->old_domain, cpu_online_mask) {
247 248
		for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
		     vector++) {
249
			if (per_cpu(vector_irq, cpu)[vector] != desc)
250
				continue;
251
			per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
252 253 254
			break;
		}
	}
255
	data->move_in_progress = 0;
256 257 258
	raw_spin_unlock_irqrestore(&vector_lock, flags);
}

259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
void init_irq_alloc_info(struct irq_alloc_info *info,
			 const struct cpumask *mask)
{
	memset(info, 0, sizeof(*info));
	info->mask = mask;
}

void copy_irq_alloc_info(struct irq_alloc_info *dst, struct irq_alloc_info *src)
{
	if (src)
		*dst = *src;
	else
		memset(dst, 0, sizeof(*dst));
}

static void x86_vector_free_irqs(struct irq_domain *domain,
				 unsigned int virq, unsigned int nr_irqs)
{
	struct irq_data *irq_data;
	int i;

	for (i = 0; i < nr_irqs; i++) {
		irq_data = irq_domain_get_irq_data(x86_vector_domain, virq + i);
		if (irq_data && irq_data->chip_data) {
			clear_irq_vector(virq + i, irq_data->chip_data);
284
			free_apic_chip_data(irq_data->chip_data);
285 286
#ifdef	CONFIG_X86_IO_APIC
			if (virq + i < nr_legacy_irqs())
287
				legacy_irq_data[virq + i] = NULL;
288
#endif
289 290 291 292 293 294 295 296 297
			irq_domain_reset_irq_data(irq_data);
		}
	}
}

static int x86_vector_alloc_irqs(struct irq_domain *domain, unsigned int virq,
				 unsigned int nr_irqs, void *arg)
{
	struct irq_alloc_info *info = arg;
298
	struct apic_chip_data *data;
299
	struct irq_data *irq_data;
300
	int i, err, node;
301 302 303 304 305 306 307 308 309 310 311

	if (disable_apic)
		return -ENXIO;

	/* Currently vector allocator can't guarantee contiguous allocations */
	if ((info->flags & X86_IRQ_ALLOC_CONTIGUOUS_VECTORS) && nr_irqs > 1)
		return -ENOSYS;

	for (i = 0; i < nr_irqs; i++) {
		irq_data = irq_domain_get_irq_data(domain, virq + i);
		BUG_ON(!irq_data);
312
		node = irq_data_get_node(irq_data);
313
#ifdef	CONFIG_X86_IO_APIC
314 315
		if (virq + i < nr_legacy_irqs() && legacy_irq_data[virq + i])
			data = legacy_irq_data[virq + i];
316 317
		else
#endif
318
			data = alloc_apic_chip_data(node);
319
		if (!data) {
320 321 322 323 324
			err = -ENOMEM;
			goto error;
		}

		irq_data->chip = &lapic_controller;
325
		irq_data->chip_data = data;
326
		irq_data->hwirq = virq + i;
327
		err = assign_irq_vector_policy(virq + i, node, data, info);
328 329 330 331 332 333 334 335 336 337 338
		if (err)
			goto error;
	}

	return 0;

error:
	x86_vector_free_irqs(domain, virq, i + 1);
	return err;
}

T
Thomas Gleixner 已提交
339 340 341
static const struct irq_domain_ops x86_vector_domain_ops = {
	.alloc	= x86_vector_alloc_irqs,
	.free	= x86_vector_free_irqs,
342 343
};

344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363
int __init arch_probe_nr_irqs(void)
{
	int nr;

	if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
		nr_irqs = NR_VECTORS * nr_cpu_ids;

	nr = (gsi_top + nr_legacy_irqs()) + 8 * nr_cpu_ids;
#if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
	/*
	 * for MSI and HT dyn irq
	 */
	if (gsi_top <= NR_IRQS_LEGACY)
		nr +=  8 * nr_cpu_ids;
	else
		nr += gsi_top * 16;
#endif
	if (nr < nr_irqs)
		nr_irqs = nr;

364 365 366 367 368
	/*
	 * We don't know if PIC is present at this point so we need to do
	 * probe() to get the right number of legacy IRQs.
	 */
	return legacy_pic->probe();
369 370
}

371 372 373 374
#ifdef	CONFIG_X86_IO_APIC
static void init_legacy_irqs(void)
{
	int i, node = cpu_to_node(0);
375
	struct apic_chip_data *data;
376 377 378

	/*
	 * For legacy IRQ's, start with assigning irq0 to irq15 to
379
	 * ISA_IRQ_VECTOR(i) for all cpu's.
380 381
	 */
	for (i = 0; i < nr_legacy_irqs(); i++) {
382 383
		data = legacy_irq_data[i] = alloc_apic_chip_data(node);
		BUG_ON(!data);
384 385

		data->cfg.vector = ISA_IRQ_VECTOR(i);
386 387
		cpumask_setall(data->domain);
		irq_set_chip_data(i, data);
388 389 390 391 392 393
	}
}
#else
static void init_legacy_irqs(void) { }
#endif

394 395
int __init arch_early_irq_init(void)
{
396 397
	init_legacy_irqs();

398 399 400 401 402
	x86_vector_domain = irq_domain_add_tree(NULL, &x86_vector_domain_ops,
						NULL);
	BUG_ON(x86_vector_domain == NULL);
	irq_set_default_host(x86_vector_domain);

403
	arch_init_msi_domain(x86_vector_domain);
404
	arch_init_htirq_domain(x86_vector_domain);
405

406 407
	BUG_ON(!alloc_cpumask_var(&vector_cpumask, GFP_KERNEL));

408 409 410
	return arch_early_ioapic_init();
}

411
/* Initialize vector_irq on a new cpu */
412 413
static void __setup_vector_irq(int cpu)
{
414
	struct apic_chip_data *data;
415 416
	struct irq_desc *desc;
	int irq, vector;
417 418

	/* Mark the inuse vectors */
419 420
	for_each_irq_desc(irq, desc) {
		struct irq_data *idata = irq_desc_get_irq_data(desc);
421

422 423
		data = apic_chip_data(idata);
		if (!data || !cpumask_test_cpu(cpu, data->domain))
424
			continue;
425
		vector = data->cfg.vector;
426
		per_cpu(vector_irq, cpu)[vector] = desc;
427 428 429
	}
	/* Mark the free vectors */
	for (vector = 0; vector < NR_VECTORS; ++vector) {
430 431
		desc = per_cpu(vector_irq, cpu)[vector];
		if (IS_ERR_OR_NULL(desc))
432 433
			continue;

434
		data = apic_chip_data(irq_desc_get_irq_data(desc));
435
		if (!cpumask_test_cpu(cpu, data->domain))
436
			per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
437 438 439 440
	}
}

/*
441
 * Setup the vector to irq mappings. Must be called with vector_lock held.
442 443 444 445 446
 */
void setup_vector_irq(int cpu)
{
	int irq;

447
	lockdep_assert_held(&vector_lock);
448 449 450 451 452 453 454 455
	/*
	 * On most of the platforms, legacy PIC delivers the interrupts on the
	 * boot cpu. But there are certain platforms where PIC interrupts are
	 * delivered to multiple cpu's. If the legacy IRQ is handled by the
	 * legacy PIC, for the new cpu that is coming online, setup the static
	 * legacy vector to irq mapping:
	 */
	for (irq = 0; irq < nr_legacy_irqs(); irq++)
456
		per_cpu(vector_irq, cpu)[ISA_IRQ_VECTOR(irq)] = irq_to_desc(irq);
457 458 459 460

	__setup_vector_irq(cpu);
}

461
static int apic_retrigger_irq(struct irq_data *irq_data)
462
{
463
	struct apic_chip_data *data = apic_chip_data(irq_data);
464 465 466 467
	unsigned long flags;
	int cpu;

	raw_spin_lock_irqsave(&vector_lock, flags);
468 469
	cpu = cpumask_first_and(data->domain, cpu_online_mask);
	apic->send_IPI_mask(cpumask_of(cpu), data->cfg.vector);
470 471 472 473 474 475 476
	raw_spin_unlock_irqrestore(&vector_lock, flags);

	return 1;
}

void apic_ack_edge(struct irq_data *data)
{
477
	irq_complete_move(irqd_cfg(data));
478 479 480 481
	irq_move_irq(data);
	ack_APIC_irq();
}

482 483
static int apic_set_affinity(struct irq_data *irq_data,
			     const struct cpumask *dest, bool force)
484
{
485
	struct apic_chip_data *data = irq_data->chip_data;
486 487 488 489 490 491 492 493
	int err, irq = irq_data->irq;

	if (!config_enabled(CONFIG_SMP))
		return -EPERM;

	if (!cpumask_intersects(dest, cpu_online_mask))
		return -EINVAL;

494
	err = assign_irq_vector(irq, data, dest);
495
	if (err) {
496
		if (assign_irq_vector(irq, data,
497
				      irq_data_get_affinity_mask(irq_data)))
498 499 500 501 502 503 504 505 506
			pr_err("Failed to recover vector for irq %d\n", irq);
		return err;
	}

	return IRQ_SET_MASK_OK;
}

static struct irq_chip lapic_controller = {
	.irq_ack		= apic_ack_edge,
507
	.irq_set_affinity	= apic_set_affinity,
508 509 510
	.irq_retrigger		= apic_retrigger_irq,
};

511
#ifdef CONFIG_SMP
512
static void __send_cleanup_vector(struct apic_chip_data *data)
513 514 515 516 517 518
{
	cpumask_var_t cleanup_mask;

	if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
		unsigned int i;

519
		for_each_cpu_and(i, data->old_domain, cpu_online_mask)
520 521 522
			apic->send_IPI_mask(cpumask_of(i),
					    IRQ_MOVE_CLEANUP_VECTOR);
	} else {
523
		cpumask_and(cleanup_mask, data->old_domain, cpu_online_mask);
524 525 526
		apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
		free_cpumask_var(cleanup_mask);
	}
527
	data->move_in_progress = 0;
528 529
}

530 531
void send_cleanup_vector(struct irq_cfg *cfg)
{
532 533 534 535 536
	struct apic_chip_data *data;

	data = container_of(cfg, struct apic_chip_data, cfg);
	if (data->move_in_progress)
		__send_cleanup_vector(data);
537 538
}

539 540 541 542
asmlinkage __visible void smp_irq_move_cleanup_interrupt(void)
{
	unsigned vector, me;

543
	entering_ack_irq();
544

545 546 547
	/* Prevent vectors vanishing under us */
	raw_spin_lock(&vector_lock);

548 549
	me = smp_processor_id();
	for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
550
		struct apic_chip_data *data;
551 552
		struct irq_desc *desc;
		unsigned int irr;
553

554
	retry:
555 556
		desc = __this_cpu_read(vector_irq[vector]);
		if (IS_ERR_OR_NULL(desc))
557 558
			continue;

559 560 561 562 563 564
		if (!raw_spin_trylock(&desc->lock)) {
			raw_spin_unlock(&vector_lock);
			cpu_relax();
			raw_spin_lock(&vector_lock);
			goto retry;
		}
565

566
		data = apic_chip_data(irq_desc_get_irq_data(desc));
567
		if (!data)
568
			goto unlock;
569 570 571 572 573

		/*
		 * Check if the irq migration is in progress. If so, we
		 * haven't received the cleanup request yet for this irq.
		 */
574
		if (data->move_in_progress)
575 576
			goto unlock;

577 578
		if (vector == data->cfg.vector &&
		    cpumask_test_cpu(me, data->domain))
579 580 581 582 583 584 585 586 587 588 589 590 591 592
			goto unlock;

		irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
		/*
		 * Check if the vector that needs to be cleanedup is
		 * registered at the cpu's IRR. If so, then this is not
		 * the best time to clean it up. Lets clean it up in the
		 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
		 * to myself.
		 */
		if (irr  & (1 << (vector % 32))) {
			apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
			goto unlock;
		}
593
		__this_cpu_write(vector_irq[vector], VECTOR_UNUSED);
594 595 596 597
unlock:
		raw_spin_unlock(&desc->lock);
	}

598 599
	raw_spin_unlock(&vector_lock);

600
	exiting_irq();
601 602 603 604 605
}

static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
{
	unsigned me;
606
	struct apic_chip_data *data;
607

608 609
	data = container_of(cfg, struct apic_chip_data, cfg);
	if (likely(!data->move_in_progress))
610 611 612
		return;

	me = smp_processor_id();
613 614
	if (vector == data->cfg.vector && cpumask_test_cpu(me, data->domain))
		__send_cleanup_vector(data);
615 616 617 618 619 620 621 622 623 624 625
}

void irq_complete_move(struct irq_cfg *cfg)
{
	__irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
}

void irq_force_complete_move(int irq)
{
	struct irq_cfg *cfg = irq_cfg(irq);

626 627
	if (cfg)
		__irq_complete_move(cfg, cfg->vector);
628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647
}
#endif

static void __init print_APIC_field(int base)
{
	int i;

	printk(KERN_DEBUG);

	for (i = 0; i < 8; i++)
		pr_cont("%08x", apic_read(base + i*0x10));

	pr_cont("\n");
}

static void __init print_local_APIC(void *dummy)
{
	unsigned int i, v, ver, maxlvt;
	u64 icr;

648 649
	pr_debug("printing local APIC contents on CPU#%d/%d:\n",
		 smp_processor_id(), hard_smp_processor_id());
650
	v = apic_read(APIC_ID);
651
	pr_info("... APIC ID:      %08x (%01x)\n", v, read_apic_id());
652
	v = apic_read(APIC_LVR);
653
	pr_info("... APIC VERSION: %08x\n", v);
654 655 656 657
	ver = GET_APIC_VERSION(v);
	maxlvt = lapic_get_maxlvt();

	v = apic_read(APIC_TASKPRI);
658
	pr_debug("... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
659 660 661 662 663

	/* !82489DX */
	if (APIC_INTEGRATED(ver)) {
		if (!APIC_XAPIC(ver)) {
			v = apic_read(APIC_ARBPRI);
664 665
			pr_debug("... APIC ARBPRI: %08x (%02x)\n",
				 v, v & APIC_ARBPRI_MASK);
666 667
		}
		v = apic_read(APIC_PROCPRI);
668
		pr_debug("... APIC PROCPRI: %08x\n", v);
669 670 671 672 673 674 675 676
	}

	/*
	 * Remote read supported only in the 82489DX and local APIC for
	 * Pentium processors.
	 */
	if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
		v = apic_read(APIC_RRR);
677
		pr_debug("... APIC RRR: %08x\n", v);
678 679 680
	}

	v = apic_read(APIC_LDR);
681
	pr_debug("... APIC LDR: %08x\n", v);
682 683
	if (!x2apic_enabled()) {
		v = apic_read(APIC_DFR);
684
		pr_debug("... APIC DFR: %08x\n", v);
685 686
	}
	v = apic_read(APIC_SPIV);
687
	pr_debug("... APIC SPIV: %08x\n", v);
688

689
	pr_debug("... APIC ISR field:\n");
690
	print_APIC_field(APIC_ISR);
691
	pr_debug("... APIC TMR field:\n");
692
	print_APIC_field(APIC_TMR);
693
	pr_debug("... APIC IRR field:\n");
694 695 696 697 698 699 700 701 702
	print_APIC_field(APIC_IRR);

	/* !82489DX */
	if (APIC_INTEGRATED(ver)) {
		/* Due to the Pentium erratum 3AP. */
		if (maxlvt > 3)
			apic_write(APIC_ESR, 0);

		v = apic_read(APIC_ESR);
703
		pr_debug("... APIC ESR: %08x\n", v);
704 705 706
	}

	icr = apic_icr_read();
707 708
	pr_debug("... APIC ICR: %08x\n", (u32)icr);
	pr_debug("... APIC ICR2: %08x\n", (u32)(icr >> 32));
709 710

	v = apic_read(APIC_LVTT);
711
	pr_debug("... APIC LVTT: %08x\n", v);
712 713 714 715

	if (maxlvt > 3) {
		/* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
716
		pr_debug("... APIC LVTPC: %08x\n", v);
717 718
	}
	v = apic_read(APIC_LVT0);
719
	pr_debug("... APIC LVT0: %08x\n", v);
720
	v = apic_read(APIC_LVT1);
721
	pr_debug("... APIC LVT1: %08x\n", v);
722 723 724 725

	if (maxlvt > 2) {
		/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
726
		pr_debug("... APIC LVTERR: %08x\n", v);
727 728 729
	}

	v = apic_read(APIC_TMICT);
730
	pr_debug("... APIC TMICT: %08x\n", v);
731
	v = apic_read(APIC_TMCCT);
732
	pr_debug("... APIC TMCCT: %08x\n", v);
733
	v = apic_read(APIC_TDCR);
734
	pr_debug("... APIC TDCR: %08x\n", v);
735 736 737 738

	if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
		v = apic_read(APIC_EFEAT);
		maxlvt = (v >> 16) & 0xff;
739
		pr_debug("... APIC EFEAT: %08x\n", v);
740
		v = apic_read(APIC_ECTRL);
741
		pr_debug("... APIC ECTRL: %08x\n", v);
742 743
		for (i = 0; i < maxlvt; i++) {
			v = apic_read(APIC_EILVTn(i));
744
			pr_debug("... APIC EILVT%d: %08x\n", i, v);
745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773
		}
	}
	pr_cont("\n");
}

static void __init print_local_APICs(int maxcpu)
{
	int cpu;

	if (!maxcpu)
		return;

	preempt_disable();
	for_each_online_cpu(cpu) {
		if (cpu >= maxcpu)
			break;
		smp_call_function_single(cpu, print_local_APIC, NULL, 1);
	}
	preempt_enable();
}

static void __init print_PIC(void)
{
	unsigned int v;
	unsigned long flags;

	if (!nr_legacy_irqs())
		return;

774
	pr_debug("\nprinting PIC contents\n");
775 776 777 778

	raw_spin_lock_irqsave(&i8259A_lock, flags);

	v = inb(0xa1) << 8 | inb(0x21);
779
	pr_debug("... PIC  IMR: %04x\n", v);
780 781

	v = inb(0xa0) << 8 | inb(0x20);
782
	pr_debug("... PIC  IRR: %04x\n", v);
783 784 785 786 787 788 789 790 791

	outb(0x0b, 0xa0);
	outb(0x0b, 0x20);
	v = inb(0xa0) << 8 | inb(0x20);
	outb(0x0a, 0xa0);
	outb(0x0a, 0x20);

	raw_spin_unlock_irqrestore(&i8259A_lock, flags);

792
	pr_debug("... PIC  ISR: %04x\n", v);
793 794

	v = inb(0x4d1) << 8 | inb(0x4d0);
795
	pr_debug("... PIC ELCR: %04x\n", v);
796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832
}

static int show_lapic __initdata = 1;
static __init int setup_show_lapic(char *arg)
{
	int num = -1;

	if (strcmp(arg, "all") == 0) {
		show_lapic = CONFIG_NR_CPUS;
	} else {
		get_option(&arg, &num);
		if (num >= 0)
			show_lapic = num;
	}

	return 1;
}
__setup("show_lapic=", setup_show_lapic);

static int __init print_ICs(void)
{
	if (apic_verbosity == APIC_QUIET)
		return 0;

	print_PIC();

	/* don't print out if apic is not there */
	if (!cpu_has_apic && !apic_from_smp_config())
		return 0;

	print_local_APICs(show_lapic);
	print_IO_APICs();

	return 0;
}

late_initcall(print_ICs);