intel_psr.c 94.7 KB
Newer Older
R
Rodrigo Vivi 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

24
#include <drm/drm_atomic_helper.h>
25
#include <drm/drm_damage_helper.h>
26 27

#include "i915_drv.h"
28
#include "i915_reg.h"
29
#include "intel_atomic.h"
30
#include "intel_crtc.h"
31
#include "intel_de.h"
32
#include "intel_display_types.h"
33
#include "intel_dp.h"
34 35
#include "intel_dp_aux.h"
#include "intel_hdmi.h"
36
#include "intel_psr.h"
37
#include "intel_psr_regs.h"
38
#include "intel_snps_phy.h"
39
#include "skl_universal_plane.h"
40

R
Rodrigo Vivi 已提交
41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
/**
 * DOC: Panel Self Refresh (PSR/SRD)
 *
 * Since Haswell Display controller supports Panel Self-Refresh on display
 * panels witch have a remote frame buffer (RFB) implemented according to PSR
 * spec in eDP1.3. PSR feature allows the display to go to lower standby states
 * when system is idle but display is on as it eliminates display refresh
 * request to DDR memory completely as long as the frame buffer for that
 * display is unchanged.
 *
 * Panel Self Refresh must be supported by both Hardware (source) and
 * Panel (sink).
 *
 * PSR saves power by caching the framebuffer in the panel RFB, which allows us
 * to power down the link and memory controller. For DSI panels the same idea
 * is called "manual mode".
 *
 * The implementation uses the hardware-based PSR support which automatically
 * enters/exits self-refresh mode. The hardware takes care of sending the
 * required DP aux message and could even retrain the link (that part isn't
 * enabled yet though). The hardware also keeps track of any frontbuffer
 * changes to know when to exit self-refresh mode again. Unfortunately that
 * part doesn't work too well, hence why the i915 PSR support uses the
 * software frontbuffer tracking to make sure it doesn't miss a screen
 * update. For this integration intel_psr_invalidate() and intel_psr_flush()
 * get called by the frontbuffer tracking code. Note that because of locking
 * issues the self-refresh re-enable code is done from a work queue, which
 * must be correctly synchronized/cancelled when shutting down the pipe."
69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85
 *
 * DC3CO (DC3 clock off)
 *
 * On top of PSR2, GEN12 adds a intermediate power savings state that turns
 * clock off automatically during PSR2 idle state.
 * The smaller overhead of DC3co entry/exit vs. the overhead of PSR2 deep sleep
 * entry/exit allows the HW to enter a low-power state even when page flipping
 * periodically (for instance a 30fps video playback scenario).
 *
 * Every time a flips occurs PSR2 will get out of deep sleep state(if it was),
 * so DC3CO is enabled and tgl_dc3co_disable_work is schedule to run after 6
 * frames, if no other flip occurs and the function above is executed, DC3CO is
 * disabled and PSR2 is configured to enter deep sleep, resetting again in case
 * of another flip.
 * Front buffer modifications do not trigger DC3CO activation on purpose as it
 * would bring a lot of complexity and most of the moderns systems will only
 * use page flips.
R
Rodrigo Vivi 已提交
86 87
 */

88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
/*
 * Description of PSR mask bits:
 *
 * EDP_PSR_DEBUG[16]/EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (hsw-skl):
 *
 *  When unmasked (nearly) all display register writes (eg. even
 *  SWF) trigger a PSR exit. Some registers are excluded from this
 *  and they have a more specific mask (described below). On icl+
 *  this bit no longer exists and is effectively always set.
 *
 * PIPE_MISC[21]/PIPE_MISC_PSR_MASK_PIPE_REG_WRITE (skl+):
 *
 *  When unmasked (nearly) all pipe/plane register writes
 *  trigger a PSR exit. Some plane registers are excluded from this
 *  and they have a more specific mask (described below).
 *
 * CHICKEN_PIPESL_1[11]/SKL_PSR_MASK_PLANE_FLIP (skl+):
 * PIPE_MISC[23]/PIPE_MISC_PSR_MASK_PRIMARY_FLIP (bdw):
 * EDP_PSR_DEBUG[23]/EDP_PSR_DEBUG_MASK_PRIMARY_FLIP (hsw):
 *
 *  When unmasked PRI_SURF/PLANE_SURF writes trigger a PSR exit.
 *  SPR_SURF/CURBASE are not included in this and instead are
 *  controlled by PIPE_MISC_PSR_MASK_PIPE_REG_WRITE (skl+) or
 *  EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (hsw/bdw).
 *
 * PIPE_MISC[22]/PIPE_MISC_PSR_MASK_SPRITE_ENABLE (bdw):
 * EDP_PSR_DEBUG[21]/EDP_PSR_DEBUG_MASK_SPRITE_ENABLE (hsw):
 *
 *  When unmasked PSR is blocked as long as the sprite
 *  plane is enabled. skl+ with their universal planes no
 *  longer have a mask bit like this, and no plane being
 *  enabledb blocks PSR.
 *
 * PIPE_MISC[21]/PIPE_MISC_PSR_MASK_CURSOR_MOVE (bdw):
 * EDP_PSR_DEBUG[20]/EDP_PSR_DEBUG_MASK_CURSOR_MOVE (hsw):
 *
 *  When umasked CURPOS writes trigger a PSR exit. On skl+
 *  this doesn't exit but CURPOS is included in the
 *  PIPE_MISC_PSR_MASK_PIPE_REG_WRITE mask.
 *
 * PIPE_MISC[20]/PIPE_MISC_PSR_MASK_VBLANK_VSYNC_INT (bdw+):
 * EDP_PSR_DEBUG[19]/EDP_PSR_DEBUG_MASK_VBLANK_VSYNC_INT (hsw):
 *
 *  When unmasked PSR is blocked as long as vblank and/or vsync
 *  interrupt is unmasked in IMR *and* enabled in IER.
 *
 * CHICKEN_TRANS[30]/SKL_UNMASK_VBL_TO_PIPE_IN_SRD (skl+):
 * CHICKEN_PAR1_1[15]/HSW_MASK_VBL_TO_PIPE_IN_SRD (hsw/bdw):
 *
 *  Selectcs whether PSR exit generates an extra vblank before
 *  the first frame is transmitted. Also note the opposite polarity
 *  if the bit on hsw/bdw vs. skl+ (masked==generate the extra vblank,
 *  unmasked==do not generate the extra vblank).
 *
 *  With DC states enabled the extra vblank happens after link training,
 *  with DC states disabled it happens immediately upuon PSR exit trigger.
 *  No idea as of now why there is a difference. HSW/BDW (which don't
 *  even have DMC) always generate it after link training. Go figure.
 *
 *  Unfortunately CHICKEN_TRANS itself seems to be double buffered
 *  and thus won't latch until the first vblank. So with DC states
 *  enabled the register effctively uses the reset value during DC5
 *  exit+PSR exit sequence, and thus the bit does nothing until
 *  latched by the vblank that it was trying to prevent from being
 *  generated in the first place. So we should probably call this
 *  one a chicken/egg bit instead on skl+.
 *
 *  In standby mode (as opposed to link-off) this makes no difference
 *  as the timing generator keeps running the whole time generating
 *  normal periodic vblanks.
 *
 *  WaPsrDPAMaskVBlankInSRD asks us to set the bit on hsw/bdw,
 *  and doing so makes the behaviour match the skl+ reset value.
 *
 * CHICKEN_PIPESL_1[0]/BDW_UNMASK_VBL_TO_REGS_IN_SRD (bdw):
 * CHICKEN_PIPESL_1[15]/HSW_UNMASK_VBL_TO_REGS_IN_SRD (hsw):
 *
 *  On BDW without this bit is no vblanks whatsoever are
 *  generated after PSR exit. On HSW this has no apparant effect.
 *  WaPsrDPRSUnmaskVBlankInSRD says to set this.
 *
 * The rest of the bits are more self-explanatory and/or
 * irrelevant for normal operation.
 */

173
static bool psr_global_enabled(struct intel_dp *intel_dp)
174
{
175
	struct intel_connector *connector = intel_dp->attached_connector;
176 177 178
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

	switch (intel_dp->psr.debug & I915_PSR_DEBUG_MODE_MASK) {
179
	case I915_PSR_DEBUG_DEFAULT:
180 181
		if (i915->params.enable_psr == -1)
			return connector->panel.vbt.psr.enable;
182
		return i915->params.enable_psr;
183 184 185 186 187 188 189
	case I915_PSR_DEBUG_DISABLE:
		return false;
	default:
		return true;
	}
}

190
static bool psr2_global_enabled(struct intel_dp *intel_dp)
191
{
192 193
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

194
	switch (intel_dp->psr.debug & I915_PSR_DEBUG_MODE_MASK) {
195
	case I915_PSR_DEBUG_DISABLE:
196 197 198
	case I915_PSR_DEBUG_FORCE_PSR1:
		return false;
	default:
199 200
		if (i915->params.enable_psr == 1)
			return false;
201
		return true;
202 203 204
	}
}

205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236
static u32 psr_irq_psr_error_bit_get(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	return DISPLAY_VER(dev_priv) >= 12 ? TGL_PSR_ERROR :
		EDP_PSR_ERROR(intel_dp->psr.transcoder);
}

static u32 psr_irq_post_exit_bit_get(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	return DISPLAY_VER(dev_priv) >= 12 ? TGL_PSR_POST_EXIT :
		EDP_PSR_POST_EXIT(intel_dp->psr.transcoder);
}

static u32 psr_irq_pre_entry_bit_get(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	return DISPLAY_VER(dev_priv) >= 12 ? TGL_PSR_PRE_ENTRY :
		EDP_PSR_PRE_ENTRY(intel_dp->psr.transcoder);
}

static u32 psr_irq_mask_get(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	return DISPLAY_VER(dev_priv) >= 12 ? TGL_PSR_MASK :
		EDP_PSR_MASK(intel_dp->psr.transcoder);
}

237 238
static i915_reg_t psr_ctl_reg(struct drm_i915_private *dev_priv,
			      enum transcoder cpu_transcoder)
239
{
240 241 242 243
	if (DISPLAY_VER(dev_priv) >= 8)
		return EDP_PSR_CTL(cpu_transcoder);
	else
		return HSW_SRD_CTL;
244 245 246 247 248
}

static i915_reg_t psr_debug_reg(struct drm_i915_private *dev_priv,
				enum transcoder cpu_transcoder)
{
249 250 251 252
	if (DISPLAY_VER(dev_priv) >= 8)
		return EDP_PSR_DEBUG(cpu_transcoder);
	else
		return HSW_SRD_DEBUG;
253 254 255 256 257
}

static i915_reg_t psr_perf_cnt_reg(struct drm_i915_private *dev_priv,
				   enum transcoder cpu_transcoder)
{
258 259 260 261
	if (DISPLAY_VER(dev_priv) >= 8)
		return EDP_PSR_PERF_CNT(cpu_transcoder);
	else
		return HSW_SRD_PERF_CNT;
262 263 264 265 266
}

static i915_reg_t psr_status_reg(struct drm_i915_private *dev_priv,
				 enum transcoder cpu_transcoder)
{
267 268 269 270
	if (DISPLAY_VER(dev_priv) >= 8)
		return EDP_PSR_STATUS(cpu_transcoder);
	else
		return HSW_SRD_STATUS;
271 272 273 274 275 276 277 278 279 280
}

static i915_reg_t psr_imr_reg(struct drm_i915_private *dev_priv,
			      enum transcoder cpu_transcoder)
{
	if (DISPLAY_VER(dev_priv) >= 12)
		return TRANS_PSR_IMR(cpu_transcoder);
	else
		return EDP_PSR_IMR;
}
281

282 283 284
static i915_reg_t psr_iir_reg(struct drm_i915_private *dev_priv,
			      enum transcoder cpu_transcoder)
{
285
	if (DISPLAY_VER(dev_priv) >= 12)
286
		return TRANS_PSR_IIR(cpu_transcoder);
287
	else
288 289 290
		return EDP_PSR_IIR;
}

291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
static i915_reg_t psr_aux_ctl_reg(struct drm_i915_private *dev_priv,
				  enum transcoder cpu_transcoder)
{
	if (DISPLAY_VER(dev_priv) >= 8)
		return EDP_PSR_AUX_CTL(cpu_transcoder);
	else
		return HSW_SRD_AUX_CTL;
}

static i915_reg_t psr_aux_data_reg(struct drm_i915_private *dev_priv,
				   enum transcoder cpu_transcoder, int i)
{
	if (DISPLAY_VER(dev_priv) >= 8)
		return EDP_PSR_AUX_DATA(cpu_transcoder, i);
	else
		return HSW_SRD_AUX_DATA(i);
}

309 310 311 312 313
static void psr_irq_control(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	enum transcoder cpu_transcoder = intel_dp->psr.transcoder;
	u32 mask;
314

315
	mask = psr_irq_psr_error_bit_get(intel_dp);
316
	if (intel_dp->psr.debug & I915_PSR_DEBUG_IRQ)
317 318
		mask |= psr_irq_post_exit_bit_get(intel_dp) |
			psr_irq_pre_entry_bit_get(intel_dp);
319

320 321
	intel_de_rmw(dev_priv, psr_imr_reg(dev_priv, cpu_transcoder),
		     psr_irq_mask_get(intel_dp), ~mask);
322 323
}

324 325
static void psr_event_print(struct drm_i915_private *i915,
			    u32 val, bool psr2_enabled)
326
{
327
	drm_dbg_kms(&i915->drm, "PSR exit events: 0x%x\n", val);
328
	if (val & PSR_EVENT_PSR2_WD_TIMER_EXPIRE)
329
		drm_dbg_kms(&i915->drm, "\tPSR2 watchdog timer expired\n");
330
	if ((val & PSR_EVENT_PSR2_DISABLED) && psr2_enabled)
331
		drm_dbg_kms(&i915->drm, "\tPSR2 disabled\n");
332
	if (val & PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN)
333
		drm_dbg_kms(&i915->drm, "\tSU dirty FIFO underrun\n");
334
	if (val & PSR_EVENT_SU_CRC_FIFO_UNDERRUN)
335
		drm_dbg_kms(&i915->drm, "\tSU CRC FIFO underrun\n");
336
	if (val & PSR_EVENT_GRAPHICS_RESET)
337
		drm_dbg_kms(&i915->drm, "\tGraphics reset\n");
338
	if (val & PSR_EVENT_PCH_INTERRUPT)
339
		drm_dbg_kms(&i915->drm, "\tPCH interrupt\n");
340
	if (val & PSR_EVENT_MEMORY_UP)
341
		drm_dbg_kms(&i915->drm, "\tMemory up\n");
342
	if (val & PSR_EVENT_FRONT_BUFFER_MODIFY)
343
		drm_dbg_kms(&i915->drm, "\tFront buffer modification\n");
344
	if (val & PSR_EVENT_WD_TIMER_EXPIRE)
345
		drm_dbg_kms(&i915->drm, "\tPSR watchdog timer expired\n");
346
	if (val & PSR_EVENT_PIPE_REGISTERS_UPDATE)
347
		drm_dbg_kms(&i915->drm, "\tPIPE registers updated\n");
348
	if (val & PSR_EVENT_REGISTER_UPDATE)
349
		drm_dbg_kms(&i915->drm, "\tRegister updated\n");
350
	if (val & PSR_EVENT_HDCP_ENABLE)
351
		drm_dbg_kms(&i915->drm, "\tHDCP enabled\n");
352
	if (val & PSR_EVENT_KVMR_SESSION_ENABLE)
353
		drm_dbg_kms(&i915->drm, "\tKVMR session enabled\n");
354
	if (val & PSR_EVENT_VBI_ENABLE)
355
		drm_dbg_kms(&i915->drm, "\tVBI enabled\n");
356
	if (val & PSR_EVENT_LPSP_MODE_EXIT)
357
		drm_dbg_kms(&i915->drm, "\tLPSP mode exited\n");
358
	if ((val & PSR_EVENT_PSR_DISABLE) && !psr2_enabled)
359
		drm_dbg_kms(&i915->drm, "\tPSR disabled\n");
360 361
}

362
void intel_psr_irq_handler(struct intel_dp *intel_dp, u32 psr_iir)
363
{
364
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
365
	enum transcoder cpu_transcoder = intel_dp->psr.transcoder;
366
	ktime_t time_ns =  ktime_get();
367

368
	if (psr_iir & psr_irq_pre_entry_bit_get(intel_dp)) {
369
		intel_dp->psr.last_entry_attempt = time_ns;
370 371 372
		drm_dbg_kms(&dev_priv->drm,
			    "[transcoder %s] PSR entry attempt in 2 vblanks\n",
			    transcoder_name(cpu_transcoder));
373
	}
374

375
	if (psr_iir & psr_irq_post_exit_bit_get(intel_dp)) {
376
		intel_dp->psr.last_exit = time_ns;
377 378 379
		drm_dbg_kms(&dev_priv->drm,
			    "[transcoder %s] PSR exit completed\n",
			    transcoder_name(cpu_transcoder));
380

381
		if (DISPLAY_VER(dev_priv) >= 9) {
382
			u32 val;
383

384 385 386
			val = intel_de_rmw(dev_priv, PSR_EVENT(cpu_transcoder), 0, 0);

			psr_event_print(dev_priv, val, intel_dp->psr.psr2_enabled);
387
		}
388
	}
389

390
	if (psr_iir & psr_irq_psr_error_bit_get(intel_dp)) {
391
		drm_warn(&dev_priv->drm, "[transcoder %s] PSR aux error\n",
392
			 transcoder_name(cpu_transcoder));
393

394
		intel_dp->psr.irq_aux_error = true;
395

396 397 398 399 400 401 402 403
		/*
		 * If this interruption is not masked it will keep
		 * interrupting so fast that it prevents the scheduled
		 * work to run.
		 * Also after a PSR error, we don't want to arm PSR
		 * again so we don't care about unmask the interruption
		 * or unset irq_aux_error.
		 */
404 405
		intel_de_rmw(dev_priv, psr_imr_reg(dev_priv, cpu_transcoder),
			     0, psr_irq_psr_error_bit_get(intel_dp));
406

407
		queue_work(dev_priv->unordered_wq, &intel_dp->psr.work);
408
	}
409 410
}

411 412
static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
{
413
	u8 alpm_caps = 0;
414 415 416 417 418 419 420

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP,
			      &alpm_caps) != 1)
		return false;
	return alpm_caps & DP_ALPM_CAP;
}

421 422
static u8 intel_dp_get_sink_sync_latency(struct intel_dp *intel_dp)
{
423
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
424
	u8 val = 8; /* assume the worst if we can't read the value */
425 426 427 428 429

	if (drm_dp_dpcd_readb(&intel_dp->aux,
			      DP_SYNCHRONIZATION_LATENCY_IN_SINK, &val) == 1)
		val &= DP_MAX_RESYNC_FRAME_COUNT_MASK;
	else
430 431
		drm_dbg_kms(&i915->drm,
			    "Unable to get sink synchronization latency, assuming 8 frames\n");
432 433 434
	return val;
}

435
static void intel_dp_get_su_granularity(struct intel_dp *intel_dp)
436
{
437
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
438
	ssize_t r;
439 440 441 442 443 444 445 446 447 448
	u16 w;
	u8 y;

	/* If sink don't have specific granularity requirements set legacy ones */
	if (!(intel_dp->psr_dpcd[1] & DP_PSR2_SU_GRANULARITY_REQUIRED)) {
		/* As PSR2 HW sends full lines, we do not care about x granularity */
		w = 4;
		y = 4;
		goto exit;
	}
449

450
	r = drm_dp_dpcd_read(&intel_dp->aux, DP_PSR2_SU_X_GRANULARITY, &w, 2);
451
	if (r != 2)
452 453
		drm_dbg_kms(&i915->drm,
			    "Unable to read DP_PSR2_SU_X_GRANULARITY\n");
454 455 456 457
	/*
	 * Spec says that if the value read is 0 the default granularity should
	 * be used instead.
	 */
458 459
	if (r != 2 || w == 0)
		w = 4;
460

461 462 463 464 465 466 467 468 469 470 471 472
	r = drm_dp_dpcd_read(&intel_dp->aux, DP_PSR2_SU_Y_GRANULARITY, &y, 1);
	if (r != 1) {
		drm_dbg_kms(&i915->drm,
			    "Unable to read DP_PSR2_SU_Y_GRANULARITY\n");
		y = 4;
	}
	if (y == 0)
		y = 1;

exit:
	intel_dp->psr.su_w_granularity = w;
	intel_dp->psr.su_y_granularity = y;
473 474
}

475 476 477 478 479 480 481 482
void intel_psr_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);

	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT, intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));

483 484
	if (!intel_dp->psr_dpcd[0])
		return;
485 486
	drm_dbg_kms(&dev_priv->drm, "eDP panel supports PSR version %x\n",
		    intel_dp->psr_dpcd[0]);
487

488
	if (drm_dp_has_quirk(&intel_dp->desc, DP_DPCD_QUIRK_NO_PSR)) {
489 490
		drm_dbg_kms(&dev_priv->drm,
			    "PSR support not currently available for this panel\n");
491 492 493
		return;
	}

494
	if (!(intel_dp->edp_dpcd[1] & DP_EDP_SET_POWER_CAP)) {
495 496
		drm_dbg_kms(&dev_priv->drm,
			    "Panel lacks power state control, PSR cannot be enabled\n");
497 498
		return;
	}
499

500 501
	intel_dp->psr.sink_support = true;
	intel_dp->psr.sink_sync_latency =
502
		intel_dp_get_sink_sync_latency(intel_dp);
503

504
	if (DISPLAY_VER(dev_priv) >= 9 &&
505
	    (intel_dp->psr_dpcd[0] == DP_PSR2_WITH_Y_COORD_IS_SUPPORTED)) {
506 507 508 509
		bool y_req = intel_dp->psr_dpcd[1] &
			     DP_PSR2_SU_Y_COORDINATE_REQUIRED;
		bool alpm = intel_dp_get_alpm_status(intel_dp);

510 511 512 513 514 515 516 517 518 519 520
		/*
		 * All panels that supports PSR version 03h (PSR2 +
		 * Y-coordinate) can handle Y-coordinates in VSC but we are
		 * only sure that it is going to be used when required by the
		 * panel. This way panel is capable to do selective update
		 * without a aux frame sync.
		 *
		 * To support PSR version 02h and PSR version 03h without
		 * Y-coordinate requirement panels we would need to enable
		 * GTC first.
		 */
521
		intel_dp->psr.sink_psr2_support = y_req && alpm;
522
		drm_dbg_kms(&dev_priv->drm, "PSR2 %ssupported\n",
523
			    intel_dp->psr.sink_psr2_support ? "" : "not ");
524

525 526
		if (intel_dp->psr.sink_psr2_support) {
			intel_dp->psr.colorimetry_support =
527
				intel_dp_get_colorimetry_status(intel_dp);
528
			intel_dp_get_su_granularity(intel_dp);
529 530 531 532
		}
	}
}

533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569
static void hsw_psr_setup_aux(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	enum transcoder cpu_transcoder = intel_dp->psr.transcoder;
	u32 aux_clock_divider, aux_ctl;
	/* write DP_SET_POWER=D0 */
	static const u8 aux_msg[] = {
		[0] = (DP_AUX_NATIVE_WRITE << 4) | ((DP_SET_POWER >> 16) & 0xf),
		[1] = (DP_SET_POWER >> 8) & 0xff,
		[2] = DP_SET_POWER & 0xff,
		[3] = 1 - 1,
		[4] = DP_SET_POWER_D0,
	};
	int i;

	BUILD_BUG_ON(sizeof(aux_msg) > 20);
	for (i = 0; i < sizeof(aux_msg); i += 4)
		intel_de_write(dev_priv,
			       psr_aux_data_reg(dev_priv, cpu_transcoder, i >> 2),
			       intel_dp_aux_pack(&aux_msg[i], sizeof(aux_msg) - i));

	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

	/* Start with bits set for DDI_AUX_CTL register */
	aux_ctl = intel_dp->get_aux_send_ctl(intel_dp, sizeof(aux_msg),
					     aux_clock_divider);

	/* Select only valid bits for SRD_AUX_CTL */
	aux_ctl &= EDP_PSR_AUX_CTL_TIME_OUT_MASK |
		EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK |
		EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK |
		EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK;

	intel_de_write(dev_priv, psr_aux_ctl_reg(dev_priv, cpu_transcoder),
		       aux_ctl);
}

570
static void intel_psr_enable_sink(struct intel_dp *intel_dp)
571
{
572
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
573
	u8 dpcd_val = DP_PSR_ENABLE;
574

575
	/* Enable ALPM at sink for psr2 */
576
	if (intel_dp->psr.psr2_enabled) {
577
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG,
578 579 580
				   DP_ALPM_ENABLE |
				   DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE);

581
		dpcd_val |= DP_PSR_ENABLE_PSR2 | DP_PSR_IRQ_HPD_WITH_CRC_ERRORS;
582
	} else {
583
		if (intel_dp->psr.link_standby)
584
			dpcd_val |= DP_PSR_MAIN_LINK_ACTIVE;
585

586
		if (DISPLAY_VER(dev_priv) >= 8)
587
			dpcd_val |= DP_PSR_CRC_VERIFICATION;
588 589
	}

590 591 592
	if (intel_dp->psr.req_psr2_sdp_prior_scanline)
		dpcd_val |= DP_PSR_SU_REGION_SCANLINE_CAPTURE;

593
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, dpcd_val);
594

595
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
R
Rodrigo Vivi 已提交
596 597
}

598
static u32 intel_psr1_get_tp_time(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
599
{
600
	struct intel_connector *connector = intel_dp->attached_connector;
601
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
602
	u32 val = 0;
603

604
	if (DISPLAY_VER(dev_priv) >= 11)
605
		val |= EDP_PSR_TP4_TIME_0us;
606

607
	if (dev_priv->params.psr_safest_params) {
608 609 610 611 612
		val |= EDP_PSR_TP1_TIME_2500us;
		val |= EDP_PSR_TP2_TP3_TIME_2500us;
		goto check_tp3_sel;
	}

613
	if (connector->panel.vbt.psr.tp1_wakeup_time_us == 0)
614
		val |= EDP_PSR_TP1_TIME_0us;
615
	else if (connector->panel.vbt.psr.tp1_wakeup_time_us <= 100)
616
		val |= EDP_PSR_TP1_TIME_100us;
617
	else if (connector->panel.vbt.psr.tp1_wakeup_time_us <= 500)
618
		val |= EDP_PSR_TP1_TIME_500us;
619
	else
620
		val |= EDP_PSR_TP1_TIME_2500us;
621

622
	if (connector->panel.vbt.psr.tp2_tp3_wakeup_time_us == 0)
623
		val |= EDP_PSR_TP2_TP3_TIME_0us;
624
	else if (connector->panel.vbt.psr.tp2_tp3_wakeup_time_us <= 100)
625
		val |= EDP_PSR_TP2_TP3_TIME_100us;
626
	else if (connector->panel.vbt.psr.tp2_tp3_wakeup_time_us <= 500)
627
		val |= EDP_PSR_TP2_TP3_TIME_500us;
628
	else
629
		val |= EDP_PSR_TP2_TP3_TIME_2500us;
630

631 632 633 634 635 636 637 638 639
	/*
	 * WA 0479: hsw,bdw
	 * "Do not skip both TP1 and TP2/TP3"
	 */
	if (DISPLAY_VER(dev_priv) < 9 &&
	    connector->panel.vbt.psr.tp1_wakeup_time_us == 0 &&
	    connector->panel.vbt.psr.tp2_tp3_wakeup_time_us == 0)
		val |= EDP_PSR_TP2_TP3_TIME_100us;

640
check_tp3_sel:
641
	if (intel_dp_source_supports_tps3(dev_priv) &&
642
	    drm_dp_tps3_supported(intel_dp->dpcd))
643
		val |= EDP_PSR_TP_TP1_TP3;
644
	else
645
		val |= EDP_PSR_TP_TP1_TP2;
646

647 648 649
	return val;
}

650
static u8 psr_compute_idle_frames(struct intel_dp *intel_dp)
651
{
652
	struct intel_connector *connector = intel_dp->attached_connector;
653
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
654
	int idle_frames;
655 656 657 658

	/* Let's use 6 as the minimum to cover all known cases including the
	 * off-by-one issue that HW has in some cases.
	 */
659
	idle_frames = max(6, connector->panel.vbt.psr.idle_frames);
660
	idle_frames = max(idle_frames, intel_dp->psr.sink_sync_latency + 1);
661

662
	if (drm_WARN_ON(&dev_priv->drm, idle_frames > 0xf))
663 664 665 666 667 668 669 670
		idle_frames = 0xf;

	return idle_frames;
}

static void hsw_activate_psr1(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
671
	enum transcoder cpu_transcoder = intel_dp->psr.transcoder;
672 673 674
	u32 max_sleep_time = 0x1f;
	u32 val = EDP_PSR_ENABLE;

675
	val |= EDP_PSR_IDLE_FRAMES(psr_compute_idle_frames(intel_dp));
676

677
	val |= EDP_PSR_MAX_SLEEP_TIME(max_sleep_time);
678 679 680
	if (IS_HASWELL(dev_priv))
		val |= EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;

681
	if (intel_dp->psr.link_standby)
682 683 684 685
		val |= EDP_PSR_LINK_STANDBY;

	val |= intel_psr1_get_tp_time(intel_dp);

686
	if (DISPLAY_VER(dev_priv) >= 8)
687 688
		val |= EDP_PSR_CRC_ENABLE;

689
	intel_de_rmw(dev_priv, psr_ctl_reg(dev_priv, cpu_transcoder),
690
		     ~EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK, val);
691
}
692

693
static u32 intel_psr2_get_tp_time(struct intel_dp *intel_dp)
694
{
695
	struct intel_connector *connector = intel_dp->attached_connector;
696
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
697
	u32 val = 0;
698

699
	if (dev_priv->params.psr_safest_params)
700
		return EDP_PSR2_TP2_TIME_2500us;
701

702 703
	if (connector->panel.vbt.psr.psr2_tp2_tp3_wakeup_time_us >= 0 &&
	    connector->panel.vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 50)
704
		val |= EDP_PSR2_TP2_TIME_50us;
705
	else if (connector->panel.vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 100)
706
		val |= EDP_PSR2_TP2_TIME_100us;
707
	else if (connector->panel.vbt.psr.psr2_tp2_tp3_wakeup_time_us <= 500)
708
		val |= EDP_PSR2_TP2_TIME_500us;
709
	else
710
		val |= EDP_PSR2_TP2_TIME_2500us;
711

712 713 714
	return val;
}

715 716 717 718 719 720 721 722 723 724 725
static int psr2_block_count_lines(struct intel_dp *intel_dp)
{
	return intel_dp->psr.io_wake_lines < 9 &&
		intel_dp->psr.fast_wake_lines < 9 ? 8 : 12;
}

static int psr2_block_count(struct intel_dp *intel_dp)
{
	return psr2_block_count_lines(intel_dp) / 4;
}

726 727 728
static void hsw_activate_psr2(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
729
	enum transcoder cpu_transcoder = intel_dp->psr.transcoder;
730 731
	u32 val = EDP_PSR2_ENABLE;

732
	val |= EDP_PSR2_IDLE_FRAMES(psr_compute_idle_frames(intel_dp));
733

734
	if (DISPLAY_VER(dev_priv) <= 13 && !IS_ALDERLAKE_P(dev_priv))
735
		val |= EDP_SU_TRACK_ENABLE;
736

737
	if (DISPLAY_VER(dev_priv) >= 10 && DISPLAY_VER(dev_priv) <= 12)
738 739
		val |= EDP_Y_COORDINATE_ENABLE;

740
	val |= EDP_PSR2_FRAME_BEFORE_SU(max_t(u8, intel_dp->psr.sink_sync_latency + 1, 2));
741 742
	val |= intel_psr2_get_tp_time(intel_dp);

743
	if (DISPLAY_VER(dev_priv) >= 12) {
744
		if (psr2_block_count(intel_dp) > 2)
745
			val |= TGL_EDP_PSR2_BLOCK_COUNT_NUM_3;
746 747
		else
			val |= TGL_EDP_PSR2_BLOCK_COUNT_NUM_2;
748 749
	}

750
	/* Wa_22012278275:adl-p */
751
	if (IS_ALDERLAKE_P(dev_priv) && IS_DISPLAY_STEP(dev_priv, STEP_A0, STEP_E0)) {
752 753 754 755 756 757 758 759 760 761 762 763 764 765
		static const u8 map[] = {
			2, /* 5 lines */
			1, /* 6 lines */
			0, /* 7 lines */
			3, /* 8 lines */
			6, /* 9 lines */
			5, /* 10 lines */
			4, /* 11 lines */
			7, /* 12 lines */
		};
		/*
		 * Still using the default IO_BUFFER_WAKE and FAST_WAKE, see
		 * comments bellow for more information
		 */
766
		int tmp;
767

768
		tmp = map[intel_dp->psr.io_wake_lines - TGL_EDP_PSR2_IO_BUFFER_WAKE_MIN_LINES];
769
		val |= TGL_EDP_PSR2_IO_BUFFER_WAKE(tmp + TGL_EDP_PSR2_IO_BUFFER_WAKE_MIN_LINES);
770

771
		tmp = map[intel_dp->psr.fast_wake_lines - TGL_EDP_PSR2_FAST_WAKE_MIN_LINES];
772
		val |= TGL_EDP_PSR2_FAST_WAKE(tmp + TGL_EDP_PSR2_FAST_WAKE_MIN_LINES);
773
	} else if (DISPLAY_VER(dev_priv) >= 12) {
774 775
		val |= TGL_EDP_PSR2_IO_BUFFER_WAKE(intel_dp->psr.io_wake_lines);
		val |= TGL_EDP_PSR2_FAST_WAKE(intel_dp->psr.fast_wake_lines);
776
	} else if (DISPLAY_VER(dev_priv) >= 9) {
777 778
		val |= EDP_PSR2_IO_BUFFER_WAKE(intel_dp->psr.io_wake_lines);
		val |= EDP_PSR2_FAST_WAKE(intel_dp->psr.fast_wake_lines);
779 780
	}

781 782 783
	if (intel_dp->psr.req_psr2_sdp_prior_scanline)
		val |= EDP_PSR2_SU_SDP_SCANLINE;

784
	if (intel_dp->psr.psr2_sel_fetch_enabled) {
785 786
		u32 tmp;

787
		tmp = intel_de_read(dev_priv, PSR2_MAN_TRK_CTL(cpu_transcoder));
788
		drm_WARN_ON(&dev_priv->drm, !(tmp & PSR2_MAN_TRK_CTL_ENABLE));
789
	} else if (HAS_PSR2_SEL_FETCH(dev_priv)) {
790
		intel_de_write(dev_priv, PSR2_MAN_TRK_CTL(cpu_transcoder), 0);
791
	}
792

793
	/*
794 795
	 * PSR2 HW is incorrectly using EDP_PSR_TP1_TP3_SEL and BSpec is
	 * recommending keep this bit unset while PSR2 is enabled.
796
	 */
797
	intel_de_write(dev_priv, psr_ctl_reg(dev_priv, cpu_transcoder), 0);
798

799
	intel_de_write(dev_priv, EDP_PSR2_CTL(cpu_transcoder), val);
R
Rodrigo Vivi 已提交
800 801
}

802
static bool
803
transcoder_has_psr2(struct drm_i915_private *dev_priv, enum transcoder cpu_transcoder)
804
{
805
	if (IS_ALDERLAKE_P(dev_priv) || DISPLAY_VER(dev_priv) >= 14)
806
		return cpu_transcoder == TRANSCODER_A || cpu_transcoder == TRANSCODER_B;
807
	else if (DISPLAY_VER(dev_priv) >= 12)
808
		return cpu_transcoder == TRANSCODER_A;
809
	else if (DISPLAY_VER(dev_priv) >= 9)
810
		return cpu_transcoder == TRANSCODER_EDP;
811 812
	else
		return false;
813 814
}

815 816
static u32 intel_get_frame_time_us(const struct intel_crtc_state *cstate)
{
817
	if (!cstate || !cstate->hw.active)
818 819 820
		return 0;

	return DIV_ROUND_UP(1000 * 1000,
821
			    drm_mode_vrefresh(&cstate->hw.adjusted_mode));
822 823
}

824
static void psr2_program_idle_frames(struct intel_dp *intel_dp,
825 826
				     u32 idle_frames)
{
827
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
828
	enum transcoder cpu_transcoder = intel_dp->psr.transcoder;
829

830
	intel_de_rmw(dev_priv, EDP_PSR2_CTL(cpu_transcoder),
831 832
		     EDP_PSR2_IDLE_FRAMES_MASK,
		     EDP_PSR2_IDLE_FRAMES(idle_frames));
833 834
}

835
static void tgl_psr2_enable_dc3co(struct intel_dp *intel_dp)
836
{
837 838 839
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

	psr2_program_idle_frames(intel_dp, 0);
840 841 842
	intel_display_power_set_target_dc_state(dev_priv, DC_STATE_EN_DC3CO);
}

843
static void tgl_psr2_disable_dc3co(struct intel_dp *intel_dp)
844
{
845
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
846 847

	intel_display_power_set_target_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
848
	psr2_program_idle_frames(intel_dp, psr_compute_idle_frames(intel_dp));
849 850
}

851
static void tgl_dc3co_disable_work(struct work_struct *work)
852
{
853 854
	struct intel_dp *intel_dp =
		container_of(work, typeof(*intel_dp), psr.dc3co_work.work);
855

856
	mutex_lock(&intel_dp->psr.lock);
857
	/* If delayed work is pending, it is not idle */
858
	if (delayed_work_pending(&intel_dp->psr.dc3co_work))
859 860
		goto unlock;

861
	tgl_psr2_disable_dc3co(intel_dp);
862
unlock:
863
	mutex_unlock(&intel_dp->psr.lock);
864 865
}

866
static void tgl_disallow_dc3co_on_psr2_exit(struct intel_dp *intel_dp)
867
{
868
	if (!intel_dp->psr.dc3co_exitline)
869 870
		return;

871
	cancel_delayed_work(&intel_dp->psr.dc3co_work);
872
	/* Before PSR2 exit disallow dc3co*/
873
	tgl_psr2_disable_dc3co(intel_dp);
874 875
}

876 877 878 879 880 881 882 883 884
static bool
dc3co_is_pipe_port_compatible(struct intel_dp *intel_dp,
			      struct intel_crtc_state *crtc_state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	enum pipe pipe = to_intel_crtc(crtc_state->uapi.crtc)->pipe;
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	enum port port = dig_port->base.port;

885
	if (IS_ALDERLAKE_P(dev_priv) || DISPLAY_VER(dev_priv) >= 14)
886 887 888 889 890
		return pipe <= PIPE_B && port <= PORT_B;
	else
		return pipe == PIPE_A && port == PORT_A;
}

891 892 893 894 895 896
static void
tgl_dc3co_exitline_compute_config(struct intel_dp *intel_dp,
				  struct intel_crtc_state *crtc_state)
{
	const u32 crtc_vdisplay = crtc_state->uapi.adjusted_mode.crtc_vdisplay;
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
897
	struct i915_power_domains *power_domains = &dev_priv->display.power.domains;
898 899
	u32 exit_scanlines;

900 901 902 903 904 905 906
	/*
	 * FIXME: Due to the changed sequence of activating/deactivating DC3CO,
	 * disable DC3CO until the changed dc3co activating/deactivating sequence
	 * is applied. B.Specs:49196
	 */
	return;

907 908 909 910 911 912 913
	/*
	 * DMC's DC3CO exit mechanism has an issue with Selective Fecth
	 * TODO: when the issue is addressed, this restriction should be removed.
	 */
	if (crtc_state->enable_psr2_sel_fetch)
		return;

914
	if (!(power_domains->allowed_dc_mask & DC_STATE_EN_DC3CO))
915 916
		return;

917
	if (!dc3co_is_pipe_port_compatible(intel_dp, crtc_state))
918 919
		return;

920
	/* Wa_16011303918:adl-p */
921
	if (IS_ALDERLAKE_P(dev_priv) && IS_DISPLAY_STEP(dev_priv, STEP_A0, STEP_B0))
922 923
		return;

924 925 926 927 928 929 930
	/*
	 * DC3CO Exit time 200us B.Spec 49196
	 * PSR2 transcoder Early Exit scanlines = ROUNDUP(200 / line time) + 1
	 */
	exit_scanlines =
		intel_usecs_to_scanlines(&crtc_state->uapi.adjusted_mode, 200) + 1;

931
	if (drm_WARN_ON(&dev_priv->drm, exit_scanlines > crtc_vdisplay))
932 933 934 935 936
		return;

	crtc_state->dc3co_exitline = crtc_vdisplay - exit_scanlines;
}

937 938 939 940 941
static bool intel_psr2_sel_fetch_config_valid(struct intel_dp *intel_dp,
					      struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

942 943
	if (!dev_priv->params.enable_psr2_sel_fetch &&
	    intel_dp->psr.debug != I915_PSR_DEBUG_ENABLE_SEL_FETCH) {
944 945 946 947 948 949 950 951 952 953 954 955 956 957
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 sel fetch not enabled, disabled by parameter\n");
		return false;
	}

	if (crtc_state->uapi.async_flip) {
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 sel fetch not enabled, async flip enabled\n");
		return false;
	}

	return crtc_state->enable_psr2_sel_fetch = true;
}

958 959 960
static bool psr2_granularity_check(struct intel_dp *intel_dp,
				   struct intel_crtc_state *crtc_state)
{
961
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
962
	const struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config;
963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978
	const int crtc_hdisplay = crtc_state->hw.adjusted_mode.crtc_hdisplay;
	const int crtc_vdisplay = crtc_state->hw.adjusted_mode.crtc_vdisplay;
	u16 y_granularity = 0;

	/* PSR2 HW only send full lines so we only need to validate the width */
	if (crtc_hdisplay % intel_dp->psr.su_w_granularity)
		return false;

	if (crtc_vdisplay % intel_dp->psr.su_y_granularity)
		return false;

	/* HW tracking is only aligned to 4 lines */
	if (!crtc_state->enable_psr2_sel_fetch)
		return intel_dp->psr.su_y_granularity == 4;

	/*
979
	 * adl_p and mtl platforms have 1 line granularity.
980 981
	 * For other platforms with SW tracking we can adjust the y coordinates
	 * to match sink requirement if multiple of 4.
982
	 */
983
	if (IS_ALDERLAKE_P(dev_priv) || DISPLAY_VER(dev_priv) >= 14)
984 985
		y_granularity = intel_dp->psr.su_y_granularity;
	else if (intel_dp->psr.su_y_granularity <= 2)
986 987 988 989 990 991 992
		y_granularity = 4;
	else if ((intel_dp->psr.su_y_granularity % 4) == 0)
		y_granularity = intel_dp->psr.su_y_granularity;

	if (y_granularity == 0 || crtc_vdisplay % y_granularity)
		return false;

993 994 995 996
	if (crtc_state->dsc.compression_enable &&
	    vdsc_cfg->slice_height % y_granularity)
		return false;

997 998 999 1000
	crtc_state->su_y_granularity = y_granularity;
	return true;
}

1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
static bool _compute_psr2_sdp_prior_scanline_indication(struct intel_dp *intel_dp,
							struct intel_crtc_state *crtc_state)
{
	const struct drm_display_mode *adjusted_mode = &crtc_state->uapi.adjusted_mode;
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	u32 hblank_total, hblank_ns, req_ns;

	hblank_total = adjusted_mode->crtc_hblank_end - adjusted_mode->crtc_hblank_start;
	hblank_ns = div_u64(1000000ULL * hblank_total, adjusted_mode->crtc_clock);

1011 1012
	/* From spec: ((60 / number of lanes) + 11) * 1000 / symbol clock frequency MHz */
	req_ns = ((60 / crtc_state->lane_count) + 11) * 1000 / (crtc_state->port_clock / 1000);
1013 1014 1015 1016

	if ((hblank_ns - req_ns) > 100)
		return true;

1017 1018
	/* Not supported <13 / Wa_22012279113:adl-p */
	if (DISPLAY_VER(dev_priv) <= 13 || intel_dp->edp_dpcd[0] < DP_EDP_14b)
1019 1020 1021 1022 1023 1024
		return false;

	crtc_state->req_psr2_sdp_prior_scanline = true;
	return true;
}

1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
static bool _compute_psr2_wake_times(struct intel_dp *intel_dp,
				     struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);
	int io_wake_lines, io_wake_time, fast_wake_lines, fast_wake_time;
	u8 max_wake_lines;

	if (DISPLAY_VER(i915) >= 12) {
		io_wake_time = 42;
		/*
		 * According to Bspec it's 42us, but based on testing
		 * it is not enough -> use 45 us.
		 */
		fast_wake_time = 45;
		max_wake_lines = 12;
	} else {
		io_wake_time = 50;
		fast_wake_time = 32;
		max_wake_lines = 8;
	}

	io_wake_lines = intel_usecs_to_scanlines(
1047
		&crtc_state->hw.adjusted_mode, io_wake_time);
1048
	fast_wake_lines = intel_usecs_to_scanlines(
1049
		&crtc_state->hw.adjusted_mode, fast_wake_time);
1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064

	if (io_wake_lines > max_wake_lines ||
	    fast_wake_lines > max_wake_lines)
		return false;

	if (i915->params.psr_safest_params)
		io_wake_lines = fast_wake_lines = max_wake_lines;

	/* According to Bspec lower limit should be set as 7 lines. */
	intel_dp->psr.io_wake_lines = max(io_wake_lines, 7);
	intel_dp->psr.fast_wake_lines = max(fast_wake_lines, 7);

	return true;
}

1065 1066 1067
static bool intel_psr2_config_valid(struct intel_dp *intel_dp,
				    struct intel_crtc_state *crtc_state)
{
1068
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1069 1070
	int crtc_hdisplay = crtc_state->hw.adjusted_mode.crtc_hdisplay;
	int crtc_vdisplay = crtc_state->hw.adjusted_mode.crtc_vdisplay;
1071
	int psr_max_h = 0, psr_max_v = 0, max_bpp = 0;
1072

1073
	if (!intel_dp->psr.sink_psr2_support)
1074 1075
		return false;

1076
	/* JSL and EHL only supports eDP 1.3 */
1077
	if (IS_JASPERLAKE(dev_priv) || IS_ELKHARTLAKE(dev_priv)) {
1078 1079 1080 1081
		drm_dbg_kms(&dev_priv->drm, "PSR2 not supported by phy\n");
		return false;
	}

1082
	/* Wa_16011181250 */
1083 1084
	if (IS_ROCKETLAKE(dev_priv) || IS_ALDERLAKE_S(dev_priv) ||
	    IS_DG2(dev_priv)) {
1085 1086 1087 1088
		drm_dbg_kms(&dev_priv->drm, "PSR2 is defeatured for this platform\n");
		return false;
	}

1089
	if (IS_ALDERLAKE_P(dev_priv) && IS_DISPLAY_STEP(dev_priv, STEP_A0, STEP_B0)) {
1090
		drm_dbg_kms(&dev_priv->drm, "PSR2 not completely functional in this stepping\n");
1091 1092 1093
		return false;
	}

1094
	if (!transcoder_has_psr2(dev_priv, crtc_state->cpu_transcoder)) {
1095 1096 1097
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not supported in transcoder %s\n",
			    transcoder_name(crtc_state->cpu_transcoder));
1098 1099 1100
		return false;
	}

1101
	if (!psr2_global_enabled(intel_dp)) {
1102 1103 1104 1105
		drm_dbg_kms(&dev_priv->drm, "PSR2 disabled by flag\n");
		return false;
	}

1106 1107 1108 1109 1110
	/*
	 * DSC and PSR2 cannot be enabled simultaneously. If a requested
	 * resolution requires DSC to be enabled, priority is given to DSC
	 * over PSR2.
	 */
1111 1112
	if (crtc_state->dsc.compression_enable &&
	    (DISPLAY_VER(dev_priv) <= 13 && !IS_ALDERLAKE_P(dev_priv))) {
1113 1114
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 cannot be enabled since DSC is enabled\n");
1115 1116 1117
		return false;
	}

1118 1119 1120 1121 1122 1123
	if (crtc_state->crc_enabled) {
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled because it would inhibit pipe CRC calculation\n");
		return false;
	}

1124
	if (DISPLAY_VER(dev_priv) >= 12) {
1125 1126
		psr_max_h = 5120;
		psr_max_v = 3200;
1127
		max_bpp = 30;
1128
	} else if (DISPLAY_VER(dev_priv) >= 10) {
1129 1130
		psr_max_h = 4096;
		psr_max_v = 2304;
1131
		max_bpp = 24;
1132
	} else if (DISPLAY_VER(dev_priv) == 9) {
1133 1134
		psr_max_h = 3640;
		psr_max_v = 2304;
1135
		max_bpp = 24;
1136 1137
	}

1138
	if (crtc_state->pipe_bpp > max_bpp) {
1139 1140 1141
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled, pipe bpp %d > max supported %d\n",
			    crtc_state->pipe_bpp, max_bpp);
1142 1143 1144
		return false;
	}

1145 1146
	/* Wa_16011303918:adl-p */
	if (crtc_state->vrr.enable &&
1147
	    IS_ALDERLAKE_P(dev_priv) && IS_DISPLAY_STEP(dev_priv, STEP_A0, STEP_B0)) {
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled, not compatible with HW stepping + VRR\n");
		return false;
	}

	if (!_compute_psr2_sdp_prior_scanline_indication(intel_dp, crtc_state)) {
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled, PSR2 SDP indication do not fit in hblank\n");
		return false;
	}

1159 1160 1161 1162 1163 1164
	if (!_compute_psr2_wake_times(intel_dp, crtc_state)) {
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled, Unable to use long enough wake times\n");
		return false;
	}

1165 1166 1167 1168 1169 1170 1171 1172 1173
	/* Vblank >= PSR2_CTL Block Count Number maximum line count */
	if (crtc_state->hw.adjusted_mode.crtc_vblank_end -
	    crtc_state->hw.adjusted_mode.crtc_vblank_start <
	    psr2_block_count_lines(intel_dp)) {
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled, too short vblank time\n");
		return false;
	}

1174 1175 1176 1177 1178 1179 1180
	if (HAS_PSR2_SEL_FETCH(dev_priv)) {
		if (!intel_psr2_sel_fetch_config_valid(intel_dp, crtc_state) &&
		    !HAS_PSR_HW_TRACKING(dev_priv)) {
			drm_dbg_kms(&dev_priv->drm,
				    "PSR2 not enabled, selective fetch not valid and no HW tracking available\n");
			return false;
		}
1181 1182
	}

1183 1184
	if (!psr2_granularity_check(intel_dp, crtc_state)) {
		drm_dbg_kms(&dev_priv->drm, "PSR2 not enabled, SU granularity not compatible\n");
1185
		goto unsupported;
1186 1187
	}

1188 1189
	if (!crtc_state->enable_psr2_sel_fetch &&
	    (crtc_hdisplay > psr_max_h || crtc_vdisplay > psr_max_v)) {
1190 1191 1192 1193
		drm_dbg_kms(&dev_priv->drm,
			    "PSR2 not enabled, resolution %dx%d > max supported %dx%d\n",
			    crtc_hdisplay, crtc_vdisplay,
			    psr_max_h, psr_max_v);
1194
		goto unsupported;
1195 1196
	}

1197
	tgl_dc3co_exitline_compute_config(intel_dp, crtc_state);
1198
	return true;
1199 1200 1201 1202

unsupported:
	crtc_state->enable_psr2_sel_fetch = false;
	return false;
1203 1204
}

1205
void intel_psr_compute_config(struct intel_dp *intel_dp,
1206 1207
			      struct intel_crtc_state *crtc_state,
			      struct drm_connector_state *conn_state)
R
Rodrigo Vivi 已提交
1208
{
1209
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1210
	const struct drm_display_mode *adjusted_mode =
1211
		&crtc_state->hw.adjusted_mode;
1212
	int psr_setup_time;
R
Rodrigo Vivi 已提交
1213

1214
	/*
T
Tom Rix 已提交
1215
	 * Current PSR panels don't work reliably with VRR enabled
1216 1217 1218 1219 1220
	 * So if VRR is enabled, do not enable PSR.
	 */
	if (crtc_state->vrr.enable)
		return;

1221
	if (!CAN_PSR(intel_dp))
1222 1223
		return;

1224
	if (!psr_global_enabled(intel_dp)) {
1225
		drm_dbg_kms(&dev_priv->drm, "PSR disabled by flag\n");
1226
		return;
1227 1228
	}

1229
	if (intel_dp->psr.sink_not_reliable) {
1230 1231
		drm_dbg_kms(&dev_priv->drm,
			    "PSR sink implementation is not reliable\n");
1232 1233 1234
		return;
	}

1235
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
1236 1237
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: Interlaced mode enabled\n");
1238
		return;
R
Rodrigo Vivi 已提交
1239 1240
	}

1241 1242
	psr_setup_time = drm_dp_psr_setup_time(intel_dp->psr_dpcd);
	if (psr_setup_time < 0) {
1243 1244 1245
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: Invalid PSR setup time (0x%02x)\n",
			    intel_dp->psr_dpcd[1]);
1246
		return;
1247 1248 1249 1250
	}

	if (intel_usecs_to_scanlines(adjusted_mode, psr_setup_time) >
	    adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vdisplay - 1) {
1251 1252 1253
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: PSR setup time (%d us) too long\n",
			    psr_setup_time);
1254 1255 1256 1257
		return;
	}

	crtc_state->has_psr = true;
1258
	crtc_state->has_psr2 = intel_psr2_config_valid(intel_dp, crtc_state);
1259

1260
	crtc_state->infoframes.enable |= intel_hdmi_infoframe_enable(DP_SDP_VSC);
1261 1262
	intel_dp_compute_psr_vsc_sdp(intel_dp, crtc_state, conn_state,
				     &crtc_state->psr_vsc);
R
Rodrigo Vivi 已提交
1263 1264
}

1265 1266 1267 1268 1269
void intel_psr_get_config(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config)
{
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_digital_port *dig_port = enc_to_dig_port(encoder);
1270
	enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296
	struct intel_dp *intel_dp;
	u32 val;

	if (!dig_port)
		return;

	intel_dp = &dig_port->dp;
	if (!CAN_PSR(intel_dp))
		return;

	mutex_lock(&intel_dp->psr.lock);
	if (!intel_dp->psr.enabled)
		goto unlock;

	/*
	 * Not possible to read EDP_PSR/PSR2_CTL registers as it is
	 * enabled/disabled because of frontbuffer tracking and others.
	 */
	pipe_config->has_psr = true;
	pipe_config->has_psr2 = intel_dp->psr.psr2_enabled;
	pipe_config->infoframes.enable |= intel_hdmi_infoframe_enable(DP_SDP_VSC);

	if (!intel_dp->psr.psr2_enabled)
		goto unlock;

	if (HAS_PSR2_SEL_FETCH(dev_priv)) {
1297
		val = intel_de_read(dev_priv, PSR2_MAN_TRK_CTL(cpu_transcoder));
1298 1299 1300 1301 1302
		if (val & PSR2_MAN_TRK_CTL_ENABLE)
			pipe_config->enable_psr2_sel_fetch = true;
	}

	if (DISPLAY_VER(dev_priv) >= 12) {
1303
		val = intel_de_read(dev_priv, TRANS_EXITLINE(cpu_transcoder));
1304
		pipe_config->dc3co_exitline = REG_FIELD_GET(EXITLINE_MASK, val);
1305 1306 1307 1308 1309
	}
unlock:
	mutex_unlock(&intel_dp->psr.lock);
}

1310
static void intel_psr_activate(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
1311
{
1312
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1313
	enum transcoder cpu_transcoder = intel_dp->psr.transcoder;
R
Rodrigo Vivi 已提交
1314

1315 1316 1317
	drm_WARN_ON(&dev_priv->drm,
		    transcoder_has_psr2(dev_priv, cpu_transcoder) &&
		    intel_de_read(dev_priv, EDP_PSR2_CTL(cpu_transcoder)) & EDP_PSR2_ENABLE);
1318

1319
	drm_WARN_ON(&dev_priv->drm,
1320 1321
		    intel_de_read(dev_priv, psr_ctl_reg(dev_priv, cpu_transcoder)) & EDP_PSR_ENABLE);

1322
	drm_WARN_ON(&dev_priv->drm, intel_dp->psr.active);
1323

1324
	lockdep_assert_held(&intel_dp->psr.lock);
R
Rodrigo Vivi 已提交
1325

1326
	/* psr1 and psr2 are mutually exclusive.*/
1327
	if (intel_dp->psr.psr2_enabled)
1328 1329 1330 1331
		hsw_activate_psr2(intel_dp);
	else
		hsw_activate_psr1(intel_dp);

1332
	intel_dp->psr.active = true;
R
Rodrigo Vivi 已提交
1333 1334
}

1335 1336 1337 1338 1339 1340 1341 1342 1343
static u32 wa_16013835468_bit_get(struct intel_dp *intel_dp)
{
	switch (intel_dp->psr.pipe) {
	case PIPE_A:
		return LATENCY_REPORTING_REMOVED_PIPE_A;
	case PIPE_B:
		return LATENCY_REPORTING_REMOVED_PIPE_B;
	case PIPE_C:
		return LATENCY_REPORTING_REMOVED_PIPE_C;
1344 1345
	case PIPE_D:
		return LATENCY_REPORTING_REMOVED_PIPE_D;
1346 1347 1348 1349 1350 1351
	default:
		MISSING_CASE(intel_dp->psr.pipe);
		return 0;
	}
}

1352 1353
/*
 * Wa_16013835468
1354
 * Wa_14015648006
1355 1356 1357 1358 1359 1360 1361
 */
static void wm_optimization_wa(struct intel_dp *intel_dp,
			       const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	bool set_wa_bit = false;

1362 1363 1364 1365 1366
	/* Wa_14015648006 */
	if (IS_MTL_DISPLAY_STEP(dev_priv, STEP_A0, STEP_B0) ||
	    IS_DISPLAY_VER(dev_priv, 11, 13))
		set_wa_bit |= crtc_state->wm_level_disabled;

1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379
	/* Wa_16013835468 */
	if (DISPLAY_VER(dev_priv) == 12)
		set_wa_bit |= crtc_state->hw.adjusted_mode.crtc_vblank_start !=
			crtc_state->hw.adjusted_mode.crtc_vdisplay;

	if (set_wa_bit)
		intel_de_rmw(dev_priv, GEN8_CHICKEN_DCPR_1,
			     0, wa_16013835468_bit_get(intel_dp));
	else
		intel_de_rmw(dev_priv, GEN8_CHICKEN_DCPR_1,
			     wa_16013835468_bit_get(intel_dp), 0);
}

1380 1381
static void intel_psr_enable_source(struct intel_dp *intel_dp,
				    const struct intel_crtc_state *crtc_state)
1382
{
1383
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1384
	enum transcoder cpu_transcoder = intel_dp->psr.transcoder;
1385
	u32 mask;
1386

1387 1388 1389 1390 1391 1392 1393
	/*
	 * Only HSW and BDW have PSR AUX registers that need to be setup.
	 * SKL+ use hardcoded values PSR AUX transactions
	 */
	if (DISPLAY_VER(dev_priv) < 9)
		hsw_psr_setup_aux(intel_dp);

1394 1395 1396 1397 1398 1399
	/*
	 * Per Spec: Avoid continuous PSR exit by masking MEMUP and HPD also
	 * mask LPSP to avoid dependency on other drivers that might block
	 * runtime_pm besides preventing  other hw tracking issues now we
	 * can rely on frontbuffer tracking.
	 */
1400 1401 1402 1403 1404
	mask = EDP_PSR_DEBUG_MASK_MEMUP |
	       EDP_PSR_DEBUG_MASK_HPD |
	       EDP_PSR_DEBUG_MASK_LPSP |
	       EDP_PSR_DEBUG_MASK_MAX_SLEEP;

1405 1406 1407 1408 1409
	/*
	 * No separate pipe reg write mask on hsw/bdw, so have to unmask all
	 * registers in order to keep the CURSURFLIVE tricks working :(
	 */
	if (IS_DISPLAY_VER(dev_priv, 9, 10))
1410 1411
		mask |= EDP_PSR_DEBUG_MASK_DISP_REG_WRITE;

1412 1413 1414 1415
	/* allow PSR with sprite enabled */
	if (IS_HASWELL(dev_priv))
		mask |= EDP_PSR_DEBUG_MASK_SPRITE_ENABLE;

1416
	intel_de_write(dev_priv, psr_debug_reg(dev_priv, cpu_transcoder), mask);
1417

1418
	psr_irq_control(intel_dp);
1419

1420 1421 1422 1423 1424
	/*
	 * TODO: if future platforms supports DC3CO in more than one
	 * transcoder, EXITLINE will need to be unset when disabling PSR
	 */
	if (intel_dp->psr.dc3co_exitline)
1425
		intel_de_rmw(dev_priv, TRANS_EXITLINE(cpu_transcoder), EXITLINE_MASK,
1426
			     intel_dp->psr.dc3co_exitline << EXITLINE_SHIFT | EXITLINE_ENABLE);
1427

1428
	if (HAS_PSR_HW_TRACKING(dev_priv) && HAS_PSR2_SEL_FETCH(dev_priv))
1429
		intel_de_rmw(dev_priv, CHICKEN_PAR1_1, IGNORE_PSR2_HW_TRACKING,
1430
			     intel_dp->psr.psr2_sel_fetch_enabled ?
1431
			     IGNORE_PSR2_HW_TRACKING : 0);
1432

1433 1434
	/*
	 * Wa_16013835468
1435
	 * Wa_14015648006
1436
	 */
1437
	wm_optimization_wa(intel_dp, crtc_state);
1438

1439 1440 1441 1442 1443 1444 1445
	if (intel_dp->psr.psr2_enabled) {
		if (DISPLAY_VER(dev_priv) == 9)
			intel_de_rmw(dev_priv, CHICKEN_TRANS(cpu_transcoder), 0,
				     PSR2_VSC_ENABLE_PROG_HEADER |
				     PSR2_ADD_VERTICAL_LINE_COUNT);

		/*
1446
		 * Wa_16014451276:adlp,mtl[a0,b0]
1447 1448 1449
		 * All supported adlp panels have 1-based X granularity, this may
		 * cause issues if non-supported panels are used.
		 */
1450 1451 1452 1453
		if (IS_MTL_DISPLAY_STEP(dev_priv, STEP_A0, STEP_B0))
			intel_de_rmw(dev_priv, MTL_CHICKEN_TRANS(cpu_transcoder), 0,
				     ADLP_1_BASED_X_GRANULARITY);
		else if (IS_ALDERLAKE_P(dev_priv))
1454 1455 1456
			intel_de_rmw(dev_priv, CHICKEN_TRANS(cpu_transcoder), 0,
				     ADLP_1_BASED_X_GRANULARITY);

1457 1458 1459 1460 1461 1462
		/* Wa_16012604467:adlp,mtl[a0,b0] */
		if (IS_MTL_DISPLAY_STEP(dev_priv, STEP_A0, STEP_B0))
			intel_de_rmw(dev_priv,
				     MTL_CLKGATE_DIS_TRANS(cpu_transcoder), 0,
				     MTL_CLKGATE_DIS_TRANS_DMASC_GATING_DIS);
		else if (IS_ALDERLAKE_P(dev_priv))
1463 1464 1465
			intel_de_rmw(dev_priv, CLKGATE_DIS_MISC, 0,
				     CLKGATE_DIS_MISC_DMASC_GATING_DIS);
	}
1466 1467
}

1468
static bool psr_interrupt_error_check(struct intel_dp *intel_dp)
1469
{
1470
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1471
	enum transcoder cpu_transcoder = intel_dp->psr.transcoder;
1472
	u32 val;
1473

1474 1475 1476 1477 1478 1479 1480 1481
	/*
	 * If a PSR error happened and the driver is reloaded, the EDP_PSR_IIR
	 * will still keep the error set even after the reset done in the
	 * irq_preinstall and irq_uninstall hooks.
	 * And enabling in this situation cause the screen to freeze in the
	 * first time that PSR HW tries to activate so lets keep PSR disabled
	 * to avoid any rendering problems.
	 */
1482
	val = intel_de_read(dev_priv, psr_iir_reg(dev_priv, cpu_transcoder));
1483
	val &= psr_irq_psr_error_bit_get(intel_dp);
1484
	if (val) {
1485
		intel_dp->psr.sink_not_reliable = true;
1486 1487
		drm_dbg_kms(&dev_priv->drm,
			    "PSR interruption error set, not enabling PSR\n");
1488
		return false;
1489
	}
1490

1491 1492 1493 1494
	return true;
}

static void intel_psr_enable_locked(struct intel_dp *intel_dp,
1495
				    const struct intel_crtc_state *crtc_state)
1496 1497 1498
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1499
	enum phy phy = intel_port_to_phy(dev_priv, dig_port->base.port);
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
	struct intel_encoder *encoder = &dig_port->base;
	u32 val;

	drm_WARN_ON(&dev_priv->drm, intel_dp->psr.enabled);

	intel_dp->psr.psr2_enabled = crtc_state->has_psr2;
	intel_dp->psr.busy_frontbuffer_bits = 0;
	intel_dp->psr.pipe = to_intel_crtc(crtc_state->uapi.crtc)->pipe;
	intel_dp->psr.transcoder = crtc_state->cpu_transcoder;
	/* DC5/DC6 requires at least 6 idle frames */
	val = usecs_to_jiffies(intel_get_frame_time_us(crtc_state) * 6);
	intel_dp->psr.dc3co_exit_delay = val;
	intel_dp->psr.dc3co_exitline = crtc_state->dc3co_exitline;
	intel_dp->psr.psr2_sel_fetch_enabled = crtc_state->enable_psr2_sel_fetch;
1514
	intel_dp->psr.psr2_sel_fetch_cff_enabled = false;
1515 1516
	intel_dp->psr.req_psr2_sdp_prior_scanline =
		crtc_state->req_psr2_sdp_prior_scanline;
1517 1518 1519 1520

	if (!psr_interrupt_error_check(intel_dp))
		return;

1521
	drm_dbg_kms(&dev_priv->drm, "Enabling PSR%s\n",
1522
		    intel_dp->psr.psr2_enabled ? "2" : "1");
1523
	intel_write_dp_vsc_sdp(encoder, crtc_state, &crtc_state->psr_vsc);
1524
	intel_snps_phy_update_psr_power_state(dev_priv, phy, true);
1525
	intel_psr_enable_sink(intel_dp);
1526
	intel_psr_enable_source(intel_dp, crtc_state);
1527
	intel_dp->psr.enabled = true;
1528
	intel_dp->psr.paused = false;
1529 1530 1531 1532

	intel_psr_activate(intel_dp);
}

1533
static void intel_psr_exit(struct intel_dp *intel_dp)
1534
{
1535
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1536
	enum transcoder cpu_transcoder = intel_dp->psr.transcoder;
1537 1538
	u32 val;

1539
	if (!intel_dp->psr.active) {
1540 1541
		if (transcoder_has_psr2(dev_priv, cpu_transcoder)) {
			val = intel_de_read(dev_priv, EDP_PSR2_CTL(cpu_transcoder));
1542
			drm_WARN_ON(&dev_priv->drm, val & EDP_PSR2_ENABLE);
1543 1544
		}

1545
		val = intel_de_read(dev_priv, psr_ctl_reg(dev_priv, cpu_transcoder));
1546
		drm_WARN_ON(&dev_priv->drm, val & EDP_PSR_ENABLE);
1547

1548
		return;
1549
	}
1550

1551 1552
	if (intel_dp->psr.psr2_enabled) {
		tgl_disallow_dc3co_on_psr2_exit(intel_dp);
1553

1554
		val = intel_de_rmw(dev_priv, EDP_PSR2_CTL(cpu_transcoder),
1555 1556
				   EDP_PSR2_ENABLE, 0);

1557
		drm_WARN_ON(&dev_priv->drm, !(val & EDP_PSR2_ENABLE));
1558
	} else {
1559
		val = intel_de_rmw(dev_priv, psr_ctl_reg(dev_priv, cpu_transcoder),
1560 1561
				   EDP_PSR_ENABLE, 0);

1562
		drm_WARN_ON(&dev_priv->drm, !(val & EDP_PSR_ENABLE));
1563
	}
1564
	intel_dp->psr.active = false;
1565 1566
}

1567
static void intel_psr_wait_exit_locked(struct intel_dp *intel_dp)
1568
{
1569
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1570
	enum transcoder cpu_transcoder = intel_dp->psr.transcoder;
1571 1572
	i915_reg_t psr_status;
	u32 psr_status_mask;
R
Rodrigo Vivi 已提交
1573

1574
	if (intel_dp->psr.psr2_enabled) {
1575
		psr_status = EDP_PSR2_STATUS(cpu_transcoder);
1576
		psr_status_mask = EDP_PSR2_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
1577
	} else {
1578
		psr_status = psr_status_reg(dev_priv, cpu_transcoder);
1579
		psr_status_mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
1580
	}
1581 1582

	/* Wait till PSR is idle */
1583 1584
	if (intel_de_wait_for_clear(dev_priv, psr_status,
				    psr_status_mask, 2000))
1585
		drm_err(&dev_priv->drm, "Timed out waiting PSR idle state\n");
1586 1587 1588 1589 1590
}

static void intel_psr_disable_locked(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1591
	enum transcoder cpu_transcoder = intel_dp->psr.transcoder;
1592 1593
	enum phy phy = intel_port_to_phy(dev_priv,
					 dp_to_dig_port(intel_dp)->base.port);
1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604

	lockdep_assert_held(&intel_dp->psr.lock);

	if (!intel_dp->psr.enabled)
		return;

	drm_dbg_kms(&dev_priv->drm, "Disabling PSR%s\n",
		    intel_dp->psr.psr2_enabled ? "2" : "1");

	intel_psr_exit(intel_dp);
	intel_psr_wait_exit_locked(intel_dp);
1605

1606 1607
	/*
	 * Wa_16013835468
1608
	 * Wa_14015648006
1609
	 */
1610
	if (DISPLAY_VER(dev_priv) >= 11)
1611 1612 1613
		intel_de_rmw(dev_priv, GEN8_CHICKEN_DCPR_1,
			     wa_16013835468_bit_get(intel_dp), 0);

1614
	if (intel_dp->psr.psr2_enabled) {
1615 1616 1617
		/* Wa_16012604467:adlp,mtl[a0,b0] */
		if (IS_MTL_DISPLAY_STEP(dev_priv, STEP_A0, STEP_B0))
			intel_de_rmw(dev_priv,
1618
				     MTL_CLKGATE_DIS_TRANS(cpu_transcoder),
1619 1620
				     MTL_CLKGATE_DIS_TRANS_DMASC_GATING_DIS, 0);
		else if (IS_ALDERLAKE_P(dev_priv))
1621 1622 1623
			intel_de_rmw(dev_priv, CLKGATE_DIS_MISC,
				     CLKGATE_DIS_MISC_DMASC_GATING_DIS, 0);
	}
1624

1625 1626
	intel_snps_phy_update_psr_power_state(dev_priv, phy, false);

1627 1628 1629
	/* Disable PSR on Sink */
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, 0);

1630
	if (intel_dp->psr.psr2_enabled)
1631 1632
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_RECEIVER_ALPM_CONFIG, 0);

1633
	intel_dp->psr.enabled = false;
1634 1635 1636
	intel_dp->psr.psr2_enabled = false;
	intel_dp->psr.psr2_sel_fetch_enabled = false;
	intel_dp->psr.psr2_sel_fetch_cff_enabled = false;
1637 1638
}

1639 1640 1641
/**
 * intel_psr_disable - Disable PSR
 * @intel_dp: Intel DP
1642
 * @old_crtc_state: old CRTC state
1643 1644 1645
 *
 * This function needs to be called before disabling pipe.
 */
1646 1647
void intel_psr_disable(struct intel_dp *intel_dp,
		       const struct intel_crtc_state *old_crtc_state)
1648
{
1649
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1650

1651
	if (!old_crtc_state->has_psr)
1652 1653
		return;

1654
	if (drm_WARN_ON(&dev_priv->drm, !CAN_PSR(intel_dp)))
1655 1656
		return;

1657
	mutex_lock(&intel_dp->psr.lock);
1658

1659
	intel_psr_disable_locked(intel_dp);
1660

1661 1662 1663
	mutex_unlock(&intel_dp->psr.lock);
	cancel_work_sync(&intel_dp->psr.work);
	cancel_delayed_work_sync(&intel_dp->psr.dc3co_work);
R
Rodrigo Vivi 已提交
1664 1665
}

1666 1667 1668 1669 1670 1671 1672 1673
/**
 * intel_psr_pause - Pause PSR
 * @intel_dp: Intel DP
 *
 * This function need to be called after enabling psr.
 */
void intel_psr_pause(struct intel_dp *intel_dp)
{
1674
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686
	struct intel_psr *psr = &intel_dp->psr;

	if (!CAN_PSR(intel_dp))
		return;

	mutex_lock(&psr->lock);

	if (!psr->enabled) {
		mutex_unlock(&psr->lock);
		return;
	}

1687 1688 1689
	/* If we ever hit this, we will need to add refcount to pause/resume */
	drm_WARN_ON(&dev_priv->drm, psr->paused);

1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724
	intel_psr_exit(intel_dp);
	intel_psr_wait_exit_locked(intel_dp);
	psr->paused = true;

	mutex_unlock(&psr->lock);

	cancel_work_sync(&psr->work);
	cancel_delayed_work_sync(&psr->dc3co_work);
}

/**
 * intel_psr_resume - Resume PSR
 * @intel_dp: Intel DP
 *
 * This function need to be called after pausing psr.
 */
void intel_psr_resume(struct intel_dp *intel_dp)
{
	struct intel_psr *psr = &intel_dp->psr;

	if (!CAN_PSR(intel_dp))
		return;

	mutex_lock(&psr->lock);

	if (!psr->paused)
		goto unlock;

	psr->paused = false;
	intel_psr_activate(intel_dp);

unlock:
	mutex_unlock(&psr->lock);
}

1725 1726
static u32 man_trk_ctl_enable_bit_get(struct drm_i915_private *dev_priv)
{
1727 1728
	return IS_ALDERLAKE_P(dev_priv) || DISPLAY_VER(dev_priv) >= 14 ? 0 :
		PSR2_MAN_TRK_CTL_ENABLE;
1729 1730 1731
}

static u32 man_trk_ctl_single_full_frame_bit_get(struct drm_i915_private *dev_priv)
1732
{
1733
	return IS_ALDERLAKE_P(dev_priv) || DISPLAY_VER(dev_priv) >= 14 ?
1734 1735 1736 1737
	       ADLP_PSR2_MAN_TRK_CTL_SF_SINGLE_FULL_FRAME :
	       PSR2_MAN_TRK_CTL_SF_SINGLE_FULL_FRAME;
}

1738
static u32 man_trk_ctl_partial_frame_bit_get(struct drm_i915_private *dev_priv)
1739
{
1740
	return IS_ALDERLAKE_P(dev_priv) || DISPLAY_VER(dev_priv) >= 14 ?
1741 1742 1743 1744
	       ADLP_PSR2_MAN_TRK_CTL_SF_PARTIAL_FRAME_UPDATE :
	       PSR2_MAN_TRK_CTL_SF_PARTIAL_FRAME_UPDATE;
}

1745 1746
static u32 man_trk_ctl_continuos_full_frame(struct drm_i915_private *dev_priv)
{
1747
	return IS_ALDERLAKE_P(dev_priv) || DISPLAY_VER(dev_priv) >= 14 ?
1748 1749 1750 1751
	       ADLP_PSR2_MAN_TRK_CTL_SF_CONTINUOS_FULL_FRAME :
	       PSR2_MAN_TRK_CTL_SF_CONTINUOS_FULL_FRAME;
}

1752
static void psr_force_hw_tracking_exit(struct intel_dp *intel_dp)
1753
{
1754
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
1755
	enum transcoder cpu_transcoder = intel_dp->psr.transcoder;
1756

1757
	if (intel_dp->psr.psr2_sel_fetch_enabled)
1758
		intel_de_write(dev_priv,
1759
			       PSR2_MAN_TRK_CTL(cpu_transcoder),
1760 1761
			       man_trk_ctl_enable_bit_get(dev_priv) |
			       man_trk_ctl_partial_frame_bit_get(dev_priv) |
1762 1763
			       man_trk_ctl_single_full_frame_bit_get(dev_priv) |
			       man_trk_ctl_continuos_full_frame(dev_priv));
1764

1765 1766 1767 1768 1769 1770 1771 1772
	/*
	 * Display WA #0884: skl+
	 * This documented WA for bxt can be safely applied
	 * broadly so we can force HW tracking to exit PSR
	 * instead of disabling and re-enabling.
	 * Workaround tells us to write 0 to CUR_SURFLIVE_A,
	 * but it makes more sense write to the current active
	 * pipe.
1773 1774 1775 1776
	 *
	 * This workaround do not exist for platforms with display 10 or newer
	 * but testing proved that it works for up display 13, for newer
	 * than that testing will be needed.
1777 1778
	 */
	intel_de_write(dev_priv, CURSURFLIVE(intel_dp->psr.pipe), 0);
1779 1780
}

1781 1782
void intel_psr2_disable_plane_sel_fetch_arm(struct intel_plane *plane,
					    const struct intel_crtc_state *crtc_state)
1783 1784 1785 1786 1787 1788 1789 1790 1791 1792
{
	struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
	enum pipe pipe = plane->pipe;

	if (!crtc_state->enable_psr2_sel_fetch)
		return;

	intel_de_write_fw(dev_priv, PLANE_SEL_FETCH_CTL(pipe, plane->id), 0);
}

1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
void intel_psr2_program_plane_sel_fetch_arm(struct intel_plane *plane,
					    const struct intel_crtc_state *crtc_state,
					    const struct intel_plane_state *plane_state)
{
	struct drm_i915_private *i915 = to_i915(plane->base.dev);
	enum pipe pipe = plane->pipe;

	if (!crtc_state->enable_psr2_sel_fetch)
		return;

	if (plane->id == PLANE_CURSOR)
		intel_de_write_fw(i915, PLANE_SEL_FETCH_CTL(pipe, plane->id),
				  plane_state->ctl);
	else
		intel_de_write_fw(i915, PLANE_SEL_FETCH_CTL(pipe, plane->id),
				  PLANE_SEL_FETCH_CTL_ENABLE);
}

void intel_psr2_program_plane_sel_fetch_noarm(struct intel_plane *plane,
					      const struct intel_crtc_state *crtc_state,
					      const struct intel_plane_state *plane_state,
					      int color_plane)
1815 1816 1817
{
	struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
	enum pipe pipe = plane->pipe;
1818
	const struct drm_rect *clip;
1819 1820
	u32 val;
	int x, y;
1821 1822 1823 1824

	if (!crtc_state->enable_psr2_sel_fetch)
		return;

1825
	if (plane->id == PLANE_CURSOR)
1826 1827
		return;

1828 1829 1830 1831
	clip = &plane_state->psr2_sel_fetch_area;

	val = (clip->y1 + plane_state->uapi.dst.y1) << 16;
	val |= plane_state->uapi.dst.x1;
1832 1833
	intel_de_write_fw(dev_priv, PLANE_SEL_FETCH_POS(pipe, plane->id), val);

1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844
	x = plane_state->view.color_plane[color_plane].x;

	/*
	 * From Bspec: UV surface Start Y Position = half of Y plane Y
	 * start position.
	 */
	if (!color_plane)
		y = plane_state->view.color_plane[color_plane].y + clip->y1;
	else
		y = plane_state->view.color_plane[color_plane].y + clip->y1 / 2;

1845
	val = y << 16 | x;
1846

1847 1848 1849 1850
	intel_de_write_fw(dev_priv, PLANE_SEL_FETCH_OFFSET(pipe, plane->id),
			  val);

	/* Sizes are 0 based */
1851
	val = (drm_rect_height(clip) - 1) << 16;
1852 1853 1854 1855
	val |= (drm_rect_width(&plane_state->uapi.src) >> 16) - 1;
	intel_de_write_fw(dev_priv, PLANE_SEL_FETCH_SIZE(pipe, plane->id), val);
}

1856 1857
void intel_psr2_program_trans_man_trk_ctl(const struct intel_crtc_state *crtc_state)
{
1858
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
1859
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
1860
	struct intel_encoder *encoder;
1861

1862
	if (!crtc_state->enable_psr2_sel_fetch)
1863 1864
		return;

1865 1866 1867 1868 1869
	for_each_intel_encoder_mask_with_psr(&dev_priv->drm, encoder,
					     crtc_state->uapi.encoder_mask) {
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		lockdep_assert_held(&intel_dp->psr.lock);
1870 1871
		if (intel_dp->psr.psr2_sel_fetch_cff_enabled)
			return;
1872 1873 1874
		break;
	}

1875
	intel_de_write(dev_priv, PSR2_MAN_TRK_CTL(cpu_transcoder),
1876
		       crtc_state->psr2_man_track_ctl);
1877 1878
}

1879 1880 1881
static void psr2_man_trk_ctl_calc(struct intel_crtc_state *crtc_state,
				  struct drm_rect *clip, bool full_update)
{
1882 1883
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1884
	u32 val = man_trk_ctl_enable_bit_get(dev_priv);
1885 1886 1887

	/* SF partial frame enable has to be set even on full update */
	val |= man_trk_ctl_partial_frame_bit_get(dev_priv);
1888 1889

	if (full_update) {
1890
		val |= man_trk_ctl_single_full_frame_bit_get(dev_priv);
1891
		val |= man_trk_ctl_continuos_full_frame(dev_priv);
1892 1893 1894 1895 1896 1897
		goto exit;
	}

	if (clip->y1 == -1)
		goto exit;

1898
	if (IS_ALDERLAKE_P(dev_priv) || DISPLAY_VER(dev_priv) >= 14) {
1899
		val |= ADLP_PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR(clip->y1);
1900
		val |= ADLP_PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR(clip->y2 - 1);
1901 1902
	} else {
		drm_WARN_ON(crtc_state->uapi.crtc->dev, clip->y1 % 4 || clip->y2 % 4);
1903

1904 1905 1906
		val |= PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR(clip->y1 / 4 + 1);
		val |= PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR(clip->y2 / 4 + 1);
	}
1907 1908 1909 1910 1911
exit:
	crtc_state->psr2_man_track_ctl = val;
}

static void clip_area_update(struct drm_rect *overlap_damage_area,
1912 1913
			     struct drm_rect *damage_area,
			     struct drm_rect *pipe_src)
1914
{
1915 1916 1917
	if (!drm_rect_intersect(damage_area, pipe_src))
		return;

1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930
	if (overlap_damage_area->y1 == -1) {
		overlap_damage_area->y1 = damage_area->y1;
		overlap_damage_area->y2 = damage_area->y2;
		return;
	}

	if (damage_area->y1 < overlap_damage_area->y1)
		overlap_damage_area->y1 = damage_area->y1;

	if (damage_area->y2 > overlap_damage_area->y2)
		overlap_damage_area->y2 = damage_area->y2;
}

1931 1932 1933
static void intel_psr2_sel_fetch_pipe_alignment(const struct intel_crtc_state *crtc_state,
						struct drm_rect *pipe_clip)
{
1934
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
1935 1936 1937 1938 1939 1940 1941 1942 1943
	const struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config;
	u16 y_alignment;

	/* ADLP aligns the SU region to vdsc slice height in case dsc is enabled */
	if (crtc_state->dsc.compression_enable &&
	    (IS_ALDERLAKE_P(dev_priv) || DISPLAY_VER(dev_priv) >= 14))
		y_alignment = vdsc_cfg->slice_height;
	else
		y_alignment = crtc_state->su_y_granularity;
1944 1945 1946 1947 1948 1949

	pipe_clip->y1 -= pipe_clip->y1 % y_alignment;
	if (pipe_clip->y2 % y_alignment)
		pipe_clip->y2 = ((pipe_clip->y2 / y_alignment) + 1) * y_alignment;
}

1950 1951 1952 1953 1954 1955 1956
/*
 * TODO: Not clear how to handle planes with negative position,
 * also planes are not updated if they have a negative X
 * position so for now doing a full update in this cases
 *
 * Plane scaling and rotation is not supported by selective fetch and both
 * properties can change without a modeset, so need to be check at every
T
Tom Rix 已提交
1957
 * atomic commit.
1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984
 */
static bool psr2_sel_fetch_plane_state_supported(const struct intel_plane_state *plane_state)
{
	if (plane_state->uapi.dst.y1 < 0 ||
	    plane_state->uapi.dst.x1 < 0 ||
	    plane_state->scaler_id >= 0 ||
	    plane_state->uapi.rotation != DRM_MODE_ROTATE_0)
		return false;

	return true;
}

/*
 * Check for pipe properties that is not supported by selective fetch.
 *
 * TODO: pipe scaling causes a modeset but skl_update_scaler_crtc() is executed
 * after intel_psr_compute_config(), so for now keeping PSR2 selective fetch
 * enabled and going to the full update path.
 */
static bool psr2_sel_fetch_pipe_state_supported(const struct intel_crtc_state *crtc_state)
{
	if (crtc_state->scaler_state.scaler_id >= 0)
		return false;

	return true;
}

1985 1986
int intel_psr2_sel_fetch_update(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
1987
{
1988
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
1989
	struct intel_crtc_state *crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
1990
	struct drm_rect pipe_clip = { .x1 = 0, .y1 = -1, .x2 = INT_MAX, .y2 = -1 };
1991 1992 1993 1994
	struct intel_plane_state *new_plane_state, *old_plane_state;
	struct intel_plane *plane;
	bool full_update = false;
	int i, ret;
1995 1996

	if (!crtc_state->enable_psr2_sel_fetch)
1997 1998
		return 0;

1999 2000 2001 2002 2003
	if (!psr2_sel_fetch_pipe_state_supported(crtc_state)) {
		full_update = true;
		goto skip_sel_fetch_set_loop;
	}

2004 2005 2006 2007 2008 2009
	/*
	 * Calculate minimal selective fetch area of each plane and calculate
	 * the pipe damaged area.
	 * In the next loop the plane selective fetch area will actually be set
	 * using whole pipe damaged area.
	 */
2010 2011
	for_each_oldnew_intel_plane_in_state(state, plane, old_plane_state,
					     new_plane_state, i) {
2012 2013
		struct drm_rect src, damaged_area = { .x1 = 0, .y1 = -1,
						      .x2 = INT_MAX };
2014 2015 2016 2017

		if (new_plane_state->uapi.crtc != crtc_state->uapi.crtc)
			continue;

2018 2019 2020 2021
		if (!new_plane_state->uapi.visible &&
		    !old_plane_state->uapi.visible)
			continue;

2022
		if (!psr2_sel_fetch_plane_state_supported(new_plane_state)) {
2023 2024 2025 2026 2027
			full_update = true;
			break;
		}

		/*
2028 2029 2030
		 * If visibility or plane moved, mark the whole plane area as
		 * damaged as it needs to be complete redraw in the new and old
		 * position.
2031
		 */
2032 2033 2034 2035 2036 2037
		if (new_plane_state->uapi.visible != old_plane_state->uapi.visible ||
		    !drm_rect_equals(&new_plane_state->uapi.dst,
				     &old_plane_state->uapi.dst)) {
			if (old_plane_state->uapi.visible) {
				damaged_area.y1 = old_plane_state->uapi.dst.y1;
				damaged_area.y2 = old_plane_state->uapi.dst.y2;
2038 2039
				clip_area_update(&pipe_clip, &damaged_area,
						 &crtc_state->pipe_src);
2040 2041 2042 2043 2044
			}

			if (new_plane_state->uapi.visible) {
				damaged_area.y1 = new_plane_state->uapi.dst.y1;
				damaged_area.y2 = new_plane_state->uapi.dst.y2;
2045 2046
				clip_area_update(&pipe_clip, &damaged_area,
						 &crtc_state->pipe_src);
2047 2048
			}
			continue;
2049 2050
		} else if (new_plane_state->uapi.alpha != old_plane_state->uapi.alpha) {
			/* If alpha changed mark the whole plane area as damaged */
2051 2052
			damaged_area.y1 = new_plane_state->uapi.dst.y1;
			damaged_area.y2 = new_plane_state->uapi.dst.y2;
2053 2054
			clip_area_update(&pipe_clip, &damaged_area,
					 &crtc_state->pipe_src);
2055 2056 2057
			continue;
		}

2058 2059
		src = drm_plane_state_src(&new_plane_state->uapi);
		drm_rect_fp_to_int(&src, &src);
2060

2061 2062
		if (!drm_atomic_helper_damage_merged(&old_plane_state->uapi,
						     &new_plane_state->uapi, &damaged_area))
2063 2064 2065 2066
			continue;

		damaged_area.y1 += new_plane_state->uapi.dst.y1 - src.y1;
		damaged_area.y2 += new_plane_state->uapi.dst.y1 - src.y1;
2067 2068 2069
		damaged_area.x1 += new_plane_state->uapi.dst.x1 - src.x1;
		damaged_area.x2 += new_plane_state->uapi.dst.x1 - src.x1;

2070
		clip_area_update(&pipe_clip, &damaged_area, &crtc_state->pipe_src);
2071 2072
	}

2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085
	/*
	 * TODO: For now we are just using full update in case
	 * selective fetch area calculation fails. To optimize this we
	 * should identify cases where this happens and fix the area
	 * calculation for those.
	 */
	if (pipe_clip.y1 == -1) {
		drm_info_once(&dev_priv->drm,
			      "Selective fetch area calculation failed in pipe %c\n",
			      pipe_name(crtc->pipe));
		full_update = true;
	}

2086 2087
	if (full_update)
		goto skip_sel_fetch_set_loop;
2088

2089 2090 2091 2092 2093 2094
	/* Wa_14014971492 */
	if ((IS_MTL_DISPLAY_STEP(dev_priv, STEP_A0, STEP_B0) ||
	     IS_ALDERLAKE_P(dev_priv) || IS_TIGERLAKE(dev_priv)) &&
	    crtc_state->splitter.enable)
		pipe_clip.y1 = 0;

2095 2096 2097 2098
	ret = drm_atomic_add_affected_planes(&state->base, &crtc->base);
	if (ret)
		return ret;

2099
	intel_psr2_sel_fetch_pipe_alignment(crtc_state, &pipe_clip);
2100 2101 2102 2103 2104 2105 2106 2107

	/*
	 * Now that we have the pipe damaged area check if it intersect with
	 * every plane, if it does set the plane selective fetch area.
	 */
	for_each_oldnew_intel_plane_in_state(state, plane, old_plane_state,
					     new_plane_state, i) {
		struct drm_rect *sel_fetch_area, inter;
2108
		struct intel_plane *linked = new_plane_state->planar_linked_plane;
2109 2110 2111 2112 2113 2114 2115 2116 2117

		if (new_plane_state->uapi.crtc != crtc_state->uapi.crtc ||
		    !new_plane_state->uapi.visible)
			continue;

		inter = pipe_clip;
		if (!drm_rect_intersect(&inter, &new_plane_state->uapi.dst))
			continue;

2118 2119 2120 2121 2122
		if (!psr2_sel_fetch_plane_state_supported(new_plane_state)) {
			full_update = true;
			break;
		}

2123 2124 2125
		sel_fetch_area = &new_plane_state->psr2_sel_fetch_area;
		sel_fetch_area->y1 = inter.y1 - new_plane_state->uapi.dst.y1;
		sel_fetch_area->y2 = inter.y2 - new_plane_state->uapi.dst.y1;
2126
		crtc_state->update_planes |= BIT(plane->id);
2127 2128 2129 2130 2131 2132

		/*
		 * Sel_fetch_area is calculated for UV plane. Use
		 * same area for Y plane as well.
		 */
		if (linked) {
2133 2134
			struct intel_plane_state *linked_new_plane_state;
			struct drm_rect *linked_sel_fetch_area;
2135

2136 2137 2138 2139 2140
			linked_new_plane_state = intel_atomic_get_plane_state(state, linked);
			if (IS_ERR(linked_new_plane_state))
				return PTR_ERR(linked_new_plane_state);

			linked_sel_fetch_area = &linked_new_plane_state->psr2_sel_fetch_area;
2141 2142
			linked_sel_fetch_area->y1 = sel_fetch_area->y1;
			linked_sel_fetch_area->y2 = sel_fetch_area->y2;
2143
			crtc_state->update_planes |= BIT(linked->id);
2144
		}
2145
	}
2146

2147
skip_sel_fetch_set_loop:
2148 2149
	psr2_man_trk_ctl_calc(crtc_state, &pipe_clip, full_update);
	return 0;
2150 2151
}

2152 2153
void intel_psr_pre_plane_update(struct intel_atomic_state *state,
				struct intel_crtc *crtc)
2154
{
2155
	struct drm_i915_private *i915 = to_i915(state->base.dev);
2156 2157 2158
	const struct intel_crtc_state *old_crtc_state =
		intel_atomic_get_old_crtc_state(state, crtc);
	const struct intel_crtc_state *new_crtc_state =
2159 2160
		intel_atomic_get_new_crtc_state(state, crtc);
	struct intel_encoder *encoder;
2161

2162 2163 2164
	if (!HAS_PSR(i915))
		return;

2165
	for_each_intel_encoder_mask_with_psr(state->base.dev, encoder,
2166
					     old_crtc_state->uapi.encoder_mask) {
2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
		struct intel_psr *psr = &intel_dp->psr;
		bool needs_to_disable = false;

		mutex_lock(&psr->lock);

		/*
		 * Reasons to disable:
		 * - PSR disabled in new state
		 * - All planes will go inactive
		 * - Changing between PSR versions
2178
		 * - Display WA #1136: skl, bxt
2179
		 */
2180 2181 2182 2183
		needs_to_disable |= intel_crtc_needs_modeset(new_crtc_state);
		needs_to_disable |= !new_crtc_state->has_psr;
		needs_to_disable |= !new_crtc_state->active_planes;
		needs_to_disable |= new_crtc_state->has_psr2 != psr->psr2_enabled;
2184 2185
		needs_to_disable |= DISPLAY_VER(i915) < 11 &&
			new_crtc_state->wm_level_disabled;
2186 2187 2188

		if (psr->enabled && needs_to_disable)
			intel_psr_disable_locked(intel_dp);
2189 2190 2191
		else if (psr->enabled && new_crtc_state->wm_level_disabled)
			/* Wa_14015648006 */
			wm_optimization_wa(intel_dp, new_crtc_state);
2192 2193

		mutex_unlock(&psr->lock);
2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
	}
}

static void _intel_psr_post_plane_update(const struct intel_atomic_state *state,
					 const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
	struct intel_encoder *encoder;

	if (!crtc_state->has_psr)
		return;
2205

2206 2207 2208 2209
	for_each_intel_encoder_mask_with_psr(state->base.dev, encoder,
					     crtc_state->uapi.encoder_mask) {
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
		struct intel_psr *psr = &intel_dp->psr;
2210
		bool keep_disabled = false;
2211 2212 2213 2214 2215

		mutex_lock(&psr->lock);

		drm_WARN_ON(&dev_priv->drm, psr->enabled && !crtc_state->active_planes);

2216 2217 2218
		keep_disabled |= psr->sink_not_reliable;
		keep_disabled |= !crtc_state->active_planes;

2219 2220 2221 2222
		/* Display WA #1136: skl, bxt */
		keep_disabled |= DISPLAY_VER(dev_priv) < 11 &&
			crtc_state->wm_level_disabled;

2223
		if (!psr->enabled && !keep_disabled)
2224
			intel_psr_enable_locked(intel_dp, crtc_state);
2225 2226 2227
		else if (psr->enabled && !crtc_state->wm_level_disabled)
			/* Wa_14015648006 */
			wm_optimization_wa(intel_dp, crtc_state);
2228

2229 2230
		/* Force a PSR exit when enabling CRC to avoid CRC timeouts */
		if (crtc_state->crc_enabled && psr->enabled)
2231
			psr_force_hw_tracking_exit(intel_dp);
2232

2233
		mutex_unlock(&psr->lock);
2234
	}
2235
}
2236

2237 2238 2239 2240 2241 2242
void intel_psr_post_plane_update(const struct intel_atomic_state *state)
{
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
	struct intel_crtc_state *crtc_state;
	struct intel_crtc *crtc;
	int i;
2243

2244 2245
	if (!HAS_PSR(dev_priv))
		return;
2246

2247 2248
	for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i)
		_intel_psr_post_plane_update(state, crtc_state);
2249 2250
}

2251 2252 2253
static int _psr2_ready_for_pipe_update_locked(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2254
	enum transcoder cpu_transcoder = intel_dp->psr.transcoder;
2255 2256 2257 2258 2259 2260 2261

	/*
	 * Any state lower than EDP_PSR2_STATUS_STATE_DEEP_SLEEP is enough.
	 * As all higher states has bit 4 of PSR2 state set we can just wait for
	 * EDP_PSR2_STATUS_STATE_DEEP_SLEEP to be cleared.
	 */
	return intel_de_wait_for_clear(dev_priv,
2262
				       EDP_PSR2_STATUS(cpu_transcoder),
2263 2264 2265 2266
				       EDP_PSR2_STATUS_STATE_DEEP_SLEEP, 50);
}

static int _psr1_ready_for_pipe_update_locked(struct intel_dp *intel_dp)
2267
{
2268
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2269
	enum transcoder cpu_transcoder = intel_dp->psr.transcoder;
2270 2271

	/*
2272 2273 2274 2275
	 * From bspec: Panel Self Refresh (BDW+)
	 * Max. time for PSR to idle = Inverse of the refresh rate + 6 ms of
	 * exit training time + 1.5 ms of aux channel handshake. 50 ms is
	 * defensive enough to cover everything.
2276
	 */
2277
	return intel_de_wait_for_clear(dev_priv,
2278
				       psr_status_reg(dev_priv, cpu_transcoder),
2279
				       EDP_PSR_STATUS_STATE_MASK, 50);
2280 2281
}

2282
/**
2283
 * intel_psr_wait_for_idle_locked - wait for PSR be ready for a pipe update
2284 2285 2286 2287 2288
 * @new_crtc_state: new CRTC state
 *
 * This function is expected to be called from pipe_update_start() where it is
 * not expected to race with PSR enable or disable.
 */
2289
void intel_psr_wait_for_idle_locked(const struct intel_crtc_state *new_crtc_state)
2290 2291 2292 2293 2294 2295 2296
{
	struct drm_i915_private *dev_priv = to_i915(new_crtc_state->uapi.crtc->dev);
	struct intel_encoder *encoder;

	if (!new_crtc_state->has_psr)
		return;

2297 2298
	for_each_intel_encoder_mask_with_psr(&dev_priv->drm, encoder,
					     new_crtc_state->uapi.encoder_mask) {
2299
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2300
		int ret;
2301

2302
		lockdep_assert_held(&intel_dp->psr.lock);
2303

2304
		if (!intel_dp->psr.enabled)
2305 2306
			continue;

2307 2308 2309 2310 2311 2312 2313
		if (intel_dp->psr.psr2_enabled)
			ret = _psr2_ready_for_pipe_update_locked(intel_dp);
		else
			ret = _psr1_ready_for_pipe_update_locked(intel_dp);

		if (ret)
			drm_err(&dev_priv->drm, "PSR wait timed out, atomic update may fail\n");
2314 2315 2316 2317
	}
}

static bool __psr_wait_for_idle_locked(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
2318
{
2319
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2320
	enum transcoder cpu_transcoder = intel_dp->psr.transcoder;
2321 2322 2323 2324
	i915_reg_t reg;
	u32 mask;
	int err;

2325
	if (!intel_dp->psr.enabled)
2326
		return false;
R
Rodrigo Vivi 已提交
2327

2328
	if (intel_dp->psr.psr2_enabled) {
2329
		reg = EDP_PSR2_STATUS(cpu_transcoder);
2330
		mask = EDP_PSR2_STATUS_STATE_MASK;
2331
	} else {
2332
		reg = psr_status_reg(dev_priv, cpu_transcoder);
2333
		mask = EDP_PSR_STATUS_STATE_MASK;
R
Rodrigo Vivi 已提交
2334
	}
2335

2336
	mutex_unlock(&intel_dp->psr.lock);
2337

2338
	err = intel_de_wait_for_clear(dev_priv, reg, mask, 50);
2339
	if (err)
2340 2341
		drm_err(&dev_priv->drm,
			"Timed out waiting for PSR Idle for re-enable\n");
2342 2343

	/* After the unlocked wait, verify that PSR is still wanted! */
2344 2345
	mutex_lock(&intel_dp->psr.lock);
	return err == 0 && intel_dp->psr.enabled;
2346
}
R
Rodrigo Vivi 已提交
2347

2348
static int intel_psr_fastset_force(struct drm_i915_private *dev_priv)
2349
{
2350
	struct drm_connector_list_iter conn_iter;
2351 2352
	struct drm_modeset_acquire_ctx ctx;
	struct drm_atomic_state *state;
2353 2354
	struct drm_connector *conn;
	int err = 0;
2355

2356
	state = drm_atomic_state_alloc(&dev_priv->drm);
2357 2358
	if (!state)
		return -ENOMEM;
2359

2360
	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);
2361

2362
	state->acquire_ctx = &ctx;
2363
	to_intel_atomic_state(state)->internal = true;
2364 2365

retry:
2366
	drm_connector_list_iter_begin(&dev_priv->drm, &conn_iter);
2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
	drm_for_each_connector_iter(conn, &conn_iter) {
		struct drm_connector_state *conn_state;
		struct drm_crtc_state *crtc_state;

		if (conn->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		conn_state = drm_atomic_get_connector_state(state, conn);
		if (IS_ERR(conn_state)) {
			err = PTR_ERR(conn_state);
			break;
2378 2379
		}

2380 2381 2382 2383 2384 2385
		if (!conn_state->crtc)
			continue;

		crtc_state = drm_atomic_get_crtc_state(state, conn_state->crtc);
		if (IS_ERR(crtc_state)) {
			err = PTR_ERR(crtc_state);
2386 2387
			break;
		}
2388 2389 2390

		/* Mark mode as changed to trigger a pipe->update() */
		crtc_state->mode_changed = true;
2391
	}
2392
	drm_connector_list_iter_end(&conn_iter);
2393

2394 2395
	if (err == 0)
		err = drm_atomic_commit(state);
2396

2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408
	if (err == -EDEADLK) {
		drm_atomic_state_clear(state);
		err = drm_modeset_backoff(&ctx);
		if (!err)
			goto retry;
	}

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
	drm_atomic_state_put(state);

	return err;
2409 2410
}

2411
int intel_psr_debug_set(struct intel_dp *intel_dp, u64 val)
2412
{
2413
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2414 2415
	const u32 mode = val & I915_PSR_DEBUG_MODE_MASK;
	u32 old_mode;
2416 2417 2418
	int ret;

	if (val & ~(I915_PSR_DEBUG_IRQ | I915_PSR_DEBUG_MODE_MASK) ||
2419
	    mode > I915_PSR_DEBUG_ENABLE_SEL_FETCH) {
2420
		drm_dbg_kms(&dev_priv->drm, "Invalid debug mask %llx\n", val);
2421 2422 2423
		return -EINVAL;
	}

2424
	ret = mutex_lock_interruptible(&intel_dp->psr.lock);
2425 2426 2427
	if (ret)
		return ret;

2428 2429
	old_mode = intel_dp->psr.debug & I915_PSR_DEBUG_MODE_MASK;
	intel_dp->psr.debug = val;
2430 2431 2432 2433 2434

	/*
	 * Do it right away if it's already enabled, otherwise it will be done
	 * when enabling the source.
	 */
2435 2436
	if (intel_dp->psr.enabled)
		psr_irq_control(intel_dp);
2437

2438
	mutex_unlock(&intel_dp->psr.lock);
2439 2440 2441 2442

	if (old_mode != mode)
		ret = intel_psr_fastset_force(dev_priv);

2443 2444 2445
	return ret;
}

2446
static void intel_psr_handle_irq(struct intel_dp *intel_dp)
2447
{
2448
	struct intel_psr *psr = &intel_dp->psr;
2449

2450
	intel_psr_disable_locked(intel_dp);
2451 2452
	psr->sink_not_reliable = true;
	/* let's make sure that sink is awaken */
2453
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER, DP_SET_POWER_D0);
2454 2455
}

2456 2457
static void intel_psr_work(struct work_struct *work)
{
2458 2459
	struct intel_dp *intel_dp =
		container_of(work, typeof(*intel_dp), psr.work);
2460

2461
	mutex_lock(&intel_dp->psr.lock);
2462

2463
	if (!intel_dp->psr.enabled)
2464 2465
		goto unlock;

2466 2467
	if (READ_ONCE(intel_dp->psr.irq_aux_error))
		intel_psr_handle_irq(intel_dp);
2468

2469 2470 2471 2472 2473 2474
	/*
	 * We have to make sure PSR is ready for re-enable
	 * otherwise it keeps disabled until next full enable/disable cycle.
	 * PSR might take some time to get fully disabled
	 * and be ready for re-enable.
	 */
2475
	if (!__psr_wait_for_idle_locked(intel_dp))
R
Rodrigo Vivi 已提交
2476 2477 2478 2479 2480 2481 2482
		goto unlock;

	/*
	 * The delayed work can race with an invalidate hence we need to
	 * recheck. Since psr_flush first clears this and then reschedules we
	 * won't ever miss a flush when bailing out here.
	 */
2483
	if (intel_dp->psr.busy_frontbuffer_bits || intel_dp->psr.active)
R
Rodrigo Vivi 已提交
2484 2485
		goto unlock;

2486
	intel_psr_activate(intel_dp);
R
Rodrigo Vivi 已提交
2487
unlock:
2488
	mutex_unlock(&intel_dp->psr.lock);
R
Rodrigo Vivi 已提交
2489 2490
}

2491 2492 2493
static void _psr_invalidate_handle(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2494
	enum transcoder cpu_transcoder = intel_dp->psr.transcoder;
2495 2496 2497 2498

	if (intel_dp->psr.psr2_sel_fetch_enabled) {
		u32 val;

2499 2500 2501
		if (intel_dp->psr.psr2_sel_fetch_cff_enabled) {
			/* Send one update otherwise lag is observed in screen */
			intel_de_write(dev_priv, CURSURFLIVE(intel_dp->psr.pipe), 0);
2502
			return;
2503
		}
2504 2505 2506 2507

		val = man_trk_ctl_enable_bit_get(dev_priv) |
		      man_trk_ctl_partial_frame_bit_get(dev_priv) |
		      man_trk_ctl_continuos_full_frame(dev_priv);
2508
		intel_de_write(dev_priv, PSR2_MAN_TRK_CTL(cpu_transcoder), val);
2509 2510 2511 2512 2513 2514 2515
		intel_de_write(dev_priv, CURSURFLIVE(intel_dp->psr.pipe), 0);
		intel_dp->psr.psr2_sel_fetch_cff_enabled = true;
	} else {
		intel_psr_exit(intel_dp);
	}
}

R
Rodrigo Vivi 已提交
2516
/**
T
Tom Rix 已提交
2517
 * intel_psr_invalidate - Invalidate PSR
2518
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
2519
 * @frontbuffer_bits: frontbuffer plane tracking bits
2520
 * @origin: which operation caused the invalidate
R
Rodrigo Vivi 已提交
2521 2522 2523 2524 2525 2526 2527 2528
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
 * disabled if the frontbuffer mask contains a buffer relevant to PSR.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
 */
2529
void intel_psr_invalidate(struct drm_i915_private *dev_priv,
2530
			  unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
2531
{
2532
	struct intel_encoder *encoder;
2533

2534
	if (origin == ORIGIN_FLIP)
2535 2536
		return;

2537
	for_each_intel_encoder_with_psr(&dev_priv->drm, encoder) {
2538 2539
		unsigned int pipe_frontbuffer_bits = frontbuffer_bits;
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
R
Rodrigo Vivi 已提交
2540

2541 2542 2543 2544 2545
		mutex_lock(&intel_dp->psr.lock);
		if (!intel_dp->psr.enabled) {
			mutex_unlock(&intel_dp->psr.lock);
			continue;
		}
2546

2547 2548 2549
		pipe_frontbuffer_bits &=
			INTEL_FRONTBUFFER_ALL_MASK(intel_dp->psr.pipe);
		intel_dp->psr.busy_frontbuffer_bits |= pipe_frontbuffer_bits;
2550

2551
		if (pipe_frontbuffer_bits)
2552
			_psr_invalidate_handle(intel_dp);
R
Rodrigo Vivi 已提交
2553

2554 2555 2556
		mutex_unlock(&intel_dp->psr.lock);
	}
}
2557 2558 2559
/*
 * When we will be completely rely on PSR2 S/W tracking in future,
 * intel_psr_flush() will invalidate and flush the PSR for ORIGIN_FLIP
2560
 * event also therefore tgl_dc3co_flush_locked() require to be changed
2561
 * accordingly in future.
2562 2563
 */
static void
2564 2565
tgl_dc3co_flush_locked(struct intel_dp *intel_dp, unsigned int frontbuffer_bits,
		       enum fb_op_origin origin)
2566
{
2567 2568
	struct drm_i915_private *i915 = dp_to_i915(intel_dp);

2569 2570 2571
	if (!intel_dp->psr.dc3co_exitline || !intel_dp->psr.psr2_enabled ||
	    !intel_dp->psr.active)
		return;
2572 2573 2574 2575 2576 2577

	/*
	 * At every frontbuffer flush flip event modified delay of delayed work,
	 * when delayed work schedules that means display has been idle.
	 */
	if (!(frontbuffer_bits &
2578
	    INTEL_FRONTBUFFER_ALL_MASK(intel_dp->psr.pipe)))
2579
		return;
2580

2581
	tgl_psr2_enable_dc3co(intel_dp);
2582
	mod_delayed_work(i915->unordered_wq, &intel_dp->psr.dc3co_work,
2583
			 intel_dp->psr.dc3co_exit_delay);
2584 2585
}

2586 2587 2588
static void _psr_flush_handle(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2589
	enum transcoder cpu_transcoder = intel_dp->psr.transcoder;
2590 2591 2592 2593 2594 2595

	if (intel_dp->psr.psr2_sel_fetch_enabled) {
		if (intel_dp->psr.psr2_sel_fetch_cff_enabled) {
			/* can we turn CFF off? */
			if (intel_dp->psr.busy_frontbuffer_bits == 0) {
				u32 val = man_trk_ctl_enable_bit_get(dev_priv) |
2596 2597 2598
					man_trk_ctl_partial_frame_bit_get(dev_priv) |
					man_trk_ctl_single_full_frame_bit_get(dev_priv) |
					man_trk_ctl_continuos_full_frame(dev_priv);
2599 2600

				/*
2601 2602 2603 2604
				 * Set psr2_sel_fetch_cff_enabled as false to allow selective
				 * updates. Still keep cff bit enabled as we don't have proper
				 * SU configuration in case update is sent for any reason after
				 * sff bit gets cleared by the HW on next vblank.
2605
				 */
2606
				intel_de_write(dev_priv, PSR2_MAN_TRK_CTL(cpu_transcoder),
2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621
					       val);
				intel_de_write(dev_priv, CURSURFLIVE(intel_dp->psr.pipe), 0);
				intel_dp->psr.psr2_sel_fetch_cff_enabled = false;
			}
		} else {
			/*
			 * continuous full frame is disabled, only a single full
			 * frame is required
			 */
			psr_force_hw_tracking_exit(intel_dp);
		}
	} else {
		psr_force_hw_tracking_exit(intel_dp);

		if (!intel_dp->psr.active && !intel_dp->psr.busy_frontbuffer_bits)
2622
			queue_work(dev_priv->unordered_wq, &intel_dp->psr.work);
2623 2624 2625
	}
}

R
Rodrigo Vivi 已提交
2626 2627
/**
 * intel_psr_flush - Flush PSR
2628
 * @dev_priv: i915 device
R
Rodrigo Vivi 已提交
2629
 * @frontbuffer_bits: frontbuffer plane tracking bits
2630
 * @origin: which operation caused the flush
R
Rodrigo Vivi 已提交
2631 2632 2633 2634 2635 2636 2637 2638
 *
 * Since the hardware frontbuffer tracking has gaps we need to integrate
 * with the software frontbuffer tracking. This function gets called every
 * time frontbuffer rendering has completed and flushed out to memory. PSR
 * can be enabled again if no other frontbuffer relevant to PSR is dirty.
 *
 * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
 */
2639
void intel_psr_flush(struct drm_i915_private *dev_priv,
2640
		     unsigned frontbuffer_bits, enum fb_op_origin origin)
R
Rodrigo Vivi 已提交
2641
{
2642
	struct intel_encoder *encoder;
2643

2644
	for_each_intel_encoder_with_psr(&dev_priv->drm, encoder) {
2645 2646
		unsigned int pipe_frontbuffer_bits = frontbuffer_bits;
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2647

2648 2649 2650 2651 2652
		mutex_lock(&intel_dp->psr.lock);
		if (!intel_dp->psr.enabled) {
			mutex_unlock(&intel_dp->psr.lock);
			continue;
		}
R
Rodrigo Vivi 已提交
2653

2654 2655 2656
		pipe_frontbuffer_bits &=
			INTEL_FRONTBUFFER_ALL_MASK(intel_dp->psr.pipe);
		intel_dp->psr.busy_frontbuffer_bits &= ~pipe_frontbuffer_bits;
R
Rodrigo Vivi 已提交
2657

2658 2659 2660 2661 2662
		/*
		 * If the PSR is paused by an explicit intel_psr_paused() call,
		 * we have to ensure that the PSR is not activated until
		 * intel_psr_resume() is called.
		 */
2663 2664
		if (intel_dp->psr.paused)
			goto unlock;
2665

2666 2667 2668 2669
		if (origin == ORIGIN_FLIP ||
		    (origin == ORIGIN_CURSOR_UPDATE &&
		     !intel_dp->psr.psr2_sel_fetch_enabled)) {
			tgl_dc3co_flush_locked(intel_dp, frontbuffer_bits, origin);
2670
			goto unlock;
2671 2672
		}

2673 2674
		if (pipe_frontbuffer_bits == 0)
			goto unlock;
2675

2676 2677 2678
		/* By definition flush = invalidate + flush */
		_psr_flush_handle(intel_dp);
unlock:
2679 2680
		mutex_unlock(&intel_dp->psr.lock);
	}
R
Rodrigo Vivi 已提交
2681 2682
}

R
Rodrigo Vivi 已提交
2683 2684
/**
 * intel_psr_init - Init basic PSR work and mutex.
2685
 * @intel_dp: Intel DP
R
Rodrigo Vivi 已提交
2686
 *
2687 2688 2689
 * This function is called after the initializing connector.
 * (the initializing of connector treats the handling of connector capabilities)
 * And it initializes basic PSR stuff for each DP Encoder.
R
Rodrigo Vivi 已提交
2690
 */
2691
void intel_psr_init(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
2692
{
2693
	struct intel_connector *connector = intel_dp->attached_connector;
2694 2695 2696
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);

2697 2698 2699
	if (!HAS_PSR(dev_priv))
		return;

2700 2701 2702 2703 2704 2705 2706 2707 2708
	/*
	 * HSW spec explicitly says PSR is tied to port A.
	 * BDW+ platforms have a instance of PSR registers per transcoder but
	 * BDW, GEN9 and GEN11 are not validated by HW team in other transcoder
	 * than eDP one.
	 * For now it only supports one instance of PSR for BDW, GEN9 and GEN11.
	 * So lets keep it hardcoded to PORT_A for BDW, GEN9 and GEN11.
	 * But GEN12 supports a instance of PSR registers per transcoder.
	 */
2709
	if (DISPLAY_VER(dev_priv) < 12 && dig_port->base.port != PORT_A) {
2710 2711 2712 2713 2714 2715 2716
		drm_dbg_kms(&dev_priv->drm,
			    "PSR condition failed: Port not supported\n");
		return;
	}

	intel_dp->psr.source_support = true;

2717
	/* Set link_standby x link_off defaults */
2718
	if (DISPLAY_VER(dev_priv) < 12)
2719
		/* For new platforms up to TGL let's respect VBT back again */
2720
		intel_dp->psr.link_standby = connector->panel.vbt.psr.full_link;
2721

2722 2723 2724
	INIT_WORK(&intel_dp->psr.work, intel_psr_work);
	INIT_DELAYED_WORK(&intel_dp->psr.dc3co_work, tgl_dc3co_disable_work);
	mutex_init(&intel_dp->psr.lock);
R
Rodrigo Vivi 已提交
2725
}
2726

2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745
static int psr_get_status_and_error_status(struct intel_dp *intel_dp,
					   u8 *status, u8 *error_status)
{
	struct drm_dp_aux *aux = &intel_dp->aux;
	int ret;

	ret = drm_dp_dpcd_readb(aux, DP_PSR_STATUS, status);
	if (ret != 1)
		return ret;

	ret = drm_dp_dpcd_readb(aux, DP_PSR_ERROR_STATUS, error_status);
	if (ret != 1)
		return ret;

	*status = *status & DP_PSR_SINK_STATE_MASK;

	return 0;
}

2746 2747 2748 2749
static void psr_alpm_check(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
	struct drm_dp_aux *aux = &intel_dp->aux;
2750
	struct intel_psr *psr = &intel_dp->psr;
2751 2752 2753 2754 2755 2756 2757 2758
	u8 val;
	int r;

	if (!psr->psr2_enabled)
		return;

	r = drm_dp_dpcd_readb(aux, DP_RECEIVER_ALPM_STATUS, &val);
	if (r != 1) {
2759
		drm_err(&dev_priv->drm, "Error reading ALPM status\n");
2760 2761 2762 2763 2764 2765
		return;
	}

	if (val & DP_ALPM_LOCK_TIMEOUT_ERROR) {
		intel_psr_disable_locked(intel_dp);
		psr->sink_not_reliable = true;
2766 2767
		drm_dbg_kms(&dev_priv->drm,
			    "ALPM lock timeout error, disabling PSR\n");
2768 2769 2770 2771 2772 2773

		/* Clearing error */
		drm_dp_dpcd_writeb(aux, DP_RECEIVER_ALPM_STATUS, val);
	}
}

2774 2775 2776
static void psr_capability_changed_check(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2777
	struct intel_psr *psr = &intel_dp->psr;
2778 2779 2780 2781 2782
	u8 val;
	int r;

	r = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_ESI, &val);
	if (r != 1) {
2783
		drm_err(&dev_priv->drm, "Error reading DP_PSR_ESI\n");
2784 2785 2786 2787 2788 2789
		return;
	}

	if (val & DP_PSR_CAPS_CHANGE) {
		intel_psr_disable_locked(intel_dp);
		psr->sink_not_reliable = true;
2790 2791
		drm_dbg_kms(&dev_priv->drm,
			    "Sink PSR capability changed, disabling PSR\n");
2792 2793 2794 2795 2796 2797

		/* Clearing it */
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ESI, val);
	}
}

2798 2799
void intel_psr_short_pulse(struct intel_dp *intel_dp)
{
2800
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2801
	struct intel_psr *psr = &intel_dp->psr;
2802
	u8 status, error_status;
2803
	const u8 errors = DP_PSR_RFB_STORAGE_ERROR |
2804 2805
			  DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR |
			  DP_PSR_LINK_CRC_ERROR;
2806

2807
	if (!CAN_PSR(intel_dp))
2808 2809 2810 2811
		return;

	mutex_lock(&psr->lock);

2812
	if (!psr->enabled)
2813 2814
		goto exit;

2815
	if (psr_get_status_and_error_status(intel_dp, &status, &error_status)) {
2816 2817
		drm_err(&dev_priv->drm,
			"Error reading PSR status or error status\n");
2818 2819 2820
		goto exit;
	}

2821
	if (status == DP_PSR_SINK_INTERNAL_ERROR || (error_status & errors)) {
2822
		intel_psr_disable_locked(intel_dp);
2823
		psr->sink_not_reliable = true;
2824 2825
	}

2826
	if (status == DP_PSR_SINK_INTERNAL_ERROR && !error_status)
2827 2828
		drm_dbg_kms(&dev_priv->drm,
			    "PSR sink internal error, disabling PSR\n");
2829
	if (error_status & DP_PSR_RFB_STORAGE_ERROR)
2830 2831
		drm_dbg_kms(&dev_priv->drm,
			    "PSR RFB storage error, disabling PSR\n");
2832
	if (error_status & DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR)
2833 2834
		drm_dbg_kms(&dev_priv->drm,
			    "PSR VSC SDP uncorrectable error, disabling PSR\n");
2835
	if (error_status & DP_PSR_LINK_CRC_ERROR)
2836 2837
		drm_dbg_kms(&dev_priv->drm,
			    "PSR Link CRC error, disabling PSR\n");
2838

2839
	if (error_status & ~errors)
2840 2841 2842
		drm_err(&dev_priv->drm,
			"PSR_ERROR_STATUS unhandled errors %x\n",
			error_status & ~errors);
2843
	/* clear status register */
2844
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_ERROR_STATUS, error_status);
2845 2846

	psr_alpm_check(intel_dp);
2847
	psr_capability_changed_check(intel_dp);
2848

2849 2850 2851
exit:
	mutex_unlock(&psr->lock);
}
2852 2853 2854 2855 2856

bool intel_psr_enabled(struct intel_dp *intel_dp)
{
	bool ret;

2857
	if (!CAN_PSR(intel_dp))
2858 2859
		return false;

2860 2861 2862
	mutex_lock(&intel_dp->psr.lock);
	ret = intel_dp->psr.enabled;
	mutex_unlock(&intel_dp->psr.lock);
2863 2864 2865

	return ret;
}
2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913

/**
 * intel_psr_lock - grab PSR lock
 * @crtc_state: the crtc state
 *
 * This is initially meant to be used by around CRTC update, when
 * vblank sensitive registers are updated and we need grab the lock
 * before it to avoid vblank evasion.
 */
void intel_psr_lock(const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(crtc_state->uapi.crtc->dev);
	struct intel_encoder *encoder;

	if (!crtc_state->has_psr)
		return;

	for_each_intel_encoder_mask_with_psr(&i915->drm, encoder,
					     crtc_state->uapi.encoder_mask) {
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		mutex_lock(&intel_dp->psr.lock);
		break;
	}
}

/**
 * intel_psr_unlock - release PSR lock
 * @crtc_state: the crtc state
 *
 * Release the PSR lock that was held during pipe update.
 */
void intel_psr_unlock(const struct intel_crtc_state *crtc_state)
{
	struct drm_i915_private *i915 = to_i915(crtc_state->uapi.crtc->dev);
	struct intel_encoder *encoder;

	if (!crtc_state->has_psr)
		return;

	for_each_intel_encoder_mask_with_psr(&i915->drm, encoder,
					     crtc_state->uapi.encoder_mask) {
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		mutex_unlock(&intel_dp->psr.lock);
		break;
	}
}
2914 2915 2916 2917 2918

static void
psr_source_status(struct intel_dp *intel_dp, struct seq_file *m)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2919
	enum transcoder cpu_transcoder = intel_dp->psr.transcoder;
2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936
	const char *status = "unknown";
	u32 val, status_val;

	if (intel_dp->psr.psr2_enabled) {
		static const char * const live_status[] = {
			"IDLE",
			"CAPTURE",
			"CAPTURE_FS",
			"SLEEP",
			"BUFON_FW",
			"ML_UP",
			"SU_STANDBY",
			"FAST_SLEEP",
			"DEEP_SLEEP",
			"BUF_ON",
			"TG_ON"
		};
2937
		val = intel_de_read(dev_priv, EDP_PSR2_STATUS(cpu_transcoder));
2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951
		status_val = REG_FIELD_GET(EDP_PSR2_STATUS_STATE_MASK, val);
		if (status_val < ARRAY_SIZE(live_status))
			status = live_status[status_val];
	} else {
		static const char * const live_status[] = {
			"IDLE",
			"SRDONACK",
			"SRDENT",
			"BUFOFF",
			"BUFON",
			"AUXACK",
			"SRDOFFACK",
			"SRDENT_ON",
		};
2952
		val = intel_de_read(dev_priv, psr_status_reg(dev_priv, cpu_transcoder));
2953
		status_val = REG_FIELD_GET(EDP_PSR_STATUS_STATE_MASK, val);
2954 2955 2956 2957 2958 2959 2960 2961 2962 2963
		if (status_val < ARRAY_SIZE(live_status))
			status = live_status[status_val];
	}

	seq_printf(m, "Source PSR status: %s [0x%08x]\n", status, val);
}

static int intel_psr_status(struct seq_file *m, struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = dp_to_i915(intel_dp);
2964
	enum transcoder cpu_transcoder = intel_dp->psr.transcoder;
2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995
	struct intel_psr *psr = &intel_dp->psr;
	intel_wakeref_t wakeref;
	const char *status;
	bool enabled;
	u32 val;

	seq_printf(m, "Sink support: %s", str_yes_no(psr->sink_support));
	if (psr->sink_support)
		seq_printf(m, " [0x%02x]", intel_dp->psr_dpcd[0]);
	seq_puts(m, "\n");

	if (!psr->sink_support)
		return 0;

	wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);
	mutex_lock(&psr->lock);

	if (psr->enabled)
		status = psr->psr2_enabled ? "PSR2 enabled" : "PSR1 enabled";
	else
		status = "disabled";
	seq_printf(m, "PSR mode: %s\n", status);

	if (!psr->enabled) {
		seq_printf(m, "PSR sink not reliable: %s\n",
			   str_yes_no(psr->sink_not_reliable));

		goto unlock;
	}

	if (psr->psr2_enabled) {
2996
		val = intel_de_read(dev_priv, EDP_PSR2_CTL(cpu_transcoder));
2997 2998
		enabled = val & EDP_PSR2_ENABLE;
	} else {
2999
		val = intel_de_read(dev_priv, psr_ctl_reg(dev_priv, cpu_transcoder));
3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010
		enabled = val & EDP_PSR_ENABLE;
	}
	seq_printf(m, "Source PSR ctl: %s [0x%08x]\n",
		   str_enabled_disabled(enabled), val);
	psr_source_status(intel_dp, m);
	seq_printf(m, "Busy frontbuffer bits: 0x%08x\n",
		   psr->busy_frontbuffer_bits);

	/*
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
3011
	val = intel_de_read(dev_priv, psr_perf_cnt_reg(dev_priv, cpu_transcoder));
3012 3013
	seq_printf(m, "Performance counter: %u\n",
		   REG_FIELD_GET(EDP_PSR_PERF_CNT_MASK, val));
3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029

	if (psr->debug & I915_PSR_DEBUG_IRQ) {
		seq_printf(m, "Last attempted entry at: %lld\n",
			   psr->last_entry_attempt);
		seq_printf(m, "Last exit at: %lld\n", psr->last_exit);
	}

	if (psr->psr2_enabled) {
		u32 su_frames_val[3];
		int frame;

		/*
		 * Reading all 3 registers before hand to minimize crossing a
		 * frame boundary between register reads
		 */
		for (frame = 0; frame < PSR2_SU_STATUS_FRAMES; frame += 3) {
3030
			val = intel_de_read(dev_priv, PSR2_SU_STATUS(cpu_transcoder, frame));
3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141
			su_frames_val[frame / 3] = val;
		}

		seq_puts(m, "Frame:\tPSR2 SU blocks:\n");

		for (frame = 0; frame < PSR2_SU_STATUS_FRAMES; frame++) {
			u32 su_blocks;

			su_blocks = su_frames_val[frame / 3] &
				    PSR2_SU_STATUS_MASK(frame);
			su_blocks = su_blocks >> PSR2_SU_STATUS_SHIFT(frame);
			seq_printf(m, "%d\t%d\n", frame, su_blocks);
		}

		seq_printf(m, "PSR2 selective fetch: %s\n",
			   str_enabled_disabled(psr->psr2_sel_fetch_enabled));
	}

unlock:
	mutex_unlock(&psr->lock);
	intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);

	return 0;
}

static int i915_edp_psr_status_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct intel_dp *intel_dp = NULL;
	struct intel_encoder *encoder;

	if (!HAS_PSR(dev_priv))
		return -ENODEV;

	/* Find the first EDP which supports PSR */
	for_each_intel_encoder_with_psr(&dev_priv->drm, encoder) {
		intel_dp = enc_to_intel_dp(encoder);
		break;
	}

	if (!intel_dp)
		return -ENODEV;

	return intel_psr_status(m, intel_dp);
}
DEFINE_SHOW_ATTRIBUTE(i915_edp_psr_status);

static int
i915_edp_psr_debug_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
	struct intel_encoder *encoder;
	intel_wakeref_t wakeref;
	int ret = -ENODEV;

	if (!HAS_PSR(dev_priv))
		return ret;

	for_each_intel_encoder_with_psr(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		drm_dbg_kms(&dev_priv->drm, "Setting PSR debug to %llx\n", val);

		wakeref = intel_runtime_pm_get(&dev_priv->runtime_pm);

		// TODO: split to each transcoder's PSR debug state
		ret = intel_psr_debug_set(intel_dp, val);

		intel_runtime_pm_put(&dev_priv->runtime_pm, wakeref);
	}

	return ret;
}

static int
i915_edp_psr_debug_get(void *data, u64 *val)
{
	struct drm_i915_private *dev_priv = data;
	struct intel_encoder *encoder;

	if (!HAS_PSR(dev_priv))
		return -ENODEV;

	for_each_intel_encoder_with_psr(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		// TODO: split to each transcoder's PSR debug state
		*val = READ_ONCE(intel_dp->psr.debug);
		return 0;
	}

	return -ENODEV;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_edp_psr_debug_fops,
			i915_edp_psr_debug_get, i915_edp_psr_debug_set,
			"%llu\n");

void intel_psr_debugfs_register(struct drm_i915_private *i915)
{
	struct drm_minor *minor = i915->drm.primary;

	debugfs_create_file("i915_edp_psr_debug", 0644, minor->debugfs_root,
			    i915, &i915_edp_psr_debug_fops);

	debugfs_create_file("i915_edp_psr_status", 0444, minor->debugfs_root,
			    i915, &i915_edp_psr_status_fops);
}

static int i915_psr_sink_status_show(struct seq_file *m, void *data)
{
3142 3143
	struct intel_connector *connector = m->private;
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3144 3145 3146 3147 3148 3149 3150 3151 3152 3153
	static const char * const sink_status[] = {
		"inactive",
		"transition to active, capture and display",
		"active, display from RFB",
		"active, capture and display on sink device timings",
		"transition to inactive, capture and display, timing re-sync",
		"reserved",
		"reserved",
		"sink internal error",
	};
3154
	const char *str;
3155
	int ret;
3156
	u8 val;
3157 3158 3159 3160 3161 3162

	if (!CAN_PSR(intel_dp)) {
		seq_puts(m, "PSR Unsupported\n");
		return -ENODEV;
	}

3163
	if (connector->base.status != connector_status_connected)
3164 3165 3166
		return -ENODEV;

	ret = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_STATUS, &val);
3167 3168
	if (ret != 1)
		return ret < 0 ? ret : -EIO;
3169

3170 3171 3172 3173 3174
	val &= DP_PSR_SINK_STATE_MASK;
	if (val < ARRAY_SIZE(sink_status))
		str = sink_status[val];
	else
		str = "unknown";
3175

3176
	seq_printf(m, "Sink PSR status: 0x%x [%s]\n", val, str);
3177 3178 3179 3180 3181 3182 3183

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_psr_sink_status);

static int i915_psr_status_show(struct seq_file *m, void *data)
{
3184 3185
	struct intel_connector *connector = m->private;
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3186 3187 3188 3189 3190

	return intel_psr_status(m, intel_dp);
}
DEFINE_SHOW_ATTRIBUTE(i915_psr_status);

3191
void intel_psr_connector_debugfs_add(struct intel_connector *connector)
3192
{
3193 3194
	struct drm_i915_private *i915 = to_i915(connector->base.dev);
	struct dentry *root = connector->base.debugfs_entry;
3195

3196
	if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
3197 3198 3199 3200 3201 3202 3203 3204 3205
		return;

	debugfs_create_file("i915_psr_sink_status", 0444, root,
			    connector, &i915_psr_sink_status_fops);

	if (HAS_PSR(i915))
		debugfs_create_file("i915_psr_status", 0444, root,
				    connector, &i915_psr_status_fops);
}