- 14 4月, 2020 1 次提交
-
-
由 supperthomas 提交于
-
- 07 12月, 2016 1 次提交
-
-
由 mwang1 提交于
-
- 06 4月, 2015 1 次提交
-
-
由 yangfasheng 提交于
-
- 20 10月, 2013 1 次提交
-
-
由 Grissiom 提交于
-
- 24 5月, 2013 1 次提交
-
-
由 Grissiom 提交于
We currently only support building with CCS and SCons is not using. bsp/rm48x50/HALCoGen/HALCoGen.{hcg,dil} is the HALCoGen project file. You may need to regenerate the source file as you like, providing that: 1, IRQ is in Dispatch Mode and the table entry is IRQ_Handler. The channel 5 in enabled and connected to IRQ. 2, RTI driver is enabled and compare3 source is selected to counter1 and the compare3 will generate tick in the period of 10ms. This value is coresponding with RT_TICK_PER_SECOND in rtconfig.h. In CCS, you need to create a new CCS project and create link folders pointing at bsp/rm48x50, libcpu/arm/rm48x50 and src/, include/. Remember to add the include path to the Build Properties.
-
- 08 1月, 2013 1 次提交
-
-
由 Ming, Bai 提交于
-
- 20 12月, 2011 1 次提交
-
-
由 wuyangyong 提交于
git-svn-id: https://rt-thread.googlecode.com/svn/trunk@1851 bbd45198-f89e-11dd-88c7-29a3b14d5316
-
- 10 12月, 2011 1 次提交
-
-
由 bernard.xiong@gmail.com 提交于
git-svn-id: https://rt-thread.googlecode.com/svn/trunk@1831 bbd45198-f89e-11dd-88c7-29a3b14d5316
-
- 29 11月, 2011 1 次提交
-
-
由 fengzi.rtt@gmail.com 提交于
git-svn-id: https://rt-thread.googlecode.com/svn/trunk@1817 bbd45198-f89e-11dd-88c7-29a3b14d5316
-