gh_dma.h 35.9 KB
Newer Older
G
gokemicro 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873
/*!
*******************************************************************************
**
** \file      gh_dma.h
**
** \brief     DMA Engine Subsystem.
**
**            Copyright:   2012 - 2013 (C) GoKe Microelectronics ShangHai Branch
**
** \attention THIS SAMPLE CODE IS PROVIDED AS IS. GOKE MICROELECTRONICS
**            ACCEPTS NO RESPONSIBILITY OR LIABILITY FOR ANY ERRORS OR
**            OMMISSIONS.
**
** \note      Do not modify this file as it is generated automatically.
**
******************************************************************************/
#ifndef _GH_DMA_H
#define _GH_DMA_H

#ifdef __LINUX__
#include "reg4linux.h"
#else
#define FIO_ADDRESS(block,address) (address)
#define FIO_MOFFSET(block,moffset) (moffset)
#endif

#ifndef __LINUX__
#include "gtypes.h" /* global type definitions */
#include "gh_lib_cfg.h" /* configuration */
#endif

#define GH_DMA_ENABLE_DEBUG_PRINT   0
#ifdef __LINUX__
#define GH_DMA_DEBUG_PRINT_FUNCTION printk
#else
#define GH_DMA_DEBUG_PRINT_FUNCTION printf
#endif
#ifndef __LINUX__
#if GH_DMA_ENABLE_DEBUG_PRINT
#include <stdio.h>
#endif
#endif

/* check configuration */
#ifndef GH_INLINE_LEVEL
  #error "GH_INLINE_LEVEL is not defined!"
#endif
#if GH_INLINE_LEVEL > 2
  #error "GH_INLINE_LEVEL must be set 0, 1 or 2!"
#endif
#ifndef GH_INLINE
  #error "GH_INLINE is not defined!"
#endif

/* disable inlining for debugging */
#ifdef DEBUG
  #undef GH_INLINE_LEVEL
  #define GH_INLINE_LEVEL 0
#endif

/*----------------------------------------------------------------------------*/
/* registers                                                                  */
/*----------------------------------------------------------------------------*/
#define REG_DMA_CONTROL                                     FIO_ADDRESS(DMA,0x9000331C) /* read/write */
#define REG_DMA_SOURCE_ADDRESS                              FIO_ADDRESS(DMA,0x90003320) /* read/write */
#define REG_DMA_DESTINATION_ADDRESS                         FIO_ADDRESS(DMA,0x90003324) /* read/write */
#define REG_DMA_STATUS                                      FIO_ADDRESS(DMA,0x90003328) /* read/write */
#define REG_DMA_DESCRIPTOR_ADDRESS                          FIO_ADDRESS(DMA,0x90003308) /* read/write */
#define REG_DMA_IR                                          FIO_ADDRESS(DMA,0x90003304) /* read */

/*----------------------------------------------------------------------------*/
/* bit group structures                                                       */
/*----------------------------------------------------------------------------*/
typedef union { /* DMA_Control */
    U32 all;
    struct {
        U32 count                       : 22;
        U32 ts                          : 2;
        U32 blk                         : 3;
        U32 ni                          : 1;
        U32 rm                          : 1;
        U32 wm                          : 1;
        U32 d                           : 1;
        U32 en                          : 1;
    } bitc;
} GH_DMA_CONTROL_S;

typedef union { /* DMA_Status */
    U32 all;
    struct {
        U32 count                       : 22;
        U32 dn                          : 1;
        U32 ae                          : 1;
        U32 rwe                         : 1;
        U32 be                          : 1;
        U32 me                          : 1;
        U32 od                          : 1;
        U32 dd                          : 1;
        U32 da                          : 1;
        U32 oe                          : 1;
        U32 dm                          : 1;
    } bitc;
} GH_DMA_STATUS_S;

typedef union { /* DMA_IR */
    U32 all;
    struct {
        U32 i0                          : 1;
        U32 i1                          : 1;
        U32 i2                          : 1;
        U32 i3                          : 1;
        U32                             : 28;
    } bitc;
} GH_DMA_IR_S;


/*----------------------------------------------------------------------------*/
/* mirror variables                                                           */
/*----------------------------------------------------------------------------*/

#ifdef __cplusplus
extern "C" {
#endif

/*----------------------------------------------------------------------------*/
/* register DMA_Control (read/write)                                          */
/*----------------------------------------------------------------------------*/
#if GH_INLINE_LEVEL == 0
/*! \brief Writes the register 'DMA_Control'. */
void GH_DMA_set_Control(U8 index, U32 data);
/*! \brief Reads the register 'DMA_Control'. */
U32  GH_DMA_get_Control(U8 index);
/*! \brief Writes the bit group 'count' of register 'DMA_Control'. */
void GH_DMA_set_Control_count(U8 index, U32 data);
/*! \brief Reads the bit group 'count' of register 'DMA_Control'. */
U32  GH_DMA_get_Control_count(U8 index);
/*! \brief Writes the bit group 'ts' of register 'DMA_Control'. */
void GH_DMA_set_Control_ts(U8 index, U8 data);
/*! \brief Reads the bit group 'ts' of register 'DMA_Control'. */
U8   GH_DMA_get_Control_ts(U8 index);
/*! \brief Writes the bit group 'blk' of register 'DMA_Control'. */
void GH_DMA_set_Control_blk(U8 index, U8 data);
/*! \brief Reads the bit group 'blk' of register 'DMA_Control'. */
U8   GH_DMA_get_Control_blk(U8 index);
/*! \brief Writes the bit group 'ni' of register 'DMA_Control'. */
void GH_DMA_set_Control_ni(U8 index, U8 data);
/*! \brief Reads the bit group 'ni' of register 'DMA_Control'. */
U8   GH_DMA_get_Control_ni(U8 index);
/*! \brief Writes the bit group 'rm' of register 'DMA_Control'. */
void GH_DMA_set_Control_rm(U8 index, U8 data);
/*! \brief Reads the bit group 'rm' of register 'DMA_Control'. */
U8   GH_DMA_get_Control_rm(U8 index);
/*! \brief Writes the bit group 'wm' of register 'DMA_Control'. */
void GH_DMA_set_Control_wm(U8 index, U8 data);
/*! \brief Reads the bit group 'wm' of register 'DMA_Control'. */
U8   GH_DMA_get_Control_wm(U8 index);
/*! \brief Writes the bit group 'd' of register 'DMA_Control'. */
void GH_DMA_set_Control_d(U8 index, U8 data);
/*! \brief Reads the bit group 'd' of register 'DMA_Control'. */
U8   GH_DMA_get_Control_d(U8 index);
/*! \brief Writes the bit group 'en' of register 'DMA_Control'. */
void GH_DMA_set_Control_en(U8 index, U8 data);
/*! \brief Reads the bit group 'en' of register 'DMA_Control'. */
U8   GH_DMA_get_Control_en(U8 index);
#else /* GH_INLINE_LEVEL == 0 */
GH_INLINE void GH_DMA_set_Control(U8 index, U32 data)
{
    *(volatile U32 *)(REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)) = data;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_DMA_set_Control] <-- 0x%08x\n",
                        (REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)),data,data);
    #endif
}
GH_INLINE U32  GH_DMA_get_Control(U8 index)
{
    U32 value = (*(volatile U32 *)(REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)));

    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_Control] --> 0x%08x\n",
                        (REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)),value);
    #endif
    return value;
}
GH_INLINE void GH_DMA_set_Control_count(U8 index, U32 data)
{
    GH_DMA_CONTROL_S d;
    d.all = *(volatile U32 *)(REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010));
    d.bitc.count = data;
    *(volatile U32 *)(REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)) = d.all;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_DMA_set_Control_count] <-- 0x%08x\n",
                        (REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)),d.all,d.all);
    #endif
}
GH_INLINE U32  GH_DMA_get_Control_count(U8 index)
{
    GH_DMA_CONTROL_S tmp_value;
    U32 value = (*(volatile U32 *)(REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)));

    tmp_value.all = value;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_Control_count] --> 0x%08x\n",
                        (REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)),value);
    #endif
    return tmp_value.bitc.count;
}
GH_INLINE void GH_DMA_set_Control_ts(U8 index, U8 data)
{
    GH_DMA_CONTROL_S d;
    d.all = *(volatile U32 *)(REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010));
    d.bitc.ts = data;
    *(volatile U32 *)(REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)) = d.all;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_DMA_set_Control_ts] <-- 0x%08x\n",
                        (REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)),d.all,d.all);
    #endif
}
GH_INLINE U8   GH_DMA_get_Control_ts(U8 index)
{
    GH_DMA_CONTROL_S tmp_value;
    U32 value = (*(volatile U32 *)(REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)));

    tmp_value.all = value;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_Control_ts] --> 0x%08x\n",
                        (REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)),value);
    #endif
    return tmp_value.bitc.ts;
}
GH_INLINE void GH_DMA_set_Control_blk(U8 index, U8 data)
{
    GH_DMA_CONTROL_S d;
    d.all = *(volatile U32 *)(REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010));
    d.bitc.blk = data;
    *(volatile U32 *)(REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)) = d.all;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_DMA_set_Control_blk] <-- 0x%08x\n",
                        (REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)),d.all,d.all);
    #endif
}
GH_INLINE U8   GH_DMA_get_Control_blk(U8 index)
{
    GH_DMA_CONTROL_S tmp_value;
    U32 value = (*(volatile U32 *)(REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)));

    tmp_value.all = value;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_Control_blk] --> 0x%08x\n",
                        (REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)),value);
    #endif
    return tmp_value.bitc.blk;
}
GH_INLINE void GH_DMA_set_Control_ni(U8 index, U8 data)
{
    GH_DMA_CONTROL_S d;
    d.all = *(volatile U32 *)(REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010));
    d.bitc.ni = data;
    *(volatile U32 *)(REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)) = d.all;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_DMA_set_Control_ni] <-- 0x%08x\n",
                        (REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)),d.all,d.all);
    #endif
}
GH_INLINE U8   GH_DMA_get_Control_ni(U8 index)
{
    GH_DMA_CONTROL_S tmp_value;
    U32 value = (*(volatile U32 *)(REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)));

    tmp_value.all = value;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_Control_ni] --> 0x%08x\n",
                        (REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)),value);
    #endif
    return tmp_value.bitc.ni;
}
GH_INLINE void GH_DMA_set_Control_rm(U8 index, U8 data)
{
    GH_DMA_CONTROL_S d;
    d.all = *(volatile U32 *)(REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010));
    d.bitc.rm = data;
    *(volatile U32 *)(REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)) = d.all;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_DMA_set_Control_rm] <-- 0x%08x\n",
                        (REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)),d.all,d.all);
    #endif
}
GH_INLINE U8   GH_DMA_get_Control_rm(U8 index)
{
    GH_DMA_CONTROL_S tmp_value;
    U32 value = (*(volatile U32 *)(REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)));

    tmp_value.all = value;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_Control_rm] --> 0x%08x\n",
                        (REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)),value);
    #endif
    return tmp_value.bitc.rm;
}
GH_INLINE void GH_DMA_set_Control_wm(U8 index, U8 data)
{
    GH_DMA_CONTROL_S d;
    d.all = *(volatile U32 *)(REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010));
    d.bitc.wm = data;
    *(volatile U32 *)(REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)) = d.all;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_DMA_set_Control_wm] <-- 0x%08x\n",
                        (REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)),d.all,d.all);
    #endif
}
GH_INLINE U8   GH_DMA_get_Control_wm(U8 index)
{
    GH_DMA_CONTROL_S tmp_value;
    U32 value = (*(volatile U32 *)(REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)));

    tmp_value.all = value;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_Control_wm] --> 0x%08x\n",
                        (REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)),value);
    #endif
    return tmp_value.bitc.wm;
}
GH_INLINE void GH_DMA_set_Control_d(U8 index, U8 data)
{
    GH_DMA_CONTROL_S d;
    d.all = *(volatile U32 *)(REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010));
    d.bitc.d = data;
    *(volatile U32 *)(REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)) = d.all;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_DMA_set_Control_d] <-- 0x%08x\n",
                        (REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)),d.all,d.all);
    #endif
}
GH_INLINE U8   GH_DMA_get_Control_d(U8 index)
{
    GH_DMA_CONTROL_S tmp_value;
    U32 value = (*(volatile U32 *)(REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)));

    tmp_value.all = value;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_Control_d] --> 0x%08x\n",
                        (REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)),value);
    #endif
    return tmp_value.bitc.d;
}
GH_INLINE void GH_DMA_set_Control_en(U8 index, U8 data)
{
    GH_DMA_CONTROL_S d;
    d.all = *(volatile U32 *)(REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010));
    d.bitc.en = data;
    *(volatile U32 *)(REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)) = d.all;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_DMA_set_Control_en] <-- 0x%08x\n",
                        (REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)),d.all,d.all);
    #endif
}
GH_INLINE U8   GH_DMA_get_Control_en(U8 index)
{
    GH_DMA_CONTROL_S tmp_value;
    U32 value = (*(volatile U32 *)(REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)));

    tmp_value.all = value;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_Control_en] --> 0x%08x\n",
                        (REG_DMA_CONTROL + index * FIO_MOFFSET(DMA,0x00000010)),value);
    #endif
    return tmp_value.bitc.en;
}
#endif /* GH_INLINE_LEVEL == 0 */

/*----------------------------------------------------------------------------*/
/* register DMA_Source_Address (read/write)                                   */
/*----------------------------------------------------------------------------*/
#if GH_INLINE_LEVEL == 0
/*! \brief Writes the register 'DMA_Source_Address'. */
void GH_DMA_set_Source_Address(U8 index, U32 data);
/*! \brief Reads the register 'DMA_Source_Address'. */
U32  GH_DMA_get_Source_Address(U8 index);
#else /* GH_INLINE_LEVEL == 0 */
GH_INLINE void GH_DMA_set_Source_Address(U8 index, U32 data)
{
    *(volatile U32 *)(REG_DMA_SOURCE_ADDRESS + index * FIO_MOFFSET(DMA,0x00000010)) = data;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_DMA_set_Source_Address] <-- 0x%08x\n",
                        (REG_DMA_SOURCE_ADDRESS + index * FIO_MOFFSET(DMA,0x00000010)),data,data);
    #endif
}
GH_INLINE U32  GH_DMA_get_Source_Address(U8 index)
{
    U32 value = (*(volatile U32 *)(REG_DMA_SOURCE_ADDRESS + index * FIO_MOFFSET(DMA,0x00000010)));

    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_Source_Address] --> 0x%08x\n",
                        (REG_DMA_SOURCE_ADDRESS + index * FIO_MOFFSET(DMA,0x00000010)),value);
    #endif
    return value;
}
#endif /* GH_INLINE_LEVEL == 0 */

/*----------------------------------------------------------------------------*/
/* register DMA_Destination_Address (read/write)                              */
/*----------------------------------------------------------------------------*/
#if GH_INLINE_LEVEL == 0
/*! \brief Writes the register 'DMA_Destination_Address'. */
void GH_DMA_set_Destination_Address(U8 index, U32 data);
/*! \brief Reads the register 'DMA_Destination_Address'. */
U32  GH_DMA_get_Destination_Address(U8 index);
#else /* GH_INLINE_LEVEL == 0 */
GH_INLINE void GH_DMA_set_Destination_Address(U8 index, U32 data)
{
    *(volatile U32 *)(REG_DMA_DESTINATION_ADDRESS + index * FIO_MOFFSET(DMA,0x00000010)) = data;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_DMA_set_Destination_Address] <-- 0x%08x\n",
                        (REG_DMA_DESTINATION_ADDRESS + index * FIO_MOFFSET(DMA,0x00000010)),data,data);
    #endif
}
GH_INLINE U32  GH_DMA_get_Destination_Address(U8 index)
{
    U32 value = (*(volatile U32 *)(REG_DMA_DESTINATION_ADDRESS + index * FIO_MOFFSET(DMA,0x00000010)));

    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_Destination_Address] --> 0x%08x\n",
                        (REG_DMA_DESTINATION_ADDRESS + index * FIO_MOFFSET(DMA,0x00000010)),value);
    #endif
    return value;
}
#endif /* GH_INLINE_LEVEL == 0 */

/*----------------------------------------------------------------------------*/
/* register DMA_Status (read/write)                                           */
/*----------------------------------------------------------------------------*/
#if GH_INLINE_LEVEL == 0
/*! \brief Writes the register 'DMA_Status'. */
void GH_DMA_set_Status(U8 index, U32 data);
/*! \brief Reads the register 'DMA_Status'. */
U32  GH_DMA_get_Status(U8 index);
/*! \brief Writes the bit group 'count' of register 'DMA_Status'. */
void GH_DMA_set_Status_count(U8 index, U32 data);
/*! \brief Reads the bit group 'count' of register 'DMA_Status'. */
U32  GH_DMA_get_Status_count(U8 index);
/*! \brief Writes the bit group 'dn' of register 'DMA_Status'. */
void GH_DMA_set_Status_dn(U8 index, U8 data);
/*! \brief Reads the bit group 'dn' of register 'DMA_Status'. */
U8   GH_DMA_get_Status_dn(U8 index);
/*! \brief Writes the bit group 'ae' of register 'DMA_Status'. */
void GH_DMA_set_Status_ae(U8 index, U8 data);
/*! \brief Reads the bit group 'ae' of register 'DMA_Status'. */
U8   GH_DMA_get_Status_ae(U8 index);
/*! \brief Writes the bit group 'rwe' of register 'DMA_Status'. */
void GH_DMA_set_Status_rwe(U8 index, U8 data);
/*! \brief Reads the bit group 'rwe' of register 'DMA_Status'. */
U8   GH_DMA_get_Status_rwe(U8 index);
/*! \brief Writes the bit group 'be' of register 'DMA_Status'. */
void GH_DMA_set_Status_be(U8 index, U8 data);
/*! \brief Reads the bit group 'be' of register 'DMA_Status'. */
U8   GH_DMA_get_Status_be(U8 index);
/*! \brief Writes the bit group 'me' of register 'DMA_Status'. */
void GH_DMA_set_Status_me(U8 index, U8 data);
/*! \brief Reads the bit group 'me' of register 'DMA_Status'. */
U8   GH_DMA_get_Status_me(U8 index);
/*! \brief Writes the bit group 'od' of register 'DMA_Status'. */
void GH_DMA_set_Status_od(U8 index, U8 data);
/*! \brief Reads the bit group 'od' of register 'DMA_Status'. */
U8   GH_DMA_get_Status_od(U8 index);
/*! \brief Writes the bit group 'dd' of register 'DMA_Status'. */
void GH_DMA_set_Status_dd(U8 index, U8 data);
/*! \brief Reads the bit group 'dd' of register 'DMA_Status'. */
U8   GH_DMA_get_Status_dd(U8 index);
/*! \brief Writes the bit group 'da' of register 'DMA_Status'. */
void GH_DMA_set_Status_da(U8 index, U8 data);
/*! \brief Reads the bit group 'da' of register 'DMA_Status'. */
U8   GH_DMA_get_Status_da(U8 index);
/*! \brief Writes the bit group 'oe' of register 'DMA_Status'. */
void GH_DMA_set_Status_oe(U8 index, U8 data);
/*! \brief Reads the bit group 'oe' of register 'DMA_Status'. */
U8   GH_DMA_get_Status_oe(U8 index);
/*! \brief Writes the bit group 'dm' of register 'DMA_Status'. */
void GH_DMA_set_Status_dm(U8 index, U8 data);
/*! \brief Reads the bit group 'dm' of register 'DMA_Status'. */
U8   GH_DMA_get_Status_dm(U8 index);
#else /* GH_INLINE_LEVEL == 0 */
GH_INLINE void GH_DMA_set_Status(U8 index, U32 data)
{
    *(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)) = data;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_DMA_set_Status] <-- 0x%08x\n",
                        (REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)),data,data);
    #endif
}
GH_INLINE U32  GH_DMA_get_Status(U8 index)
{
    U32 value = (*(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)));

    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_Status] --> 0x%08x\n",
                        (REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)),value);
    #endif
    return value;
}
GH_INLINE void GH_DMA_set_Status_count(U8 index, U32 data)
{
    GH_DMA_STATUS_S d;
    d.all = *(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010));
    d.bitc.count = data;
    *(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)) = d.all;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_DMA_set_Status_count] <-- 0x%08x\n",
                        (REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)),d.all,d.all);
    #endif
}
GH_INLINE U32  GH_DMA_get_Status_count(U8 index)
{
    GH_DMA_STATUS_S tmp_value;
    U32 value = (*(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)));

    tmp_value.all = value;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_Status_count] --> 0x%08x\n",
                        (REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)),value);
    #endif
    return tmp_value.bitc.count;
}
GH_INLINE void GH_DMA_set_Status_dn(U8 index, U8 data)
{
    GH_DMA_STATUS_S d;
    d.all = *(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010));
    d.bitc.dn = data;
    *(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)) = d.all;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_DMA_set_Status_dn] <-- 0x%08x\n",
                        (REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)),d.all,d.all);
    #endif
}
GH_INLINE U8   GH_DMA_get_Status_dn(U8 index)
{
    GH_DMA_STATUS_S tmp_value;
    U32 value = (*(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)));

    tmp_value.all = value;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_Status_dn] --> 0x%08x\n",
                        (REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)),value);
    #endif
    return tmp_value.bitc.dn;
}
GH_INLINE void GH_DMA_set_Status_ae(U8 index, U8 data)
{
    GH_DMA_STATUS_S d;
    d.all = *(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010));
    d.bitc.ae = data;
    *(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)) = d.all;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_DMA_set_Status_ae] <-- 0x%08x\n",
                        (REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)),d.all,d.all);
    #endif
}
GH_INLINE U8   GH_DMA_get_Status_ae(U8 index)
{
    GH_DMA_STATUS_S tmp_value;
    U32 value = (*(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)));

    tmp_value.all = value;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_Status_ae] --> 0x%08x\n",
                        (REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)),value);
    #endif
    return tmp_value.bitc.ae;
}
GH_INLINE void GH_DMA_set_Status_rwe(U8 index, U8 data)
{
    GH_DMA_STATUS_S d;
    d.all = *(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010));
    d.bitc.rwe = data;
    *(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)) = d.all;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_DMA_set_Status_rwe] <-- 0x%08x\n",
                        (REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)),d.all,d.all);
    #endif
}
GH_INLINE U8   GH_DMA_get_Status_rwe(U8 index)
{
    GH_DMA_STATUS_S tmp_value;
    U32 value = (*(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)));

    tmp_value.all = value;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_Status_rwe] --> 0x%08x\n",
                        (REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)),value);
    #endif
    return tmp_value.bitc.rwe;
}
GH_INLINE void GH_DMA_set_Status_be(U8 index, U8 data)
{
    GH_DMA_STATUS_S d;
    d.all = *(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010));
    d.bitc.be = data;
    *(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)) = d.all;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_DMA_set_Status_be] <-- 0x%08x\n",
                        (REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)),d.all,d.all);
    #endif
}
GH_INLINE U8   GH_DMA_get_Status_be(U8 index)
{
    GH_DMA_STATUS_S tmp_value;
    U32 value = (*(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)));

    tmp_value.all = value;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_Status_be] --> 0x%08x\n",
                        (REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)),value);
    #endif
    return tmp_value.bitc.be;
}
GH_INLINE void GH_DMA_set_Status_me(U8 index, U8 data)
{
    GH_DMA_STATUS_S d;
    d.all = *(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010));
    d.bitc.me = data;
    *(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)) = d.all;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_DMA_set_Status_me] <-- 0x%08x\n",
                        (REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)),d.all,d.all);
    #endif
}
GH_INLINE U8   GH_DMA_get_Status_me(U8 index)
{
    GH_DMA_STATUS_S tmp_value;
    U32 value = (*(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)));

    tmp_value.all = value;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_Status_me] --> 0x%08x\n",
                        (REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)),value);
    #endif
    return tmp_value.bitc.me;
}
GH_INLINE void GH_DMA_set_Status_od(U8 index, U8 data)
{
    GH_DMA_STATUS_S d;
    d.all = *(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010));
    d.bitc.od = data;
    *(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)) = d.all;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_DMA_set_Status_od] <-- 0x%08x\n",
                        (REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)),d.all,d.all);
    #endif
}
GH_INLINE U8   GH_DMA_get_Status_od(U8 index)
{
    GH_DMA_STATUS_S tmp_value;
    U32 value = (*(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)));

    tmp_value.all = value;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_Status_od] --> 0x%08x\n",
                        (REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)),value);
    #endif
    return tmp_value.bitc.od;
}
GH_INLINE void GH_DMA_set_Status_dd(U8 index, U8 data)
{
    GH_DMA_STATUS_S d;
    d.all = *(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010));
    d.bitc.dd = data;
    *(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)) = d.all;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_DMA_set_Status_dd] <-- 0x%08x\n",
                        (REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)),d.all,d.all);
    #endif
}
GH_INLINE U8   GH_DMA_get_Status_dd(U8 index)
{
    GH_DMA_STATUS_S tmp_value;
    U32 value = (*(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)));

    tmp_value.all = value;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_Status_dd] --> 0x%08x\n",
                        (REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)),value);
    #endif
    return tmp_value.bitc.dd;
}
GH_INLINE void GH_DMA_set_Status_da(U8 index, U8 data)
{
    GH_DMA_STATUS_S d;
    d.all = *(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010));
    d.bitc.da = data;
    *(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)) = d.all;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_DMA_set_Status_da] <-- 0x%08x\n",
                        (REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)),d.all,d.all);
    #endif
}
GH_INLINE U8   GH_DMA_get_Status_da(U8 index)
{
    GH_DMA_STATUS_S tmp_value;
    U32 value = (*(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)));

    tmp_value.all = value;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_Status_da] --> 0x%08x\n",
                        (REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)),value);
    #endif
    return tmp_value.bitc.da;
}
GH_INLINE void GH_DMA_set_Status_oe(U8 index, U8 data)
{
    GH_DMA_STATUS_S d;
    d.all = *(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010));
    d.bitc.oe = data;
    *(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)) = d.all;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_DMA_set_Status_oe] <-- 0x%08x\n",
                        (REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)),d.all,d.all);
    #endif
}
GH_INLINE U8   GH_DMA_get_Status_oe(U8 index)
{
    GH_DMA_STATUS_S tmp_value;
    U32 value = (*(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)));

    tmp_value.all = value;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_Status_oe] --> 0x%08x\n",
                        (REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)),value);
    #endif
    return tmp_value.bitc.oe;
}
GH_INLINE void GH_DMA_set_Status_dm(U8 index, U8 data)
{
    GH_DMA_STATUS_S d;
    d.all = *(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010));
    d.bitc.dm = data;
    *(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)) = d.all;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_DMA_set_Status_dm] <-- 0x%08x\n",
                        (REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)),d.all,d.all);
    #endif
}
GH_INLINE U8   GH_DMA_get_Status_dm(U8 index)
{
    GH_DMA_STATUS_S tmp_value;
    U32 value = (*(volatile U32 *)(REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)));

    tmp_value.all = value;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_Status_dm] --> 0x%08x\n",
                        (REG_DMA_STATUS + index * FIO_MOFFSET(DMA,0x00000010)),value);
    #endif
    return tmp_value.bitc.dm;
}
#endif /* GH_INLINE_LEVEL == 0 */

/*----------------------------------------------------------------------------*/
/* register DMA_Descriptor_Address (read/write)                               */
/*----------------------------------------------------------------------------*/
#if GH_INLINE_LEVEL == 0
/*! \brief Writes the register 'DMA_Descriptor_Address'. */
void GH_DMA_set_Descriptor_Address(U8 index, U32 data);
/*! \brief Reads the register 'DMA_Descriptor_Address'. */
U32  GH_DMA_get_Descriptor_Address(U8 index);
#else /* GH_INLINE_LEVEL == 0 */
GH_INLINE void GH_DMA_set_Descriptor_Address(U8 index, U32 data)
{
    *(volatile U32 *)(REG_DMA_DESCRIPTOR_ADDRESS + index * FIO_MOFFSET(DMA,0x00000004)) = data;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "WRREG(0x%08x,0x%08x); \\\\ [GH_DMA_set_Descriptor_Address] <-- 0x%08x\n",
                        (REG_DMA_DESCRIPTOR_ADDRESS + index * FIO_MOFFSET(DMA,0x00000004)),data,data);
    #endif
}
GH_INLINE U32  GH_DMA_get_Descriptor_Address(U8 index)
{
    U32 value = (*(volatile U32 *)(REG_DMA_DESCRIPTOR_ADDRESS + index * FIO_MOFFSET(DMA,0x00000004)));

    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_Descriptor_Address] --> 0x%08x\n",
                        (REG_DMA_DESCRIPTOR_ADDRESS + index * FIO_MOFFSET(DMA,0x00000004)),value);
    #endif
    return value;
}
#endif /* GH_INLINE_LEVEL == 0 */

/*----------------------------------------------------------------------------*/
/* register DMA_IR (read)                                                     */
/*----------------------------------------------------------------------------*/
#if GH_INLINE_LEVEL == 0
/*! \brief Reads the register 'DMA_IR'. */
U32  GH_DMA_get_IR(void);
/*! \brief Reads the bit group 'i0' of register 'DMA_IR'. */
U8   GH_DMA_get_IR_i0(void);
/*! \brief Reads the bit group 'i1' of register 'DMA_IR'. */
U8   GH_DMA_get_IR_i1(void);
/*! \brief Reads the bit group 'i2' of register 'DMA_IR'. */
U8   GH_DMA_get_IR_i2(void);
/*! \brief Reads the bit group 'i3' of register 'DMA_IR'. */
U8   GH_DMA_get_IR_i3(void);
#else /* GH_INLINE_LEVEL == 0 */
GH_INLINE U32  GH_DMA_get_IR(void)
{
    U32 value = (*(volatile U32 *)REG_DMA_IR);

    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_IR] --> 0x%08x\n",
                        REG_DMA_IR,value);
    #endif
    return value;
}
GH_INLINE U8   GH_DMA_get_IR_i0(void)
{
    GH_DMA_IR_S tmp_value;
    U32 value = (*(volatile U32 *)REG_DMA_IR);

    tmp_value.all = value;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_IR_i0] --> 0x%08x\n",
                        REG_DMA_IR,value);
    #endif
    return tmp_value.bitc.i0;
}
GH_INLINE U8   GH_DMA_get_IR_i1(void)
{
    GH_DMA_IR_S tmp_value;
    U32 value = (*(volatile U32 *)REG_DMA_IR);

    tmp_value.all = value;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_IR_i1] --> 0x%08x\n",
                        REG_DMA_IR,value);
    #endif
    return tmp_value.bitc.i1;
}
GH_INLINE U8   GH_DMA_get_IR_i2(void)
{
    GH_DMA_IR_S tmp_value;
    U32 value = (*(volatile U32 *)REG_DMA_IR);

    tmp_value.all = value;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_IR_i2] --> 0x%08x\n",
                        REG_DMA_IR,value);
    #endif
    return tmp_value.bitc.i2;
}
GH_INLINE U8   GH_DMA_get_IR_i3(void)
{
    GH_DMA_IR_S tmp_value;
    U32 value = (*(volatile U32 *)REG_DMA_IR);

    tmp_value.all = value;
    #if GH_DMA_ENABLE_DEBUG_PRINT
    GH_DMA_DEBUG_PRINT_FUNCTION( "value = RDREG(0x%08x); \\\\ [GH_DMA_get_IR_i3] --> 0x%08x\n",
                        REG_DMA_IR,value);
    #endif
    return tmp_value.bitc.i3;
}
#endif /* GH_INLINE_LEVEL == 0 */

/*----------------------------------------------------------------------------*/
/* init function                                                              */
/*----------------------------------------------------------------------------*/
/*! \brief Initialises the registers and mirror variables. */
void GH_DMA_init(void);

#ifdef __cplusplus
}
#endif

#endif /* _GH_DMA_H */

/*----------------------------------------------------------------------------*/
/* end of file                                                                */
/*----------------------------------------------------------------------------*/