piix.c 13.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 *  Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
 *  Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
A
Alan Cox 已提交
4
 *  Copyright (C) 2003 Red Hat
5
 *  Copyright (C) 2006-2007 MontaVista Software, Inc. <source@mvista.com>
L
Linus Torvalds 已提交
6 7 8
 *
 *  May be copied or modified under the terms of the GNU General Public License
 *
9
 * Documentation:
L
Linus Torvalds 已提交
10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
 *
 *	Publically available from Intel web site. Errata documentation
 * is also publically available. As an aide to anyone hacking on this
 * driver the list of errata that are relevant is below.going back to
 * PIIX4. Older device documentation is now a bit tricky to find.
 *
 * Errata of note:
 *
 * Unfixable
 *	PIIX4    errata #9	- Only on ultra obscure hw
 *	ICH3	 errata #13     - Not observed to affect real hw
 *				  by Intel
 *
 * Things we must deal with
 *	PIIX4	errata #10	- BM IDE hang with non UDMA
 *				  (must stop/start dma to recover)
 *	440MX   errata #15	- As PIIX4 errata #10
 *	PIIX4	errata #15	- Must not read control registers
 * 				  during a PIO transfer
 *	440MX   errata #13	- As PIIX4 errata #15
 *	ICH2	errata #21	- DMA mode 0 doesn't work right
 *	ICH0/1  errata #55	- As ICH2 errata #21
 *	ICH2	spec c #9	- Extra operations needed to handle
 *				  drive hotswap [NOT YET SUPPORTED]
 *	ICH2    spec c #20	- IDE PRD must not cross a 64K boundary
 *				  and must be dword aligned
 *	ICH2    spec c #24	- UDMA mode 4,5 t85/86 should be 6ns not 3.3
 *
 * Should have been BIOS fixed:
 *	450NX:	errata #19	- DMA hangs on old 450NX
 *	450NX:  errata #20	- DMA hangs on old 450NX
 *	450NX:  errata #25	- Corruption with DMA on old 450NX
 *	ICH3    errata #15      - IDE deadlock under high load
 *				  (BIOS must set dev 31 fn 0 bit 23)
 *	ICH3	errata #18	- Don't use native mode
 */

#include <linux/types.h>
#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/pci.h>
#include <linux/ide.h>
#include <linux/init.h>

#include <asm/io.h>

56 57
#define DRV_NAME "piix"

L
Linus Torvalds 已提交
58 59 60
static int no_piix_dma;

/**
61
 *	piix_set_pio_mode	-	set host controller for PIO mode
62
 *	@port: port
63
 *	@drive: drive
L
Linus Torvalds 已提交
64
 *
65
 *	Set the interface PIO mode based upon the settings done by AMI BIOS.
L
Linus Torvalds 已提交
66
 */
67

68
static void piix_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
L
Linus Torvalds 已提交
69
{
70
	struct pci_dev *dev	= to_pci_dev(hwif->dev);
71
	int is_slave		= drive->dn & 1;
L
Linus Torvalds 已提交
72 73 74 75 76
	int master_port		= hwif->channel ? 0x42 : 0x40;
	int slave_port		= 0x44;
	unsigned long flags;
	u16 master_data;
	u8 slave_data;
A
Alan Cox 已提交
77
	static DEFINE_SPINLOCK(tune_lock);
78
	int control = 0;
79
	const u8 pio = drive->pio_mode - XFER_PIO_0;
A
Alan Cox 已提交
80

81
				     /* ISP  RTC */
82 83 84 85 86 87
	static const u8 timings[][2]= {
					{ 0, 0 },
					{ 0, 0 },
					{ 1, 0 },
					{ 2, 1 },
					{ 2, 3 }, };
L
Linus Torvalds 已提交
88

A
Alan Cox 已提交
89 90 91 92 93 94
	/*
	 * Master vs slave is synchronized above us but the slave register is
	 * shared by the two hwifs so the corner case of two slave timeouts in
	 * parallel must be locked.
	 */
	spin_lock_irqsave(&tune_lock, flags);
L
Linus Torvalds 已提交
95
	pci_read_config_word(dev, master_port, &master_data);
96

97
	if (pio > 1)
98 99 100
		control |= 1;	/* Programmable timing on */
	if (drive->media == ide_disk)
		control |= 4;	/* Prefetch, post write */
101
	if (ide_pio_need_iordy(drive, pio))
102
		control |= 2;	/* IORDY */
L
Linus Torvalds 已提交
103
	if (is_slave) {
104 105
		master_data |=  0x4000;
		master_data &= ~0x0070;
106
		if (pio > 1) {
107 108
			/* Set PPE, IE and TIME */
			master_data |= control << 4;
109
		}
L
Linus Torvalds 已提交
110
		pci_read_config_byte(dev, slave_port, &slave_data);
111 112 113
		slave_data &= hwif->channel ? 0x0f : 0xf0;
		slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) <<
			       (hwif->channel ? 4 : 0);
L
Linus Torvalds 已提交
114
	} else {
115
		master_data &= ~0x3307;
116
		if (pio > 1) {
L
Linus Torvalds 已提交
117
			/* enable PPE, IE and TIME */
118
			master_data |= control;
119
		}
120
		master_data |= (timings[pio][0] << 12) | (timings[pio][1] << 8);
L
Linus Torvalds 已提交
121 122 123 124
	}
	pci_write_config_word(dev, master_port, master_data);
	if (is_slave)
		pci_write_config_byte(dev, slave_port, slave_data);
A
Alan Cox 已提交
125
	spin_unlock_irqrestore(&tune_lock, flags);
L
Linus Torvalds 已提交
126 127
}

128
/**
129
 *	piix_set_dma_mode	-	set host controller for DMA mode
130
 *	@hwif: port
131
 *	@drive: drive
L
Linus Torvalds 已提交
132
 *
133 134
 *	Set a PIIX host controller to the desired DMA mode.  This involves
 *	programming the right timing data into the PCI configuration space.
L
Linus Torvalds 已提交
135
 */
136

137
static void piix_set_dma_mode(ide_hwif_t *hwif, ide_drive_t *drive)
L
Linus Torvalds 已提交
138
{
139
	struct pci_dev *dev	= to_pci_dev(hwif->dev);
L
Linus Torvalds 已提交
140 141 142 143 144 145 146 147
	u8 maslave		= hwif->channel ? 0x42 : 0x40;
	int a_speed		= 3 << (drive->dn * 4);
	int u_flag		= 1 << drive->dn;
	int v_flag		= 0x01 << drive->dn;
	int w_flag		= 0x10 << drive->dn;
	int u_speed		= 0;
	int			sitre;
	u16			reg4042, reg4a;
148
	u8			reg48, reg54, reg55;
149
	const u8 speed		= drive->dma_mode;
L
Linus Torvalds 已提交
150 151 152 153 154 155 156 157 158

	pci_read_config_word(dev, maslave, &reg4042);
	sitre = (reg4042 & 0x4000) ? 1 : 0;
	pci_read_config_byte(dev, 0x48, &reg48);
	pci_read_config_word(dev, 0x4a, &reg4a);
	pci_read_config_byte(dev, 0x54, &reg54);
	pci_read_config_byte(dev, 0x55, &reg55);

	if (speed >= XFER_UDMA_0) {
159 160 161 162
		u8 udma = speed - XFER_UDMA_0;

		u_speed = min_t(u8, 2 - (udma & 1), udma) << (drive->dn * 4);

L
Linus Torvalds 已提交
163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
		if (!(reg48 & u_flag))
			pci_write_config_byte(dev, 0x48, reg48 | u_flag);
		if (speed == XFER_UDMA_5) {
			pci_write_config_byte(dev, 0x55, (u8) reg55|w_flag);
		} else {
			pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
		}
		if ((reg4a & a_speed) != u_speed)
			pci_write_config_word(dev, 0x4a, (reg4a & ~a_speed) | u_speed);
		if (speed > XFER_UDMA_2) {
			if (!(reg54 & v_flag))
				pci_write_config_byte(dev, 0x54, reg54 | v_flag);
		} else
			pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
	} else {
178 179
		const u8 mwdma_to_pio[] = { 0, 3, 4 };

L
Linus Torvalds 已提交
180 181 182 183 184 185 186 187
		if (reg48 & u_flag)
			pci_write_config_byte(dev, 0x48, reg48 & ~u_flag);
		if (reg4a & a_speed)
			pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
		if (reg54 & v_flag)
			pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
		if (reg55 & w_flag)
			pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
188 189

		if (speed >= XFER_MW_DMA_0)
190 191
			drive->pio_mode =
				mwdma_to_pio[speed - XFER_MW_DMA_0] + XFER_PIO_0;
192
		else
193
			drive->pio_mode = XFER_PIO_2; /* for SWDMA2 */
L
Linus Torvalds 已提交
194

195
		piix_set_pio_mode(hwif, drive);
196
	}
L
Linus Torvalds 已提交
197 198 199
}

/**
200
 *	init_chipset_ich	-	set up the ICH chipset
201 202
 *	@dev: PCI device to set up
 *
203 204
 *	Initialize the PCI device as required.  For the ICH this turns
 *	out to be nice and simple.
205 206
 */

207
static int init_chipset_ich(struct pci_dev *dev)
208
{
209 210 211 212
	u32 extra = 0;

	pci_read_config_dword(dev, 0x54, &extra);
	pci_write_config_dword(dev, 0x54, extra | 0x400);
213 214 215 216 217

	return 0;
}

/**
218 219
 *	ich_clear_irq	-	clear BMDMA status
 *	@drive: IDE drive
220
 *
221 222 223
 *	ICHx contollers set DMA INTR no matter DMA or PIO.
 *	BMDMA status might need to be cleared even for
 *	PIO interrupts to prevent spurious/lost IRQ.
224
 */
225
static void ich_clear_irq(ide_drive_t *drive)
226
{
227
	ide_hwif_t *hwif = drive->hwif;
228 229
	u8 dma_stat;

230 231 232 233 234 235 236 237
	/*
	 * ide_dma_end() needs BMDMA status for error checking.
	 * So, skip clearing BMDMA status here and leave it
	 * to ide_dma_end() if this is DMA interrupt.
	 */
	if (drive->waiting_for_dma || hwif->dma_base == 0)
		return;

238
	/* clear the INTR & ERROR bits */
239
	dma_stat = inb(hwif->dma_base + ATA_DMA_STATUS);
240
	/* Should we force the bit as well ? */
241
	outb(dma_stat, hwif->dma_base + ATA_DMA_STATUS);
242 243
}

244 245 246 247 248 249 250 251 252 253 254 255
struct ich_laptop {
	u16 device;
	u16 subvendor;
	u16 subdevice;
};

/*
 *	List of laptops that use short cables rather than 80 wire
 */

static const struct ich_laptop ich_laptop[] = {
	/* devid, subvendor, subdev */
256
	{ 0x27DF, 0x1025, 0x0102 },	/* ICH7 on Acer 5602aWLMi */
257 258 259
	{ 0x27DF, 0x0005, 0x0280 },	/* ICH7 on Acer 5602WLMi */
	{ 0x27DF, 0x1025, 0x0110 },	/* ICH7 on Acer 3682WLMi */
	{ 0x27DF, 0x1043, 0x1267 },	/* ICH7 on Asus W5F */
260
	{ 0x27DF, 0x103C, 0x30A1 },	/* ICH7 on HP Compaq nc2400 */
261
	{ 0x27DF, 0x1071, 0xD221 },	/* ICH7 on Hercules EC-900 */
262
	{ 0x24CA, 0x1025, 0x0061 },	/* ICH4 on Acer Aspire 2023WLMi */
263 264
	{ 0x24CA, 0x1025, 0x003d },	/* ICH4 on ACER TM290 */
	{ 0x266F, 0x1025, 0x0066 },	/* ICH6 on ACER Aspire 1694WLMi */
265
	{ 0x2653, 0x1043, 0x82D8 },	/* ICH6M on Asus Eee 701 */
266
	{ 0x27df, 0x104d, 0x900e },	/* ICH7 on Sony TZ-90 */
267 268 269 270
	/* end marker */
	{ 0, }
};

271
static u8 piix_cable_detect(ide_hwif_t *hwif)
B
Bartlomiej Zolnierkiewicz 已提交
272
{
273
	struct pci_dev *pdev = to_pci_dev(hwif->dev);
274
	const struct ich_laptop *lap = &ich_laptop[0];
B
Bartlomiej Zolnierkiewicz 已提交
275 276
	u8 reg54h = 0, mask = hwif->channel ? 0xc0 : 0x30;

277 278 279 280 281 282 283 284 285 286 287
	/* check for specials */
	while (lap->device) {
		if (lap->device == pdev->device &&
		    lap->subvendor == pdev->subsystem_vendor &&
		    lap->subdevice == pdev->subsystem_device) {
			return ATA_CBL_PATA40_SHORT;
		}
		lap++;
	}

	pci_read_config_byte(pdev, 0x54, &reg54h);
B
Bartlomiej Zolnierkiewicz 已提交
288

289
	return (reg54h & mask) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
B
Bartlomiej Zolnierkiewicz 已提交
290 291
}

L
Linus Torvalds 已提交
292 293 294 295 296 297 298 299 300 301 302 303 304
/**
 *	init_hwif_piix		-	fill in the hwif for the PIIX
 *	@hwif: IDE interface
 *
 *	Set up the ide_hwif_t for the PIIX interface according to the
 *	capabilities of the hardware.
 */

static void __devinit init_hwif_piix(ide_hwif_t *hwif)
{
	if (!hwif->dma_base)
		return;

B
Bartlomiej Zolnierkiewicz 已提交
305 306
	if (no_piix_dma)
		hwif->ultra_mask = hwif->mwdma_mask = hwif->swdma_mask = 0;
L
Linus Torvalds 已提交
307 308
}

309 310 311 312 313 314
static const struct ide_port_ops piix_port_ops = {
	.set_pio_mode		= piix_set_pio_mode,
	.set_dma_mode		= piix_set_dma_mode,
	.cable_detect		= piix_cable_detect,
};

315 316 317 318 319 320 321
static const struct ide_port_ops ich_port_ops = {
	.set_pio_mode		= piix_set_pio_mode,
	.set_dma_mode		= piix_set_dma_mode,
	.clear_irq		= ich_clear_irq,
	.cable_detect		= piix_cable_detect,
};

322
#define DECLARE_PIIX_DEV(udma) \
L
Linus Torvalds 已提交
323
	{						\
324
		.name		= DRV_NAME,		\
L
Linus Torvalds 已提交
325 326
		.init_hwif	= init_hwif_piix,	\
		.enablebits	= {{0x41,0x80,0x80}, {0x43,0x80,0x80}}, \
327
		.port_ops	= &piix_port_ops,	\
B
Bartlomiej Zolnierkiewicz 已提交
328
		.pio_mask	= ATA_PIO4,		\
329 330
		.swdma_mask	= ATA_SWDMA2_ONLY,	\
		.mwdma_mask	= ATA_MWDMA12_ONLY,	\
331
		.udma_mask	= udma,			\
L
Linus Torvalds 已提交
332 333
	}

334
#define DECLARE_ICH_DEV(udma) \
335
	{ \
336
		.name		= DRV_NAME, \
337
		.init_chipset	= init_chipset_ich, \
338
		.init_hwif	= init_hwif_piix, \
339
		.enablebits	= {{0x41,0x80,0x80}, {0x43,0x80,0x80}}, \
340
		.port_ops	= &ich_port_ops, \
341 342 343 344 345 346
		.pio_mask	= ATA_PIO4, \
		.swdma_mask	= ATA_SWDMA2_ONLY, \
		.mwdma_mask	= ATA_MWDMA12_ONLY, \
		.udma_mask	= udma, \
	}

347
static const struct ide_port_info piix_pci_info[] __devinitdata = {
348
	/* 0: MPIIX */
S
Sergei Shtylyov 已提交
349 350 351 352 353
	{	/*
		 * MPIIX actually has only a single IDE channel mapped to
		 * the primary or secondary ports depending on the value
		 * of the bit 14 of the IDETIM register at offset 0x6c
		 */
354
		.name		= DRV_NAME,
S
Sergei Shtylyov 已提交
355
		.enablebits	= {{0x6d,0xc0,0x80}, {0x6d,0xc0,0xc0}},
356
		.host_flags	= IDE_HFLAG_ISA_PORTS | IDE_HFLAG_NO_DMA,
B
Bartlomiej Zolnierkiewicz 已提交
357
		.pio_mask	= ATA_PIO4,
358
		/* This is a painful system best to let it self tune for now */
L
Linus Torvalds 已提交
359
	},
360 361 362 363 364 365 366 367 368 369 370 371
	/* 1: PIIXa/PIIXb/PIIX3 */
	DECLARE_PIIX_DEV(0x00), /* no udma */
	/* 2: PIIX4 */
	DECLARE_PIIX_DEV(ATA_UDMA2),
	/* 3: ICH0 */
	DECLARE_ICH_DEV(ATA_UDMA2),
	/* 4: ICH */
	DECLARE_ICH_DEV(ATA_UDMA4),
	/* 5: PIIX4 */
	DECLARE_PIIX_DEV(ATA_UDMA4),
	/* 6: ICH[2-7]/ICH[2-3]M/C-ICH/ICH5-SATA/ESB2/ICH8M */
	DECLARE_ICH_DEV(ATA_UDMA5),
L
Linus Torvalds 已提交
372 373 374 375 376 377 378 379 380 381 382 383 384
};

/**
 *	piix_init_one	-	called when a PIIX is found
 *	@dev: the piix device
 *	@id: the matching pci id
 *
 *	Called when the PCI registration layer (or the IDE initialization)
 *	finds a device matching our IDE device tables.
 */
 
static int __devinit piix_init_one(struct pci_dev *dev, const struct pci_device_id *id)
{
385
	return ide_pci_init_one(dev, &piix_pci_info[id->driver_data], NULL);
L
Linus Torvalds 已提交
386 387 388 389 390 391 392 393 394 395 396 397 398
}

/**
 *	piix_check_450nx	-	Check for problem 450NX setup
 *	
 *	Check for the present of 450NX errata #19 and errata #25. If
 *	they are found, disable use of DMA IDE
 */

static void __devinit piix_check_450nx(void)
{
	struct pci_dev *pdev = NULL;
	u16 cfg;
399
	while((pdev=pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev))!=NULL)
L
Linus Torvalds 已提交
400 401 402 403 404
	{
		/* Look for 450NX PXB. Check for problem configurations
		   A PCI quirk checks bit 6 already */
		pci_read_config_word(pdev, 0x41, &cfg);
		/* Only on the original revision: IDE DMA can hang */
405
		if (pdev->revision == 0x00)
L
Linus Torvalds 已提交
406 407
			no_piix_dma = 1;
		/* On all revisions below 5 PXB bus lock must be disabled for IDE */
408
		else if (cfg & (1<<14) && pdev->revision < 5)
L
Linus Torvalds 已提交
409 410 411
			no_piix_dma = 2;
	}
	if(no_piix_dma)
412
		printk(KERN_WARNING DRV_NAME ": 450NX errata present, disabling IDE DMA.\n");
L
Linus Torvalds 已提交
413
	if(no_piix_dma == 2)
414
		printk(KERN_WARNING DRV_NAME ": A BIOS update may resolve this.\n");
L
Linus Torvalds 已提交
415 416
}		

417
static const struct pci_device_id piix_pci_tbl[] = {
418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82371FB_0),  1 },
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82371FB_1),  1 },
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82371MX),    0 },
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82371SB_1),  1 },
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82371AB),    2 },
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801AB_1),  3 },
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82443MX_1),  2 },
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801AA_1),  4 },
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82372FB_1),  5 },
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82451NX),    2 },
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801BA_9),  6 },
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801BA_8),  6 },
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801CA_10), 6 },
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801CA_11), 6 },
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801DB_11), 6 },
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801EB_11), 6 },
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801E_11),  6 },
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801DB_10), 6 },
L
Linus Torvalds 已提交
436
#ifdef CONFIG_BLK_DEV_IDE_SATA
437
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801EB_1),  6 },
L
Linus Torvalds 已提交
438
#endif
439 440 441 442 443 444
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ESB_2),      6 },
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ICH6_19),    6 },
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ICH7_21),    6 },
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_82801DB_1),  6 },
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ESB2_18),    6 },
	{ PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_ICH8_6),     6 },
L
Linus Torvalds 已提交
445 446 447 448
	{ 0, },
};
MODULE_DEVICE_TABLE(pci, piix_pci_tbl);

449
static struct pci_driver piix_pci_driver = {
L
Linus Torvalds 已提交
450 451 452
	.name		= "PIIX_IDE",
	.id_table	= piix_pci_tbl,
	.probe		= piix_init_one,
453
	.remove		= ide_pci_remove,
454 455
	.suspend	= ide_pci_suspend,
	.resume		= ide_pci_resume,
L
Linus Torvalds 已提交
456 457 458 459 460
};

static int __init piix_ide_init(void)
{
	piix_check_450nx();
461
	return ide_pci_register_driver(&piix_pci_driver);
L
Linus Torvalds 已提交
462 463
}

464 465
static void __exit piix_ide_exit(void)
{
466
	pci_unregister_driver(&piix_pci_driver);
467 468
}

L
Linus Torvalds 已提交
469
module_init(piix_ide_init);
470
module_exit(piix_ide_exit);
L
Linus Torvalds 已提交
471 472 473 474

MODULE_AUTHOR("Andre Hedrick, Andrzej Krzysztofowicz");
MODULE_DESCRIPTION("PCI driver module for Intel PIIX IDE");
MODULE_LICENSE("GPL");