Skip to content
体验新版
项目
组织
正在加载...
登录
切换导航
打开侧边栏
OS
U-Boot.Mirror
提交
0e7927db
U
U-Boot.Mirror
项目概览
OS
/
U-Boot.Mirror
通知
1
Star
0
Fork
0
代码
文件
提交
分支
Tags
贡献者
分支图
Diff
Issue
0
列表
看板
标记
里程碑
合并请求
0
DevOps
流水线
流水线任务
计划
Wiki
0
Wiki
分析
仓库
DevOps
项目成员
Pages
U
U-Boot.Mirror
项目概览
项目概览
详情
发布
仓库
仓库
文件
提交
分支
标签
贡献者
分支图
比较
Issue
0
Issue
0
列表
看板
标记
里程碑
合并请求
0
合并请求
0
Pages
DevOps
DevOps
流水线
流水线任务
计划
分析
分析
仓库分析
DevOps
Wiki
0
Wiki
成员
成员
收起侧边栏
关闭侧边栏
动态
分支图
创建新Issue
流水线任务
提交
Issue看板
体验新版 GitCode,发现更多精彩内容 >>
提交
0e7927db
编写于
8月 27, 2008
作者:
K
Kumar Gala
浏览文件
操作
浏览文件
下载
电子邮件补丁
差异文件
FSL DDR: Convert STXSSA to new DDR code.
Signed-off-by:
N
Kumar Gala
<
galak@kernel.crashing.org
>
上级
c360d9b9
变更
5
显示空白变更内容
内联
并排
Showing
5 changed file
with
98 addition
and
18 deletion
+98
-18
board/stxssa/Makefile
board/stxssa/Makefile
+6
-3
board/stxssa/ddr.c
board/stxssa/ddr.c
+70
-0
board/stxssa/stxssa.c
board/stxssa/stxssa.c
+5
-1
board/stxssa/u-boot.lds
board/stxssa/u-boot.lds
+0
-1
include/configs/stxssa.h
include/configs/stxssa.h
+17
-13
未找到文件。
board/stxssa/Makefile
浏览文件 @
0e7927db
...
...
@@ -25,10 +25,13 @@ include $(TOPDIR)/config.mk
LIB
=
$(obj)
lib
$(BOARD)
.a
COBJS
:=
$(BOARD)
.o law.o tlb.o
COBJS-y
+=
$(BOARD)
.o
COBJS-y
+=
law.o
COBJS-y
+=
tlb.o
COBJS-$(CONFIG_FSL_DDR1)
+=
ddr.o
SRCS
:=
$(SOBJS:.o=.S)
$(COBJS:.o=.c)
OBJS
:=
$(
addprefix
$(obj)
,
$(COBJS)
)
SRCS
:=
$(SOBJS:.o=.S)
$
(
COBJS
-y
:.o
=
.c
)
OBJS
:=
$(
addprefix
$(obj)
,
$
(
COBJS
-y
))
SOBJS
:=
$(
addprefix
$(obj)
,
$(SOBJS)
)
$(LIB)
:
$(obj).depend $(OBJS) $(SOBJS)
...
...
board/stxssa/ddr.c
0 → 100644
浏览文件 @
0e7927db
/*
* Copyright 2008 Freescale Semiconductor, Inc.
*
* This program is free software; you can redistribute it and/or
* modify it under the terms of the GNU General Public License
* Version 2 as published by the Free Software Foundation.
*/
#include <common.h>
#include <i2c.h>
#include <asm/fsl_ddr_sdram.h>
static
void
get_spd
(
ddr1_spd_eeprom_t
*
spd
,
unsigned
char
i2c_address
)
{
i2c_read
(
i2c_address
,
0
,
1
,
(
uchar
*
)
spd
,
sizeof
(
ddr1_spd_eeprom_t
));
}
unsigned
int
fsl_ddr_get_mem_data_rate
(
void
)
{
return
get_ddr_freq
(
0
);
}
void
fsl_ddr_get_spd
(
ddr1_spd_eeprom_t
*
ctrl_dimms_spd
,
unsigned
int
ctrl_num
)
{
unsigned
int
i
;
unsigned
int
i2c_address
=
0
;
for
(
i
=
0
;
i
<
CONFIG_DIMM_SLOTS_PER_CTLR
;
i
++
)
{
if
(
ctrl_num
==
0
&&
i
==
0
)
{
i2c_address
=
SPD_EEPROM_ADDRESS
;
}
get_spd
(
&
(
ctrl_dimms_spd
[
i
]),
i2c_address
);
}
}
void
fsl_ddr_board_options
(
memctl_options_t
*
popts
,
unsigned
int
ctrl_num
)
{
/*
* Factors to consider for CPO:
* - frequency
* - ddr1 vs. ddr2
*/
popts
->
cpo_override
=
0
;
/*
* Factors to consider for write data delay:
* - number of DIMMs
*
* 1 = 1/4 clock delay
* 2 = 1/2 clock delay
* 3 = 3/4 clock delay
* 4 = 1 clock delay
* 5 = 5/4 clock delay
* 6 = 3/2 clock delay
*/
popts
->
write_data_delay
=
3
;
/*
* Factors to consider for half-strength driver enable:
* - number of DIMMs installed
*/
popts
->
half_strength_driver_enable
=
0
;
}
board/stxssa/stxssa.c
浏览文件 @
0e7927db
...
...
@@ -32,7 +32,9 @@
#include <common.h>
#include <pci.h>
#include <asm/processor.h>
#include <asm/mmu.h>
#include <asm/immap_85xx.h>
#include <asm/fsl_ddr_sdram.h>
#include <ioports.h>
#include <asm/io.h>
#include <spd_sdram.h>
...
...
@@ -308,7 +310,9 @@ initdram (int board_type)
}
#endif
dram_size
=
spd_sdram
();
dram_size
=
fsl_ddr_sdram
();
dram_size
=
setup_ddr_tlbs
(
dram_size
/
0x100000
);
dram_size
*=
0x100000
;
#if defined(CONFIG_DDR_ECC)
/* Initialize and enable DDR ECC.
...
...
board/stxssa/u-boot.lds
浏览文件 @
0e7927db
...
...
@@ -76,7 +76,6 @@ SECTIONS
cpu/mpc85xx/cpu_init.o (.text)
cpu/mpc85xx/cpu.o (.text)
cpu/mpc85xx/speed.o (.text)
cpu/mpc85xx/spd_sdram.o (.text)
common/dlmalloc.o (.text)
lib_generic/crc32.o (.text)
lib_ppc/extable.o (.text)
...
...
include/configs/stxssa.h
浏览文件 @
0e7927db
...
...
@@ -47,10 +47,6 @@
#define CONFIG_TSEC_ENET
/* tsec ethernet support*/
#undef CONFIG_ETHER_ON_FCC
/* cpm FCC ethernet support */
#define CONFIG_ENV_OVERWRITE
#define CONFIG_SPD_EEPROM
/* Use SPD EEPROM for DDR setup */
#undef CONFIG_DDR_ECC
/* only for ECC DDR module */
#undef CONFIG_DDR_DLL
/* possible DLL fix needed */
#define CONFIG_DDR_2T_TIMING
/* Sets the 2T timing bit */
#define CONFIG_FSL_LAW 1
/* Use common FSL init code */
...
...
@@ -131,19 +127,27 @@
#define CFG_CCSRBAR_PHYS CFG_CCSRBAR
/* physical addr of CCSRBAR */
#define CFG_IMMR CFG_CCSRBAR
/* PQII uses CFG_IMMR */
/* DDR Setup */
#define CONFIG_FSL_DDR1
#define CONFIG_SPD_EEPROM
/* Use SPD EEPROM for DDR setup*/
#define CONFIG_DDR_SPD
#undef CONFIG_FSL_DDR_INTERACTIVE
/*
* DDR Setup
*/
#undef CONFIG_DDR_ECC
/* only for ECC DDR module */
#undef CONFIG_DDR_DLL
/* possible DLL fix needed */
#define CONFIG_DDR_2T_TIMING
/* Sets the 2T timing bit
*/
/*
* Base addresses -- Note these are effective addresses where the
* actual resources get mapped (not physical addresses)
*/
#define CFG_DDR_SDRAM_BASE 0x00000000
/* DDR is system memory */
#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
#define CFG_DDR_SDRAM_BASE 0x00000000
/* DDR is system memory*/
#define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
#define SPD_EEPROM_ADDRESS 0x54
/* DDR DIMM */
#define CONFIG_NUM_DDR_CONTROLLERS 1
#define CONFIG_DIMM_SLOTS_PER_CTLR 1
#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
/* I2C addresses of SPD EEPROMs */
#define SPD_EEPROM_ADDRESS 0x54
/* CTLR 0 DIMM 0 */
#undef CONFIG_CLOCKS_IN_MHZ
...
...
编辑
预览
Markdown
is supported
0%
请重试
或
添加新附件
.
添加附件
取消
You are about to add
0
people
to the discussion. Proceed with caution.
先完成此消息的编辑!
取消
想要评论请
注册
或
登录