提交 11a55f22 编写于 作者: P Paul Mackerras

Merge branch 'powerpc-next' of master.kernel.org:/pub/scm/linux/kernel/git/galak/powerpc

...@@ -1645,8 +1645,7 @@ platforms are moved over to use the flattened-device-tree model. ...@@ -1645,8 +1645,7 @@ platforms are moved over to use the flattened-device-tree model.
- device_type : should be "network", "hldc", "uart", "transparent" - device_type : should be "network", "hldc", "uart", "transparent"
"bisync", "atm", or "serial". "bisync", "atm", or "serial".
- compatible : could be "ucc_geth" or "fsl_atm" and so on. - compatible : could be "ucc_geth" or "fsl_atm" and so on.
- model : should be "UCC". - cell-index : the ucc number(1-8), corresponding to UCCx in UM.
- device-id : the ucc number(1-8), corresponding to UCCx in UM.
- reg : Offset and length of the register set for the device - reg : Offset and length of the register set for the device
- interrupts : <a b> where a is the interrupt number and b is a - interrupts : <a b> where a is the interrupt number and b is a
field that represents an encoding of the sense and level field that represents an encoding of the sense and level
...@@ -1699,8 +1698,7 @@ platforms are moved over to use the flattened-device-tree model. ...@@ -1699,8 +1698,7 @@ platforms are moved over to use the flattened-device-tree model.
ucc@2000 { ucc@2000 {
device_type = "network"; device_type = "network";
compatible = "ucc_geth"; compatible = "ucc_geth";
model = "UCC"; cell-index = <1>;
device-id = <1>;
reg = <2000 200>; reg = <2000 200>;
interrupts = <a0 0>; interrupts = <a0 0>;
interrupt-parent = <700>; interrupt-parent = <700>;
......
...@@ -520,6 +520,11 @@ config FSL_PCI ...@@ -520,6 +520,11 @@ config FSL_PCI
config 4xx_SOC config 4xx_SOC
bool bool
config FSL_LBC
bool
help
Freescale Localbus support
# Yes MCA RS/6000s exist but Linux-PPC does not currently support any # Yes MCA RS/6000s exist but Linux-PPC does not currently support any
config MCA config MCA
bool bool
......
...@@ -269,7 +269,7 @@ config PPC_EARLY_DEBUG_CPM_ADDR ...@@ -269,7 +269,7 @@ config PPC_EARLY_DEBUG_CPM_ADDR
hex "CPM UART early debug transmit descriptor address" hex "CPM UART early debug transmit descriptor address"
depends on PPC_EARLY_DEBUG_CPM depends on PPC_EARLY_DEBUG_CPM
default "0xfa202008" if PPC_EP88XC default "0xfa202008" if PPC_EP88XC
default "0xf0000008" if CPM2 default "0xf0001ff8" if CPM2
default "0xff002008" if CPM1 default "0xff002008" if CPM1
help help
This specifies the address of the transmit descriptor This specifies the address of the transmit descriptor
......
...@@ -11,6 +11,7 @@ ...@@ -11,6 +11,7 @@
#include "types.h" #include "types.h"
#include "io.h" #include "io.h"
#include "ops.h" #include "ops.h"
#include "page.h"
struct cpm_scc { struct cpm_scc {
u32 gsmrl; u32 gsmrl;
...@@ -42,6 +43,22 @@ struct cpm_param { ...@@ -42,6 +43,22 @@ struct cpm_param {
u16 tbase; u16 tbase;
u8 rfcr; u8 rfcr;
u8 tfcr; u8 tfcr;
u16 mrblr;
u32 rstate;
u8 res1[4];
u16 rbptr;
u8 res2[6];
u32 tstate;
u8 res3[4];
u16 tbptr;
u8 res4[6];
u16 maxidl;
u16 idlc;
u16 brkln;
u16 brkec;
u16 brkcr;
u16 rmask;
u8 res5[4];
}; };
struct cpm_bd { struct cpm_bd {
...@@ -54,10 +71,10 @@ static void *cpcr; ...@@ -54,10 +71,10 @@ static void *cpcr;
static struct cpm_param *param; static struct cpm_param *param;
static struct cpm_smc *smc; static struct cpm_smc *smc;
static struct cpm_scc *scc; static struct cpm_scc *scc;
struct cpm_bd *tbdf, *rbdf; static struct cpm_bd *tbdf, *rbdf;
static u32 cpm_cmd; static u32 cpm_cmd;
static u8 *muram_start; static void *cbd_addr;
static u32 muram_offset; static u32 cbd_offset;
static void (*do_cmd)(int op); static void (*do_cmd)(int op);
static void (*enable_port)(void); static void (*enable_port)(void);
...@@ -119,20 +136,25 @@ static int cpm_serial_open(void) ...@@ -119,20 +136,25 @@ static int cpm_serial_open(void)
out_8(&param->rfcr, 0x10); out_8(&param->rfcr, 0x10);
out_8(&param->tfcr, 0x10); out_8(&param->tfcr, 0x10);
out_be16(&param->mrblr, 1);
rbdf = (struct cpm_bd *)muram_start; out_be16(&param->maxidl, 0);
rbdf->addr = (u8 *)(rbdf + 2); out_be16(&param->brkec, 0);
out_be16(&param->brkln, 0);
out_be16(&param->brkcr, 0);
rbdf = cbd_addr;
rbdf->addr = (u8 *)rbdf - 1;
rbdf->sc = 0xa000; rbdf->sc = 0xa000;
rbdf->len = 1; rbdf->len = 1;
tbdf = rbdf + 1; tbdf = rbdf + 1;
tbdf->addr = (u8 *)(rbdf + 2) + 1; tbdf->addr = (u8 *)rbdf - 2;
tbdf->sc = 0x2000; tbdf->sc = 0x2000;
tbdf->len = 1; tbdf->len = 1;
sync(); sync();
out_be16(&param->rbase, muram_offset); out_be16(&param->rbase, cbd_offset);
out_be16(&param->tbase, muram_offset + sizeof(struct cpm_bd)); out_be16(&param->tbase, cbd_offset + sizeof(struct cpm_bd));
do_cmd(CPM_CMD_INIT_RX_TX); do_cmd(CPM_CMD_INIT_RX_TX);
...@@ -175,10 +197,12 @@ static unsigned char cpm_serial_getc(void) ...@@ -175,10 +197,12 @@ static unsigned char cpm_serial_getc(void)
int cpm_console_init(void *devp, struct serial_console_data *scdp) int cpm_console_init(void *devp, struct serial_console_data *scdp)
{ {
void *reg_virt[2]; void *vreg[2];
int is_smc = 0, is_cpm2 = 0, n; u32 reg[2];
unsigned long reg_phys; int is_smc = 0, is_cpm2 = 0;
void *parent, *muram; void *parent, *muram;
void *muram_addr;
unsigned long muram_offset, muram_size;
if (dt_is_compatible(devp, "fsl,cpm1-smc-uart")) { if (dt_is_compatible(devp, "fsl,cpm1-smc-uart")) {
is_smc = 1; is_smc = 1;
...@@ -202,63 +226,64 @@ int cpm_console_init(void *devp, struct serial_console_data *scdp) ...@@ -202,63 +226,64 @@ int cpm_console_init(void *devp, struct serial_console_data *scdp)
else else
do_cmd = cpm1_cmd; do_cmd = cpm1_cmd;
n = getprop(devp, "fsl,cpm-command", &cpm_cmd, 4); if (getprop(devp, "fsl,cpm-command", &cpm_cmd, 4) < 4)
if (n < 4)
return -1; return -1;
n = getprop(devp, "virtual-reg", reg_virt, sizeof(reg_virt)); if (dt_get_virtual_reg(devp, vreg, 2) < 2)
if (n < (int)sizeof(reg_virt)) {
for (n = 0; n < 2; n++) {
if (!dt_xlate_reg(devp, n, &reg_phys, NULL))
return -1; return -1;
reg_virt[n] = (void *)reg_phys;
}
}
if (is_smc) if (is_smc)
smc = reg_virt[0]; smc = vreg[0];
else else
scc = reg_virt[0]; scc = vreg[0];
param = reg_virt[1]; param = vreg[1];
parent = get_parent(devp); parent = get_parent(devp);
if (!parent) if (!parent)
return -1; return -1;
n = getprop(parent, "virtual-reg", reg_virt, sizeof(reg_virt)); if (dt_get_virtual_reg(parent, &cpcr, 1) < 1)
if (n < (int)sizeof(reg_virt)) {
if (!dt_xlate_reg(parent, 0, &reg_phys, NULL))
return -1; return -1;
reg_virt[0] = (void *)reg_phys;
}
cpcr = reg_virt[0];
muram = finddevice("/soc/cpm/muram/data"); muram = finddevice("/soc/cpm/muram/data");
if (!muram) if (!muram)
return -1; return -1;
/* For bootwrapper-compatible device trees, we assume that the first /* For bootwrapper-compatible device trees, we assume that the first
* entry has at least 18 bytes, and that #address-cells/#data-cells * entry has at least 128 bytes, and that #address-cells/#data-cells
* is one for both parent and child. * is one for both parent and child.
*/ */
n = getprop(muram, "virtual-reg", reg_virt, sizeof(reg_virt)); if (dt_get_virtual_reg(muram, &muram_addr, 1) < 1)
if (n < (int)sizeof(reg_virt)) {
if (!dt_xlate_reg(muram, 0, &reg_phys, NULL))
return -1; return -1;
reg_virt[0] = (void *)reg_phys; if (getprop(muram, "reg", reg, 8) < 8)
} return -1;
muram_start = reg_virt[0]; muram_offset = reg[0];
muram_size = reg[1];
n = getprop(muram, "reg", &muram_offset, 4); /* Store the buffer descriptors at the end of the first muram chunk.
if (n < 4) * For SMC ports on CPM2-based platforms, relocate the parameter RAM
return -1; * just before the buffer descriptors.
*/
cbd_offset = muram_offset + muram_size - 2 * sizeof(struct cpm_bd);
if (is_cpm2 && is_smc) {
u16 *smc_base = (u16 *)param;
u16 pram_offset;
pram_offset = cbd_offset - 64;
pram_offset = _ALIGN_DOWN(pram_offset, 64);
disable_port();
out_be16(smc_base, pram_offset);
param = muram_addr - muram_offset + pram_offset;
}
cbd_addr = muram_addr - muram_offset + cbd_offset;
scdp->open = cpm_serial_open; scdp->open = cpm_serial_open;
scdp->putc = cpm_serial_putc; scdp->putc = cpm_serial_putc;
......
...@@ -128,7 +128,7 @@ static void fixup_pci(void) ...@@ -128,7 +128,7 @@ static void fixup_pci(void)
u8 *soc_regs; u8 *soc_regs;
int i, len; int i, len;
void *node, *parent_node; void *node, *parent_node;
u32 naddr, nsize, mem_log2; u32 naddr, nsize, mem_pow2, mem_mask;
node = finddevice("/pci"); node = finddevice("/pci");
if (!node || !dt_is_compatible(node, "fsl,pq2-pci")) if (!node || !dt_is_compatible(node, "fsl,pq2-pci"))
...@@ -141,7 +141,7 @@ static void fixup_pci(void) ...@@ -141,7 +141,7 @@ static void fixup_pci(void)
soc_regs = (u8 *)fsl_get_immr(); soc_regs = (u8 *)fsl_get_immr();
if (!soc_regs) if (!soc_regs)
goto err; goto unhandled;
dt_get_reg_format(node, &naddr, &nsize); dt_get_reg_format(node, &naddr, &nsize);
if (naddr != 3 || nsize != 2) if (naddr != 3 || nsize != 2)
...@@ -153,7 +153,7 @@ static void fixup_pci(void) ...@@ -153,7 +153,7 @@ static void fixup_pci(void)
dt_get_reg_format(parent_node, &naddr, &nsize); dt_get_reg_format(parent_node, &naddr, &nsize);
if (naddr != 1 || nsize != 1) if (naddr != 1 || nsize != 1)
goto err; goto unhandled;
len = getprop(node, "ranges", pci_ranges_buf, len = getprop(node, "ranges", pci_ranges_buf,
sizeof(pci_ranges_buf)); sizeof(pci_ranges_buf));
...@@ -170,14 +170,20 @@ static void fixup_pci(void) ...@@ -170,14 +170,20 @@ static void fixup_pci(void)
} }
if (!mem || !mmio || !io) if (!mem || !mmio || !io)
goto err; goto unhandled;
if (mem->size[1] != mmio->size[1])
goto unhandled;
if (mem->size[1] & (mem->size[1] - 1))
goto unhandled;
if (io->size[1] & (io->size[1] - 1))
goto unhandled;
if (mem->phys_addr + mem->size[1] == mmio->phys_addr) if (mem->phys_addr + mem->size[1] == mmio->phys_addr)
mem_base = mem; mem_base = mem;
else if (mmio->phys_addr + mmio->size[1] == mem->phys_addr) else if (mmio->phys_addr + mmio->size[1] == mem->phys_addr)
mem_base = mmio; mem_base = mmio;
else else
goto err; goto unhandled;
out_be32(&pci_regs[1][0], mem_base->phys_addr | 1); out_be32(&pci_regs[1][0], mem_base->phys_addr | 1);
out_be32(&pci_regs[2][0], ~(mem->size[1] + mmio->size[1] - 1)); out_be32(&pci_regs[2][0], ~(mem->size[1] + mmio->size[1] - 1));
...@@ -201,8 +207,9 @@ static void fixup_pci(void) ...@@ -201,8 +207,9 @@ static void fixup_pci(void)
out_le32(&pci_regs[0][58], 0); out_le32(&pci_regs[0][58], 0);
out_le32(&pci_regs[0][60], 0); out_le32(&pci_regs[0][60], 0);
mem_log2 = 1 << (__ilog2_u32(bd.bi_memsize - 1) + 1); mem_pow2 = 1 << (__ilog2_u32(bd.bi_memsize - 1) + 1);
out_le32(&pci_regs[0][62], 0xa0000000 | ~((1 << (mem_log2 - 12)) - 1)); mem_mask = ~(mem_pow2 - 1) >> 12;
out_le32(&pci_regs[0][62], 0xa0000000 | mem_mask);
/* If PCI is disabled, drive RST high to enable. */ /* If PCI is disabled, drive RST high to enable. */
if (!(in_le32(&pci_regs[0][32]) & 1)) { if (!(in_le32(&pci_regs[0][32]) & 1)) {
...@@ -228,7 +235,11 @@ static void fixup_pci(void) ...@@ -228,7 +235,11 @@ static void fixup_pci(void)
return; return;
err: err:
printf("Bad PCI node\r\n"); printf("Bad PCI node -- using existing firmware setup.\r\n");
return;
unhandled:
printf("Unsupported PCI node -- using existing firmware setup.\r\n");
} }
static void pq2_platform_fixups(void) static void pq2_platform_fixups(void)
......
...@@ -350,3 +350,23 @@ int dt_is_compatible(void *node, const char *compat) ...@@ -350,3 +350,23 @@ int dt_is_compatible(void *node, const char *compat)
return 0; return 0;
} }
int dt_get_virtual_reg(void *node, void **addr, int nres)
{
unsigned long xaddr;
int n;
n = getprop(node, "virtual-reg", addr, nres * 4);
if (n > 0)
return n / 4;
for (n = 0; n < nres; n++) {
if (!dt_xlate_reg(node, n, &xaddr, NULL))
break;
addr[n] = (void *)xaddr;
}
return n;
}
...@@ -121,8 +121,7 @@ ...@@ -121,8 +121,7 @@
data@0 { data@0 {
compatible = "fsl,cpm-muram-data"; compatible = "fsl,cpm-muram-data";
reg = <0 0x1100 0x1140 reg = <0 0x2000 0x9800 0x800>;
0xec0 0x9800 0x800>;
}; };
}; };
...@@ -138,7 +137,7 @@ ...@@ -138,7 +137,7 @@
device_type = "serial"; device_type = "serial";
compatible = "fsl,mpc8248-smc-uart", compatible = "fsl,mpc8248-smc-uart",
"fsl,cpm2-smc-uart"; "fsl,cpm2-smc-uart";
reg = <0x11a80 0x20 0x1100 0x40>; reg = <0x11a80 0x20 0x87fc 2>;
interrupts = <4 8>; interrupts = <4 8>;
interrupt-parent = <&PIC>; interrupt-parent = <&PIC>;
fsl,cpm-brg = <7>; fsl,cpm-brg = <7>;
......
...@@ -2,7 +2,7 @@ ...@@ -2,7 +2,7 @@
* EP88xC Device Tree Source * EP88xC Device Tree Source
* *
* Copyright 2006 MontaVista Software, Inc. * Copyright 2006 MontaVista Software, Inc.
* Copyright 2007 Freescale Semiconductor, Inc. * Copyright 2007,2008 Freescale Semiconductor, Inc.
* *
* This program is free software; you can redistribute it and/or modify it * This program is free software; you can redistribute it and/or modify it
* under the terms of the GNU General Public License as published by the * under the terms of the GNU General Public License as published by the
...@@ -10,6 +10,7 @@ ...@@ -10,6 +10,7 @@
* option) any later version. * option) any later version.
*/ */
/dts-v1/;
/ { / {
model = "EP88xC"; model = "EP88xC";
...@@ -23,44 +24,44 @@ ...@@ -23,44 +24,44 @@
PowerPC,885@0 { PowerPC,885@0 {
device_type = "cpu"; device_type = "cpu";
reg = <0>; reg = <0x0>;
d-cache-line-size = <d#16>; d-cache-line-size = <16>;
i-cache-line-size = <d#16>; i-cache-line-size = <16>;
d-cache-size = <d#8192>; d-cache-size = <8192>;
i-cache-size = <d#8192>; i-cache-size = <8192>;
timebase-frequency = <0>; timebase-frequency = <0>;
bus-frequency = <0>; bus-frequency = <0>;
clock-frequency = <0>; clock-frequency = <0>;
interrupts = <f 2>; // decrementer interrupt interrupts = <15 2>; // decrementer interrupt
interrupt-parent = <&PIC>; interrupt-parent = <&PIC>;
}; };
}; };
memory { memory {
device_type = "memory"; device_type = "memory";
reg = <0 0>; reg = <0x0 0x0>;
}; };
localbus@fa200100 { localbus@fa200100 {
compatible = "fsl,mpc885-localbus", "fsl,pq1-localbus"; compatible = "fsl,mpc885-localbus", "fsl,pq1-localbus";
#address-cells = <2>; #address-cells = <2>;
#size-cells = <1>; #size-cells = <1>;
reg = <fa200100 40>; reg = <0xfa200100 0x40>;
ranges = < ranges = <
0 0 fc000000 04000000 0x0 0x0 0xfc000000 0x4000000
3 0 fa000000 01000000 0x3 0x0 0xfa000000 0x1000000
>; >;
flash@0,2000000 { flash@0,2000000 {
compatible = "cfi-flash"; compatible = "cfi-flash";
reg = <0 2000000 2000000>; reg = <0x0 0x2000000 0x2000000>;
bank-width = <4>; bank-width = <4>;
device-width = <2>; device-width = <2>;
}; };
board-control@3,400000 { board-control@3,400000 {
reg = <3 400000 10>; reg = <0x3 0x400000 0x10>;
compatible = "fsl,ep88xc-bcsr"; compatible = "fsl,ep88xc-bcsr";
}; };
}; };
...@@ -70,25 +71,25 @@ ...@@ -70,25 +71,25 @@
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
device_type = "soc"; device_type = "soc";
ranges = <0 fa200000 00004000>; ranges = <0x0 0xfa200000 0x4000>;
bus-frequency = <0>; bus-frequency = <0>;
// Temporary -- will go away once kernel uses ranges for get_immrbase(). // Temporary -- will go away once kernel uses ranges for get_immrbase().
reg = <fa200000 4000>; reg = <0xfa200000 0x4000>;
mdio@e00 { mdio@e00 {
compatible = "fsl,mpc885-fec-mdio", "fsl,pq1-fec-mdio"; compatible = "fsl,mpc885-fec-mdio", "fsl,pq1-fec-mdio";
reg = <e00 188>; reg = <0xe00 0x188>;
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
PHY0: ethernet-phy@0 { PHY0: ethernet-phy@0 {
reg = <0>; reg = <0x0>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
PHY1: ethernet-phy@1 { PHY1: ethernet-phy@1 {
reg = <1>; reg = <0x1>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
}; };
...@@ -97,7 +98,7 @@ ...@@ -97,7 +98,7 @@
device_type = "network"; device_type = "network";
compatible = "fsl,mpc885-fec-enet", compatible = "fsl,mpc885-fec-enet",
"fsl,pq1-fec-enet"; "fsl,pq1-fec-enet";
reg = <e00 188>; reg = <0xe00 0x188>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
interrupts = <3 1>; interrupts = <3 1>;
interrupt-parent = <&PIC>; interrupt-parent = <&PIC>;
...@@ -109,7 +110,7 @@ ...@@ -109,7 +110,7 @@
device_type = "network"; device_type = "network";
compatible = "fsl,mpc885-fec-enet", compatible = "fsl,mpc885-fec-enet",
"fsl,pq1-fec-enet"; "fsl,pq1-fec-enet";
reg = <1e00 188>; reg = <0x1e00 0x188>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
interrupts = <7 1>; interrupts = <7 1>;
interrupt-parent = <&PIC>; interrupt-parent = <&PIC>;
...@@ -120,7 +121,7 @@ ...@@ -120,7 +121,7 @@
PIC: interrupt-controller@0 { PIC: interrupt-controller@0 {
interrupt-controller; interrupt-controller;
#interrupt-cells = <2>; #interrupt-cells = <2>;
reg = <0 24>; reg = <0x0 0x24>;
compatible = "fsl,mpc885-pic", "fsl,pq1-pic"; compatible = "fsl,mpc885-pic", "fsl,pq1-pic";
}; };
...@@ -130,29 +131,29 @@ ...@@ -130,29 +131,29 @@
#size-cells = <2>; #size-cells = <2>;
compatible = "fsl,pq-pcmcia"; compatible = "fsl,pq-pcmcia";
device_type = "pcmcia"; device_type = "pcmcia";
reg = <80 80>; reg = <0x80 0x80>;
interrupt-parent = <&PIC>; interrupt-parent = <&PIC>;
interrupts = <d 1>; interrupts = <13 1>;
}; };
cpm@9c0 { cpm@9c0 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
compatible = "fsl,mpc885-cpm", "fsl,cpm1"; compatible = "fsl,mpc885-cpm", "fsl,cpm1";
command-proc = <9c0>; command-proc = <0x9c0>;
interrupts = <0>; // cpm error interrupt interrupts = <0>; // cpm error interrupt
interrupt-parent = <&CPM_PIC>; interrupt-parent = <&CPM_PIC>;
reg = <9c0 40>; reg = <0x9c0 0x40>;
ranges; ranges;
muram@2000 { muram@2000 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
ranges = <0 2000 2000>; ranges = <0x0 0x2000 0x2000>;
data@0 { data@0 {
compatible = "fsl,cpm-muram-data"; compatible = "fsl,cpm-muram-data";
reg = <0 1c00>; reg = <0x0 0x1c00>;
}; };
}; };
...@@ -160,7 +161,7 @@ ...@@ -160,7 +161,7 @@
compatible = "fsl,mpc885-brg", compatible = "fsl,mpc885-brg",
"fsl,cpm1-brg", "fsl,cpm1-brg",
"fsl,cpm-brg"; "fsl,cpm-brg";
reg = <9f0 10>; reg = <0x9f0 0x10>;
}; };
CPM_PIC: interrupt-controller@930 { CPM_PIC: interrupt-controller@930 {
...@@ -168,7 +169,7 @@ ...@@ -168,7 +169,7 @@
#interrupt-cells = <1>; #interrupt-cells = <1>;
interrupts = <5 2 0 2>; interrupts = <5 2 0 2>;
interrupt-parent = <&PIC>; interrupt-parent = <&PIC>;
reg = <930 20>; reg = <0x930 0x20>;
compatible = "fsl,mpc885-cpm-pic", compatible = "fsl,mpc885-cpm-pic",
"fsl,cpm1-pic"; "fsl,cpm1-pic";
}; };
...@@ -178,11 +179,11 @@ ...@@ -178,11 +179,11 @@
device_type = "serial"; device_type = "serial";
compatible = "fsl,mpc885-smc-uart", compatible = "fsl,mpc885-smc-uart",
"fsl,cpm1-smc-uart"; "fsl,cpm1-smc-uart";
reg = <a80 10 3e80 40>; reg = <0xa80 0x10 0x3e80 0x40>;
interrupts = <4>; interrupts = <4>;
interrupt-parent = <&CPM_PIC>; interrupt-parent = <&CPM_PIC>;
fsl,cpm-brg = <1>; fsl,cpm-brg = <1>;
fsl,cpm-command = <0090>; fsl,cpm-command = <0x90>;
linux,planetcore-label = "SMC1"; linux,planetcore-label = "SMC1";
}; };
...@@ -191,11 +192,11 @@ ...@@ -191,11 +192,11 @@
device_type = "serial"; device_type = "serial";
compatible = "fsl,mpc885-scc-uart", compatible = "fsl,mpc885-scc-uart",
"fsl,cpm1-scc-uart"; "fsl,cpm1-scc-uart";
reg = <a20 20 3d00 80>; reg = <0xa20 0x20 0x3d00 0x80>;
interrupts = <1d>; interrupts = <29>;
interrupt-parent = <&CPM_PIC>; interrupt-parent = <&CPM_PIC>;
fsl,cpm-brg = <2>; fsl,cpm-brg = <2>;
fsl,cpm-command = <0040>; fsl,cpm-command = <0x40>;
linux,planetcore-label = "SCC2"; linux,planetcore-label = "SCC2";
}; };
...@@ -204,9 +205,9 @@ ...@@ -204,9 +205,9 @@
#size-cells = <0>; #size-cells = <0>;
compatible = "fsl,mpc885-usb", compatible = "fsl,mpc885-usb",
"fsl,cpm1-usb"; "fsl,cpm1-usb";
reg = <a00 18 1c00 80>; reg = <0xa00 0x18 0x1c00 0x80>;
interrupt-parent = <&CPM_PIC>; interrupt-parent = <&CPM_PIC>;
interrupts = <1e>; interrupts = <30>;
fsl,cpm-command = <0000>; fsl,cpm-command = <0000>;
}; };
}; };
......
...@@ -7,6 +7,7 @@ ...@@ -7,6 +7,7 @@
* Based on sandpoint.dts * Based on sandpoint.dts
* *
* 2006 (c) G. Liakhovetski <g.liakhovetski@gmx.de> * 2006 (c) G. Liakhovetski <g.liakhovetski@gmx.de>
* Copyright 2008 Freescale Semiconductor, Inc.
* *
* This file is licensed under * This file is licensed under
* the terms of the GNU General Public License version 2. This program * the terms of the GNU General Public License version 2. This program
...@@ -17,6 +18,8 @@ XXXX add flash parts, rtc, ?? ...@@ -17,6 +18,8 @@ XXXX add flash parts, rtc, ??
*/ */
/dts-v1/;
/ { / {
model = "KuroboxHD"; model = "KuroboxHD";
compatible = "linkstation"; compatible = "linkstation";
...@@ -35,19 +38,19 @@ XXXX add flash parts, rtc, ?? ...@@ -35,19 +38,19 @@ XXXX add flash parts, rtc, ??
PowerPC,603e { /* Really 8241 */ PowerPC,603e { /* Really 8241 */
device_type = "cpu"; device_type = "cpu";
reg = <0>; reg = <0x0>;
clock-frequency = <bebc200>; /* Fixed by bootloader */ clock-frequency = <200000000>; /* Fixed by bootloader */
timebase-frequency = <1743000>; /* Fixed by bootloader */ timebase-frequency = <24391680>; /* Fixed by bootloader */
bus-frequency = <0>; /* Fixed by bootloader */ bus-frequency = <0>; /* Fixed by bootloader */
/* Following required by dtc but not used */ /* Following required by dtc but not used */
i-cache-size = <4000>; i-cache-size = <0x4000>;
d-cache-size = <4000>; d-cache-size = <0x4000>;
}; };
}; };
memory { memory {
device_type = "memory"; device_type = "memory";
reg = <00000000 04000000>; reg = <0x0 0x4000000>;
}; };
soc10x { /* AFAICT need to make soc for 8245's uarts to be defined */ soc10x { /* AFAICT need to make soc for 8245's uarts to be defined */
...@@ -56,26 +59,26 @@ XXXX add flash parts, rtc, ?? ...@@ -56,26 +59,26 @@ XXXX add flash parts, rtc, ??
device_type = "soc"; device_type = "soc";
compatible = "mpc10x"; compatible = "mpc10x";
store-gathering = <0>; /* 0 == off, !0 == on */ store-gathering = <0>; /* 0 == off, !0 == on */
reg = <80000000 00100000>; reg = <0x80000000 0x100000>;
ranges = <80000000 80000000 70000000 /* pci mem space */ ranges = <0x80000000 0x80000000 0x70000000 /* pci mem space */
fc000000 fc000000 00100000 /* EUMB */ 0xfc000000 0xfc000000 0x100000 /* EUMB */
fe000000 fe000000 00c00000 /* pci i/o space */ 0xfe000000 0xfe000000 0xc00000 /* pci i/o space */
fec00000 fec00000 00300000 /* pci cfg regs */ 0xfec00000 0xfec00000 0x300000 /* pci cfg regs */
fef00000 fef00000 00100000>; /* pci iack */ 0xfef00000 0xfef00000 0x100000>; /* pci iack */
i2c@80003000 { i2c@80003000 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
cell-index = <0>; cell-index = <0>;
compatible = "fsl-i2c"; compatible = "fsl-i2c";
reg = <80003000 1000>; reg = <0x80003000 0x1000>;
interrupts = <5 2>; interrupts = <5 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
rtc@32 { rtc@32 {
device_type = "rtc"; device_type = "rtc";
compatible = "ricoh,rs5c372a"; compatible = "ricoh,rs5c372a";
reg = <32>; reg = <0x32>;
}; };
}; };
...@@ -83,9 +86,9 @@ XXXX add flash parts, rtc, ?? ...@@ -83,9 +86,9 @@ XXXX add flash parts, rtc, ??
cell-index = <0>; cell-index = <0>;
device_type = "serial"; device_type = "serial";
compatible = "ns16550"; compatible = "ns16550";
reg = <80004500 8>; reg = <0x80004500 0x8>;
clock-frequency = <5d08d88>; clock-frequency = <97553800>;
current-speed = <2580>; current-speed = <9600>;
interrupts = <9 0>; interrupts = <9 0>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
}; };
...@@ -94,10 +97,10 @@ XXXX add flash parts, rtc, ?? ...@@ -94,10 +97,10 @@ XXXX add flash parts, rtc, ??
cell-index = <1>; cell-index = <1>;
device_type = "serial"; device_type = "serial";
compatible = "ns16550"; compatible = "ns16550";
reg = <80004600 8>; reg = <0x80004600 0x8>;
clock-frequency = <5d08d88>; clock-frequency = <97553800>;
current-speed = <e100>; current-speed = <57600>;
interrupts = <a 0>; interrupts = <10 0>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
}; };
...@@ -107,7 +110,7 @@ XXXX add flash parts, rtc, ?? ...@@ -107,7 +110,7 @@ XXXX add flash parts, rtc, ??
device_type = "open-pic"; device_type = "open-pic";
compatible = "chrp,open-pic"; compatible = "chrp,open-pic";
interrupt-controller; interrupt-controller;
reg = <80040000 40000>; reg = <0x80040000 0x40000>;
}; };
pci0: pci@fec00000 { pci0: pci@fec00000 {
...@@ -116,29 +119,29 @@ XXXX add flash parts, rtc, ?? ...@@ -116,29 +119,29 @@ XXXX add flash parts, rtc, ??
#interrupt-cells = <1>; #interrupt-cells = <1>;
device_type = "pci"; device_type = "pci";
compatible = "mpc10x-pci"; compatible = "mpc10x-pci";
reg = <fec00000 400000>; reg = <0xfec00000 0x400000>;
ranges = <01000000 0 0 fe000000 0 00c00000 ranges = <0x1000000 0x0 0x0 0xfe000000 0x0 0xc00000
02000000 0 80000000 80000000 0 70000000>; 0x2000000 0x0 0x80000000 0x80000000 0x0 0x70000000>;
bus-range = <0 ff>; bus-range = <0 255>;
clock-frequency = <7f28155>; clock-frequency = <133333333>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupt-map-mask = <f800 0 0 7>; interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
interrupt-map = < interrupt-map = <
/* IDSEL 11 - IRQ0 ETH */ /* IDSEL 11 - IRQ0 ETH */
5800 0 0 1 &mpic 0 1 0x5800 0x0 0x0 0x1 &mpic 0x0 0x1
5800 0 0 2 &mpic 1 1 0x5800 0x0 0x0 0x2 &mpic 0x1 0x1
5800 0 0 3 &mpic 2 1 0x5800 0x0 0x0 0x3 &mpic 0x2 0x1
5800 0 0 4 &mpic 3 1 0x5800 0x0 0x0 0x4 &mpic 0x3 0x1
/* IDSEL 12 - IRQ1 IDE0 */ /* IDSEL 12 - IRQ1 IDE0 */
6000 0 0 1 &mpic 1 1 0x6000 0x0 0x0 0x1 &mpic 0x1 0x1
6000 0 0 2 &mpic 2 1 0x6000 0x0 0x0 0x2 &mpic 0x2 0x1
6000 0 0 3 &mpic 3 1 0x6000 0x0 0x0 0x3 &mpic 0x3 0x1
6000 0 0 4 &mpic 0 1 0x6000 0x0 0x0 0x4 &mpic 0x0 0x1
/* IDSEL 14 - IRQ3 USB2.0 */ /* IDSEL 14 - IRQ3 USB2.0 */
7000 0 0 1 &mpic 3 1 0x7000 0x0 0x0 0x1 &mpic 0x3 0x1
7000 0 0 2 &mpic 3 1 0x7000 0x0 0x0 0x2 &mpic 0x3 0x1
7000 0 0 3 &mpic 3 1 0x7000 0x0 0x0 0x3 &mpic 0x3 0x1
7000 0 0 4 &mpic 3 1 0x7000 0x0 0x0 0x4 &mpic 0x3 0x1
>; >;
}; };
}; };
......
...@@ -7,6 +7,7 @@ ...@@ -7,6 +7,7 @@
* Based on sandpoint.dts * Based on sandpoint.dts
* *
* 2006 (c) G. Liakhovetski <g.liakhovetski@gmx.de> * 2006 (c) G. Liakhovetski <g.liakhovetski@gmx.de>
* Copyright 2008 Freescale Semiconductor, Inc.
* *
* This file is licensed under * This file is licensed under
* the terms of the GNU General Public License version 2. This program * the terms of the GNU General Public License version 2. This program
...@@ -17,6 +18,8 @@ XXXX add flash parts, rtc, ?? ...@@ -17,6 +18,8 @@ XXXX add flash parts, rtc, ??
*/ */
/dts-v1/;
/ { / {
model = "KuroboxHG"; model = "KuroboxHG";
compatible = "linkstation"; compatible = "linkstation";
...@@ -35,19 +38,19 @@ XXXX add flash parts, rtc, ?? ...@@ -35,19 +38,19 @@ XXXX add flash parts, rtc, ??
PowerPC,603e { /* Really 8241 */ PowerPC,603e { /* Really 8241 */
device_type = "cpu"; device_type = "cpu";
reg = <0>; reg = <0x0>;
clock-frequency = <fdad680>; /* Fixed by bootloader */ clock-frequency = <266000000>; /* Fixed by bootloader */
timebase-frequency = <1F04000>; /* Fixed by bootloader */ timebase-frequency = <32522240>; /* Fixed by bootloader */
bus-frequency = <0>; /* Fixed by bootloader */ bus-frequency = <0>; /* Fixed by bootloader */
/* Following required by dtc but not used */ /* Following required by dtc but not used */
i-cache-size = <4000>; i-cache-size = <0x4000>;
d-cache-size = <4000>; d-cache-size = <0x4000>;
}; };
}; };
memory { memory {
device_type = "memory"; device_type = "memory";
reg = <00000000 08000000>; reg = <0x0 0x8000000>;
}; };
soc10x { /* AFAICT need to make soc for 8245's uarts to be defined */ soc10x { /* AFAICT need to make soc for 8245's uarts to be defined */
...@@ -56,26 +59,26 @@ XXXX add flash parts, rtc, ?? ...@@ -56,26 +59,26 @@ XXXX add flash parts, rtc, ??
device_type = "soc"; device_type = "soc";
compatible = "mpc10x"; compatible = "mpc10x";
store-gathering = <0>; /* 0 == off, !0 == on */ store-gathering = <0>; /* 0 == off, !0 == on */
reg = <80000000 00100000>; reg = <0x80000000 0x100000>;
ranges = <80000000 80000000 70000000 /* pci mem space */ ranges = <0x80000000 0x80000000 0x70000000 /* pci mem space */
fc000000 fc000000 00100000 /* EUMB */ 0xfc000000 0xfc000000 0x100000 /* EUMB */
fe000000 fe000000 00c00000 /* pci i/o space */ 0xfe000000 0xfe000000 0xc00000 /* pci i/o space */
fec00000 fec00000 00300000 /* pci cfg regs */ 0xfec00000 0xfec00000 0x300000 /* pci cfg regs */
fef00000 fef00000 00100000>; /* pci iack */ 0xfef00000 0xfef00000 0x100000>; /* pci iack */
i2c@80003000 { i2c@80003000 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
cell-index = <0>; cell-index = <0>;
compatible = "fsl-i2c"; compatible = "fsl-i2c";
reg = <80003000 1000>; reg = <0x80003000 0x1000>;
interrupts = <5 2>; interrupts = <5 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
rtc@32 { rtc@32 {
device_type = "rtc"; device_type = "rtc";
compatible = "ricoh,rs5c372a"; compatible = "ricoh,rs5c372a";
reg = <32>; reg = <0x32>;
}; };
}; };
...@@ -83,9 +86,9 @@ XXXX add flash parts, rtc, ?? ...@@ -83,9 +86,9 @@ XXXX add flash parts, rtc, ??
cell-index = <0>; cell-index = <0>;
device_type = "serial"; device_type = "serial";
compatible = "ns16550"; compatible = "ns16550";
reg = <80004500 8>; reg = <0x80004500 0x8>;
clock-frequency = <7c044a8>; clock-frequency = <130041000>;
current-speed = <2580>; current-speed = <9600>;
interrupts = <9 0>; interrupts = <9 0>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
}; };
...@@ -94,10 +97,10 @@ XXXX add flash parts, rtc, ?? ...@@ -94,10 +97,10 @@ XXXX add flash parts, rtc, ??
cell-index = <1>; cell-index = <1>;
device_type = "serial"; device_type = "serial";
compatible = "ns16550"; compatible = "ns16550";
reg = <80004600 8>; reg = <0x80004600 0x8>;
clock-frequency = <7c044a8>; clock-frequency = <130041000>;
current-speed = <e100>; current-speed = <57600>;
interrupts = <a 0>; interrupts = <10 0>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
}; };
...@@ -107,7 +110,7 @@ XXXX add flash parts, rtc, ?? ...@@ -107,7 +110,7 @@ XXXX add flash parts, rtc, ??
device_type = "open-pic"; device_type = "open-pic";
compatible = "chrp,open-pic"; compatible = "chrp,open-pic";
interrupt-controller; interrupt-controller;
reg = <80040000 40000>; reg = <0x80040000 0x40000>;
}; };
pci0: pci@fec00000 { pci0: pci@fec00000 {
...@@ -116,29 +119,29 @@ XXXX add flash parts, rtc, ?? ...@@ -116,29 +119,29 @@ XXXX add flash parts, rtc, ??
#interrupt-cells = <1>; #interrupt-cells = <1>;
device_type = "pci"; device_type = "pci";
compatible = "mpc10x-pci"; compatible = "mpc10x-pci";
reg = <fec00000 400000>; reg = <0xfec00000 0x400000>;
ranges = <01000000 0 0 fe000000 0 00c00000 ranges = <0x1000000 0x0 0x0 0xfe000000 0x0 0xc00000
02000000 0 80000000 80000000 0 70000000>; 0x2000000 0x0 0x80000000 0x80000000 0x0 0x70000000>;
bus-range = <0 ff>; bus-range = <0 255>;
clock-frequency = <7f28155>; clock-frequency = <133333333>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupt-map-mask = <f800 0 0 7>; interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
interrupt-map = < interrupt-map = <
/* IDSEL 11 - IRQ0 ETH */ /* IDSEL 11 - IRQ0 ETH */
5800 0 0 1 &mpic 0 1 0x5800 0x0 0x0 0x1 &mpic 0x0 0x1
5800 0 0 2 &mpic 1 1 0x5800 0x0 0x0 0x2 &mpic 0x1 0x1
5800 0 0 3 &mpic 2 1 0x5800 0x0 0x0 0x3 &mpic 0x2 0x1
5800 0 0 4 &mpic 3 1 0x5800 0x0 0x0 0x4 &mpic 0x3 0x1
/* IDSEL 12 - IRQ1 IDE0 */ /* IDSEL 12 - IRQ1 IDE0 */
6000 0 0 1 &mpic 1 1 0x6000 0x0 0x0 0x1 &mpic 0x1 0x1
6000 0 0 2 &mpic 2 1 0x6000 0x0 0x0 0x2 &mpic 0x2 0x1
6000 0 0 3 &mpic 3 1 0x6000 0x0 0x0 0x3 &mpic 0x3 0x1
6000 0 0 4 &mpic 0 1 0x6000 0x0 0x0 0x4 &mpic 0x0 0x1
/* IDSEL 14 - IRQ3 USB2.0 */ /* IDSEL 14 - IRQ3 USB2.0 */
7000 0 0 1 &mpic 3 1 0x7000 0x0 0x0 0x1 &mpic 0x3 0x1
7000 0 0 2 &mpic 3 1 0x7000 0x0 0x0 0x2 &mpic 0x3 0x1
7000 0 0 3 &mpic 3 1 0x7000 0x0 0x0 0x3 &mpic 0x3 0x1
7000 0 0 4 &mpic 3 1 0x7000 0x0 0x0 0x4 &mpic 0x3 0x1
>; >;
}; };
}; };
......
/* /*
* MPC7448HPC2 (Taiga) board Device Tree Source * MPC7448HPC2 (Taiga) board Device Tree Source
* *
* Copyright 2006 Freescale Semiconductor Inc. * Copyright 2006, 2008 Freescale Semiconductor Inc.
* 2006 Roy Zang <Roy Zang at freescale.com>. * 2006 Roy Zang <Roy Zang at freescale.com>.
* *
* This program is free software; you can redistribute it and/or modify it * This program is free software; you can redistribute it and/or modify it
...@@ -10,6 +10,7 @@ ...@@ -10,6 +10,7 @@
* option) any later version. * option) any later version.
*/ */
/dts-v1/;
/ { / {
model = "mpc7448hpc2"; model = "mpc7448hpc2";
...@@ -23,11 +24,11 @@ ...@@ -23,11 +24,11 @@
PowerPC,7448@0 { PowerPC,7448@0 {
device_type = "cpu"; device_type = "cpu";
reg = <0>; reg = <0x0>;
d-cache-line-size = <20>; // 32 bytes d-cache-line-size = <32>; // 32 bytes
i-cache-line-size = <20>; // 32 bytes i-cache-line-size = <32>; // 32 bytes
d-cache-size = <8000>; // L1, 32K bytes d-cache-size = <0x8000>; // L1, 32K bytes
i-cache-size = <8000>; // L1, 32K bytes i-cache-size = <0x8000>; // L1, 32K bytes
timebase-frequency = <0>; // 33 MHz, from uboot timebase-frequency = <0>; // 33 MHz, from uboot
clock-frequency = <0>; // From U-Boot clock-frequency = <0>; // From U-Boot
bus-frequency = <0>; // From U-Boot bus-frequency = <0>; // From U-Boot
...@@ -36,7 +37,7 @@ ...@@ -36,7 +37,7 @@
memory { memory {
device_type = "memory"; device_type = "memory";
reg = <00000000 20000000 // DDR2 512M at 0 reg = <0x0 0x20000000 // DDR2 512M at 0
>; >;
}; };
...@@ -44,14 +45,14 @@ ...@@ -44,14 +45,14 @@
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
device_type = "tsi-bridge"; device_type = "tsi-bridge";
ranges = <00000000 c0000000 00010000>; ranges = <0x0 0xc0000000 0x10000>;
reg = <c0000000 00010000>; reg = <0xc0000000 0x10000>;
bus-frequency = <0>; bus-frequency = <0>;
i2c@7000 { i2c@7000 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <E 0>; interrupts = <14 0>;
reg = <7000 400>; reg = <0x7000 0x400>;
device_type = "i2c"; device_type = "i2c";
compatible = "tsi108-i2c"; compatible = "tsi108-i2c";
}; };
...@@ -59,20 +60,20 @@ ...@@ -59,20 +60,20 @@
MDIO: mdio@6000 { MDIO: mdio@6000 {
device_type = "mdio"; device_type = "mdio";
compatible = "tsi108-mdio"; compatible = "tsi108-mdio";
reg = <6000 50>; reg = <0x6000 0x50>;
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
phy8: ethernet-phy@8 { phy8: ethernet-phy@8 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <2 1>; interrupts = <2 1>;
reg = <8>; reg = <0x8>;
}; };
phy9: ethernet-phy@9 { phy9: ethernet-phy@9 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <2 1>; interrupts = <2 1>;
reg = <9>; reg = <0x9>;
}; };
}; };
...@@ -82,9 +83,9 @@ ...@@ -82,9 +83,9 @@
#size-cells = <0>; #size-cells = <0>;
device_type = "network"; device_type = "network";
compatible = "tsi108-ethernet"; compatible = "tsi108-ethernet";
reg = <6000 200>; reg = <0x6000 0x200>;
address = [ 00 06 D2 00 00 01 ]; address = [ 00 06 D2 00 00 01 ];
interrupts = <10 2>; interrupts = <16 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
mdio-handle = <&MDIO>; mdio-handle = <&MDIO>;
phy-handle = <&phy8>; phy-handle = <&phy8>;
...@@ -96,9 +97,9 @@ ...@@ -96,9 +97,9 @@
#size-cells = <0>; #size-cells = <0>;
device_type = "network"; device_type = "network";
compatible = "tsi108-ethernet"; compatible = "tsi108-ethernet";
reg = <6400 200>; reg = <0x6400 0x200>;
address = [ 00 06 D2 00 00 02 ]; address = [ 00 06 D2 00 00 02 ];
interrupts = <11 2>; interrupts = <17 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
mdio-handle = <&MDIO>; mdio-handle = <&MDIO>;
phy-handle = <&phy9>; phy-handle = <&phy9>;
...@@ -107,18 +108,18 @@ ...@@ -107,18 +108,18 @@
serial@7808 { serial@7808 {
device_type = "serial"; device_type = "serial";
compatible = "ns16550"; compatible = "ns16550";
reg = <7808 200>; reg = <0x7808 0x200>;
clock-frequency = <3f6b5a00>; clock-frequency = <1064000000>;
interrupts = <c 0>; interrupts = <12 0>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
}; };
serial@7c08 { serial@7c08 {
device_type = "serial"; device_type = "serial";
compatible = "ns16550"; compatible = "ns16550";
reg = <7c08 200>; reg = <0x7c08 0x200>;
clock-frequency = <3f6b5a00>; clock-frequency = <1064000000>;
interrupts = <d 0>; interrupts = <13 0>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
}; };
...@@ -127,7 +128,7 @@ ...@@ -127,7 +128,7 @@
interrupt-controller; interrupt-controller;
#address-cells = <0>; #address-cells = <0>;
#interrupt-cells = <2>; #interrupt-cells = <2>;
reg = <7400 400>; reg = <0x7400 0x400>;
compatible = "chrp,open-pic"; compatible = "chrp,open-pic";
device_type = "open-pic"; device_type = "open-pic";
big-endian; big-endian;
...@@ -138,39 +139,39 @@ ...@@ -138,39 +139,39 @@
#interrupt-cells = <1>; #interrupt-cells = <1>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
reg = <1000 1000>; reg = <0x1000 0x1000>;
bus-range = <0 0>; bus-range = <0 0>;
ranges = <02000000 0 e0000000 e0000000 0 1A000000 ranges = <0x2000000 0x0 0xe0000000 0xe0000000 0x0 0x1a000000
01000000 0 00000000 fa000000 0 00010000>; 0x1000000 0x0 0x0 0xfa000000 0x0 0x10000>;
clock-frequency = <7f28154>; clock-frequency = <133333332>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <17 2>; interrupts = <23 2>;
interrupt-map-mask = <f800 0 0 7>; interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
interrupt-map = < interrupt-map = <
/* IDSEL 0x11 */ /* IDSEL 0x11 */
0800 0 0 1 &RT0 24 0 0x800 0x0 0x0 0x1 &RT0 0x24 0x0
0800 0 0 2 &RT0 25 0 0x800 0x0 0x0 0x2 &RT0 0x25 0x0
0800 0 0 3 &RT0 26 0 0x800 0x0 0x0 0x3 &RT0 0x26 0x0
0800 0 0 4 &RT0 27 0 0x800 0x0 0x0 0x4 &RT0 0x27 0x0
/* IDSEL 0x12 */ /* IDSEL 0x12 */
1000 0 0 1 &RT0 25 0 0x1000 0x0 0x0 0x1 &RT0 0x25 0x0
1000 0 0 2 &RT0 26 0 0x1000 0x0 0x0 0x2 &RT0 0x26 0x0
1000 0 0 3 &RT0 27 0 0x1000 0x0 0x0 0x3 &RT0 0x27 0x0
1000 0 0 4 &RT0 24 0 0x1000 0x0 0x0 0x4 &RT0 0x24 0x0
/* IDSEL 0x13 */ /* IDSEL 0x13 */
1800 0 0 1 &RT0 26 0 0x1800 0x0 0x0 0x1 &RT0 0x26 0x0
1800 0 0 2 &RT0 27 0 0x1800 0x0 0x0 0x2 &RT0 0x27 0x0
1800 0 0 3 &RT0 24 0 0x1800 0x0 0x0 0x3 &RT0 0x24 0x0
1800 0 0 4 &RT0 25 0 0x1800 0x0 0x0 0x4 &RT0 0x25 0x0
/* IDSEL 0x14 */ /* IDSEL 0x14 */
2000 0 0 1 &RT0 27 0 0x2000 0x0 0x0 0x1 &RT0 0x27 0x0
2000 0 0 2 &RT0 24 0 0x2000 0x0 0x0 0x2 &RT0 0x24 0x0
2000 0 0 3 &RT0 25 0 0x2000 0x0 0x0 0x3 &RT0 0x25 0x0
2000 0 0 4 &RT0 26 0 0x2000 0x0 0x0 0x4 &RT0 0x26 0x0
>; >;
RT0: router@1180 { RT0: router@1180 {
...@@ -180,7 +181,7 @@ ...@@ -180,7 +181,7 @@
#address-cells = <0>; #address-cells = <0>;
#interrupt-cells = <2>; #interrupt-cells = <2>;
big-endian; big-endian;
interrupts = <17 2>; interrupts = <23 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
}; };
}; };
......
/* /*
* MPC8272 ADS Device Tree Source * MPC8272 ADS Device Tree Source
* *
* Copyright 2005 Freescale Semiconductor Inc. * Copyright 2005,2008 Freescale Semiconductor Inc.
* *
* This program is free software; you can redistribute it and/or modify it * This program is free software; you can redistribute it and/or modify it
* under the terms of the GNU General Public License as published by the * under the terms of the GNU General Public License as published by the
...@@ -9,6 +9,8 @@ ...@@ -9,6 +9,8 @@
* option) any later version. * option) any later version.
*/ */
/dts-v1/;
/ { / {
model = "MPC8272ADS"; model = "MPC8272ADS";
compatible = "fsl,mpc8272ads"; compatible = "fsl,mpc8272ads";
...@@ -21,11 +23,11 @@ ...@@ -21,11 +23,11 @@
PowerPC,8272@0 { PowerPC,8272@0 {
device_type = "cpu"; device_type = "cpu";
reg = <0>; reg = <0x0>;
d-cache-line-size = <d#32>; d-cache-line-size = <32>;
i-cache-line-size = <d#32>; i-cache-line-size = <32>;
d-cache-size = <d#16384>; d-cache-size = <16384>;
i-cache-size = <d#16384>; i-cache-size = <16384>;
timebase-frequency = <0>; timebase-frequency = <0>;
bus-frequency = <0>; bus-frequency = <0>;
clock-frequency = <0>; clock-frequency = <0>;
...@@ -34,7 +36,7 @@ ...@@ -34,7 +36,7 @@
memory { memory {
device_type = "memory"; device_type = "memory";
reg = <0 0>; reg = <0x0 0x0>;
}; };
localbus@f0010100 { localbus@f0010100 {
...@@ -42,21 +44,21 @@ ...@@ -42,21 +44,21 @@
"fsl,pq2-localbus"; "fsl,pq2-localbus";
#address-cells = <2>; #address-cells = <2>;
#size-cells = <1>; #size-cells = <1>;
reg = <f0010100 40>; reg = <0xf0010100 0x40>;
ranges = <0 0 fe000000 02000000 ranges = <0x0 0x0 0xfe000000 0x2000000
1 0 f4500000 00008000 0x1 0x0 0xf4500000 0x8000
3 0 f8200000 00008000>; 0x3 0x0 0xf8200000 0x8000>;
flash@0,0 { flash@0,0 {
compatible = "jedec-flash"; compatible = "jedec-flash";
reg = <0 0 2000000>; reg = <0x0 0x0 0x2000000>;
bank-width = <4>; bank-width = <4>;
device-width = <1>; device-width = <1>;
}; };
board-control@1,0 { board-control@1,0 {
reg = <1 0 20>; reg = <0x1 0x0 0x20>;
compatible = "fsl,mpc8272ads-bcsr"; compatible = "fsl,mpc8272ads-bcsr";
}; };
...@@ -65,46 +67,46 @@ ...@@ -65,46 +67,46 @@
"fsl,pq2ads-pci-pic"; "fsl,pq2ads-pci-pic";
#interrupt-cells = <1>; #interrupt-cells = <1>;
interrupt-controller; interrupt-controller;
reg = <3 0 8>; reg = <0x3 0x0 0x8>;
interrupt-parent = <&PIC>; interrupt-parent = <&PIC>;
interrupts = <14 8>; interrupts = <20 8>;
}; };
}; };
pci@f0010800 { pci@f0010800 {
device_type = "pci"; device_type = "pci";
reg = <f0010800 10c f00101ac 8 f00101c4 8>; reg = <0xf0010800 0x10c 0xf00101ac 0x8 0xf00101c4 0x8>;
compatible = "fsl,mpc8272-pci", "fsl,pq2-pci"; compatible = "fsl,mpc8272-pci", "fsl,pq2-pci";
#interrupt-cells = <1>; #interrupt-cells = <1>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
clock-frequency = <d#66666666>; clock-frequency = <66666666>;
interrupt-map-mask = <f800 0 0 7>; interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
interrupt-map = < interrupt-map = <
/* IDSEL 0x16 */ /* IDSEL 0x16 */
b000 0 0 1 &PCI_PIC 0 0xb000 0x0 0x0 0x1 &PCI_PIC 0
b000 0 0 2 &PCI_PIC 1 0xb000 0x0 0x0 0x2 &PCI_PIC 1
b000 0 0 3 &PCI_PIC 2 0xb000 0x0 0x0 0x3 &PCI_PIC 2
b000 0 0 4 &PCI_PIC 3 0xb000 0x0 0x0 0x4 &PCI_PIC 3
/* IDSEL 0x17 */ /* IDSEL 0x17 */
b800 0 0 1 &PCI_PIC 4 0xb800 0x0 0x0 0x1 &PCI_PIC 4
b800 0 0 2 &PCI_PIC 5 0xb800 0x0 0x0 0x2 &PCI_PIC 5
b800 0 0 3 &PCI_PIC 6 0xb800 0x0 0x0 0x3 &PCI_PIC 6
b800 0 0 4 &PCI_PIC 7 0xb800 0x0 0x0 0x4 &PCI_PIC 7
/* IDSEL 0x18 */ /* IDSEL 0x18 */
c000 0 0 1 &PCI_PIC 8 0xc000 0x0 0x0 0x1 &PCI_PIC 8
c000 0 0 2 &PCI_PIC 9 0xc000 0x0 0x0 0x2 &PCI_PIC 9
c000 0 0 3 &PCI_PIC a 0xc000 0x0 0x0 0x3 &PCI_PIC 10
c000 0 0 4 &PCI_PIC b>; 0xc000 0x0 0x0 0x4 &PCI_PIC 11>;
interrupt-parent = <&PIC>; interrupt-parent = <&PIC>;
interrupts = <12 8>; interrupts = <18 8>;
ranges = <42000000 0 80000000 80000000 0 20000000 ranges = <0x42000000 0x0 0x80000000 0x80000000 0x0 0x20000000
02000000 0 a0000000 a0000000 0 20000000 0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
01000000 0 00000000 f6000000 0 02000000>; 0x1000000 0x0 0x0 0xf6000000 0x0 0x2000000>;
}; };
soc@f0000000 { soc@f0000000 {
...@@ -112,26 +114,26 @@ ...@@ -112,26 +114,26 @@
#size-cells = <1>; #size-cells = <1>;
device_type = "soc"; device_type = "soc";
compatible = "fsl,mpc8272", "fsl,pq2-soc"; compatible = "fsl,mpc8272", "fsl,pq2-soc";
ranges = <00000000 f0000000 00053000>; ranges = <0x0 0xf0000000 0x53000>;
// Temporary -- will go away once kernel uses ranges for get_immrbase(). // Temporary -- will go away once kernel uses ranges for get_immrbase().
reg = <f0000000 00053000>; reg = <0xf0000000 0x53000>;
cpm@119c0 { cpm@119c0 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
compatible = "fsl,mpc8272-cpm", "fsl,cpm2"; compatible = "fsl,mpc8272-cpm", "fsl,cpm2";
reg = <119c0 30>; reg = <0x119c0 0x30>;
ranges; ranges;
muram@0 { muram@0 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
ranges = <0 0 10000>; ranges = <0x0 0x0 0x10000>;
data@0 { data@0 {
compatible = "fsl,cpm-muram-data"; compatible = "fsl,cpm-muram-data";
reg = <0 2000 9800 800>; reg = <0x0 0x2000 0x9800 0x800>;
}; };
}; };
...@@ -139,29 +141,29 @@ ...@@ -139,29 +141,29 @@
compatible = "fsl,mpc8272-brg", compatible = "fsl,mpc8272-brg",
"fsl,cpm2-brg", "fsl,cpm2-brg",
"fsl,cpm-brg"; "fsl,cpm-brg";
reg = <119f0 10 115f0 10>; reg = <0x119f0 0x10 0x115f0 0x10>;
}; };
serial@11a00 { serial@11a00 {
device_type = "serial"; device_type = "serial";
compatible = "fsl,mpc8272-scc-uart", compatible = "fsl,mpc8272-scc-uart",
"fsl,cpm2-scc-uart"; "fsl,cpm2-scc-uart";
reg = <11a00 20 8000 100>; reg = <0x11a00 0x20 0x8000 0x100>;
interrupts = <28 8>; interrupts = <40 8>;
interrupt-parent = <&PIC>; interrupt-parent = <&PIC>;
fsl,cpm-brg = <1>; fsl,cpm-brg = <1>;
fsl,cpm-command = <00800000>; fsl,cpm-command = <0x800000>;
}; };
serial@11a60 { serial@11a60 {
device_type = "serial"; device_type = "serial";
compatible = "fsl,mpc8272-scc-uart", compatible = "fsl,mpc8272-scc-uart",
"fsl,cpm2-scc-uart"; "fsl,cpm2-scc-uart";
reg = <11a60 20 8300 100>; reg = <0x11a60 0x20 0x8300 0x100>;
interrupts = <2b 8>; interrupts = <43 8>;
interrupt-parent = <&PIC>; interrupt-parent = <&PIC>;
fsl,cpm-brg = <4>; fsl,cpm-brg = <4>;
fsl,cpm-command = <0ce00000>; fsl,cpm-command = <0xce00000>;
}; };
mdio@10d40 { mdio@10d40 {
...@@ -169,23 +171,23 @@ ...@@ -169,23 +171,23 @@
compatible = "fsl,mpc8272ads-mdio-bitbang", compatible = "fsl,mpc8272ads-mdio-bitbang",
"fsl,mpc8272-mdio-bitbang", "fsl,mpc8272-mdio-bitbang",
"fsl,cpm2-mdio-bitbang"; "fsl,cpm2-mdio-bitbang";
reg = <10d40 14>; reg = <0x10d40 0x14>;
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
fsl,mdio-pin = <12>; fsl,mdio-pin = <18>;
fsl,mdc-pin = <13>; fsl,mdc-pin = <19>;
PHY0: ethernet-phy@0 { PHY0: ethernet-phy@0 {
interrupt-parent = <&PIC>; interrupt-parent = <&PIC>;
interrupts = <17 8>; interrupts = <23 8>;
reg = <0>; reg = <0x0>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
PHY1: ethernet-phy@1 { PHY1: ethernet-phy@1 {
interrupt-parent = <&PIC>; interrupt-parent = <&PIC>;
interrupts = <17 8>; interrupts = <23 8>;
reg = <3>; reg = <0x3>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
}; };
...@@ -194,33 +196,33 @@ ...@@ -194,33 +196,33 @@
device_type = "network"; device_type = "network";
compatible = "fsl,mpc8272-fcc-enet", compatible = "fsl,mpc8272-fcc-enet",
"fsl,cpm2-fcc-enet"; "fsl,cpm2-fcc-enet";
reg = <11300 20 8400 100 11390 1>; reg = <0x11300 0x20 0x8400 0x100 0x11390 0x1>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
interrupts = <20 8>; interrupts = <32 8>;
interrupt-parent = <&PIC>; interrupt-parent = <&PIC>;
phy-handle = <&PHY0>; phy-handle = <&PHY0>;
linux,network-index = <0>; linux,network-index = <0>;
fsl,cpm-command = <12000300>; fsl,cpm-command = <0x12000300>;
}; };
ethernet@11320 { ethernet@11320 {
device_type = "network"; device_type = "network";
compatible = "fsl,mpc8272-fcc-enet", compatible = "fsl,mpc8272-fcc-enet",
"fsl,cpm2-fcc-enet"; "fsl,cpm2-fcc-enet";
reg = <11320 20 8500 100 113b0 1>; reg = <0x11320 0x20 0x8500 0x100 0x113b0 0x1>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
interrupts = <21 8>; interrupts = <33 8>;
interrupt-parent = <&PIC>; interrupt-parent = <&PIC>;
phy-handle = <&PHY1>; phy-handle = <&PHY1>;
linux,network-index = <1>; linux,network-index = <1>;
fsl,cpm-command = <16200300>; fsl,cpm-command = <0x16200300>;
}; };
}; };
PIC: interrupt-controller@10c00 { PIC: interrupt-controller@10c00 {
#interrupt-cells = <2>; #interrupt-cells = <2>;
interrupt-controller; interrupt-controller;
reg = <10c00 80>; reg = <0x10c00 0x80>;
compatible = "fsl,mpc8272-pic", "fsl,cpm2-pic"; compatible = "fsl,mpc8272-pic", "fsl,cpm2-pic";
}; };
...@@ -232,14 +234,14 @@ ...@@ -232,14 +234,14 @@
"fsl,talitos-sec2", "fsl,talitos-sec2",
"fsl,talitos", "fsl,talitos",
"talitos"; "talitos";
reg = <30000 10000>; reg = <0x30000 0x10000>;
interrupts = <b 8>; interrupts = <11 8>;
interrupt-parent = <&PIC>; interrupt-parent = <&PIC>;
num-channels = <4>; num-channels = <4>;
channel-fifo-len = <18>; channel-fifo-len = <24>;
exec-units-mask = <0000007e>; exec-units-mask = <0x7e>;
/* desc mask is for rev1.x, we need runtime fixup for >=2.x */ /* desc mask is for rev1.x, we need runtime fixup for >=2.x */
descriptor-types-mask = <01010ebf>; descriptor-types-mask = <0x1010ebf>;
}; };
}; };
......
...@@ -255,9 +255,7 @@ ...@@ -255,9 +255,7 @@
enet0: ucc@2200 { enet0: ucc@2200 {
device_type = "network"; device_type = "network";
compatible = "ucc_geth"; compatible = "ucc_geth";
model = "UCC";
cell-index = <3>; cell-index = <3>;
device-id = <3>;
reg = <0x2200 0x200>; reg = <0x2200 0x200>;
interrupts = <34>; interrupts = <34>;
interrupt-parent = <&qeic>; interrupt-parent = <&qeic>;
...@@ -271,9 +269,7 @@ ...@@ -271,9 +269,7 @@
enet1: ucc@3200 { enet1: ucc@3200 {
device_type = "network"; device_type = "network";
compatible = "ucc_geth"; compatible = "ucc_geth";
model = "UCC";
cell-index = <4>; cell-index = <4>;
device-id = <4>;
reg = <0x3200 0x200>; reg = <0x3200 0x200>;
interrupts = <35>; interrupts = <35>;
interrupt-parent = <&qeic>; interrupt-parent = <&qeic>;
...@@ -287,8 +283,7 @@ ...@@ -287,8 +283,7 @@
ucc@2400 { ucc@2400 {
device_type = "serial"; device_type = "serial";
compatible = "ucc_uart"; compatible = "ucc_uart";
model = "UCC"; cell-index = <5>; /* The UCC number, 1-7*/
device-id = <5>; /* The UCC number, 1-7*/
port-number = <0>; /* Which ttyQEx device */ port-number = <0>; /* Which ttyQEx device */
soft-uart; /* We need Soft-UART */ soft-uart; /* We need Soft-UART */
reg = <0x2400 0x200>; reg = <0x2400 0x200>;
......
...@@ -208,9 +208,7 @@ ...@@ -208,9 +208,7 @@
enet0: ucc@3000 { enet0: ucc@3000 {
device_type = "network"; device_type = "network";
compatible = "ucc_geth"; compatible = "ucc_geth";
model = "UCC";
cell-index = <2>; cell-index = <2>;
device-id = <2>;
reg = <0x3000 0x200>; reg = <0x3000 0x200>;
interrupts = <33>; interrupts = <33>;
interrupt-parent = <&qeic>; interrupt-parent = <&qeic>;
...@@ -224,9 +222,7 @@ ...@@ -224,9 +222,7 @@
enet1: ucc@2200 { enet1: ucc@2200 {
device_type = "network"; device_type = "network";
compatible = "ucc_geth"; compatible = "ucc_geth";
model = "UCC";
cell-index = <3>; cell-index = <3>;
device-id = <3>;
reg = <0x2200 0x200>; reg = <0x2200 0x200>;
interrupts = <34>; interrupts = <34>;
interrupt-parent = <&qeic>; interrupt-parent = <&qeic>;
......
...@@ -257,9 +257,7 @@ ...@@ -257,9 +257,7 @@
enet0: ucc@2000 { enet0: ucc@2000 {
device_type = "network"; device_type = "network";
compatible = "ucc_geth"; compatible = "ucc_geth";
model = "UCC";
cell-index = <1>; cell-index = <1>;
device-id = <1>;
reg = <0x2000 0x200>; reg = <0x2000 0x200>;
interrupts = <32>; interrupts = <32>;
interrupt-parent = <&qeic>; interrupt-parent = <&qeic>;
...@@ -274,9 +272,7 @@ ...@@ -274,9 +272,7 @@
enet1: ucc@3000 { enet1: ucc@3000 {
device_type = "network"; device_type = "network";
compatible = "ucc_geth"; compatible = "ucc_geth";
model = "UCC";
cell-index = <2>; cell-index = <2>;
device-id = <2>;
reg = <0x3000 0x200>; reg = <0x3000 0x200>;
interrupts = <33>; interrupts = <33>;
interrupt-parent = <&qeic>; interrupt-parent = <&qeic>;
......
/* /*
* MPC8540 ADS Device Tree Source * MPC8540 ADS Device Tree Source
* *
* Copyright 2006 Freescale Semiconductor Inc. * Copyright 2006, 2008 Freescale Semiconductor Inc.
* *
* This program is free software; you can redistribute it and/or modify it * This program is free software; you can redistribute it and/or modify it
* under the terms of the GNU General Public License as published by the * under the terms of the GNU General Public License as published by the
...@@ -9,6 +9,7 @@ ...@@ -9,6 +9,7 @@
* option) any later version. * option) any later version.
*/ */
/dts-v1/;
/ { / {
model = "MPC8540ADS"; model = "MPC8540ADS";
...@@ -31,11 +32,11 @@ ...@@ -31,11 +32,11 @@
PowerPC,8540@0 { PowerPC,8540@0 {
device_type = "cpu"; device_type = "cpu";
reg = <0>; reg = <0x0>;
d-cache-line-size = <20>; // 32 bytes d-cache-line-size = <32>; // 32 bytes
i-cache-line-size = <20>; // 32 bytes i-cache-line-size = <32>; // 32 bytes
d-cache-size = <8000>; // L1, 32K d-cache-size = <0x8000>; // L1, 32K
i-cache-size = <8000>; // L1, 32K i-cache-size = <0x8000>; // L1, 32K
timebase-frequency = <0>; // 33 MHz, from uboot timebase-frequency = <0>; // 33 MHz, from uboot
bus-frequency = <0>; // 166 MHz bus-frequency = <0>; // 166 MHz
clock-frequency = <0>; // 825 MHz, from uboot clock-frequency = <0>; // 825 MHz, from uboot
...@@ -44,31 +45,31 @@ ...@@ -44,31 +45,31 @@
memory { memory {
device_type = "memory"; device_type = "memory";
reg = <00000000 08000000>; // 128M at 0x0 reg = <0x0 0x8000000>; // 128M at 0x0
}; };
soc8540@e0000000 { soc8540@e0000000 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
device_type = "soc"; device_type = "soc";
ranges = <0 e0000000 00100000>; ranges = <0x0 0xe0000000 0x100000>;
reg = <e0000000 00100000>; // CCSRBAR 1M reg = <0xe0000000 0x100000>; // CCSRBAR 1M
bus-frequency = <0>; bus-frequency = <0>;
memory-controller@2000 { memory-controller@2000 {
compatible = "fsl,8540-memory-controller"; compatible = "fsl,8540-memory-controller";
reg = <2000 1000>; reg = <0x2000 0x1000>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <12 2>; interrupts = <18 2>;
}; };
l2-cache-controller@20000 { l2-cache-controller@20000 {
compatible = "fsl,8540-l2-cache-controller"; compatible = "fsl,8540-l2-cache-controller";
reg = <20000 1000>; reg = <0x20000 0x1000>;
cache-line-size = <20>; // 32 bytes cache-line-size = <32>; // 32 bytes
cache-size = <40000>; // L2, 256K cache-size = <0x40000>; // L2, 256K
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <10 2>; interrupts = <16 2>;
}; };
i2c@3000 { i2c@3000 {
...@@ -76,8 +77,8 @@ ...@@ -76,8 +77,8 @@
#size-cells = <0>; #size-cells = <0>;
cell-index = <0>; cell-index = <0>;
compatible = "fsl-i2c"; compatible = "fsl-i2c";
reg = <3000 100>; reg = <0x3000 0x100>;
interrupts = <2b 2>; interrupts = <43 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
dfsrr; dfsrr;
}; };
...@@ -86,24 +87,24 @@ ...@@ -86,24 +87,24 @@
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
compatible = "fsl,gianfar-mdio"; compatible = "fsl,gianfar-mdio";
reg = <24520 20>; reg = <0x24520 0x20>;
phy0: ethernet-phy@0 { phy0: ethernet-phy@0 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <5 1>; interrupts = <5 1>;
reg = <0>; reg = <0x0>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
phy1: ethernet-phy@1 { phy1: ethernet-phy@1 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <5 1>; interrupts = <5 1>;
reg = <1>; reg = <0x1>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
phy3: ethernet-phy@3 { phy3: ethernet-phy@3 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <7 1>; interrupts = <7 1>;
reg = <3>; reg = <0x3>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
}; };
...@@ -113,9 +114,9 @@ ...@@ -113,9 +114,9 @@
device_type = "network"; device_type = "network";
model = "TSEC"; model = "TSEC";
compatible = "gianfar"; compatible = "gianfar";
reg = <24000 1000>; reg = <0x24000 0x1000>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
interrupts = <1d 2 1e 2 22 2>; interrupts = <29 2 30 2 34 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
phy-handle = <&phy0>; phy-handle = <&phy0>;
}; };
...@@ -125,9 +126,9 @@ ...@@ -125,9 +126,9 @@
device_type = "network"; device_type = "network";
model = "TSEC"; model = "TSEC";
compatible = "gianfar"; compatible = "gianfar";
reg = <25000 1000>; reg = <0x25000 0x1000>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
interrupts = <23 2 24 2 28 2>; interrupts = <35 2 36 2 40 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
phy-handle = <&phy1>; phy-handle = <&phy1>;
}; };
...@@ -137,9 +138,9 @@ ...@@ -137,9 +138,9 @@
device_type = "network"; device_type = "network";
model = "FEC"; model = "FEC";
compatible = "gianfar"; compatible = "gianfar";
reg = <26000 1000>; reg = <0x26000 0x1000>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
interrupts = <29 2>; interrupts = <41 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
phy-handle = <&phy3>; phy-handle = <&phy3>;
}; };
...@@ -148,9 +149,9 @@ ...@@ -148,9 +149,9 @@
cell-index = <0>; cell-index = <0>;
device_type = "serial"; device_type = "serial";
compatible = "ns16550"; compatible = "ns16550";
reg = <4500 100>; // reg base, size reg = <0x4500 0x100>; // reg base, size
clock-frequency = <0>; // should we fill in in uboot? clock-frequency = <0>; // should we fill in in uboot?
interrupts = <2a 2>; interrupts = <42 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
}; };
...@@ -158,9 +159,9 @@ ...@@ -158,9 +159,9 @@
cell-index = <1>; cell-index = <1>;
device_type = "serial"; device_type = "serial";
compatible = "ns16550"; compatible = "ns16550";
reg = <4600 100>; // reg base, size reg = <0x4600 0x100>; // reg base, size
clock-frequency = <0>; // should we fill in in uboot? clock-frequency = <0>; // should we fill in in uboot?
interrupts = <2a 2>; interrupts = <42 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
}; };
mpic: pic@40000 { mpic: pic@40000 {
...@@ -168,7 +169,7 @@ ...@@ -168,7 +169,7 @@
interrupt-controller; interrupt-controller;
#address-cells = <0>; #address-cells = <0>;
#interrupt-cells = <2>; #interrupt-cells = <2>;
reg = <40000 40000>; reg = <0x40000 0x40000>;
compatible = "chrp,open-pic"; compatible = "chrp,open-pic";
device_type = "open-pic"; device_type = "open-pic";
big-endian; big-endian;
...@@ -177,90 +178,90 @@ ...@@ -177,90 +178,90 @@
pci0: pci@e0008000 { pci0: pci@e0008000 {
cell-index = <0>; cell-index = <0>;
interrupt-map-mask = <f800 0 0 7>; interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
interrupt-map = < interrupt-map = <
/* IDSEL 0x02 */ /* IDSEL 0x02 */
1000 0 0 1 &mpic 1 1 0x1000 0x0 0x0 0x1 &mpic 0x1 0x1
1000 0 0 2 &mpic 2 1 0x1000 0x0 0x0 0x2 &mpic 0x2 0x1
1000 0 0 3 &mpic 3 1 0x1000 0x0 0x0 0x3 &mpic 0x3 0x1
1000 0 0 4 &mpic 4 1 0x1000 0x0 0x0 0x4 &mpic 0x4 0x1
/* IDSEL 0x03 */ /* IDSEL 0x03 */
1800 0 0 1 &mpic 4 1 0x1800 0x0 0x0 0x1 &mpic 0x4 0x1
1800 0 0 2 &mpic 1 1 0x1800 0x0 0x0 0x2 &mpic 0x1 0x1
1800 0 0 3 &mpic 2 1 0x1800 0x0 0x0 0x3 &mpic 0x2 0x1
1800 0 0 4 &mpic 3 1 0x1800 0x0 0x0 0x4 &mpic 0x3 0x1
/* IDSEL 0x04 */ /* IDSEL 0x04 */
2000 0 0 1 &mpic 3 1 0x2000 0x0 0x0 0x1 &mpic 0x3 0x1
2000 0 0 2 &mpic 4 1 0x2000 0x0 0x0 0x2 &mpic 0x4 0x1
2000 0 0 3 &mpic 1 1 0x2000 0x0 0x0 0x3 &mpic 0x1 0x1
2000 0 0 4 &mpic 2 1 0x2000 0x0 0x0 0x4 &mpic 0x2 0x1
/* IDSEL 0x05 */ /* IDSEL 0x05 */
2800 0 0 1 &mpic 2 1 0x2800 0x0 0x0 0x1 &mpic 0x2 0x1
2800 0 0 2 &mpic 3 1 0x2800 0x0 0x0 0x2 &mpic 0x3 0x1
2800 0 0 3 &mpic 4 1 0x2800 0x0 0x0 0x3 &mpic 0x4 0x1
2800 0 0 4 &mpic 1 1 0x2800 0x0 0x0 0x4 &mpic 0x1 0x1
/* IDSEL 0x0c */ /* IDSEL 0x0c */
6000 0 0 1 &mpic 1 1 0x6000 0x0 0x0 0x1 &mpic 0x1 0x1
6000 0 0 2 &mpic 2 1 0x6000 0x0 0x0 0x2 &mpic 0x2 0x1
6000 0 0 3 &mpic 3 1 0x6000 0x0 0x0 0x3 &mpic 0x3 0x1
6000 0 0 4 &mpic 4 1 0x6000 0x0 0x0 0x4 &mpic 0x4 0x1
/* IDSEL 0x0d */ /* IDSEL 0x0d */
6800 0 0 1 &mpic 4 1 0x6800 0x0 0x0 0x1 &mpic 0x4 0x1
6800 0 0 2 &mpic 1 1 0x6800 0x0 0x0 0x2 &mpic 0x1 0x1
6800 0 0 3 &mpic 2 1 0x6800 0x0 0x0 0x3 &mpic 0x2 0x1
6800 0 0 4 &mpic 3 1 0x6800 0x0 0x0 0x4 &mpic 0x3 0x1
/* IDSEL 0x0e */ /* IDSEL 0x0e */
7000 0 0 1 &mpic 3 1 0x7000 0x0 0x0 0x1 &mpic 0x3 0x1
7000 0 0 2 &mpic 4 1 0x7000 0x0 0x0 0x2 &mpic 0x4 0x1
7000 0 0 3 &mpic 1 1 0x7000 0x0 0x0 0x3 &mpic 0x1 0x1
7000 0 0 4 &mpic 2 1 0x7000 0x0 0x0 0x4 &mpic 0x2 0x1
/* IDSEL 0x0f */ /* IDSEL 0x0f */
7800 0 0 1 &mpic 2 1 0x7800 0x0 0x0 0x1 &mpic 0x2 0x1
7800 0 0 2 &mpic 3 1 0x7800 0x0 0x0 0x2 &mpic 0x3 0x1
7800 0 0 3 &mpic 4 1 0x7800 0x0 0x0 0x3 &mpic 0x4 0x1
7800 0 0 4 &mpic 1 1 0x7800 0x0 0x0 0x4 &mpic 0x1 0x1
/* IDSEL 0x12 */ /* IDSEL 0x12 */
9000 0 0 1 &mpic 1 1 0x9000 0x0 0x0 0x1 &mpic 0x1 0x1
9000 0 0 2 &mpic 2 1 0x9000 0x0 0x0 0x2 &mpic 0x2 0x1
9000 0 0 3 &mpic 3 1 0x9000 0x0 0x0 0x3 &mpic 0x3 0x1
9000 0 0 4 &mpic 4 1 0x9000 0x0 0x0 0x4 &mpic 0x4 0x1
/* IDSEL 0x13 */ /* IDSEL 0x13 */
9800 0 0 1 &mpic 4 1 0x9800 0x0 0x0 0x1 &mpic 0x4 0x1
9800 0 0 2 &mpic 1 1 0x9800 0x0 0x0 0x2 &mpic 0x1 0x1
9800 0 0 3 &mpic 2 1 0x9800 0x0 0x0 0x3 &mpic 0x2 0x1
9800 0 0 4 &mpic 3 1 0x9800 0x0 0x0 0x4 &mpic 0x3 0x1
/* IDSEL 0x14 */ /* IDSEL 0x14 */
a000 0 0 1 &mpic 3 1 0xa000 0x0 0x0 0x1 &mpic 0x3 0x1
a000 0 0 2 &mpic 4 1 0xa000 0x0 0x0 0x2 &mpic 0x4 0x1
a000 0 0 3 &mpic 1 1 0xa000 0x0 0x0 0x3 &mpic 0x1 0x1
a000 0 0 4 &mpic 2 1 0xa000 0x0 0x0 0x4 &mpic 0x2 0x1
/* IDSEL 0x15 */ /* IDSEL 0x15 */
a800 0 0 1 &mpic 2 1 0xa800 0x0 0x0 0x1 &mpic 0x2 0x1
a800 0 0 2 &mpic 3 1 0xa800 0x0 0x0 0x2 &mpic 0x3 0x1
a800 0 0 3 &mpic 4 1 0xa800 0x0 0x0 0x3 &mpic 0x4 0x1
a800 0 0 4 &mpic 1 1>; 0xa800 0x0 0x0 0x4 &mpic 0x1 0x1>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <18 2>; interrupts = <24 2>;
bus-range = <0 0>; bus-range = <0 0>;
ranges = <02000000 0 80000000 80000000 0 20000000 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
01000000 0 00000000 e2000000 0 00100000>; 0x1000000 0x0 0x0 0xe2000000 0x0 0x100000>;
clock-frequency = <3f940aa>; clock-frequency = <66666666>;
#interrupt-cells = <1>; #interrupt-cells = <1>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
reg = <e0008000 1000>; reg = <0xe0008000 0x1000>;
compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci"; compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
device_type = "pci"; device_type = "pci";
}; };
......
/* /*
* MPC8541 CDS Device Tree Source * MPC8541 CDS Device Tree Source
* *
* Copyright 2006 Freescale Semiconductor Inc. * Copyright 2006, 2008 Freescale Semiconductor Inc.
* *
* This program is free software; you can redistribute it and/or modify it * This program is free software; you can redistribute it and/or modify it
* under the terms of the GNU General Public License as published by the * under the terms of the GNU General Public License as published by the
...@@ -9,6 +9,7 @@ ...@@ -9,6 +9,7 @@
* option) any later version. * option) any later version.
*/ */
/dts-v1/;
/ { / {
model = "MPC8541CDS"; model = "MPC8541CDS";
...@@ -31,11 +32,11 @@ ...@@ -31,11 +32,11 @@
PowerPC,8541@0 { PowerPC,8541@0 {
device_type = "cpu"; device_type = "cpu";
reg = <0>; reg = <0x0>;
d-cache-line-size = <20>; // 32 bytes d-cache-line-size = <32>; // 32 bytes
i-cache-line-size = <20>; // 32 bytes i-cache-line-size = <32>; // 32 bytes
d-cache-size = <8000>; // L1, 32K d-cache-size = <0x8000>; // L1, 32K
i-cache-size = <8000>; // L1, 32K i-cache-size = <0x8000>; // L1, 32K
timebase-frequency = <0>; // 33 MHz, from uboot timebase-frequency = <0>; // 33 MHz, from uboot
bus-frequency = <0>; // 166 MHz bus-frequency = <0>; // 166 MHz
clock-frequency = <0>; // 825 MHz, from uboot clock-frequency = <0>; // 825 MHz, from uboot
...@@ -44,31 +45,31 @@ ...@@ -44,31 +45,31 @@
memory { memory {
device_type = "memory"; device_type = "memory";
reg = <00000000 08000000>; // 128M at 0x0 reg = <0x0 0x8000000>; // 128M at 0x0
}; };
soc8541@e0000000 { soc8541@e0000000 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
device_type = "soc"; device_type = "soc";
ranges = <0 e0000000 00100000>; ranges = <0x0 0xe0000000 0x100000>;
reg = <e0000000 00001000>; // CCSRBAR 1M reg = <0xe0000000 0x1000>; // CCSRBAR 1M
bus-frequency = <0>; bus-frequency = <0>;
memory-controller@2000 { memory-controller@2000 {
compatible = "fsl,8541-memory-controller"; compatible = "fsl,8541-memory-controller";
reg = <2000 1000>; reg = <0x2000 0x1000>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <12 2>; interrupts = <18 2>;
}; };
l2-cache-controller@20000 { l2-cache-controller@20000 {
compatible = "fsl,8541-l2-cache-controller"; compatible = "fsl,8541-l2-cache-controller";
reg = <20000 1000>; reg = <0x20000 0x1000>;
cache-line-size = <20>; // 32 bytes cache-line-size = <32>; // 32 bytes
cache-size = <40000>; // L2, 256K cache-size = <0x40000>; // L2, 256K
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <10 2>; interrupts = <16 2>;
}; };
i2c@3000 { i2c@3000 {
...@@ -76,8 +77,8 @@ ...@@ -76,8 +77,8 @@
#size-cells = <0>; #size-cells = <0>;
cell-index = <0>; cell-index = <0>;
compatible = "fsl-i2c"; compatible = "fsl-i2c";
reg = <3000 100>; reg = <0x3000 0x100>;
interrupts = <2b 2>; interrupts = <43 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
dfsrr; dfsrr;
}; };
...@@ -86,18 +87,18 @@ ...@@ -86,18 +87,18 @@
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
compatible = "fsl,gianfar-mdio"; compatible = "fsl,gianfar-mdio";
reg = <24520 20>; reg = <0x24520 0x20>;
phy0: ethernet-phy@0 { phy0: ethernet-phy@0 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <5 1>; interrupts = <5 1>;
reg = <0>; reg = <0x0>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
phy1: ethernet-phy@1 { phy1: ethernet-phy@1 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <5 1>; interrupts = <5 1>;
reg = <1>; reg = <0x1>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
}; };
...@@ -107,9 +108,9 @@ ...@@ -107,9 +108,9 @@
device_type = "network"; device_type = "network";
model = "TSEC"; model = "TSEC";
compatible = "gianfar"; compatible = "gianfar";
reg = <24000 1000>; reg = <0x24000 0x1000>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
interrupts = <1d 2 1e 2 22 2>; interrupts = <29 2 30 2 34 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
phy-handle = <&phy0>; phy-handle = <&phy0>;
}; };
...@@ -119,9 +120,9 @@ ...@@ -119,9 +120,9 @@
device_type = "network"; device_type = "network";
model = "TSEC"; model = "TSEC";
compatible = "gianfar"; compatible = "gianfar";
reg = <25000 1000>; reg = <0x25000 0x1000>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
interrupts = <23 2 24 2 28 2>; interrupts = <35 2 36 2 40 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
phy-handle = <&phy1>; phy-handle = <&phy1>;
}; };
...@@ -130,9 +131,9 @@ ...@@ -130,9 +131,9 @@
cell-index = <0>; cell-index = <0>;
device_type = "serial"; device_type = "serial";
compatible = "ns16550"; compatible = "ns16550";
reg = <4500 100>; // reg base, size reg = <0x4500 0x100>; // reg base, size
clock-frequency = <0>; // should we fill in in uboot? clock-frequency = <0>; // should we fill in in uboot?
interrupts = <2a 2>; interrupts = <42 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
}; };
...@@ -140,9 +141,9 @@ ...@@ -140,9 +141,9 @@
cell-index = <1>; cell-index = <1>;
device_type = "serial"; device_type = "serial";
compatible = "ns16550"; compatible = "ns16550";
reg = <4600 100>; // reg base, size reg = <0x4600 0x100>; // reg base, size
clock-frequency = <0>; // should we fill in in uboot? clock-frequency = <0>; // should we fill in in uboot?
interrupts = <2a 2>; interrupts = <42 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
}; };
...@@ -151,7 +152,7 @@ ...@@ -151,7 +152,7 @@
interrupt-controller; interrupt-controller;
#address-cells = <0>; #address-cells = <0>;
#interrupt-cells = <2>; #interrupt-cells = <2>;
reg = <40000 40000>; reg = <0x40000 0x40000>;
compatible = "chrp,open-pic"; compatible = "chrp,open-pic";
device_type = "open-pic"; device_type = "open-pic";
big-endian; big-endian;
...@@ -161,17 +162,17 @@ ...@@ -161,17 +162,17 @@
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
compatible = "fsl,mpc8541-cpm", "fsl,cpm2"; compatible = "fsl,mpc8541-cpm", "fsl,cpm2";
reg = <919c0 30>; reg = <0x919c0 0x30>;
ranges; ranges;
muram@80000 { muram@80000 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
ranges = <0 80000 10000>; ranges = <0x0 0x80000 0x10000>;
data@0 { data@0 {
compatible = "fsl,cpm-muram-data"; compatible = "fsl,cpm-muram-data";
reg = <0 2000 9000 1000>; reg = <0x0 0x2000 0x9000 0x1000>;
}; };
}; };
...@@ -179,16 +180,16 @@ ...@@ -179,16 +180,16 @@
compatible = "fsl,mpc8541-brg", compatible = "fsl,mpc8541-brg",
"fsl,cpm2-brg", "fsl,cpm2-brg",
"fsl,cpm-brg"; "fsl,cpm-brg";
reg = <919f0 10 915f0 10>; reg = <0x919f0 0x10 0x915f0 0x10>;
}; };
cpmpic: pic@90c00 { cpmpic: pic@90c00 {
interrupt-controller; interrupt-controller;
#address-cells = <0>; #address-cells = <0>;
#interrupt-cells = <2>; #interrupt-cells = <2>;
interrupts = <2e 2>; interrupts = <46 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
reg = <90c00 80>; reg = <0x90c00 0x80>;
compatible = "fsl,mpc8541-cpm-pic", "fsl,cpm2-pic"; compatible = "fsl,mpc8541-cpm-pic", "fsl,cpm2-pic";
}; };
}; };
...@@ -196,68 +197,68 @@ ...@@ -196,68 +197,68 @@
pci0: pci@e0008000 { pci0: pci@e0008000 {
cell-index = <0>; cell-index = <0>;
interrupt-map-mask = <1f800 0 0 7>; interrupt-map-mask = <0x1f800 0x0 0x0 0x7>;
interrupt-map = < interrupt-map = <
/* IDSEL 0x10 */ /* IDSEL 0x10 */
08000 0 0 1 &mpic 0 1 0x8000 0x0 0x0 0x1 &mpic 0x0 0x1
08000 0 0 2 &mpic 1 1 0x8000 0x0 0x0 0x2 &mpic 0x1 0x1
08000 0 0 3 &mpic 2 1 0x8000 0x0 0x0 0x3 &mpic 0x2 0x1
08000 0 0 4 &mpic 3 1 0x8000 0x0 0x0 0x4 &mpic 0x3 0x1
/* IDSEL 0x11 */ /* IDSEL 0x11 */
08800 0 0 1 &mpic 0 1 0x8800 0x0 0x0 0x1 &mpic 0x0 0x1
08800 0 0 2 &mpic 1 1 0x8800 0x0 0x0 0x2 &mpic 0x1 0x1
08800 0 0 3 &mpic 2 1 0x8800 0x0 0x0 0x3 &mpic 0x2 0x1
08800 0 0 4 &mpic 3 1 0x8800 0x0 0x0 0x4 &mpic 0x3 0x1
/* IDSEL 0x12 (Slot 1) */ /* IDSEL 0x12 (Slot 1) */
09000 0 0 1 &mpic 0 1 0x9000 0x0 0x0 0x1 &mpic 0x0 0x1
09000 0 0 2 &mpic 1 1 0x9000 0x0 0x0 0x2 &mpic 0x1 0x1
09000 0 0 3 &mpic 2 1 0x9000 0x0 0x0 0x3 &mpic 0x2 0x1
09000 0 0 4 &mpic 3 1 0x9000 0x0 0x0 0x4 &mpic 0x3 0x1
/* IDSEL 0x13 (Slot 2) */ /* IDSEL 0x13 (Slot 2) */
09800 0 0 1 &mpic 1 1 0x9800 0x0 0x0 0x1 &mpic 0x1 0x1
09800 0 0 2 &mpic 2 1 0x9800 0x0 0x0 0x2 &mpic 0x2 0x1
09800 0 0 3 &mpic 3 1 0x9800 0x0 0x0 0x3 &mpic 0x3 0x1
09800 0 0 4 &mpic 0 1 0x9800 0x0 0x0 0x4 &mpic 0x0 0x1
/* IDSEL 0x14 (Slot 3) */ /* IDSEL 0x14 (Slot 3) */
0a000 0 0 1 &mpic 2 1 0xa000 0x0 0x0 0x1 &mpic 0x2 0x1
0a000 0 0 2 &mpic 3 1 0xa000 0x0 0x0 0x2 &mpic 0x3 0x1
0a000 0 0 3 &mpic 0 1 0xa000 0x0 0x0 0x3 &mpic 0x0 0x1
0a000 0 0 4 &mpic 1 1 0xa000 0x0 0x0 0x4 &mpic 0x1 0x1
/* IDSEL 0x15 (Slot 4) */ /* IDSEL 0x15 (Slot 4) */
0a800 0 0 1 &mpic 3 1 0xa800 0x0 0x0 0x1 &mpic 0x3 0x1
0a800 0 0 2 &mpic 0 1 0xa800 0x0 0x0 0x2 &mpic 0x0 0x1
0a800 0 0 3 &mpic 1 1 0xa800 0x0 0x0 0x3 &mpic 0x1 0x1
0a800 0 0 4 &mpic 2 1 0xa800 0x0 0x0 0x4 &mpic 0x2 0x1
/* Bus 1 (Tundra Bridge) */ /* Bus 1 (Tundra Bridge) */
/* IDSEL 0x12 (ISA bridge) */ /* IDSEL 0x12 (ISA bridge) */
19000 0 0 1 &mpic 0 1 0x19000 0x0 0x0 0x1 &mpic 0x0 0x1
19000 0 0 2 &mpic 1 1 0x19000 0x0 0x0 0x2 &mpic 0x1 0x1
19000 0 0 3 &mpic 2 1 0x19000 0x0 0x0 0x3 &mpic 0x2 0x1
19000 0 0 4 &mpic 3 1>; 0x19000 0x0 0x0 0x4 &mpic 0x3 0x1>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <18 2>; interrupts = <24 2>;
bus-range = <0 0>; bus-range = <0 0>;
ranges = <02000000 0 80000000 80000000 0 20000000 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
01000000 0 00000000 e2000000 0 00100000>; 0x1000000 0x0 0x0 0xe2000000 0x0 0x100000>;
clock-frequency = <3f940aa>; clock-frequency = <66666666>;
#interrupt-cells = <1>; #interrupt-cells = <1>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
reg = <e0008000 1000>; reg = <0xe0008000 0x1000>;
compatible = "fsl,mpc8540-pci"; compatible = "fsl,mpc8540-pci";
device_type = "pci"; device_type = "pci";
i8259@19000 { i8259@19000 {
interrupt-controller; interrupt-controller;
device_type = "interrupt-controller"; device_type = "interrupt-controller";
reg = <19000 0 0 0 1>; reg = <0x19000 0x0 0x0 0x0 0x1>;
#address-cells = <0>; #address-cells = <0>;
#interrupt-cells = <2>; #interrupt-cells = <2>;
compatible = "chrp,iic"; compatible = "chrp,iic";
...@@ -268,24 +269,24 @@ ...@@ -268,24 +269,24 @@
pci1: pci@e0009000 { pci1: pci@e0009000 {
cell-index = <1>; cell-index = <1>;
interrupt-map-mask = <f800 0 0 7>; interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
interrupt-map = < interrupt-map = <
/* IDSEL 0x15 */ /* IDSEL 0x15 */
a800 0 0 1 &mpic b 1 0xa800 0x0 0x0 0x1 &mpic 0xb 0x1
a800 0 0 2 &mpic b 1 0xa800 0x0 0x0 0x2 &mpic 0xb 0x1
a800 0 0 3 &mpic b 1 0xa800 0x0 0x0 0x3 &mpic 0xb 0x1
a800 0 0 4 &mpic b 1>; 0xa800 0x0 0x0 0x4 &mpic 0xb 0x1>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <19 2>; interrupts = <25 2>;
bus-range = <0 0>; bus-range = <0 0>;
ranges = <02000000 0 a0000000 a0000000 0 20000000 ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
01000000 0 00000000 e3000000 0 00100000>; 0x1000000 0x0 0x0 0xe3000000 0x0 0x100000>;
clock-frequency = <3f940aa>; clock-frequency = <66666666>;
#interrupt-cells = <1>; #interrupt-cells = <1>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
reg = <e0009000 1000>; reg = <0xe0009000 0x1000>;
compatible = "fsl,mpc8540-pci"; compatible = "fsl,mpc8540-pci";
device_type = "pci"; device_type = "pci";
}; };
......
/* /*
* MPC8544 DS Device Tree Source * MPC8544 DS Device Tree Source
* *
* Copyright 2007 Freescale Semiconductor Inc. * Copyright 2007, 2008 Freescale Semiconductor Inc.
* *
* This program is free software; you can redistribute it and/or modify it * This program is free software; you can redistribute it and/or modify it
* under the terms of the GNU General Public License as published by the * under the terms of the GNU General Public License as published by the
...@@ -9,6 +9,7 @@ ...@@ -9,6 +9,7 @@
* option) any later version. * option) any later version.
*/ */
/dts-v1/;
/ { / {
model = "MPC8544DS"; model = "MPC8544DS";
compatible = "MPC8544DS", "MPC85xxDS"; compatible = "MPC8544DS", "MPC85xxDS";
...@@ -27,17 +28,16 @@ ...@@ -27,17 +28,16 @@
}; };
cpus { cpus {
#cpus = <1>;
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
PowerPC,8544@0 { PowerPC,8544@0 {
device_type = "cpu"; device_type = "cpu";
reg = <0>; reg = <0x0>;
d-cache-line-size = <20>; // 32 bytes d-cache-line-size = <32>; // 32 bytes
i-cache-line-size = <20>; // 32 bytes i-cache-line-size = <32>; // 32 bytes
d-cache-size = <8000>; // L1, 32K d-cache-size = <0x8000>; // L1, 32K
i-cache-size = <8000>; // L1, 32K i-cache-size = <0x8000>; // L1, 32K
timebase-frequency = <0>; timebase-frequency = <0>;
bus-frequency = <0>; bus-frequency = <0>;
clock-frequency = <0>; clock-frequency = <0>;
...@@ -46,7 +46,7 @@ ...@@ -46,7 +46,7 @@
memory { memory {
device_type = "memory"; device_type = "memory";
reg = <00000000 00000000>; // Filled by U-Boot reg = <0x0 0x0>; // Filled by U-Boot
}; };
soc8544@e0000000 { soc8544@e0000000 {
...@@ -54,24 +54,24 @@ ...@@ -54,24 +54,24 @@
#size-cells = <1>; #size-cells = <1>;
device_type = "soc"; device_type = "soc";
ranges = <00000000 e0000000 00100000>; ranges = <0x0 0xe0000000 0x100000>;
reg = <e0000000 00001000>; // CCSRBAR 1M reg = <0xe0000000 0x1000>; // CCSRBAR 1M
bus-frequency = <0>; // Filled out by uboot. bus-frequency = <0>; // Filled out by uboot.
memory-controller@2000 { memory-controller@2000 {
compatible = "fsl,8544-memory-controller"; compatible = "fsl,8544-memory-controller";
reg = <2000 1000>; reg = <0x2000 0x1000>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <12 2>; interrupts = <18 2>;
}; };
l2-cache-controller@20000 { l2-cache-controller@20000 {
compatible = "fsl,8544-l2-cache-controller"; compatible = "fsl,8544-l2-cache-controller";
reg = <20000 1000>; reg = <0x20000 0x1000>;
cache-line-size = <20>; // 32 bytes cache-line-size = <32>; // 32 bytes
cache-size = <40000>; // L2, 256K cache-size = <0x40000>; // L2, 256K
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <10 2>; interrupts = <16 2>;
}; };
i2c@3000 { i2c@3000 {
...@@ -79,8 +79,8 @@ ...@@ -79,8 +79,8 @@
#size-cells = <0>; #size-cells = <0>;
cell-index = <0>; cell-index = <0>;
compatible = "fsl-i2c"; compatible = "fsl-i2c";
reg = <3000 100>; reg = <0x3000 0x100>;
interrupts = <2b 2>; interrupts = <43 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
dfsrr; dfsrr;
}; };
...@@ -90,8 +90,8 @@ ...@@ -90,8 +90,8 @@
#size-cells = <0>; #size-cells = <0>;
cell-index = <1>; cell-index = <1>;
compatible = "fsl-i2c"; compatible = "fsl-i2c";
reg = <3100 100>; reg = <0x3100 0x100>;
interrupts = <2b 2>; interrupts = <43 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
dfsrr; dfsrr;
}; };
...@@ -100,30 +100,71 @@ ...@@ -100,30 +100,71 @@
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
compatible = "fsl,gianfar-mdio"; compatible = "fsl,gianfar-mdio";
reg = <24520 20>; reg = <0x24520 0x20>;
phy0: ethernet-phy@0 { phy0: ethernet-phy@0 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <a 1>; interrupts = <10 1>;
reg = <0>; reg = <0x0>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
phy1: ethernet-phy@1 { phy1: ethernet-phy@1 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <a 1>; interrupts = <10 1>;
reg = <1>; reg = <0x1>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
}; };
dma@21300 {
#address-cells = <1>;
#size-cells = <1>;
compatible = "fsl,mpc8544-dma", "fsl,eloplus-dma";
reg = <0x21300 0x4>;
ranges = <0x0 0x21100 0x200>;
cell-index = <0>;
dma-channel@0 {
compatible = "fsl,mpc8544-dma-channel",
"fsl,eloplus-dma-channel";
reg = <0x0 0x80>;
cell-index = <0>;
interrupt-parent = <&mpic>;
interrupts = <20 2>;
};
dma-channel@80 {
compatible = "fsl,mpc8544-dma-channel",
"fsl,eloplus-dma-channel";
reg = <0x80 0x80>;
cell-index = <1>;
interrupt-parent = <&mpic>;
interrupts = <21 2>;
};
dma-channel@100 {
compatible = "fsl,mpc8544-dma-channel",
"fsl,eloplus-dma-channel";
reg = <0x100 0x80>;
cell-index = <2>;
interrupt-parent = <&mpic>;
interrupts = <22 2>;
};
dma-channel@180 {
compatible = "fsl,mpc8544-dma-channel",
"fsl,eloplus-dma-channel";
reg = <0x180 0x80>;
cell-index = <3>;
interrupt-parent = <&mpic>;
interrupts = <23 2>;
};
};
enet0: ethernet@24000 { enet0: ethernet@24000 {
cell-index = <0>; cell-index = <0>;
device_type = "network"; device_type = "network";
model = "TSEC"; model = "TSEC";
compatible = "gianfar"; compatible = "gianfar";
reg = <24000 1000>; reg = <0x24000 0x1000>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
interrupts = <1d 2 1e 2 22 2>; interrupts = <29 2 30 2 34 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
phy-handle = <&phy0>; phy-handle = <&phy0>;
phy-connection-type = "rgmii-id"; phy-connection-type = "rgmii-id";
...@@ -134,9 +175,9 @@ ...@@ -134,9 +175,9 @@
device_type = "network"; device_type = "network";
model = "TSEC"; model = "TSEC";
compatible = "gianfar"; compatible = "gianfar";
reg = <26000 1000>; reg = <0x26000 0x1000>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
interrupts = <1f 2 20 2 21 2>; interrupts = <31 2 32 2 33 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
phy-handle = <&phy1>; phy-handle = <&phy1>;
phy-connection-type = "rgmii-id"; phy-connection-type = "rgmii-id";
...@@ -146,9 +187,9 @@ ...@@ -146,9 +187,9 @@
cell-index = <0>; cell-index = <0>;
device_type = "serial"; device_type = "serial";
compatible = "ns16550"; compatible = "ns16550";
reg = <4500 100>; reg = <0x4500 0x100>;
clock-frequency = <0>; clock-frequency = <0>;
interrupts = <2a 2>; interrupts = <42 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
}; };
...@@ -156,15 +197,15 @@ ...@@ -156,15 +197,15 @@
cell-index = <1>; cell-index = <1>;
device_type = "serial"; device_type = "serial";
compatible = "ns16550"; compatible = "ns16550";
reg = <4600 100>; reg = <0x4600 0x100>;
clock-frequency = <0>; clock-frequency = <0>;
interrupts = <2a 2>; interrupts = <42 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
}; };
global-utilities@e0000 { //global utilities block global-utilities@e0000 { //global utilities block
compatible = "fsl,mpc8548-guts"; compatible = "fsl,mpc8548-guts";
reg = <e0000 1000>; reg = <0xe0000 0x1000>;
fsl,has-rstcr; fsl,has-rstcr;
}; };
...@@ -173,7 +214,7 @@ ...@@ -173,7 +214,7 @@
interrupt-controller; interrupt-controller;
#address-cells = <0>; #address-cells = <0>;
#interrupt-cells = <2>; #interrupt-cells = <2>;
reg = <40000 40000>; reg = <0x40000 0x40000>;
compatible = "chrp,open-pic"; compatible = "chrp,open-pic";
device_type = "open-pic"; device_type = "open-pic";
big-endian; big-endian;
...@@ -184,32 +225,32 @@ ...@@ -184,32 +225,32 @@
cell-index = <0>; cell-index = <0>;
compatible = "fsl,mpc8540-pci"; compatible = "fsl,mpc8540-pci";
device_type = "pci"; device_type = "pci";
interrupt-map-mask = <f800 0 0 7>; interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
interrupt-map = < interrupt-map = <
/* IDSEL 0x11 J17 Slot 1 */ /* IDSEL 0x11 J17 Slot 1 */
8800 0 0 1 &mpic 2 1 0x8800 0x0 0x0 0x1 &mpic 0x2 0x1
8800 0 0 2 &mpic 3 1 0x8800 0x0 0x0 0x2 &mpic 0x3 0x1
8800 0 0 3 &mpic 4 1 0x8800 0x0 0x0 0x3 &mpic 0x4 0x1
8800 0 0 4 &mpic 1 1 0x8800 0x0 0x0 0x4 &mpic 0x1 0x1
/* IDSEL 0x12 J16 Slot 2 */ /* IDSEL 0x12 J16 Slot 2 */
9000 0 0 1 &mpic 3 1 0x9000 0x0 0x0 0x1 &mpic 0x3 0x1
9000 0 0 2 &mpic 4 1 0x9000 0x0 0x0 0x2 &mpic 0x4 0x1
9000 0 0 3 &mpic 2 1 0x9000 0x0 0x0 0x3 &mpic 0x2 0x1
9000 0 0 4 &mpic 1 1>; 0x9000 0x0 0x0 0x4 &mpic 0x1 0x1>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <18 2>; interrupts = <24 2>;
bus-range = <0 ff>; bus-range = <0 255>;
ranges = <02000000 0 c0000000 c0000000 0 20000000 ranges = <0x2000000 0x0 0xc0000000 0xc0000000 0x0 0x20000000
01000000 0 00000000 e1000000 0 00010000>; 0x1000000 0x0 0x0 0xe1000000 0x0 0x10000>;
clock-frequency = <3f940aa>; clock-frequency = <66666666>;
#interrupt-cells = <1>; #interrupt-cells = <1>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
reg = <e0008000 1000>; reg = <0xe0008000 0x1000>;
}; };
pci1: pcie@e0009000 { pci1: pcie@e0009000 {
...@@ -219,33 +260,33 @@ ...@@ -219,33 +260,33 @@
#interrupt-cells = <1>; #interrupt-cells = <1>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
reg = <e0009000 1000>; reg = <0xe0009000 0x1000>;
bus-range = <0 ff>; bus-range = <0 255>;
ranges = <02000000 0 80000000 80000000 0 20000000 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
01000000 0 00000000 e1010000 0 00010000>; 0x1000000 0x0 0x0 0xe1010000 0x0 0x10000>;
clock-frequency = <1fca055>; clock-frequency = <33333333>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <1a 2>; interrupts = <26 2>;
interrupt-map-mask = <f800 0 0 7>; interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
interrupt-map = < interrupt-map = <
/* IDSEL 0x0 */ /* IDSEL 0x0 */
0000 0 0 1 &mpic 4 1 0000 0x0 0x0 0x1 &mpic 0x4 0x1
0000 0 0 2 &mpic 5 1 0000 0x0 0x0 0x2 &mpic 0x5 0x1
0000 0 0 3 &mpic 6 1 0000 0x0 0x0 0x3 &mpic 0x6 0x1
0000 0 0 4 &mpic 7 1 0000 0x0 0x0 0x4 &mpic 0x7 0x1
>; >;
pcie@0 { pcie@0 {
reg = <0 0 0 0 0>; reg = <0x0 0x0 0x0 0x0 0x0>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
device_type = "pci"; device_type = "pci";
ranges = <02000000 0 80000000 ranges = <0x2000000 0x0 0x80000000
02000000 0 80000000 0x2000000 0x0 0x80000000
0 20000000 0x0 0x20000000
01000000 0 00000000 0x1000000 0x0 0x0
01000000 0 00000000 0x1000000 0x0 0x0
0 00010000>; 0x0 0x10000>;
}; };
}; };
...@@ -256,33 +297,33 @@ ...@@ -256,33 +297,33 @@
#interrupt-cells = <1>; #interrupt-cells = <1>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
reg = <e000a000 1000>; reg = <0xe000a000 0x1000>;
bus-range = <0 ff>; bus-range = <0 255>;
ranges = <02000000 0 a0000000 a0000000 0 10000000 ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
01000000 0 00000000 e1020000 0 00010000>; 0x1000000 0x0 0x0 0xe1020000 0x0 0x10000>;
clock-frequency = <1fca055>; clock-frequency = <33333333>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <19 2>; interrupts = <25 2>;
interrupt-map-mask = <f800 0 0 7>; interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
interrupt-map = < interrupt-map = <
/* IDSEL 0x0 */ /* IDSEL 0x0 */
0000 0 0 1 &mpic 0 1 0000 0x0 0x0 0x1 &mpic 0x0 0x1
0000 0 0 2 &mpic 1 1 0000 0x0 0x0 0x2 &mpic 0x1 0x1
0000 0 0 3 &mpic 2 1 0000 0x0 0x0 0x3 &mpic 0x2 0x1
0000 0 0 4 &mpic 3 1 0000 0x0 0x0 0x4 &mpic 0x3 0x1
>; >;
pcie@0 { pcie@0 {
reg = <0 0 0 0 0>; reg = <0x0 0x0 0x0 0x0 0x0>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
device_type = "pci"; device_type = "pci";
ranges = <02000000 0 a0000000 ranges = <0x2000000 0x0 0xa0000000
02000000 0 a0000000 0x2000000 0x0 0xa0000000
0 10000000 0x0 0x10000000
01000000 0 00000000 0x1000000 0x0 0x0
01000000 0 00000000 0x1000000 0x0 0x0
0 00010000>; 0x0 0x10000>;
}; };
}; };
...@@ -293,72 +334,72 @@ ...@@ -293,72 +334,72 @@
#interrupt-cells = <1>; #interrupt-cells = <1>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
reg = <e000b000 1000>; reg = <0xe000b000 0x1000>;
bus-range = <0 ff>; bus-range = <0 255>;
ranges = <02000000 0 b0000000 b0000000 0 00100000 ranges = <0x2000000 0x0 0xb0000000 0xb0000000 0x0 0x100000
01000000 0 00000000 b0100000 0 00100000>; 0x1000000 0x0 0x0 0xb0100000 0x0 0x100000>;
clock-frequency = <1fca055>; clock-frequency = <33333333>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <1b 2>; interrupts = <27 2>;
interrupt-map-mask = <ff00 0 0 1>; interrupt-map-mask = <0xff00 0x0 0x0 0x1>;
interrupt-map = < interrupt-map = <
// IDSEL 0x1c USB // IDSEL 0x1c USB
e000 0 0 1 &i8259 c 2 0xe000 0x0 0x0 0x1 &i8259 0xc 0x2
e100 0 0 2 &i8259 9 2 0xe100 0x0 0x0 0x2 &i8259 0x9 0x2
e200 0 0 3 &i8259 a 2 0xe200 0x0 0x0 0x3 &i8259 0xa 0x2
e300 0 0 4 &i8259 b 2 0xe300 0x0 0x0 0x4 &i8259 0xb 0x2
// IDSEL 0x1d Audio // IDSEL 0x1d Audio
e800 0 0 1 &i8259 6 2 0xe800 0x0 0x0 0x1 &i8259 0x6 0x2
// IDSEL 0x1e Legacy // IDSEL 0x1e Legacy
f000 0 0 1 &i8259 7 2 0xf000 0x0 0x0 0x1 &i8259 0x7 0x2
f100 0 0 1 &i8259 7 2 0xf100 0x0 0x0 0x1 &i8259 0x7 0x2
// IDSEL 0x1f IDE/SATA // IDSEL 0x1f IDE/SATA
f800 0 0 1 &i8259 e 2 0xf800 0x0 0x0 0x1 &i8259 0xe 0x2
f900 0 0 1 &i8259 5 2 0xf900 0x0 0x0 0x1 &i8259 0x5 0x2
>; >;
pcie@0 { pcie@0 {
reg = <0 0 0 0 0>; reg = <0x0 0x0 0x0 0x0 0x0>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
device_type = "pci"; device_type = "pci";
ranges = <02000000 0 b0000000 ranges = <0x2000000 0x0 0xb0000000
02000000 0 b0000000 0x2000000 0x0 0xb0000000
0 00100000 0x0 0x100000
01000000 0 00000000 0x1000000 0x0 0x0
01000000 0 00000000 0x1000000 0x0 0x0
0 00100000>; 0x0 0x100000>;
uli1575@0 { uli1575@0 {
reg = <0 0 0 0 0>; reg = <0x0 0x0 0x0 0x0 0x0>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
ranges = <02000000 0 b0000000 ranges = <0x2000000 0x0 0xb0000000
02000000 0 b0000000 0x2000000 0x0 0xb0000000
0 00100000 0x0 0x100000
01000000 0 00000000 0x1000000 0x0 0x0
01000000 0 00000000 0x1000000 0x0 0x0
0 00100000>; 0x0 0x100000>;
isa@1e { isa@1e {
device_type = "isa"; device_type = "isa";
#interrupt-cells = <2>; #interrupt-cells = <2>;
#size-cells = <1>; #size-cells = <1>;
#address-cells = <2>; #address-cells = <2>;
reg = <f000 0 0 0 0>; reg = <0xf000 0x0 0x0 0x0 0x0>;
ranges = <1 0 ranges = <0x1 0x0
01000000 0 0 0x1000000 0x0 0x0
00001000>; 0x1000>;
interrupt-parent = <&i8259>; interrupt-parent = <&i8259>;
i8259: interrupt-controller@20 { i8259: interrupt-controller@20 {
reg = <1 20 2 reg = <0x1 0x20 0x2
1 a0 2 0x1 0xa0 0x2
1 4d0 2>; 0x1 0x4d0 0x2>;
interrupt-controller; interrupt-controller;
device_type = "interrupt-controller"; device_type = "interrupt-controller";
#address-cells = <0>; #address-cells = <0>;
...@@ -371,28 +412,28 @@ ...@@ -371,28 +412,28 @@
i8042@60 { i8042@60 {
#size-cells = <0>; #size-cells = <0>;
#address-cells = <1>; #address-cells = <1>;
reg = <1 60 1 1 64 1>; reg = <0x1 0x60 0x1 0x1 0x64 0x1>;
interrupts = <1 3 c 3>; interrupts = <1 3 12 3>;
interrupt-parent = <&i8259>; interrupt-parent = <&i8259>;
keyboard@0 { keyboard@0 {
reg = <0>; reg = <0x0>;
compatible = "pnpPNP,303"; compatible = "pnpPNP,303";
}; };
mouse@1 { mouse@1 {
reg = <1>; reg = <0x1>;
compatible = "pnpPNP,f03"; compatible = "pnpPNP,f03";
}; };
}; };
rtc@70 { rtc@70 {
compatible = "pnpPNP,b00"; compatible = "pnpPNP,b00";
reg = <1 70 2>; reg = <0x1 0x70 0x2>;
}; };
gpio@400 { gpio@400 {
reg = <1 400 80>; reg = <0x1 0x400 0x80>;
}; };
}; };
}; };
......
/* /*
* MPC8548 CDS Device Tree Source * MPC8548 CDS Device Tree Source
* *
* Copyright 2006 Freescale Semiconductor Inc. * Copyright 2006, 2008 Freescale Semiconductor Inc.
* *
* This program is free software; you can redistribute it and/or modify it * This program is free software; you can redistribute it and/or modify it
* under the terms of the GNU General Public License as published by the * under the terms of the GNU General Public License as published by the
...@@ -9,6 +9,7 @@ ...@@ -9,6 +9,7 @@
* option) any later version. * option) any later version.
*/ */
/dts-v1/;
/ { / {
model = "MPC8548CDS"; model = "MPC8548CDS";
...@@ -36,11 +37,11 @@ ...@@ -36,11 +37,11 @@
PowerPC,8548@0 { PowerPC,8548@0 {
device_type = "cpu"; device_type = "cpu";
reg = <0>; reg = <0x0>;
d-cache-line-size = <20>; // 32 bytes d-cache-line-size = <32>; // 32 bytes
i-cache-line-size = <20>; // 32 bytes i-cache-line-size = <32>; // 32 bytes
d-cache-size = <8000>; // L1, 32K d-cache-size = <0x8000>; // L1, 32K
i-cache-size = <8000>; // L1, 32K i-cache-size = <0x8000>; // L1, 32K
timebase-frequency = <0>; // 33 MHz, from uboot timebase-frequency = <0>; // 33 MHz, from uboot
bus-frequency = <0>; // 166 MHz bus-frequency = <0>; // 166 MHz
clock-frequency = <0>; // 825 MHz, from uboot clock-frequency = <0>; // 825 MHz, from uboot
...@@ -49,31 +50,31 @@ ...@@ -49,31 +50,31 @@
memory { memory {
device_type = "memory"; device_type = "memory";
reg = <00000000 08000000>; // 128M at 0x0 reg = <0x0 0x8000000>; // 128M at 0x0
}; };
soc8548@e0000000 { soc8548@e0000000 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
device_type = "soc"; device_type = "soc";
ranges = <00000000 e0000000 00100000>; ranges = <0x0 0xe0000000 0x100000>;
reg = <e0000000 00001000>; // CCSRBAR reg = <0xe0000000 0x1000>; // CCSRBAR
bus-frequency = <0>; bus-frequency = <0>;
memory-controller@2000 { memory-controller@2000 {
compatible = "fsl,8548-memory-controller"; compatible = "fsl,8548-memory-controller";
reg = <2000 1000>; reg = <0x2000 0x1000>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <12 2>; interrupts = <18 2>;
}; };
l2-cache-controller@20000 { l2-cache-controller@20000 {
compatible = "fsl,8548-l2-cache-controller"; compatible = "fsl,8548-l2-cache-controller";
reg = <20000 1000>; reg = <0x20000 0x1000>;
cache-line-size = <20>; // 32 bytes cache-line-size = <32>; // 32 bytes
cache-size = <80000>; // L2, 512K cache-size = <0x80000>; // L2, 512K
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <10 2>; interrupts = <16 2>;
}; };
i2c@3000 { i2c@3000 {
...@@ -81,8 +82,8 @@ ...@@ -81,8 +82,8 @@
#size-cells = <0>; #size-cells = <0>;
cell-index = <0>; cell-index = <0>;
compatible = "fsl-i2c"; compatible = "fsl-i2c";
reg = <3000 100>; reg = <0x3000 0x100>;
interrupts = <2b 2>; interrupts = <43 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
dfsrr; dfsrr;
}; };
...@@ -92,8 +93,8 @@ ...@@ -92,8 +93,8 @@
#size-cells = <0>; #size-cells = <0>;
cell-index = <1>; cell-index = <1>;
compatible = "fsl-i2c"; compatible = "fsl-i2c";
reg = <3100 100>; reg = <0x3100 0x100>;
interrupts = <2b 2>; interrupts = <43 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
dfsrr; dfsrr;
}; };
...@@ -102,30 +103,30 @@ ...@@ -102,30 +103,30 @@
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
compatible = "fsl,gianfar-mdio"; compatible = "fsl,gianfar-mdio";
reg = <24520 20>; reg = <0x24520 0x20>;
phy0: ethernet-phy@0 { phy0: ethernet-phy@0 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <5 1>; interrupts = <5 1>;
reg = <0>; reg = <0x0>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
phy1: ethernet-phy@1 { phy1: ethernet-phy@1 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <5 1>; interrupts = <5 1>;
reg = <1>; reg = <0x1>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
phy2: ethernet-phy@2 { phy2: ethernet-phy@2 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <5 1>; interrupts = <5 1>;
reg = <2>; reg = <0x2>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
phy3: ethernet-phy@3 { phy3: ethernet-phy@3 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <5 1>; interrupts = <5 1>;
reg = <3>; reg = <0x3>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
}; };
...@@ -135,9 +136,9 @@ ...@@ -135,9 +136,9 @@
device_type = "network"; device_type = "network";
model = "eTSEC"; model = "eTSEC";
compatible = "gianfar"; compatible = "gianfar";
reg = <24000 1000>; reg = <0x24000 0x1000>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
interrupts = <1d 2 1e 2 22 2>; interrupts = <29 2 30 2 34 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
phy-handle = <&phy0>; phy-handle = <&phy0>;
}; };
...@@ -147,9 +148,9 @@ ...@@ -147,9 +148,9 @@
device_type = "network"; device_type = "network";
model = "eTSEC"; model = "eTSEC";
compatible = "gianfar"; compatible = "gianfar";
reg = <25000 1000>; reg = <0x25000 0x1000>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
interrupts = <23 2 24 2 28 2>; interrupts = <35 2 36 2 40 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
phy-handle = <&phy1>; phy-handle = <&phy1>;
}; };
...@@ -160,9 +161,9 @@ ...@@ -160,9 +161,9 @@
device_type = "network"; device_type = "network";
model = "eTSEC"; model = "eTSEC";
compatible = "gianfar"; compatible = "gianfar";
reg = <26000 1000>; reg = <0x26000 0x1000>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
interrupts = <1f 2 20 2 21 2>; interrupts = <31 2 32 2 33 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
phy-handle = <&phy2>; phy-handle = <&phy2>;
}; };
...@@ -172,9 +173,9 @@ ...@@ -172,9 +173,9 @@
device_type = "network"; device_type = "network";
model = "eTSEC"; model = "eTSEC";
compatible = "gianfar"; compatible = "gianfar";
reg = <27000 1000>; reg = <0x27000 0x1000>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
interrupts = <25 2 26 2 27 2>; interrupts = <37 2 38 2 39 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
phy-handle = <&phy3>; phy-handle = <&phy3>;
}; };
...@@ -184,9 +185,9 @@ ...@@ -184,9 +185,9 @@
cell-index = <0>; cell-index = <0>;
device_type = "serial"; device_type = "serial";
compatible = "ns16550"; compatible = "ns16550";
reg = <4500 100>; // reg base, size reg = <0x4500 0x100>; // reg base, size
clock-frequency = <0>; // should we fill in in uboot? clock-frequency = <0>; // should we fill in in uboot?
interrupts = <2a 2>; interrupts = <42 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
}; };
...@@ -194,15 +195,15 @@ ...@@ -194,15 +195,15 @@
cell-index = <1>; cell-index = <1>;
device_type = "serial"; device_type = "serial";
compatible = "ns16550"; compatible = "ns16550";
reg = <4600 100>; // reg base, size reg = <0x4600 0x100>; // reg base, size
clock-frequency = <0>; // should we fill in in uboot? clock-frequency = <0>; // should we fill in in uboot?
interrupts = <2a 2>; interrupts = <42 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
}; };
global-utilities@e0000 { //global utilities reg global-utilities@e0000 { //global utilities reg
compatible = "fsl,mpc8548-guts"; compatible = "fsl,mpc8548-guts";
reg = <e0000 1000>; reg = <0xe0000 0x1000>;
fsl,has-rstcr; fsl,has-rstcr;
}; };
...@@ -211,7 +212,7 @@ ...@@ -211,7 +212,7 @@
interrupt-controller; interrupt-controller;
#address-cells = <0>; #address-cells = <0>;
#interrupt-cells = <2>; #interrupt-cells = <2>;
reg = <40000 40000>; reg = <0x40000 0x40000>;
compatible = "chrp,open-pic"; compatible = "chrp,open-pic";
device_type = "open-pic"; device_type = "open-pic";
big-endian; big-endian;
...@@ -220,139 +221,139 @@ ...@@ -220,139 +221,139 @@
pci0: pci@e0008000 { pci0: pci@e0008000 {
cell-index = <0>; cell-index = <0>;
interrupt-map-mask = <f800 0 0 7>; interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
interrupt-map = < interrupt-map = <
/* IDSEL 0x4 (PCIX Slot 2) */ /* IDSEL 0x4 (PCIX Slot 2) */
02000 0 0 1 &mpic 0 1 0x2000 0x0 0x0 0x1 &mpic 0x0 0x1
02000 0 0 2 &mpic 1 1 0x2000 0x0 0x0 0x2 &mpic 0x1 0x1
02000 0 0 3 &mpic 2 1 0x2000 0x0 0x0 0x3 &mpic 0x2 0x1
02000 0 0 4 &mpic 3 1 0x2000 0x0 0x0 0x4 &mpic 0x3 0x1
/* IDSEL 0x5 (PCIX Slot 3) */ /* IDSEL 0x5 (PCIX Slot 3) */
02800 0 0 1 &mpic 1 1 0x2800 0x0 0x0 0x1 &mpic 0x1 0x1
02800 0 0 2 &mpic 2 1 0x2800 0x0 0x0 0x2 &mpic 0x2 0x1
02800 0 0 3 &mpic 3 1 0x2800 0x0 0x0 0x3 &mpic 0x3 0x1
02800 0 0 4 &mpic 0 1 0x2800 0x0 0x0 0x4 &mpic 0x0 0x1
/* IDSEL 0x6 (PCIX Slot 4) */ /* IDSEL 0x6 (PCIX Slot 4) */
03000 0 0 1 &mpic 2 1 0x3000 0x0 0x0 0x1 &mpic 0x2 0x1
03000 0 0 2 &mpic 3 1 0x3000 0x0 0x0 0x2 &mpic 0x3 0x1
03000 0 0 3 &mpic 0 1 0x3000 0x0 0x0 0x3 &mpic 0x0 0x1
03000 0 0 4 &mpic 1 1 0x3000 0x0 0x0 0x4 &mpic 0x1 0x1
/* IDSEL 0x8 (PCIX Slot 5) */ /* IDSEL 0x8 (PCIX Slot 5) */
04000 0 0 1 &mpic 0 1 0x4000 0x0 0x0 0x1 &mpic 0x0 0x1
04000 0 0 2 &mpic 1 1 0x4000 0x0 0x0 0x2 &mpic 0x1 0x1
04000 0 0 3 &mpic 2 1 0x4000 0x0 0x0 0x3 &mpic 0x2 0x1
04000 0 0 4 &mpic 3 1 0x4000 0x0 0x0 0x4 &mpic 0x3 0x1
/* IDSEL 0xC (Tsi310 bridge) */ /* IDSEL 0xC (Tsi310 bridge) */
06000 0 0 1 &mpic 0 1 0x6000 0x0 0x0 0x1 &mpic 0x0 0x1
06000 0 0 2 &mpic 1 1 0x6000 0x0 0x0 0x2 &mpic 0x1 0x1
06000 0 0 3 &mpic 2 1 0x6000 0x0 0x0 0x3 &mpic 0x2 0x1
06000 0 0 4 &mpic 3 1 0x6000 0x0 0x0 0x4 &mpic 0x3 0x1
/* IDSEL 0x14 (Slot 2) */ /* IDSEL 0x14 (Slot 2) */
0a000 0 0 1 &mpic 0 1 0xa000 0x0 0x0 0x1 &mpic 0x0 0x1
0a000 0 0 2 &mpic 1 1 0xa000 0x0 0x0 0x2 &mpic 0x1 0x1
0a000 0 0 3 &mpic 2 1 0xa000 0x0 0x0 0x3 &mpic 0x2 0x1
0a000 0 0 4 &mpic 3 1 0xa000 0x0 0x0 0x4 &mpic 0x3 0x1
/* IDSEL 0x15 (Slot 3) */ /* IDSEL 0x15 (Slot 3) */
0a800 0 0 1 &mpic 1 1 0xa800 0x0 0x0 0x1 &mpic 0x1 0x1
0a800 0 0 2 &mpic 2 1 0xa800 0x0 0x0 0x2 &mpic 0x2 0x1
0a800 0 0 3 &mpic 3 1 0xa800 0x0 0x0 0x3 &mpic 0x3 0x1
0a800 0 0 4 &mpic 0 1 0xa800 0x0 0x0 0x4 &mpic 0x0 0x1
/* IDSEL 0x16 (Slot 4) */ /* IDSEL 0x16 (Slot 4) */
0b000 0 0 1 &mpic 2 1 0xb000 0x0 0x0 0x1 &mpic 0x2 0x1
0b000 0 0 2 &mpic 3 1 0xb000 0x0 0x0 0x2 &mpic 0x3 0x1
0b000 0 0 3 &mpic 0 1 0xb000 0x0 0x0 0x3 &mpic 0x0 0x1
0b000 0 0 4 &mpic 1 1 0xb000 0x0 0x0 0x4 &mpic 0x1 0x1
/* IDSEL 0x18 (Slot 5) */ /* IDSEL 0x18 (Slot 5) */
0c000 0 0 1 &mpic 0 1 0xc000 0x0 0x0 0x1 &mpic 0x0 0x1
0c000 0 0 2 &mpic 1 1 0xc000 0x0 0x0 0x2 &mpic 0x1 0x1
0c000 0 0 3 &mpic 2 1 0xc000 0x0 0x0 0x3 &mpic 0x2 0x1
0c000 0 0 4 &mpic 3 1 0xc000 0x0 0x0 0x4 &mpic 0x3 0x1
/* IDSEL 0x1C (Tsi310 bridge PCI primary) */ /* IDSEL 0x1C (Tsi310 bridge PCI primary) */
0E000 0 0 1 &mpic 0 1 0xe000 0x0 0x0 0x1 &mpic 0x0 0x1
0E000 0 0 2 &mpic 1 1 0xe000 0x0 0x0 0x2 &mpic 0x1 0x1
0E000 0 0 3 &mpic 2 1 0xe000 0x0 0x0 0x3 &mpic 0x2 0x1
0E000 0 0 4 &mpic 3 1>; 0xe000 0x0 0x0 0x4 &mpic 0x3 0x1>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <18 2>; interrupts = <24 2>;
bus-range = <0 0>; bus-range = <0 0>;
ranges = <02000000 0 80000000 80000000 0 10000000 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x10000000
01000000 0 00000000 e2000000 0 00800000>; 0x1000000 0x0 0x0 0xe2000000 0x0 0x800000>;
clock-frequency = <3f940aa>; clock-frequency = <66666666>;
#interrupt-cells = <1>; #interrupt-cells = <1>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
reg = <e0008000 1000>; reg = <0xe0008000 0x1000>;
compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci"; compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
device_type = "pci"; device_type = "pci";
pci_bridge@1c { pci_bridge@1c {
interrupt-map-mask = <f800 0 0 7>; interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
interrupt-map = < interrupt-map = <
/* IDSEL 0x00 (PrPMC Site) */ /* IDSEL 0x00 (PrPMC Site) */
0000 0 0 1 &mpic 0 1 0000 0x0 0x0 0x1 &mpic 0x0 0x1
0000 0 0 2 &mpic 1 1 0000 0x0 0x0 0x2 &mpic 0x1 0x1
0000 0 0 3 &mpic 2 1 0000 0x0 0x0 0x3 &mpic 0x2 0x1
0000 0 0 4 &mpic 3 1 0000 0x0 0x0 0x4 &mpic 0x3 0x1
/* IDSEL 0x04 (VIA chip) */ /* IDSEL 0x04 (VIA chip) */
2000 0 0 1 &mpic 0 1 0x2000 0x0 0x0 0x1 &mpic 0x0 0x1
2000 0 0 2 &mpic 1 1 0x2000 0x0 0x0 0x2 &mpic 0x1 0x1
2000 0 0 3 &mpic 2 1 0x2000 0x0 0x0 0x3 &mpic 0x2 0x1
2000 0 0 4 &mpic 3 1 0x2000 0x0 0x0 0x4 &mpic 0x3 0x1
/* IDSEL 0x05 (8139) */ /* IDSEL 0x05 (8139) */
2800 0 0 1 &mpic 1 1 0x2800 0x0 0x0 0x1 &mpic 0x1 0x1
/* IDSEL 0x06 (Slot 6) */ /* IDSEL 0x06 (Slot 6) */
3000 0 0 1 &mpic 2 1 0x3000 0x0 0x0 0x1 &mpic 0x2 0x1
3000 0 0 2 &mpic 3 1 0x3000 0x0 0x0 0x2 &mpic 0x3 0x1
3000 0 0 3 &mpic 0 1 0x3000 0x0 0x0 0x3 &mpic 0x0 0x1
3000 0 0 4 &mpic 1 1 0x3000 0x0 0x0 0x4 &mpic 0x1 0x1
/* IDESL 0x07 (Slot 7) */ /* IDESL 0x07 (Slot 7) */
3800 0 0 1 &mpic 3 1 0x3800 0x0 0x0 0x1 &mpic 0x3 0x1
3800 0 0 2 &mpic 0 1 0x3800 0x0 0x0 0x2 &mpic 0x0 0x1
3800 0 0 3 &mpic 1 1 0x3800 0x0 0x0 0x3 &mpic 0x1 0x1
3800 0 0 4 &mpic 2 1>; 0x3800 0x0 0x0 0x4 &mpic 0x2 0x1>;
reg = <e000 0 0 0 0>; reg = <0xe000 0x0 0x0 0x0 0x0>;
#interrupt-cells = <1>; #interrupt-cells = <1>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
ranges = <02000000 0 80000000 ranges = <0x2000000 0x0 0x80000000
02000000 0 80000000 0x2000000 0x0 0x80000000
0 20000000 0x0 0x20000000
01000000 0 00000000 0x1000000 0x0 0x0
01000000 0 00000000 0x1000000 0x0 0x0
0 00080000>; 0x0 0x80000>;
clock-frequency = <1fca055>; clock-frequency = <33333333>;
isa@4 { isa@4 {
device_type = "isa"; device_type = "isa";
#interrupt-cells = <2>; #interrupt-cells = <2>;
#size-cells = <1>; #size-cells = <1>;
#address-cells = <2>; #address-cells = <2>;
reg = <2000 0 0 0 0>; reg = <0x2000 0x0 0x0 0x0 0x0>;
ranges = <1 0 01000000 0 0 00001000>; ranges = <0x1 0x0 0x1000000 0x0 0x0 0x1000>;
interrupt-parent = <&i8259>; interrupt-parent = <&i8259>;
i8259: interrupt-controller@20 { i8259: interrupt-controller@20 {
interrupt-controller; interrupt-controller;
device_type = "interrupt-controller"; device_type = "interrupt-controller";
reg = <1 20 2 reg = <0x1 0x20 0x2
1 a0 2 0x1 0xa0 0x2
1 4d0 2>; 0x1 0x4d0 0x2>;
#address-cells = <0>; #address-cells = <0>;
#interrupt-cells = <2>; #interrupt-cells = <2>;
compatible = "chrp,iic"; compatible = "chrp,iic";
...@@ -362,7 +363,7 @@ ...@@ -362,7 +363,7 @@
rtc@70 { rtc@70 {
compatible = "pnpPNP,b00"; compatible = "pnpPNP,b00";
reg = <1 70 2>; reg = <0x1 0x70 0x2>;
}; };
}; };
}; };
...@@ -370,64 +371,64 @@ ...@@ -370,64 +371,64 @@
pci1: pci@e0009000 { pci1: pci@e0009000 {
cell-index = <1>; cell-index = <1>;
interrupt-map-mask = <f800 0 0 7>; interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
interrupt-map = < interrupt-map = <
/* IDSEL 0x15 */ /* IDSEL 0x15 */
a800 0 0 1 &mpic b 1 0xa800 0x0 0x0 0x1 &mpic 0xb 0x1
a800 0 0 2 &mpic 1 1 0xa800 0x0 0x0 0x2 &mpic 0x1 0x1
a800 0 0 3 &mpic 2 1 0xa800 0x0 0x0 0x3 &mpic 0x2 0x1
a800 0 0 4 &mpic 3 1>; 0xa800 0x0 0x0 0x4 &mpic 0x3 0x1>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <19 2>; interrupts = <25 2>;
bus-range = <0 0>; bus-range = <0 0>;
ranges = <02000000 0 90000000 90000000 0 10000000 ranges = <0x2000000 0x0 0x90000000 0x90000000 0x0 0x10000000
01000000 0 00000000 e2800000 0 00800000>; 0x1000000 0x0 0x0 0xe2800000 0x0 0x800000>;
clock-frequency = <3f940aa>; clock-frequency = <66666666>;
#interrupt-cells = <1>; #interrupt-cells = <1>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
reg = <e0009000 1000>; reg = <0xe0009000 0x1000>;
compatible = "fsl,mpc8540-pci"; compatible = "fsl,mpc8540-pci";
device_type = "pci"; device_type = "pci";
}; };
pci2: pcie@e000a000 { pci2: pcie@e000a000 {
cell-index = <2>; cell-index = <2>;
interrupt-map-mask = <f800 0 0 7>; interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
interrupt-map = < interrupt-map = <
/* IDSEL 0x0 (PEX) */ /* IDSEL 0x0 (PEX) */
00000 0 0 1 &mpic 0 1 00000 0x0 0x0 0x1 &mpic 0x0 0x1
00000 0 0 2 &mpic 1 1 00000 0x0 0x0 0x2 &mpic 0x1 0x1
00000 0 0 3 &mpic 2 1 00000 0x0 0x0 0x3 &mpic 0x2 0x1
00000 0 0 4 &mpic 3 1>; 00000 0x0 0x0 0x4 &mpic 0x3 0x1>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <1a 2>; interrupts = <26 2>;
bus-range = <0 ff>; bus-range = <0 255>;
ranges = <02000000 0 a0000000 a0000000 0 20000000 ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
01000000 0 00000000 e3000000 0 08000000>; 0x1000000 0x0 0x0 0xe3000000 0x0 0x8000000>;
clock-frequency = <1fca055>; clock-frequency = <33333333>;
#interrupt-cells = <1>; #interrupt-cells = <1>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
reg = <e000a000 1000>; reg = <0xe000a000 0x1000>;
compatible = "fsl,mpc8548-pcie"; compatible = "fsl,mpc8548-pcie";
device_type = "pci"; device_type = "pci";
pcie@0 { pcie@0 {
reg = <0 0 0 0 0>; reg = <0x0 0x0 0x0 0x0 0x0>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
device_type = "pci"; device_type = "pci";
ranges = <02000000 0 a0000000 ranges = <0x2000000 0x0 0xa0000000
02000000 0 a0000000 0x2000000 0x0 0xa0000000
0 20000000 0x0 0x20000000
01000000 0 00000000 0x1000000 0x0 0x0
01000000 0 00000000 0x1000000 0x0 0x0
0 08000000>; 0x0 0x8000000>;
}; };
}; };
}; };
/* /*
* MPC8555 CDS Device Tree Source * MPC8555 CDS Device Tree Source
* *
* Copyright 2006 Freescale Semiconductor Inc. * Copyright 2006, 2008 Freescale Semiconductor Inc.
* *
* This program is free software; you can redistribute it and/or modify it * This program is free software; you can redistribute it and/or modify it
* under the terms of the GNU General Public License as published by the * under the terms of the GNU General Public License as published by the
...@@ -9,6 +9,7 @@ ...@@ -9,6 +9,7 @@
* option) any later version. * option) any later version.
*/ */
/dts-v1/;
/ { / {
model = "MPC8555CDS"; model = "MPC8555CDS";
...@@ -31,11 +32,11 @@ ...@@ -31,11 +32,11 @@
PowerPC,8555@0 { PowerPC,8555@0 {
device_type = "cpu"; device_type = "cpu";
reg = <0>; reg = <0x0>;
d-cache-line-size = <20>; // 32 bytes d-cache-line-size = <32>; // 32 bytes
i-cache-line-size = <20>; // 32 bytes i-cache-line-size = <32>; // 32 bytes
d-cache-size = <8000>; // L1, 32K d-cache-size = <0x8000>; // L1, 32K
i-cache-size = <8000>; // L1, 32K i-cache-size = <0x8000>; // L1, 32K
timebase-frequency = <0>; // 33 MHz, from uboot timebase-frequency = <0>; // 33 MHz, from uboot
bus-frequency = <0>; // 166 MHz bus-frequency = <0>; // 166 MHz
clock-frequency = <0>; // 825 MHz, from uboot clock-frequency = <0>; // 825 MHz, from uboot
...@@ -44,31 +45,31 @@ ...@@ -44,31 +45,31 @@
memory { memory {
device_type = "memory"; device_type = "memory";
reg = <00000000 08000000>; // 128M at 0x0 reg = <0x0 0x8000000>; // 128M at 0x0
}; };
soc8555@e0000000 { soc8555@e0000000 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
device_type = "soc"; device_type = "soc";
ranges = <0 e0000000 00100000>; ranges = <0x0 0xe0000000 0x100000>;
reg = <e0000000 00001000>; // CCSRBAR 1M reg = <0xe0000000 0x1000>; // CCSRBAR 1M
bus-frequency = <0>; bus-frequency = <0>;
memory-controller@2000 { memory-controller@2000 {
compatible = "fsl,8555-memory-controller"; compatible = "fsl,8555-memory-controller";
reg = <2000 1000>; reg = <0x2000 0x1000>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <12 2>; interrupts = <18 2>;
}; };
l2-cache-controller@20000 { l2-cache-controller@20000 {
compatible = "fsl,8555-l2-cache-controller"; compatible = "fsl,8555-l2-cache-controller";
reg = <20000 1000>; reg = <0x20000 0x1000>;
cache-line-size = <20>; // 32 bytes cache-line-size = <32>; // 32 bytes
cache-size = <40000>; // L2, 256K cache-size = <0x40000>; // L2, 256K
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <10 2>; interrupts = <16 2>;
}; };
i2c@3000 { i2c@3000 {
...@@ -76,8 +77,8 @@ ...@@ -76,8 +77,8 @@
#size-cells = <0>; #size-cells = <0>;
cell-index = <0>; cell-index = <0>;
compatible = "fsl-i2c"; compatible = "fsl-i2c";
reg = <3000 100>; reg = <0x3000 0x100>;
interrupts = <2b 2>; interrupts = <43 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
dfsrr; dfsrr;
}; };
...@@ -86,18 +87,18 @@ ...@@ -86,18 +87,18 @@
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
compatible = "fsl,gianfar-mdio"; compatible = "fsl,gianfar-mdio";
reg = <24520 20>; reg = <0x24520 0x20>;
phy0: ethernet-phy@0 { phy0: ethernet-phy@0 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <5 1>; interrupts = <5 1>;
reg = <0>; reg = <0x0>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
phy1: ethernet-phy@1 { phy1: ethernet-phy@1 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <5 1>; interrupts = <5 1>;
reg = <1>; reg = <0x1>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
}; };
...@@ -107,9 +108,9 @@ ...@@ -107,9 +108,9 @@
device_type = "network"; device_type = "network";
model = "TSEC"; model = "TSEC";
compatible = "gianfar"; compatible = "gianfar";
reg = <24000 1000>; reg = <0x24000 0x1000>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
interrupts = <1d 2 1e 2 22 2>; interrupts = <29 2 30 2 34 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
phy-handle = <&phy0>; phy-handle = <&phy0>;
}; };
...@@ -119,9 +120,9 @@ ...@@ -119,9 +120,9 @@
device_type = "network"; device_type = "network";
model = "TSEC"; model = "TSEC";
compatible = "gianfar"; compatible = "gianfar";
reg = <25000 1000>; reg = <0x25000 0x1000>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
interrupts = <23 2 24 2 28 2>; interrupts = <35 2 36 2 40 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
phy-handle = <&phy1>; phy-handle = <&phy1>;
}; };
...@@ -130,9 +131,9 @@ ...@@ -130,9 +131,9 @@
cell-index = <0>; cell-index = <0>;
device_type = "serial"; device_type = "serial";
compatible = "ns16550"; compatible = "ns16550";
reg = <4500 100>; // reg base, size reg = <0x4500 0x100>; // reg base, size
clock-frequency = <0>; // should we fill in in uboot? clock-frequency = <0>; // should we fill in in uboot?
interrupts = <2a 2>; interrupts = <42 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
}; };
...@@ -140,9 +141,9 @@ ...@@ -140,9 +141,9 @@
cell-index = <1>; cell-index = <1>;
device_type = "serial"; device_type = "serial";
compatible = "ns16550"; compatible = "ns16550";
reg = <4600 100>; // reg base, size reg = <0x4600 0x100>; // reg base, size
clock-frequency = <0>; // should we fill in in uboot? clock-frequency = <0>; // should we fill in in uboot?
interrupts = <2a 2>; interrupts = <42 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
}; };
...@@ -151,7 +152,7 @@ ...@@ -151,7 +152,7 @@
interrupt-controller; interrupt-controller;
#address-cells = <0>; #address-cells = <0>;
#interrupt-cells = <2>; #interrupt-cells = <2>;
reg = <40000 40000>; reg = <0x40000 0x40000>;
compatible = "chrp,open-pic"; compatible = "chrp,open-pic";
device_type = "open-pic"; device_type = "open-pic";
big-endian; big-endian;
...@@ -161,17 +162,17 @@ ...@@ -161,17 +162,17 @@
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
compatible = "fsl,mpc8555-cpm", "fsl,cpm2"; compatible = "fsl,mpc8555-cpm", "fsl,cpm2";
reg = <919c0 30>; reg = <0x919c0 0x30>;
ranges; ranges;
muram@80000 { muram@80000 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
ranges = <0 80000 10000>; ranges = <0x0 0x80000 0x10000>;
data@0 { data@0 {
compatible = "fsl,cpm-muram-data"; compatible = "fsl,cpm-muram-data";
reg = <0 2000 9000 1000>; reg = <0x0 0x2000 0x9000 0x1000>;
}; };
}; };
...@@ -179,16 +180,16 @@ ...@@ -179,16 +180,16 @@
compatible = "fsl,mpc8555-brg", compatible = "fsl,mpc8555-brg",
"fsl,cpm2-brg", "fsl,cpm2-brg",
"fsl,cpm-brg"; "fsl,cpm-brg";
reg = <919f0 10 915f0 10>; reg = <0x919f0 0x10 0x915f0 0x10>;
}; };
cpmpic: pic@90c00 { cpmpic: pic@90c00 {
interrupt-controller; interrupt-controller;
#address-cells = <0>; #address-cells = <0>;
#interrupt-cells = <2>; #interrupt-cells = <2>;
interrupts = <2e 2>; interrupts = <46 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
reg = <90c00 80>; reg = <0x90c00 0x80>;
compatible = "fsl,mpc8555-cpm-pic", "fsl,cpm2-pic"; compatible = "fsl,mpc8555-cpm-pic", "fsl,cpm2-pic";
}; };
}; };
...@@ -196,68 +197,68 @@ ...@@ -196,68 +197,68 @@
pci0: pci@e0008000 { pci0: pci@e0008000 {
cell-index = <0>; cell-index = <0>;
interrupt-map-mask = <1f800 0 0 7>; interrupt-map-mask = <0x1f800 0x0 0x0 0x7>;
interrupt-map = < interrupt-map = <
/* IDSEL 0x10 */ /* IDSEL 0x10 */
08000 0 0 1 &mpic 0 1 0x8000 0x0 0x0 0x1 &mpic 0x0 0x1
08000 0 0 2 &mpic 1 1 0x8000 0x0 0x0 0x2 &mpic 0x1 0x1
08000 0 0 3 &mpic 2 1 0x8000 0x0 0x0 0x3 &mpic 0x2 0x1
08000 0 0 4 &mpic 3 1 0x8000 0x0 0x0 0x4 &mpic 0x3 0x1
/* IDSEL 0x11 */ /* IDSEL 0x11 */
08800 0 0 1 &mpic 0 1 0x8800 0x0 0x0 0x1 &mpic 0x0 0x1
08800 0 0 2 &mpic 1 1 0x8800 0x0 0x0 0x2 &mpic 0x1 0x1
08800 0 0 3 &mpic 2 1 0x8800 0x0 0x0 0x3 &mpic 0x2 0x1
08800 0 0 4 &mpic 3 1 0x8800 0x0 0x0 0x4 &mpic 0x3 0x1
/* IDSEL 0x12 (Slot 1) */ /* IDSEL 0x12 (Slot 1) */
09000 0 0 1 &mpic 0 1 0x9000 0x0 0x0 0x1 &mpic 0x0 0x1
09000 0 0 2 &mpic 1 1 0x9000 0x0 0x0 0x2 &mpic 0x1 0x1
09000 0 0 3 &mpic 2 1 0x9000 0x0 0x0 0x3 &mpic 0x2 0x1
09000 0 0 4 &mpic 3 1 0x9000 0x0 0x0 0x4 &mpic 0x3 0x1
/* IDSEL 0x13 (Slot 2) */ /* IDSEL 0x13 (Slot 2) */
09800 0 0 1 &mpic 1 1 0x9800 0x0 0x0 0x1 &mpic 0x1 0x1
09800 0 0 2 &mpic 2 1 0x9800 0x0 0x0 0x2 &mpic 0x2 0x1
09800 0 0 3 &mpic 3 1 0x9800 0x0 0x0 0x3 &mpic 0x3 0x1
09800 0 0 4 &mpic 0 1 0x9800 0x0 0x0 0x4 &mpic 0x0 0x1
/* IDSEL 0x14 (Slot 3) */ /* IDSEL 0x14 (Slot 3) */
0a000 0 0 1 &mpic 2 1 0xa000 0x0 0x0 0x1 &mpic 0x2 0x1
0a000 0 0 2 &mpic 3 1 0xa000 0x0 0x0 0x2 &mpic 0x3 0x1
0a000 0 0 3 &mpic 0 1 0xa000 0x0 0x0 0x3 &mpic 0x0 0x1
0a000 0 0 4 &mpic 1 1 0xa000 0x0 0x0 0x4 &mpic 0x1 0x1
/* IDSEL 0x15 (Slot 4) */ /* IDSEL 0x15 (Slot 4) */
0a800 0 0 1 &mpic 3 1 0xa800 0x0 0x0 0x1 &mpic 0x3 0x1
0a800 0 0 2 &mpic 0 1 0xa800 0x0 0x0 0x2 &mpic 0x0 0x1
0a800 0 0 3 &mpic 1 1 0xa800 0x0 0x0 0x3 &mpic 0x1 0x1
0a800 0 0 4 &mpic 2 1 0xa800 0x0 0x0 0x4 &mpic 0x2 0x1
/* Bus 1 (Tundra Bridge) */ /* Bus 1 (Tundra Bridge) */
/* IDSEL 0x12 (ISA bridge) */ /* IDSEL 0x12 (ISA bridge) */
19000 0 0 1 &mpic 0 1 0x19000 0x0 0x0 0x1 &mpic 0x0 0x1
19000 0 0 2 &mpic 1 1 0x19000 0x0 0x0 0x2 &mpic 0x1 0x1
19000 0 0 3 &mpic 2 1 0x19000 0x0 0x0 0x3 &mpic 0x2 0x1
19000 0 0 4 &mpic 3 1>; 0x19000 0x0 0x0 0x4 &mpic 0x3 0x1>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <18 2>; interrupts = <24 2>;
bus-range = <0 0>; bus-range = <0 0>;
ranges = <02000000 0 80000000 80000000 0 20000000 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
01000000 0 00000000 e2000000 0 00100000>; 0x1000000 0x0 0x0 0xe2000000 0x0 0x100000>;
clock-frequency = <3f940aa>; clock-frequency = <66666666>;
#interrupt-cells = <1>; #interrupt-cells = <1>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
reg = <e0008000 1000>; reg = <0xe0008000 0x1000>;
compatible = "fsl,mpc8540-pci"; compatible = "fsl,mpc8540-pci";
device_type = "pci"; device_type = "pci";
i8259@19000 { i8259@19000 {
interrupt-controller; interrupt-controller;
device_type = "interrupt-controller"; device_type = "interrupt-controller";
reg = <19000 0 0 0 1>; reg = <0x19000 0x0 0x0 0x0 0x1>;
#address-cells = <0>; #address-cells = <0>;
#interrupt-cells = <2>; #interrupt-cells = <2>;
compatible = "chrp,iic"; compatible = "chrp,iic";
...@@ -268,24 +269,24 @@ ...@@ -268,24 +269,24 @@
pci1: pci@e0009000 { pci1: pci@e0009000 {
cell-index = <1>; cell-index = <1>;
interrupt-map-mask = <f800 0 0 7>; interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
interrupt-map = < interrupt-map = <
/* IDSEL 0x15 */ /* IDSEL 0x15 */
a800 0 0 1 &mpic b 1 0xa800 0x0 0x0 0x1 &mpic 0xb 0x1
a800 0 0 2 &mpic b 1 0xa800 0x0 0x0 0x2 &mpic 0xb 0x1
a800 0 0 3 &mpic b 1 0xa800 0x0 0x0 0x3 &mpic 0xb 0x1
a800 0 0 4 &mpic b 1>; 0xa800 0x0 0x0 0x4 &mpic 0xb 0x1>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <19 2>; interrupts = <25 2>;
bus-range = <0 0>; bus-range = <0 0>;
ranges = <02000000 0 a0000000 a0000000 0 20000000 ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
01000000 0 00000000 e3000000 0 00100000>; 0x1000000 0x0 0x0 0xe3000000 0x0 0x100000>;
clock-frequency = <3f940aa>; clock-frequency = <66666666>;
#interrupt-cells = <1>; #interrupt-cells = <1>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
reg = <e0009000 1000>; reg = <0xe0009000 0x1000>;
compatible = "fsl,mpc8540-pci"; compatible = "fsl,mpc8540-pci";
device_type = "pci"; device_type = "pci";
}; };
......
/* /*
* MPC8560 ADS Device Tree Source * MPC8560 ADS Device Tree Source
* *
* Copyright 2006 Freescale Semiconductor Inc. * Copyright 2006, 2008 Freescale Semiconductor Inc.
* *
* This program is free software; you can redistribute it and/or modify it * This program is free software; you can redistribute it and/or modify it
* under the terms of the GNU General Public License as published by the * under the terms of the GNU General Public License as published by the
...@@ -9,6 +9,7 @@ ...@@ -9,6 +9,7 @@
* option) any later version. * option) any later version.
*/ */
/dts-v1/;
/ { / {
model = "MPC8560ADS"; model = "MPC8560ADS";
...@@ -32,74 +33,74 @@ ...@@ -32,74 +33,74 @@
PowerPC,8560@0 { PowerPC,8560@0 {
device_type = "cpu"; device_type = "cpu";
reg = <0>; reg = <0x0>;
d-cache-line-size = <20>; // 32 bytes d-cache-line-size = <32>; // 32 bytes
i-cache-line-size = <20>; // 32 bytes i-cache-line-size = <32>; // 32 bytes
d-cache-size = <8000>; // L1, 32K d-cache-size = <0x8000>; // L1, 32K
i-cache-size = <8000>; // L1, 32K i-cache-size = <0x8000>; // L1, 32K
timebase-frequency = <04ead9a0>; timebase-frequency = <82500000>;
bus-frequency = <13ab6680>; bus-frequency = <330000000>;
clock-frequency = <312c8040>; clock-frequency = <825000000>;
}; };
}; };
memory { memory {
device_type = "memory"; device_type = "memory";
reg = <00000000 10000000>; reg = <0x0 0x10000000>;
}; };
soc8560@e0000000 { soc8560@e0000000 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
device_type = "soc"; device_type = "soc";
ranges = <0 e0000000 00100000>; ranges = <0x0 0xe0000000 0x100000>;
reg = <e0000000 00000200>; reg = <0xe0000000 0x200>;
bus-frequency = <13ab6680>; bus-frequency = <330000000>;
memory-controller@2000 { memory-controller@2000 {
compatible = "fsl,8540-memory-controller"; compatible = "fsl,8540-memory-controller";
reg = <2000 1000>; reg = <0x2000 0x1000>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <12 2>; interrupts = <18 2>;
}; };
l2-cache-controller@20000 { l2-cache-controller@20000 {
compatible = "fsl,8540-l2-cache-controller"; compatible = "fsl,8540-l2-cache-controller";
reg = <20000 1000>; reg = <0x20000 0x1000>;
cache-line-size = <20>; // 32 bytes cache-line-size = <32>; // 32 bytes
cache-size = <40000>; // L2, 256K cache-size = <0x40000>; // L2, 256K
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <10 2>; interrupts = <16 2>;
}; };
mdio@24520 { mdio@24520 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
compatible = "fsl,gianfar-mdio"; compatible = "fsl,gianfar-mdio";
reg = <24520 20>; reg = <0x24520 0x20>;
phy0: ethernet-phy@0 { phy0: ethernet-phy@0 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <5 1>; interrupts = <5 1>;
reg = <0>; reg = <0x0>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
phy1: ethernet-phy@1 { phy1: ethernet-phy@1 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <5 1>; interrupts = <5 1>;
reg = <1>; reg = <0x1>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
phy2: ethernet-phy@2 { phy2: ethernet-phy@2 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <7 1>; interrupts = <7 1>;
reg = <2>; reg = <0x2>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
phy3: ethernet-phy@3 { phy3: ethernet-phy@3 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <7 1>; interrupts = <7 1>;
reg = <3>; reg = <0x3>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
}; };
...@@ -109,9 +110,9 @@ ...@@ -109,9 +110,9 @@
device_type = "network"; device_type = "network";
model = "TSEC"; model = "TSEC";
compatible = "gianfar"; compatible = "gianfar";
reg = <24000 1000>; reg = <0x24000 0x1000>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
interrupts = <1d 2 1e 2 22 2>; interrupts = <29 2 30 2 34 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
phy-handle = <&phy0>; phy-handle = <&phy0>;
}; };
...@@ -121,9 +122,9 @@ ...@@ -121,9 +122,9 @@
device_type = "network"; device_type = "network";
model = "TSEC"; model = "TSEC";
compatible = "gianfar"; compatible = "gianfar";
reg = <25000 1000>; reg = <0x25000 0x1000>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
interrupts = <23 2 24 2 28 2>; interrupts = <35 2 36 2 40 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
phy-handle = <&phy1>; phy-handle = <&phy1>;
}; };
...@@ -132,7 +133,7 @@ ...@@ -132,7 +133,7 @@
interrupt-controller; interrupt-controller;
#address-cells = <0>; #address-cells = <0>;
#interrupt-cells = <2>; #interrupt-cells = <2>;
reg = <40000 40000>; reg = <0x40000 0x40000>;
device_type = "open-pic"; device_type = "open-pic";
}; };
...@@ -140,17 +141,17 @@ ...@@ -140,17 +141,17 @@
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
compatible = "fsl,mpc8560-cpm", "fsl,cpm2"; compatible = "fsl,mpc8560-cpm", "fsl,cpm2";
reg = <919c0 30>; reg = <0x919c0 0x30>;
ranges; ranges;
muram@80000 { muram@80000 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
ranges = <0 80000 10000>; ranges = <0x0 0x80000 0x10000>;
data@0 { data@0 {
compatible = "fsl,cpm-muram-data"; compatible = "fsl,cpm-muram-data";
reg = <0 4000 9000 2000>; reg = <0x0 0x4000 0x9000 0x2000>;
}; };
}; };
...@@ -158,17 +159,17 @@ ...@@ -158,17 +159,17 @@
compatible = "fsl,mpc8560-brg", compatible = "fsl,mpc8560-brg",
"fsl,cpm2-brg", "fsl,cpm2-brg",
"fsl,cpm-brg"; "fsl,cpm-brg";
reg = <919f0 10 915f0 10>; reg = <0x919f0 0x10 0x915f0 0x10>;
clock-frequency = <d#165000000>; clock-frequency = <165000000>;
}; };
cpmpic: pic@90c00 { cpmpic: pic@90c00 {
interrupt-controller; interrupt-controller;
#address-cells = <0>; #address-cells = <0>;
#interrupt-cells = <2>; #interrupt-cells = <2>;
interrupts = <2e 2>; interrupts = <46 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
reg = <90c00 80>; reg = <0x90c00 0x80>;
compatible = "fsl,mpc8560-cpm-pic", "fsl,cpm2-pic"; compatible = "fsl,mpc8560-cpm-pic", "fsl,cpm2-pic";
}; };
...@@ -176,11 +177,11 @@ ...@@ -176,11 +177,11 @@
device_type = "serial"; device_type = "serial";
compatible = "fsl,mpc8560-scc-uart", compatible = "fsl,mpc8560-scc-uart",
"fsl,cpm2-scc-uart"; "fsl,cpm2-scc-uart";
reg = <91a00 20 88000 100>; reg = <0x91a00 0x20 0x88000 0x100>;
fsl,cpm-brg = <1>; fsl,cpm-brg = <1>;
fsl,cpm-command = <00800000>; fsl,cpm-command = <0x800000>;
current-speed = <1c200>; current-speed = <115200>;
interrupts = <28 8>; interrupts = <40 8>;
interrupt-parent = <&cpmpic>; interrupt-parent = <&cpmpic>;
}; };
...@@ -188,11 +189,11 @@ ...@@ -188,11 +189,11 @@
device_type = "serial"; device_type = "serial";
compatible = "fsl,mpc8560-scc-uart", compatible = "fsl,mpc8560-scc-uart",
"fsl,cpm2-scc-uart"; "fsl,cpm2-scc-uart";
reg = <91a20 20 88100 100>; reg = <0x91a20 0x20 0x88100 0x100>;
fsl,cpm-brg = <2>; fsl,cpm-brg = <2>;
fsl,cpm-command = <04a00000>; fsl,cpm-command = <0x4a00000>;
current-speed = <1c200>; current-speed = <115200>;
interrupts = <29 8>; interrupts = <41 8>;
interrupt-parent = <&cpmpic>; interrupt-parent = <&cpmpic>;
}; };
...@@ -200,10 +201,10 @@ ...@@ -200,10 +201,10 @@
device_type = "network"; device_type = "network";
compatible = "fsl,mpc8560-fcc-enet", compatible = "fsl,mpc8560-fcc-enet",
"fsl,cpm2-fcc-enet"; "fsl,cpm2-fcc-enet";
reg = <91320 20 88500 100 913b0 1>; reg = <0x91320 0x20 0x88500 0x100 0x913b0 0x1>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
fsl,cpm-command = <16200300>; fsl,cpm-command = <0x16200300>;
interrupts = <21 8>; interrupts = <33 8>;
interrupt-parent = <&cpmpic>; interrupt-parent = <&cpmpic>;
phy-handle = <&phy2>; phy-handle = <&phy2>;
}; };
...@@ -212,10 +213,10 @@ ...@@ -212,10 +213,10 @@
device_type = "network"; device_type = "network";
compatible = "fsl,mpc8560-fcc-enet", compatible = "fsl,mpc8560-fcc-enet",
"fsl,cpm2-fcc-enet"; "fsl,cpm2-fcc-enet";
reg = <91340 20 88600 100 913d0 1>; reg = <0x91340 0x20 0x88600 0x100 0x913d0 0x1>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
fsl,cpm-command = <1a400300>; fsl,cpm-command = <0x1a400300>;
interrupts = <22 8>; interrupts = <34 8>;
interrupt-parent = <&cpmpic>; interrupt-parent = <&cpmpic>;
phy-handle = <&phy3>; phy-handle = <&phy3>;
}; };
...@@ -229,87 +230,87 @@ ...@@ -229,87 +230,87 @@
#address-cells = <3>; #address-cells = <3>;
compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci"; compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
device_type = "pci"; device_type = "pci";
reg = <e0008000 1000>; reg = <0xe0008000 0x1000>;
clock-frequency = <3f940aa>; clock-frequency = <66666666>;
interrupt-map-mask = <f800 0 0 7>; interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
interrupt-map = < interrupt-map = <
/* IDSEL 0x2 */ /* IDSEL 0x2 */
1000 0 0 1 &mpic 1 1 0x1000 0x0 0x0 0x1 &mpic 0x1 0x1
1000 0 0 2 &mpic 2 1 0x1000 0x0 0x0 0x2 &mpic 0x2 0x1
1000 0 0 3 &mpic 3 1 0x1000 0x0 0x0 0x3 &mpic 0x3 0x1
1000 0 0 4 &mpic 4 1 0x1000 0x0 0x0 0x4 &mpic 0x4 0x1
/* IDSEL 0x3 */ /* IDSEL 0x3 */
1800 0 0 1 &mpic 4 1 0x1800 0x0 0x0 0x1 &mpic 0x4 0x1
1800 0 0 2 &mpic 1 1 0x1800 0x0 0x0 0x2 &mpic 0x1 0x1
1800 0 0 3 &mpic 2 1 0x1800 0x0 0x0 0x3 &mpic 0x2 0x1
1800 0 0 4 &mpic 3 1 0x1800 0x0 0x0 0x4 &mpic 0x3 0x1
/* IDSEL 0x4 */ /* IDSEL 0x4 */
2000 0 0 1 &mpic 3 1 0x2000 0x0 0x0 0x1 &mpic 0x3 0x1
2000 0 0 2 &mpic 4 1 0x2000 0x0 0x0 0x2 &mpic 0x4 0x1
2000 0 0 3 &mpic 1 1 0x2000 0x0 0x0 0x3 &mpic 0x1 0x1
2000 0 0 4 &mpic 2 1 0x2000 0x0 0x0 0x4 &mpic 0x2 0x1
/* IDSEL 0x5 */ /* IDSEL 0x5 */
2800 0 0 1 &mpic 2 1 0x2800 0x0 0x0 0x1 &mpic 0x2 0x1
2800 0 0 2 &mpic 3 1 0x2800 0x0 0x0 0x2 &mpic 0x3 0x1
2800 0 0 3 &mpic 4 1 0x2800 0x0 0x0 0x3 &mpic 0x4 0x1
2800 0 0 4 &mpic 1 1 0x2800 0x0 0x0 0x4 &mpic 0x1 0x1
/* IDSEL 12 */ /* IDSEL 12 */
6000 0 0 1 &mpic 1 1 0x6000 0x0 0x0 0x1 &mpic 0x1 0x1
6000 0 0 2 &mpic 2 1 0x6000 0x0 0x0 0x2 &mpic 0x2 0x1
6000 0 0 3 &mpic 3 1 0x6000 0x0 0x0 0x3 &mpic 0x3 0x1
6000 0 0 4 &mpic 4 1 0x6000 0x0 0x0 0x4 &mpic 0x4 0x1
/* IDSEL 13 */ /* IDSEL 13 */
6800 0 0 1 &mpic 4 1 0x6800 0x0 0x0 0x1 &mpic 0x4 0x1
6800 0 0 2 &mpic 1 1 0x6800 0x0 0x0 0x2 &mpic 0x1 0x1
6800 0 0 3 &mpic 2 1 0x6800 0x0 0x0 0x3 &mpic 0x2 0x1
6800 0 0 4 &mpic 3 1 0x6800 0x0 0x0 0x4 &mpic 0x3 0x1
/* IDSEL 14*/ /* IDSEL 14*/
7000 0 0 1 &mpic 3 1 0x7000 0x0 0x0 0x1 &mpic 0x3 0x1
7000 0 0 2 &mpic 4 1 0x7000 0x0 0x0 0x2 &mpic 0x4 0x1
7000 0 0 3 &mpic 1 1 0x7000 0x0 0x0 0x3 &mpic 0x1 0x1
7000 0 0 4 &mpic 2 1 0x7000 0x0 0x0 0x4 &mpic 0x2 0x1
/* IDSEL 15 */ /* IDSEL 15 */
7800 0 0 1 &mpic 2 1 0x7800 0x0 0x0 0x1 &mpic 0x2 0x1
7800 0 0 2 &mpic 3 1 0x7800 0x0 0x0 0x2 &mpic 0x3 0x1
7800 0 0 3 &mpic 4 1 0x7800 0x0 0x0 0x3 &mpic 0x4 0x1
7800 0 0 4 &mpic 1 1 0x7800 0x0 0x0 0x4 &mpic 0x1 0x1
/* IDSEL 18 */ /* IDSEL 18 */
9000 0 0 1 &mpic 1 1 0x9000 0x0 0x0 0x1 &mpic 0x1 0x1
9000 0 0 2 &mpic 2 1 0x9000 0x0 0x0 0x2 &mpic 0x2 0x1
9000 0 0 3 &mpic 3 1 0x9000 0x0 0x0 0x3 &mpic 0x3 0x1
9000 0 0 4 &mpic 4 1 0x9000 0x0 0x0 0x4 &mpic 0x4 0x1
/* IDSEL 19 */ /* IDSEL 19 */
9800 0 0 1 &mpic 4 1 0x9800 0x0 0x0 0x1 &mpic 0x4 0x1
9800 0 0 2 &mpic 1 1 0x9800 0x0 0x0 0x2 &mpic 0x1 0x1
9800 0 0 3 &mpic 2 1 0x9800 0x0 0x0 0x3 &mpic 0x2 0x1
9800 0 0 4 &mpic 3 1 0x9800 0x0 0x0 0x4 &mpic 0x3 0x1
/* IDSEL 20 */ /* IDSEL 20 */
a000 0 0 1 &mpic 3 1 0xa000 0x0 0x0 0x1 &mpic 0x3 0x1
a000 0 0 2 &mpic 4 1 0xa000 0x0 0x0 0x2 &mpic 0x4 0x1
a000 0 0 3 &mpic 1 1 0xa000 0x0 0x0 0x3 &mpic 0x1 0x1
a000 0 0 4 &mpic 2 1 0xa000 0x0 0x0 0x4 &mpic 0x2 0x1
/* IDSEL 21 */ /* IDSEL 21 */
a800 0 0 1 &mpic 2 1 0xa800 0x0 0x0 0x1 &mpic 0x2 0x1
a800 0 0 2 &mpic 3 1 0xa800 0x0 0x0 0x2 &mpic 0x3 0x1
a800 0 0 3 &mpic 4 1 0xa800 0x0 0x0 0x3 &mpic 0x4 0x1
a800 0 0 4 &mpic 1 1>; 0xa800 0x0 0x0 0x4 &mpic 0x1 0x1>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <18 2>; interrupts = <24 2>;
bus-range = <0 0>; bus-range = <0 0>;
ranges = <02000000 0 80000000 80000000 0 20000000 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
01000000 0 00000000 e2000000 0 01000000>; 0x1000000 0x0 0x0 0xe2000000 0x0 0x1000000>;
}; };
}; };
/* /*
* MPC8568E MDS Device Tree Source * MPC8568E MDS Device Tree Source
* *
* Copyright 2007 Freescale Semiconductor Inc. * Copyright 2007, 2008 Freescale Semiconductor Inc.
* *
* This program is free software; you can redistribute it and/or modify it * This program is free software; you can redistribute it and/or modify it
* under the terms of the GNU General Public License as published by the * under the terms of the GNU General Public License as published by the
...@@ -9,10 +9,7 @@ ...@@ -9,10 +9,7 @@
* option) any later version. * option) any later version.
*/ */
/dts-v1/;
/*
/memreserve/ 00000000 1000000;
*/
/ { / {
model = "MPC8568EMDS"; model = "MPC8568EMDS";
...@@ -37,11 +34,11 @@ ...@@ -37,11 +34,11 @@
PowerPC,8568@0 { PowerPC,8568@0 {
device_type = "cpu"; device_type = "cpu";
reg = <0>; reg = <0x0>;
d-cache-line-size = <20>; // 32 bytes d-cache-line-size = <32>; // 32 bytes
i-cache-line-size = <20>; // 32 bytes i-cache-line-size = <32>; // 32 bytes
d-cache-size = <8000>; // L1, 32K d-cache-size = <0x8000>; // L1, 32K
i-cache-size = <8000>; // L1, 32K i-cache-size = <0x8000>; // L1, 32K
timebase-frequency = <0>; timebase-frequency = <0>;
bus-frequency = <0>; bus-frequency = <0>;
clock-frequency = <0>; clock-frequency = <0>;
...@@ -50,36 +47,36 @@ ...@@ -50,36 +47,36 @@
memory { memory {
device_type = "memory"; device_type = "memory";
reg = <00000000 10000000>; reg = <0x0 0x10000000>;
}; };
bcsr@f8000000 { bcsr@f8000000 {
device_type = "board-control"; device_type = "board-control";
reg = <f8000000 8000>; reg = <0xf8000000 0x8000>;
}; };
soc8568@e0000000 { soc8568@e0000000 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
device_type = "soc"; device_type = "soc";
ranges = <0 e0000000 00100000>; ranges = <0x0 0xe0000000 0x100000>;
reg = <e0000000 00001000>; reg = <0xe0000000 0x1000>;
bus-frequency = <0>; bus-frequency = <0>;
memory-controller@2000 { memory-controller@2000 {
compatible = "fsl,8568-memory-controller"; compatible = "fsl,8568-memory-controller";
reg = <2000 1000>; reg = <0x2000 0x1000>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <12 2>; interrupts = <18 2>;
}; };
l2-cache-controller@20000 { l2-cache-controller@20000 {
compatible = "fsl,8568-l2-cache-controller"; compatible = "fsl,8568-l2-cache-controller";
reg = <20000 1000>; reg = <0x20000 0x1000>;
cache-line-size = <20>; // 32 bytes cache-line-size = <32>; // 32 bytes
cache-size = <80000>; // L2, 512K cache-size = <0x80000>; // L2, 512K
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <10 2>; interrupts = <16 2>;
}; };
i2c@3000 { i2c@3000 {
...@@ -87,14 +84,14 @@ ...@@ -87,14 +84,14 @@
#size-cells = <0>; #size-cells = <0>;
cell-index = <0>; cell-index = <0>;
compatible = "fsl-i2c"; compatible = "fsl-i2c";
reg = <3000 100>; reg = <0x3000 0x100>;
interrupts = <2b 2>; interrupts = <43 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
dfsrr; dfsrr;
rtc@68 { rtc@68 {
compatible = "dallas,ds1374"; compatible = "dallas,ds1374";
reg = <68>; reg = <0x68>;
}; };
}; };
...@@ -103,8 +100,8 @@ ...@@ -103,8 +100,8 @@
#size-cells = <0>; #size-cells = <0>;
cell-index = <1>; cell-index = <1>;
compatible = "fsl-i2c"; compatible = "fsl-i2c";
reg = <3100 100>; reg = <0x3100 0x100>;
interrupts = <2b 2>; interrupts = <43 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
dfsrr; dfsrr;
}; };
...@@ -113,30 +110,30 @@ ...@@ -113,30 +110,30 @@
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
compatible = "fsl,gianfar-mdio"; compatible = "fsl,gianfar-mdio";
reg = <24520 20>; reg = <0x24520 0x20>;
phy0: ethernet-phy@7 { phy0: ethernet-phy@7 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <1 1>; interrupts = <1 1>;
reg = <7>; reg = <0x7>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
phy1: ethernet-phy@1 { phy1: ethernet-phy@1 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <2 1>; interrupts = <2 1>;
reg = <1>; reg = <0x1>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
phy2: ethernet-phy@2 { phy2: ethernet-phy@2 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <1 1>; interrupts = <1 1>;
reg = <2>; reg = <0x2>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
phy3: ethernet-phy@3 { phy3: ethernet-phy@3 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <2 1>; interrupts = <2 1>;
reg = <3>; reg = <0x3>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
}; };
...@@ -146,9 +143,9 @@ ...@@ -146,9 +143,9 @@
device_type = "network"; device_type = "network";
model = "eTSEC"; model = "eTSEC";
compatible = "gianfar"; compatible = "gianfar";
reg = <24000 1000>; reg = <0x24000 0x1000>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
interrupts = <1d 2 1e 2 22 2>; interrupts = <29 2 30 2 34 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
phy-handle = <&phy2>; phy-handle = <&phy2>;
}; };
...@@ -158,9 +155,9 @@ ...@@ -158,9 +155,9 @@
device_type = "network"; device_type = "network";
model = "eTSEC"; model = "eTSEC";
compatible = "gianfar"; compatible = "gianfar";
reg = <25000 1000>; reg = <0x25000 0x1000>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
interrupts = <23 2 24 2 28 2>; interrupts = <35 2 36 2 40 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
phy-handle = <&phy3>; phy-handle = <&phy3>;
}; };
...@@ -169,15 +166,15 @@ ...@@ -169,15 +166,15 @@
cell-index = <0>; cell-index = <0>;
device_type = "serial"; device_type = "serial";
compatible = "ns16550"; compatible = "ns16550";
reg = <4500 100>; reg = <0x4500 0x100>;
clock-frequency = <0>; clock-frequency = <0>;
interrupts = <2a 2>; interrupts = <42 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
}; };
global-utilities@e0000 { //global utilities block global-utilities@e0000 { //global utilities block
compatible = "fsl,mpc8548-guts"; compatible = "fsl,mpc8548-guts";
reg = <e0000 1000>; reg = <0xe0000 0x1000>;
fsl,has-rstcr; fsl,has-rstcr;
}; };
...@@ -185,9 +182,9 @@ ...@@ -185,9 +182,9 @@
cell-index = <1>; cell-index = <1>;
device_type = "serial"; device_type = "serial";
compatible = "ns16550"; compatible = "ns16550";
reg = <4600 100>; reg = <0x4600 0x100>;
clock-frequency = <0>; clock-frequency = <0>;
interrupts = <2a 2>; interrupts = <42 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
}; };
...@@ -195,13 +192,13 @@ ...@@ -195,13 +192,13 @@
device_type = "crypto"; device_type = "crypto";
model = "SEC2"; model = "SEC2";
compatible = "talitos"; compatible = "talitos";
reg = <30000 f000>; reg = <0x30000 0xf000>;
interrupts = <2d 2>; interrupts = <45 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
num-channels = <4>; num-channels = <4>;
channel-fifo-len = <18>; channel-fifo-len = <24>;
exec-units-mask = <000000fe>; exec-units-mask = <0xfe>;
descriptor-types-mask = <012b0ebf>; descriptor-types-mask = <0x12b0ebf>;
}; };
mpic: pic@40000 { mpic: pic@40000 {
...@@ -209,73 +206,73 @@ ...@@ -209,73 +206,73 @@
interrupt-controller; interrupt-controller;
#address-cells = <0>; #address-cells = <0>;
#interrupt-cells = <2>; #interrupt-cells = <2>;
reg = <40000 40000>; reg = <0x40000 0x40000>;
compatible = "chrp,open-pic"; compatible = "chrp,open-pic";
device_type = "open-pic"; device_type = "open-pic";
big-endian; big-endian;
}; };
par_io@e0100 { par_io@e0100 {
reg = <e0100 100>; reg = <0xe0100 0x100>;
device_type = "par_io"; device_type = "par_io";
num-ports = <7>; num-ports = <7>;
pio1: ucc_pin@01 { pio1: ucc_pin@01 {
pio-map = < pio-map = <
/* port pin dir open_drain assignment has_irq */ /* port pin dir open_drain assignment has_irq */
4 0a 1 0 2 0 /* TxD0 */ 0x4 0xa 0x1 0x0 0x2 0x0 /* TxD0 */
4 09 1 0 2 0 /* TxD1 */ 0x4 0x9 0x1 0x0 0x2 0x0 /* TxD1 */
4 08 1 0 2 0 /* TxD2 */ 0x4 0x8 0x1 0x0 0x2 0x0 /* TxD2 */
4 07 1 0 2 0 /* TxD3 */ 0x4 0x7 0x1 0x0 0x2 0x0 /* TxD3 */
4 17 1 0 2 0 /* TxD4 */ 0x4 0x17 0x1 0x0 0x2 0x0 /* TxD4 */
4 16 1 0 2 0 /* TxD5 */ 0x4 0x16 0x1 0x0 0x2 0x0 /* TxD5 */
4 15 1 0 2 0 /* TxD6 */ 0x4 0x15 0x1 0x0 0x2 0x0 /* TxD6 */
4 14 1 0 2 0 /* TxD7 */ 0x4 0x14 0x1 0x0 0x2 0x0 /* TxD7 */
4 0f 2 0 2 0 /* RxD0 */ 0x4 0xf 0x2 0x0 0x2 0x0 /* RxD0 */
4 0e 2 0 2 0 /* RxD1 */ 0x4 0xe 0x2 0x0 0x2 0x0 /* RxD1 */
4 0d 2 0 2 0 /* RxD2 */ 0x4 0xd 0x2 0x0 0x2 0x0 /* RxD2 */
4 0c 2 0 2 0 /* RxD3 */ 0x4 0xc 0x2 0x0 0x2 0x0 /* RxD3 */
4 1d 2 0 2 0 /* RxD4 */ 0x4 0x1d 0x2 0x0 0x2 0x0 /* RxD4 */
4 1c 2 0 2 0 /* RxD5 */ 0x4 0x1c 0x2 0x0 0x2 0x0 /* RxD5 */
4 1b 2 0 2 0 /* RxD6 */ 0x4 0x1b 0x2 0x0 0x2 0x0 /* RxD6 */
4 1a 2 0 2 0 /* RxD7 */ 0x4 0x1a 0x2 0x0 0x2 0x0 /* RxD7 */
4 0b 1 0 2 0 /* TX_EN */ 0x4 0xb 0x1 0x0 0x2 0x0 /* TX_EN */
4 18 1 0 2 0 /* TX_ER */ 0x4 0x18 0x1 0x0 0x2 0x0 /* TX_ER */
4 10 2 0 2 0 /* RX_DV */ 0x4 0x10 0x2 0x0 0x2 0x0 /* RX_DV */
4 1e 2 0 2 0 /* RX_ER */ 0x4 0x1e 0x2 0x0 0x2 0x0 /* RX_ER */
4 11 2 0 2 0 /* RX_CLK */ 0x4 0x11 0x2 0x0 0x2 0x0 /* RX_CLK */
4 13 1 0 2 0 /* GTX_CLK */ 0x4 0x13 0x1 0x0 0x2 0x0 /* GTX_CLK */
1 1f 2 0 3 0>; /* GTX125 */ 0x1 0x1f 0x2 0x0 0x3 0x0>; /* GTX125 */
}; };
pio2: ucc_pin@02 { pio2: ucc_pin@02 {
pio-map = < pio-map = <
/* port pin dir open_drain assignment has_irq */ /* port pin dir open_drain assignment has_irq */
5 0a 1 0 2 0 /* TxD0 */ 0x5 0xa 0x1 0x0 0x2 0x0 /* TxD0 */
5 09 1 0 2 0 /* TxD1 */ 0x5 0x9 0x1 0x0 0x2 0x0 /* TxD1 */
5 08 1 0 2 0 /* TxD2 */ 0x5 0x8 0x1 0x0 0x2 0x0 /* TxD2 */
5 07 1 0 2 0 /* TxD3 */ 0x5 0x7 0x1 0x0 0x2 0x0 /* TxD3 */
5 17 1 0 2 0 /* TxD4 */ 0x5 0x17 0x1 0x0 0x2 0x0 /* TxD4 */
5 16 1 0 2 0 /* TxD5 */ 0x5 0x16 0x1 0x0 0x2 0x0 /* TxD5 */
5 15 1 0 2 0 /* TxD6 */ 0x5 0x15 0x1 0x0 0x2 0x0 /* TxD6 */
5 14 1 0 2 0 /* TxD7 */ 0x5 0x14 0x1 0x0 0x2 0x0 /* TxD7 */
5 0f 2 0 2 0 /* RxD0 */ 0x5 0xf 0x2 0x0 0x2 0x0 /* RxD0 */
5 0e 2 0 2 0 /* RxD1 */ 0x5 0xe 0x2 0x0 0x2 0x0 /* RxD1 */
5 0d 2 0 2 0 /* RxD2 */ 0x5 0xd 0x2 0x0 0x2 0x0 /* RxD2 */
5 0c 2 0 2 0 /* RxD3 */ 0x5 0xc 0x2 0x0 0x2 0x0 /* RxD3 */
5 1d 2 0 2 0 /* RxD4 */ 0x5 0x1d 0x2 0x0 0x2 0x0 /* RxD4 */
5 1c 2 0 2 0 /* RxD5 */ 0x5 0x1c 0x2 0x0 0x2 0x0 /* RxD5 */
5 1b 2 0 2 0 /* RxD6 */ 0x5 0x1b 0x2 0x0 0x2 0x0 /* RxD6 */
5 1a 2 0 2 0 /* RxD7 */ 0x5 0x1a 0x2 0x0 0x2 0x0 /* RxD7 */
5 0b 1 0 2 0 /* TX_EN */ 0x5 0xb 0x1 0x0 0x2 0x0 /* TX_EN */
5 18 1 0 2 0 /* TX_ER */ 0x5 0x18 0x1 0x0 0x2 0x0 /* TX_ER */
5 10 2 0 2 0 /* RX_DV */ 0x5 0x10 0x2 0x0 0x2 0x0 /* RX_DV */
5 1e 2 0 2 0 /* RX_ER */ 0x5 0x1e 0x2 0x0 0x2 0x0 /* RX_ER */
5 11 2 0 2 0 /* RX_CLK */ 0x5 0x11 0x2 0x0 0x2 0x0 /* RX_CLK */
5 13 1 0 2 0 /* GTX_CLK */ 0x5 0x13 0x1 0x0 0x2 0x0 /* GTX_CLK */
1 1f 2 0 3 0 /* GTX125 */ 0x1 0x1f 0x2 0x0 0x3 0x0 /* GTX125 */
4 06 3 0 2 0 /* MDIO */ 0x4 0x6 0x3 0x0 0x2 0x0 /* MDIO */
4 05 1 0 2 0>; /* MDC */ 0x4 0x5 0x1 0x0 0x2 0x0>; /* MDC */
}; };
}; };
}; };
...@@ -285,28 +282,28 @@ ...@@ -285,28 +282,28 @@
#size-cells = <1>; #size-cells = <1>;
device_type = "qe"; device_type = "qe";
compatible = "fsl,qe"; compatible = "fsl,qe";
ranges = <0 e0080000 00040000>; ranges = <0x0 0xe0080000 0x40000>;
reg = <e0080000 480>; reg = <0xe0080000 0x480>;
brg-frequency = <0>; brg-frequency = <0>;
bus-frequency = <179A7B00>; bus-frequency = <396000000>;
muram@10000 { muram@10000 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
compatible = "fsl,qe-muram", "fsl,cpm-muram"; compatible = "fsl,qe-muram", "fsl,cpm-muram";
ranges = <0 00010000 0000c000>; ranges = <0x0 0x10000 0x10000>;
data-only@0 { data-only@0 {
compatible = "fsl,qe-muram-data", compatible = "fsl,qe-muram-data",
"fsl,cpm-muram-data"; "fsl,cpm-muram-data";
reg = <0 c000>; reg = <0x0 0x10000>;
}; };
}; };
spi@4c0 { spi@4c0 {
cell-index = <0>; cell-index = <0>;
compatible = "fsl,spi"; compatible = "fsl,spi";
reg = <4c0 40>; reg = <0x4c0 0x40>;
interrupts = <2>; interrupts = <2>;
interrupt-parent = <&qeic>; interrupt-parent = <&qeic>;
mode = "cpu"; mode = "cpu";
...@@ -315,7 +312,7 @@ ...@@ -315,7 +312,7 @@
spi@500 { spi@500 {
cell-index = <1>; cell-index = <1>;
compatible = "fsl,spi"; compatible = "fsl,spi";
reg = <500 40>; reg = <0x500 0x40>;
interrupts = <1>; interrupts = <1>;
interrupt-parent = <&qeic>; interrupt-parent = <&qeic>;
mode = "cpu"; mode = "cpu";
...@@ -324,11 +321,9 @@ ...@@ -324,11 +321,9 @@
enet2: ucc@2000 { enet2: ucc@2000 {
device_type = "network"; device_type = "network";
compatible = "ucc_geth"; compatible = "ucc_geth";
model = "UCC";
cell-index = <1>; cell-index = <1>;
device-id = <1>; reg = <0x2000 0x200>;
reg = <2000 200>; interrupts = <32>;
interrupts = <20>;
interrupt-parent = <&qeic>; interrupt-parent = <&qeic>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
rx-clock-name = "none"; rx-clock-name = "none";
...@@ -341,11 +336,9 @@ ...@@ -341,11 +336,9 @@
enet3: ucc@3000 { enet3: ucc@3000 {
device_type = "network"; device_type = "network";
compatible = "ucc_geth"; compatible = "ucc_geth";
model = "UCC";
cell-index = <2>; cell-index = <2>;
device-id = <2>; reg = <0x3000 0x200>;
reg = <3000 200>; interrupts = <33>;
interrupts = <21>;
interrupt-parent = <&qeic>; interrupt-parent = <&qeic>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
rx-clock-name = "none"; rx-clock-name = "none";
...@@ -358,7 +351,7 @@ ...@@ -358,7 +351,7 @@
mdio@2120 { mdio@2120 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
reg = <2120 18>; reg = <0x2120 0x18>;
compatible = "fsl,ucc-mdio"; compatible = "fsl,ucc-mdio";
/* These are the same PHYs as on /* These are the same PHYs as on
...@@ -366,25 +359,25 @@ ...@@ -366,25 +359,25 @@
qe_phy0: ethernet-phy@07 { qe_phy0: ethernet-phy@07 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <1 1>; interrupts = <1 1>;
reg = <7>; reg = <0x7>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
qe_phy1: ethernet-phy@01 { qe_phy1: ethernet-phy@01 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <2 1>; interrupts = <2 1>;
reg = <1>; reg = <0x1>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
qe_phy2: ethernet-phy@02 { qe_phy2: ethernet-phy@02 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <1 1>; interrupts = <1 1>;
reg = <2>; reg = <0x2>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
qe_phy3: ethernet-phy@03 { qe_phy3: ethernet-phy@03 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <2 1>; interrupts = <2 1>;
reg = <3>; reg = <0x3>;
device_type = "ethernet-phy"; device_type = "ethernet-phy";
}; };
}; };
...@@ -394,9 +387,9 @@ ...@@ -394,9 +387,9 @@
compatible = "fsl,qe-ic"; compatible = "fsl,qe-ic";
#address-cells = <0>; #address-cells = <0>;
#interrupt-cells = <1>; #interrupt-cells = <1>;
reg = <80 80>; reg = <0x80 0x80>;
big-endian; big-endian;
interrupts = <2e 2 2e 2>; //high:30 low:30 interrupts = <46 2 46 2>; //high:30 low:30
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
}; };
...@@ -404,30 +397,30 @@ ...@@ -404,30 +397,30 @@
pci0: pci@e0008000 { pci0: pci@e0008000 {
cell-index = <0>; cell-index = <0>;
interrupt-map-mask = <f800 0 0 7>; interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
interrupt-map = < interrupt-map = <
/* IDSEL 0x12 AD18 */ /* IDSEL 0x12 AD18 */
9000 0 0 1 &mpic 5 1 0x9000 0x0 0x0 0x1 &mpic 0x5 0x1
9000 0 0 2 &mpic 6 1 0x9000 0x0 0x0 0x2 &mpic 0x6 0x1
9000 0 0 3 &mpic 7 1 0x9000 0x0 0x0 0x3 &mpic 0x7 0x1
9000 0 0 4 &mpic 4 1 0x9000 0x0 0x0 0x4 &mpic 0x4 0x1
/* IDSEL 0x13 AD19 */ /* IDSEL 0x13 AD19 */
9800 0 0 1 &mpic 6 1 0x9800 0x0 0x0 0x1 &mpic 0x6 0x1
9800 0 0 2 &mpic 7 1 0x9800 0x0 0x0 0x2 &mpic 0x7 0x1
9800 0 0 3 &mpic 4 1 0x9800 0x0 0x0 0x3 &mpic 0x4 0x1
9800 0 0 4 &mpic 5 1>; 0x9800 0x0 0x0 0x4 &mpic 0x5 0x1>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <18 2>; interrupts = <24 2>;
bus-range = <0 ff>; bus-range = <0 255>;
ranges = <02000000 0 80000000 80000000 0 20000000 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
01000000 0 00000000 e2000000 0 00800000>; 0x1000000 0x0 0x0 0xe2000000 0x0 0x800000>;
clock-frequency = <3f940aa>; clock-frequency = <66666666>;
#interrupt-cells = <1>; #interrupt-cells = <1>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
reg = <e0008000 1000>; reg = <0xe0008000 0x1000>;
compatible = "fsl,mpc8540-pci"; compatible = "fsl,mpc8540-pci";
device_type = "pci"; device_type = "pci";
}; };
...@@ -435,39 +428,39 @@ ...@@ -435,39 +428,39 @@
/* PCI Express */ /* PCI Express */
pci1: pcie@e000a000 { pci1: pcie@e000a000 {
cell-index = <2>; cell-index = <2>;
interrupt-map-mask = <f800 0 0 7>; interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
interrupt-map = < interrupt-map = <
/* IDSEL 0x0 (PEX) */ /* IDSEL 0x0 (PEX) */
00000 0 0 1 &mpic 0 1 00000 0x0 0x0 0x1 &mpic 0x0 0x1
00000 0 0 2 &mpic 1 1 00000 0x0 0x0 0x2 &mpic 0x1 0x1
00000 0 0 3 &mpic 2 1 00000 0x0 0x0 0x3 &mpic 0x2 0x1
00000 0 0 4 &mpic 3 1>; 00000 0x0 0x0 0x4 &mpic 0x3 0x1>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <1a 2>; interrupts = <26 2>;
bus-range = <0 ff>; bus-range = <0 255>;
ranges = <02000000 0 a0000000 a0000000 0 10000000 ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
01000000 0 00000000 e2800000 0 00800000>; 0x1000000 0x0 0x0 0xe2800000 0x0 0x800000>;
clock-frequency = <1fca055>; clock-frequency = <33333333>;
#interrupt-cells = <1>; #interrupt-cells = <1>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
reg = <e000a000 1000>; reg = <0xe000a000 0x1000>;
compatible = "fsl,mpc8548-pcie"; compatible = "fsl,mpc8548-pcie";
device_type = "pci"; device_type = "pci";
pcie@0 { pcie@0 {
reg = <0 0 0 0 0>; reg = <0x0 0x0 0x0 0x0 0x0>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
device_type = "pci"; device_type = "pci";
ranges = <02000000 0 a0000000 ranges = <0x2000000 0x0 0xa0000000
02000000 0 a0000000 0x2000000 0x0 0xa0000000
0 10000000 0x0 0x10000000
01000000 0 00000000 0x1000000 0x0 0x0
01000000 0 00000000 0x1000000 0x0 0x0
0 00800000>; 0x0 0x800000>;
}; };
}; };
}; };
/* /*
* MPC8572 DS Device Tree Source * MPC8572 DS Device Tree Source
* *
* Copyright 2007 Freescale Semiconductor Inc. * Copyright 2007, 2008 Freescale Semiconductor Inc.
* *
* This program is free software; you can redistribute it and/or modify it * This program is free software; you can redistribute it and/or modify it
* under the terms of the GNU General Public License as published by the * under the terms of the GNU General Public License as published by the
...@@ -9,6 +9,7 @@ ...@@ -9,6 +9,7 @@
* option) any later version. * option) any later version.
*/ */
/dts-v1/;
/ { / {
model = "fsl,MPC8572DS"; model = "fsl,MPC8572DS";
compatible = "fsl,MPC8572DS"; compatible = "fsl,MPC8572DS";
...@@ -33,11 +34,11 @@ ...@@ -33,11 +34,11 @@
PowerPC,8572@0 { PowerPC,8572@0 {
device_type = "cpu"; device_type = "cpu";
reg = <0>; reg = <0x0>;
d-cache-line-size = <20>; // 32 bytes d-cache-line-size = <32>; // 32 bytes
i-cache-line-size = <20>; // 32 bytes i-cache-line-size = <32>; // 32 bytes
d-cache-size = <8000>; // L1, 32K d-cache-size = <0x8000>; // L1, 32K
i-cache-size = <8000>; // L1, 32K i-cache-size = <0x8000>; // L1, 32K
timebase-frequency = <0>; timebase-frequency = <0>;
bus-frequency = <0>; bus-frequency = <0>;
clock-frequency = <0>; clock-frequency = <0>;
...@@ -45,11 +46,11 @@ ...@@ -45,11 +46,11 @@
PowerPC,8572@1 { PowerPC,8572@1 {
device_type = "cpu"; device_type = "cpu";
reg = <1>; reg = <0x1>;
d-cache-line-size = <20>; // 32 bytes d-cache-line-size = <32>; // 32 bytes
i-cache-line-size = <20>; // 32 bytes i-cache-line-size = <32>; // 32 bytes
d-cache-size = <8000>; // L1, 32K d-cache-size = <0x8000>; // L1, 32K
i-cache-size = <8000>; // L1, 32K i-cache-size = <0x8000>; // L1, 32K
timebase-frequency = <0>; timebase-frequency = <0>;
bus-frequency = <0>; bus-frequency = <0>;
clock-frequency = <0>; clock-frequency = <0>;
...@@ -58,38 +59,38 @@ ...@@ -58,38 +59,38 @@
memory { memory {
device_type = "memory"; device_type = "memory";
reg = <00000000 00000000>; // Filled by U-Boot reg = <0x0 0x0>; // Filled by U-Boot
}; };
soc8572@ffe00000 { soc8572@ffe00000 {
#address-cells = <1>; #address-cells = <1>;
#size-cells = <1>; #size-cells = <1>;
device_type = "soc"; device_type = "soc";
ranges = <00000000 ffe00000 00100000>; ranges = <0x0 0xffe00000 0x100000>;
reg = <ffe00000 00001000>; // CCSRBAR & soc regs, remove once parse code for immrbase fixed reg = <0xffe00000 0x1000>; // CCSRBAR & soc regs, remove once parse code for immrbase fixed
bus-frequency = <0>; // Filled out by uboot. bus-frequency = <0>; // Filled out by uboot.
memory-controller@2000 { memory-controller@2000 {
compatible = "fsl,mpc8572-memory-controller"; compatible = "fsl,mpc8572-memory-controller";
reg = <2000 1000>; reg = <0x2000 0x1000>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <12 2>; interrupts = <18 2>;
}; };
memory-controller@6000 { memory-controller@6000 {
compatible = "fsl,mpc8572-memory-controller"; compatible = "fsl,mpc8572-memory-controller";
reg = <6000 1000>; reg = <0x6000 0x1000>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <12 2>; interrupts = <18 2>;
}; };
l2-cache-controller@20000 { l2-cache-controller@20000 {
compatible = "fsl,mpc8572-l2-cache-controller"; compatible = "fsl,mpc8572-l2-cache-controller";
reg = <20000 1000>; reg = <0x20000 0x1000>;
cache-line-size = <20>; // 32 bytes cache-line-size = <32>; // 32 bytes
cache-size = <80000>; // L2, 512K cache-size = <0x80000>; // L2, 512K
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <10 2>; interrupts = <16 2>;
}; };
i2c@3000 { i2c@3000 {
...@@ -97,8 +98,8 @@ ...@@ -97,8 +98,8 @@
#size-cells = <0>; #size-cells = <0>;
cell-index = <0>; cell-index = <0>;
compatible = "fsl-i2c"; compatible = "fsl-i2c";
reg = <3000 100>; reg = <0x3000 0x100>;
interrupts = <2b 2>; interrupts = <43 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
dfsrr; dfsrr;
}; };
...@@ -108,8 +109,8 @@ ...@@ -108,8 +109,8 @@
#size-cells = <0>; #size-cells = <0>;
cell-index = <1>; cell-index = <1>;
compatible = "fsl-i2c"; compatible = "fsl-i2c";
reg = <3100 100>; reg = <0x3100 0x100>;
interrupts = <2b 2>; interrupts = <43 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
dfsrr; dfsrr;
}; };
...@@ -118,27 +119,27 @@ ...@@ -118,27 +119,27 @@
#address-cells = <1>; #address-cells = <1>;
#size-cells = <0>; #size-cells = <0>;
compatible = "fsl,gianfar-mdio"; compatible = "fsl,gianfar-mdio";
reg = <24520 20>; reg = <0x24520 0x20>;
phy0: ethernet-phy@0 { phy0: ethernet-phy@0 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <a 1>; interrupts = <10 1>;
reg = <0>; reg = <0x0>;
}; };
phy1: ethernet-phy@1 { phy1: ethernet-phy@1 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <a 1>; interrupts = <10 1>;
reg = <1>; reg = <0x1>;
}; };
phy2: ethernet-phy@2 { phy2: ethernet-phy@2 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <a 1>; interrupts = <10 1>;
reg = <2>; reg = <0x2>;
}; };
phy3: ethernet-phy@3 { phy3: ethernet-phy@3 {
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <a 1>; interrupts = <10 1>;
reg = <3>; reg = <0x3>;
}; };
}; };
...@@ -147,9 +148,9 @@ ...@@ -147,9 +148,9 @@
device_type = "network"; device_type = "network";
model = "eTSEC"; model = "eTSEC";
compatible = "gianfar"; compatible = "gianfar";
reg = <24000 1000>; reg = <0x24000 0x1000>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
interrupts = <1d 2 1e 2 22 2>; interrupts = <29 2 30 2 34 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
phy-handle = <&phy0>; phy-handle = <&phy0>;
phy-connection-type = "rgmii-id"; phy-connection-type = "rgmii-id";
...@@ -160,9 +161,9 @@ ...@@ -160,9 +161,9 @@
device_type = "network"; device_type = "network";
model = "eTSEC"; model = "eTSEC";
compatible = "gianfar"; compatible = "gianfar";
reg = <25000 1000>; reg = <0x25000 0x1000>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
interrupts = <23 2 24 2 28 2>; interrupts = <35 2 36 2 40 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
phy-handle = <&phy1>; phy-handle = <&phy1>;
phy-connection-type = "rgmii-id"; phy-connection-type = "rgmii-id";
...@@ -173,9 +174,9 @@ ...@@ -173,9 +174,9 @@
device_type = "network"; device_type = "network";
model = "eTSEC"; model = "eTSEC";
compatible = "gianfar"; compatible = "gianfar";
reg = <26000 1000>; reg = <0x26000 0x1000>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
interrupts = <1f 2 20 2 21 2>; interrupts = <31 2 32 2 33 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
phy-handle = <&phy2>; phy-handle = <&phy2>;
phy-connection-type = "rgmii-id"; phy-connection-type = "rgmii-id";
...@@ -186,9 +187,9 @@ ...@@ -186,9 +187,9 @@
device_type = "network"; device_type = "network";
model = "eTSEC"; model = "eTSEC";
compatible = "gianfar"; compatible = "gianfar";
reg = <27000 1000>; reg = <0x27000 0x1000>;
local-mac-address = [ 00 00 00 00 00 00 ]; local-mac-address = [ 00 00 00 00 00 00 ];
interrupts = <25 2 26 2 27 2>; interrupts = <37 2 38 2 39 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
phy-handle = <&phy3>; phy-handle = <&phy3>;
phy-connection-type = "rgmii-id"; phy-connection-type = "rgmii-id";
...@@ -198,9 +199,9 @@ ...@@ -198,9 +199,9 @@
cell-index = <0>; cell-index = <0>;
device_type = "serial"; device_type = "serial";
compatible = "ns16550"; compatible = "ns16550";
reg = <4500 100>; reg = <0x4500 0x100>;
clock-frequency = <0>; clock-frequency = <0>;
interrupts = <2a 2>; interrupts = <42 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
}; };
...@@ -208,15 +209,15 @@ ...@@ -208,15 +209,15 @@
cell-index = <1>; cell-index = <1>;
device_type = "serial"; device_type = "serial";
compatible = "ns16550"; compatible = "ns16550";
reg = <4600 100>; reg = <0x4600 0x100>;
clock-frequency = <0>; clock-frequency = <0>;
interrupts = <2a 2>; interrupts = <42 2>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
}; };
global-utilities@e0000 { //global utilities block global-utilities@e0000 { //global utilities block
compatible = "fsl,mpc8572-guts"; compatible = "fsl,mpc8572-guts";
reg = <e0000 1000>; reg = <0xe0000 0x1000>;
fsl,has-rstcr; fsl,has-rstcr;
}; };
...@@ -225,7 +226,7 @@ ...@@ -225,7 +226,7 @@
interrupt-controller; interrupt-controller;
#address-cells = <0>; #address-cells = <0>;
#interrupt-cells = <2>; #interrupt-cells = <2>;
reg = <40000 40000>; reg = <0x40000 0x40000>;
compatible = "chrp,open-pic"; compatible = "chrp,open-pic";
device_type = "open-pic"; device_type = "open-pic";
big-endian; big-endian;
...@@ -239,167 +240,167 @@ ...@@ -239,167 +240,167 @@
#interrupt-cells = <1>; #interrupt-cells = <1>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
reg = <ffe08000 1000>; reg = <0xffe08000 0x1000>;
bus-range = <0 ff>; bus-range = <0 255>;
ranges = <02000000 0 80000000 80000000 0 20000000 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
01000000 0 00000000 ffc00000 0 00010000>; 0x1000000 0x0 0x0 0xffc00000 0x0 0x10000>;
clock-frequency = <1fca055>; clock-frequency = <33333333>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <18 2>; interrupts = <24 2>;
interrupt-map-mask = <ff00 0 0 7>; interrupt-map-mask = <0xff00 0x0 0x0 0x7>;
interrupt-map = < interrupt-map = <
/* IDSEL 0x11 func 0 - PCI slot 1 */ /* IDSEL 0x11 func 0 - PCI slot 1 */
8800 0 0 1 &mpic 2 1 0x8800 0x0 0x0 0x1 &mpic 0x2 0x1
8800 0 0 2 &mpic 3 1 0x8800 0x0 0x0 0x2 &mpic 0x3 0x1
8800 0 0 3 &mpic 4 1 0x8800 0x0 0x0 0x3 &mpic 0x4 0x1
8800 0 0 4 &mpic 1 1 0x8800 0x0 0x0 0x4 &mpic 0x1 0x1
/* IDSEL 0x11 func 1 - PCI slot 1 */ /* IDSEL 0x11 func 1 - PCI slot 1 */
8900 0 0 1 &mpic 2 1 0x8900 0x0 0x0 0x1 &mpic 0x2 0x1
8900 0 0 2 &mpic 3 1 0x8900 0x0 0x0 0x2 &mpic 0x3 0x1
8900 0 0 3 &mpic 4 1 0x8900 0x0 0x0 0x3 &mpic 0x4 0x1
8900 0 0 4 &mpic 1 1 0x8900 0x0 0x0 0x4 &mpic 0x1 0x1
/* IDSEL 0x11 func 2 - PCI slot 1 */ /* IDSEL 0x11 func 2 - PCI slot 1 */
8a00 0 0 1 &mpic 2 1 0x8a00 0x0 0x0 0x1 &mpic 0x2 0x1
8a00 0 0 2 &mpic 3 1 0x8a00 0x0 0x0 0x2 &mpic 0x3 0x1
8a00 0 0 3 &mpic 4 1 0x8a00 0x0 0x0 0x3 &mpic 0x4 0x1
8a00 0 0 4 &mpic 1 1 0x8a00 0x0 0x0 0x4 &mpic 0x1 0x1
/* IDSEL 0x11 func 3 - PCI slot 1 */ /* IDSEL 0x11 func 3 - PCI slot 1 */
8b00 0 0 1 &mpic 2 1 0x8b00 0x0 0x0 0x1 &mpic 0x2 0x1
8b00 0 0 2 &mpic 3 1 0x8b00 0x0 0x0 0x2 &mpic 0x3 0x1
8b00 0 0 3 &mpic 4 1 0x8b00 0x0 0x0 0x3 &mpic 0x4 0x1
8b00 0 0 4 &mpic 1 1 0x8b00 0x0 0x0 0x4 &mpic 0x1 0x1
/* IDSEL 0x11 func 4 - PCI slot 1 */ /* IDSEL 0x11 func 4 - PCI slot 1 */
8c00 0 0 1 &mpic 2 1 0x8c00 0x0 0x0 0x1 &mpic 0x2 0x1
8c00 0 0 2 &mpic 3 1 0x8c00 0x0 0x0 0x2 &mpic 0x3 0x1
8c00 0 0 3 &mpic 4 1 0x8c00 0x0 0x0 0x3 &mpic 0x4 0x1
8c00 0 0 4 &mpic 1 1 0x8c00 0x0 0x0 0x4 &mpic 0x1 0x1
/* IDSEL 0x11 func 5 - PCI slot 1 */ /* IDSEL 0x11 func 5 - PCI slot 1 */
8d00 0 0 1 &mpic 2 1 0x8d00 0x0 0x0 0x1 &mpic 0x2 0x1
8d00 0 0 2 &mpic 3 1 0x8d00 0x0 0x0 0x2 &mpic 0x3 0x1
8d00 0 0 3 &mpic 4 1 0x8d00 0x0 0x0 0x3 &mpic 0x4 0x1
8d00 0 0 4 &mpic 1 1 0x8d00 0x0 0x0 0x4 &mpic 0x1 0x1
/* IDSEL 0x11 func 6 - PCI slot 1 */ /* IDSEL 0x11 func 6 - PCI slot 1 */
8e00 0 0 1 &mpic 2 1 0x8e00 0x0 0x0 0x1 &mpic 0x2 0x1
8e00 0 0 2 &mpic 3 1 0x8e00 0x0 0x0 0x2 &mpic 0x3 0x1
8e00 0 0 3 &mpic 4 1 0x8e00 0x0 0x0 0x3 &mpic 0x4 0x1
8e00 0 0 4 &mpic 1 1 0x8e00 0x0 0x0 0x4 &mpic 0x1 0x1
/* IDSEL 0x11 func 7 - PCI slot 1 */ /* IDSEL 0x11 func 7 - PCI slot 1 */
8f00 0 0 1 &mpic 2 1 0x8f00 0x0 0x0 0x1 &mpic 0x2 0x1
8f00 0 0 2 &mpic 3 1 0x8f00 0x0 0x0 0x2 &mpic 0x3 0x1
8f00 0 0 3 &mpic 4 1 0x8f00 0x0 0x0 0x3 &mpic 0x4 0x1
8f00 0 0 4 &mpic 1 1 0x8f00 0x0 0x0 0x4 &mpic 0x1 0x1
/* IDSEL 0x12 func 0 - PCI slot 2 */ /* IDSEL 0x12 func 0 - PCI slot 2 */
9000 0 0 1 &mpic 3 1 0x9000 0x0 0x0 0x1 &mpic 0x3 0x1
9000 0 0 2 &mpic 4 1 0x9000 0x0 0x0 0x2 &mpic 0x4 0x1
9000 0 0 3 &mpic 1 1 0x9000 0x0 0x0 0x3 &mpic 0x1 0x1
9000 0 0 4 &mpic 2 1 0x9000 0x0 0x0 0x4 &mpic 0x2 0x1
/* IDSEL 0x12 func 1 - PCI slot 2 */ /* IDSEL 0x12 func 1 - PCI slot 2 */
9100 0 0 1 &mpic 3 1 0x9100 0x0 0x0 0x1 &mpic 0x3 0x1
9100 0 0 2 &mpic 4 1 0x9100 0x0 0x0 0x2 &mpic 0x4 0x1
9100 0 0 3 &mpic 1 1 0x9100 0x0 0x0 0x3 &mpic 0x1 0x1
9100 0 0 4 &mpic 2 1 0x9100 0x0 0x0 0x4 &mpic 0x2 0x1
/* IDSEL 0x12 func 2 - PCI slot 2 */ /* IDSEL 0x12 func 2 - PCI slot 2 */
9200 0 0 1 &mpic 3 1 0x9200 0x0 0x0 0x1 &mpic 0x3 0x1
9200 0 0 2 &mpic 4 1 0x9200 0x0 0x0 0x2 &mpic 0x4 0x1
9200 0 0 3 &mpic 1 1 0x9200 0x0 0x0 0x3 &mpic 0x1 0x1
9200 0 0 4 &mpic 2 1 0x9200 0x0 0x0 0x4 &mpic 0x2 0x1
/* IDSEL 0x12 func 3 - PCI slot 2 */ /* IDSEL 0x12 func 3 - PCI slot 2 */
9300 0 0 1 &mpic 3 1 0x9300 0x0 0x0 0x1 &mpic 0x3 0x1
9300 0 0 2 &mpic 4 1 0x9300 0x0 0x0 0x2 &mpic 0x4 0x1
9300 0 0 3 &mpic 1 1 0x9300 0x0 0x0 0x3 &mpic 0x1 0x1
9300 0 0 4 &mpic 2 1 0x9300 0x0 0x0 0x4 &mpic 0x2 0x1
/* IDSEL 0x12 func 4 - PCI slot 2 */ /* IDSEL 0x12 func 4 - PCI slot 2 */
9400 0 0 1 &mpic 3 1 0x9400 0x0 0x0 0x1 &mpic 0x3 0x1
9400 0 0 2 &mpic 4 1 0x9400 0x0 0x0 0x2 &mpic 0x4 0x1
9400 0 0 3 &mpic 1 1 0x9400 0x0 0x0 0x3 &mpic 0x1 0x1
9400 0 0 4 &mpic 2 1 0x9400 0x0 0x0 0x4 &mpic 0x2 0x1
/* IDSEL 0x12 func 5 - PCI slot 2 */ /* IDSEL 0x12 func 5 - PCI slot 2 */
9500 0 0 1 &mpic 3 1 0x9500 0x0 0x0 0x1 &mpic 0x3 0x1
9500 0 0 2 &mpic 4 1 0x9500 0x0 0x0 0x2 &mpic 0x4 0x1
9500 0 0 3 &mpic 1 1 0x9500 0x0 0x0 0x3 &mpic 0x1 0x1
9500 0 0 4 &mpic 2 1 0x9500 0x0 0x0 0x4 &mpic 0x2 0x1
/* IDSEL 0x12 func 6 - PCI slot 2 */ /* IDSEL 0x12 func 6 - PCI slot 2 */
9600 0 0 1 &mpic 3 1 0x9600 0x0 0x0 0x1 &mpic 0x3 0x1
9600 0 0 2 &mpic 4 1 0x9600 0x0 0x0 0x2 &mpic 0x4 0x1
9600 0 0 3 &mpic 1 1 0x9600 0x0 0x0 0x3 &mpic 0x1 0x1
9600 0 0 4 &mpic 2 1 0x9600 0x0 0x0 0x4 &mpic 0x2 0x1
/* IDSEL 0x12 func 7 - PCI slot 2 */ /* IDSEL 0x12 func 7 - PCI slot 2 */
9700 0 0 1 &mpic 3 1 0x9700 0x0 0x0 0x1 &mpic 0x3 0x1
9700 0 0 2 &mpic 4 1 0x9700 0x0 0x0 0x2 &mpic 0x4 0x1
9700 0 0 3 &mpic 1 1 0x9700 0x0 0x0 0x3 &mpic 0x1 0x1
9700 0 0 4 &mpic 2 1 0x9700 0x0 0x0 0x4 &mpic 0x2 0x1
// IDSEL 0x1c USB // IDSEL 0x1c USB
e000 0 0 1 &i8259 c 2 0xe000 0x0 0x0 0x1 &i8259 0xc 0x2
e100 0 0 2 &i8259 9 2 0xe100 0x0 0x0 0x2 &i8259 0x9 0x2
e200 0 0 3 &i8259 a 2 0xe200 0x0 0x0 0x3 &i8259 0xa 0x2
e300 0 0 4 &i8259 b 2 0xe300 0x0 0x0 0x4 &i8259 0xb 0x2
// IDSEL 0x1d Audio // IDSEL 0x1d Audio
e800 0 0 1 &i8259 6 2 0xe800 0x0 0x0 0x1 &i8259 0x6 0x2
// IDSEL 0x1e Legacy // IDSEL 0x1e Legacy
f000 0 0 1 &i8259 7 2 0xf000 0x0 0x0 0x1 &i8259 0x7 0x2
f100 0 0 1 &i8259 7 2 0xf100 0x0 0x0 0x1 &i8259 0x7 0x2
// IDSEL 0x1f IDE/SATA // IDSEL 0x1f IDE/SATA
f800 0 0 1 &i8259 e 2 0xf800 0x0 0x0 0x1 &i8259 0xe 0x2
f900 0 0 1 &i8259 5 2 0xf900 0x0 0x0 0x1 &i8259 0x5 0x2
>; >;
pcie@0 { pcie@0 {
reg = <0 0 0 0 0>; reg = <0x0 0x0 0x0 0x0 0x0>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
device_type = "pci"; device_type = "pci";
ranges = <02000000 0 80000000 ranges = <0x2000000 0x0 0x80000000
02000000 0 80000000 0x2000000 0x0 0x80000000
0 20000000 0x0 0x20000000
01000000 0 00000000 0x1000000 0x0 0x0
01000000 0 00000000 0x1000000 0x0 0x0
0 00100000>; 0x0 0x100000>;
uli1575@0 { uli1575@0 {
reg = <0 0 0 0 0>; reg = <0x0 0x0 0x0 0x0 0x0>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
ranges = <02000000 0 80000000 ranges = <0x2000000 0x0 0x80000000
02000000 0 80000000 0x2000000 0x0 0x80000000
0 20000000 0x0 0x20000000
01000000 0 00000000 0x1000000 0x0 0x0
01000000 0 00000000 0x1000000 0x0 0x0
0 00100000>; 0x0 0x100000>;
isa@1e { isa@1e {
device_type = "isa"; device_type = "isa";
#interrupt-cells = <2>; #interrupt-cells = <2>;
#size-cells = <1>; #size-cells = <1>;
#address-cells = <2>; #address-cells = <2>;
reg = <f000 0 0 0 0>; reg = <0xf000 0x0 0x0 0x0 0x0>;
ranges = <1 0 01000000 0 0 ranges = <0x1 0x0 0x1000000 0x0 0x0
00001000>; 0x1000>;
interrupt-parent = <&i8259>; interrupt-parent = <&i8259>;
i8259: interrupt-controller@20 { i8259: interrupt-controller@20 {
reg = <1 20 2 reg = <0x1 0x20 0x2
1 a0 2 0x1 0xa0 0x2
1 4d0 2>; 0x1 0x4d0 0x2>;
interrupt-controller; interrupt-controller;
device_type = "interrupt-controller"; device_type = "interrupt-controller";
#address-cells = <0>; #address-cells = <0>;
...@@ -412,29 +413,29 @@ ...@@ -412,29 +413,29 @@
i8042@60 { i8042@60 {
#size-cells = <0>; #size-cells = <0>;
#address-cells = <1>; #address-cells = <1>;
reg = <1 60 1 1 64 1>; reg = <0x1 0x60 0x1 0x1 0x64 0x1>;
interrupts = <1 3 c 3>; interrupts = <1 3 12 3>;
interrupt-parent = interrupt-parent =
<&i8259>; <&i8259>;
keyboard@0 { keyboard@0 {
reg = <0>; reg = <0x0>;
compatible = "pnpPNP,303"; compatible = "pnpPNP,303";
}; };
mouse@1 { mouse@1 {
reg = <1>; reg = <0x1>;
compatible = "pnpPNP,f03"; compatible = "pnpPNP,f03";
}; };
}; };
rtc@70 { rtc@70 {
compatible = "pnpPNP,b00"; compatible = "pnpPNP,b00";
reg = <1 70 2>; reg = <0x1 0x70 0x2>;
}; };
gpio@400 { gpio@400 {
reg = <1 400 80>; reg = <0x1 0x400 0x80>;
}; };
}; };
}; };
...@@ -449,33 +450,33 @@ ...@@ -449,33 +450,33 @@
#interrupt-cells = <1>; #interrupt-cells = <1>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
reg = <ffe09000 1000>; reg = <0xffe09000 0x1000>;
bus-range = <0 ff>; bus-range = <0 255>;
ranges = <02000000 0 a0000000 a0000000 0 20000000 ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
01000000 0 00000000 ffc10000 0 00010000>; 0x1000000 0x0 0x0 0xffc10000 0x0 0x10000>;
clock-frequency = <1fca055>; clock-frequency = <33333333>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <1a 2>; interrupts = <26 2>;
interrupt-map-mask = <f800 0 0 7>; interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
interrupt-map = < interrupt-map = <
/* IDSEL 0x0 */ /* IDSEL 0x0 */
0000 0 0 1 &mpic 4 1 0000 0x0 0x0 0x1 &mpic 0x4 0x1
0000 0 0 2 &mpic 5 1 0000 0x0 0x0 0x2 &mpic 0x5 0x1
0000 0 0 3 &mpic 6 1 0000 0x0 0x0 0x3 &mpic 0x6 0x1
0000 0 0 4 &mpic 7 1 0000 0x0 0x0 0x4 &mpic 0x7 0x1
>; >;
pcie@0 { pcie@0 {
reg = <0 0 0 0 0>; reg = <0x0 0x0 0x0 0x0 0x0>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
device_type = "pci"; device_type = "pci";
ranges = <02000000 0 a0000000 ranges = <0x2000000 0x0 0xa0000000
02000000 0 a0000000 0x2000000 0x0 0xa0000000
0 20000000 0x0 0x20000000
01000000 0 00000000 0x1000000 0x0 0x0
01000000 0 00000000 0x1000000 0x0 0x0
0 00100000>; 0x0 0x100000>;
}; };
}; };
...@@ -486,33 +487,33 @@ ...@@ -486,33 +487,33 @@
#interrupt-cells = <1>; #interrupt-cells = <1>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
reg = <ffe0a000 1000>; reg = <0xffe0a000 0x1000>;
bus-range = <0 ff>; bus-range = <0 255>;
ranges = <02000000 0 c0000000 c0000000 0 20000000 ranges = <0x2000000 0x0 0xc0000000 0xc0000000 0x0 0x20000000
01000000 0 00000000 ffc20000 0 00010000>; 0x1000000 0x0 0x0 0xffc20000 0x0 0x10000>;
clock-frequency = <1fca055>; clock-frequency = <33333333>;
interrupt-parent = <&mpic>; interrupt-parent = <&mpic>;
interrupts = <1b 2>; interrupts = <27 2>;
interrupt-map-mask = <f800 0 0 7>; interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
interrupt-map = < interrupt-map = <
/* IDSEL 0x0 */ /* IDSEL 0x0 */
0000 0 0 1 &mpic 0 1 0000 0x0 0x0 0x1 &mpic 0x0 0x1
0000 0 0 2 &mpic 1 1 0000 0x0 0x0 0x2 &mpic 0x1 0x1
0000 0 0 3 &mpic 2 1 0000 0x0 0x0 0x3 &mpic 0x2 0x1
0000 0 0 4 &mpic 3 1 0000 0x0 0x0 0x4 &mpic 0x3 0x1
>; >;
pcie@0 { pcie@0 {
reg = <0 0 0 0 0>; reg = <0x0 0x0 0x0 0x0 0x0>;
#size-cells = <2>; #size-cells = <2>;
#address-cells = <3>; #address-cells = <3>;
device_type = "pci"; device_type = "pci";
ranges = <02000000 0 c0000000 ranges = <0x2000000 0x0 0xc0000000
02000000 0 c0000000 0x2000000 0x0 0xc0000000
0 20000000 0x0 0x20000000
01000000 0 00000000 0x1000000 0x0 0x0
01000000 0 00000000 0x1000000 0x0 0x0
0 00100000>; 0x0 0x100000>;
}; };
}; };
}; };
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
...@@ -95,6 +95,7 @@ int dt_xlate_reg(void *node, int res, unsigned long *addr, unsigned long *size); ...@@ -95,6 +95,7 @@ int dt_xlate_reg(void *node, int res, unsigned long *addr, unsigned long *size);
int dt_xlate_addr(void *node, u32 *buf, int buflen, unsigned long *xlated_addr); int dt_xlate_addr(void *node, u32 *buf, int buflen, unsigned long *xlated_addr);
int dt_is_compatible(void *node, const char *compat); int dt_is_compatible(void *node, const char *compat);
void dt_get_reg_format(void *node, u32 *naddr, u32 *nsize); void dt_get_reg_format(void *node, u32 *naddr, u32 *nsize);
int dt_get_virtual_reg(void *node, void **addr, int nres);
static inline void *finddevice(const char *name) static inline void *finddevice(const char *name)
{ {
......
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
此差异已折叠。
Markdown is supported
0% .
You are about to add 0 people to the discussion. Proceed with caution.
先完成此消息的编辑!
想要评论请 注册