提交 8be6a6d0 编写于 作者: J Javier Martinez Canillas 提交者: Kukjin Kim

ARM: dts: Set i2c7 clock at 400kHz for exynos based Peach boards

The downstream ChromeOS 3.8 kernel sets the clock frequency
for the I2C bus 7 at 400kHz. Do the same change in mainline.
Suggested-by: NDoug Anderson <dianders@chromium.org>
Signed-off-by: NJavier Martinez Canillas <javier.martinez@collabora.co.uk>
Reviewed-by: NDoug Anderson <dianders@chromium.org>
Signed-off-by: NKukjin Kim <kgene.kim@samsung.com>
上级 dc0cf1a3
...@@ -489,6 +489,7 @@ ...@@ -489,6 +489,7 @@
&hsi2c_7 { &hsi2c_7 {
status = "okay"; status = "okay";
clock-frequency = <400000>;
max98090: codec@10 { max98090: codec@10 {
compatible = "maxim,max98090"; compatible = "maxim,max98090";
......
...@@ -487,6 +487,7 @@ ...@@ -487,6 +487,7 @@
&hsi2c_7 { &hsi2c_7 {
status = "okay"; status = "okay";
clock-frequency = <400000>;
max98091: codec@10 { max98091: codec@10 {
compatible = "maxim,max98091"; compatible = "maxim,max98091";
......
Markdown is supported
0% .
You are about to add 0 people to the discussion. Proceed with caution.
先完成此消息的编辑!
想要评论请 注册