emulate.c 127.0 KB
Newer Older
A
Avi Kivity 已提交
1
/******************************************************************************
2
 * emulate.c
A
Avi Kivity 已提交
3 4 5 6 7 8
 *
 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
 *
 * Copyright (c) 2005 Keir Fraser
 *
 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
9
 * privileged instructions:
A
Avi Kivity 已提交
10 11
 *
 * Copyright (C) 2006 Qumranet
N
Nicolas Kaiser 已提交
12
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
13 14 15 16 17 18 19 20 21 22
 *
 *   Avi Kivity <avi@qumranet.com>
 *   Yaniv Kamay <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
 */

23
#include <linux/kvm_host.h>
24
#include "kvm_cache_regs.h"
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <asm/kvm_emulate.h>
27
#include <linux/stringify.h>
A
Avi Kivity 已提交
28

29
#include "x86.h"
30
#include "tss.h"
31

32 33 34
/*
 * Operand types
 */
35 36 37 38 39 40 41 42 43
#define OpNone             0ull
#define OpImplicit         1ull  /* No generic decode */
#define OpReg              2ull  /* Register */
#define OpMem              3ull  /* Memory */
#define OpAcc              4ull  /* Accumulator: AL/AX/EAX/RAX */
#define OpDI               5ull  /* ES:DI/EDI/RDI */
#define OpMem64            6ull  /* Memory, 64-bit */
#define OpImmUByte         7ull  /* Zero-extended 8-bit immediate */
#define OpDX               8ull  /* DX register */
44 45 46
#define OpCL               9ull  /* CL register (for shifts) */
#define OpImmByte         10ull  /* 8-bit sign extended immediate */
#define OpOne             11ull  /* Implied 1 */
47
#define OpImm             12ull  /* Sign extended up to 32-bit immediate */
48 49 50 51 52 53 54
#define OpMem16           13ull  /* Memory operand (16-bit). */
#define OpMem32           14ull  /* Memory operand (32-bit). */
#define OpImmU            15ull  /* Immediate operand, zero extended */
#define OpSI              16ull  /* SI/ESI/RSI */
#define OpImmFAddr        17ull  /* Immediate far address */
#define OpMemFAddr        18ull  /* Far address in memory */
#define OpImmU16          19ull  /* Immediate operand, 16 bits, zero extended */
55 56 57 58 59 60
#define OpES              20ull  /* ES */
#define OpCS              21ull  /* CS */
#define OpSS              22ull  /* SS */
#define OpDS              23ull  /* DS */
#define OpFS              24ull  /* FS */
#define OpGS              25ull  /* GS */
61
#define OpMem8            26ull  /* 8-bit zero extended memory operand */
62
#define OpImm64           27ull  /* Sign extended 16/32/64-bit immediate */
P
Paolo Bonzini 已提交
63
#define OpXLat            28ull  /* memory at BX/EBX/RBX + zero-extended AL */
64 65
#define OpAccLo           29ull  /* Low part of extended acc (AX/AX/EAX/RAX) */
#define OpAccHi           30ull  /* High part of extended acc (-/DX/EDX/RDX) */
66 67

#define OpBits             5  /* Width of operand field */
68
#define OpMask             ((1ull << OpBits) - 1)
69

A
Avi Kivity 已提交
70 71 72 73 74 75 76 77 78 79
/*
 * Opcode effective-address decode tables.
 * Note that we only emulate instructions that have at least one memory
 * operand (excluding implicit stack references). We assume that stack
 * references and instruction fetches will never occur in special memory
 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
 * not be handled.
 */

/* Operand sizes: 8-bit operands or specified/overridden size. */
80
#define ByteOp      (1<<0)	/* 8-bit operands. */
A
Avi Kivity 已提交
81
/* Destination operand type. */
82 83 84 85 86 87 88 89 90
#define DstShift    1
#define ImplicitOps (OpImplicit << DstShift)
#define DstReg      (OpReg << DstShift)
#define DstMem      (OpMem << DstShift)
#define DstAcc      (OpAcc << DstShift)
#define DstDI       (OpDI << DstShift)
#define DstMem64    (OpMem64 << DstShift)
#define DstImmUByte (OpImmUByte << DstShift)
#define DstDX       (OpDX << DstShift)
91
#define DstAccLo    (OpAccLo << DstShift)
92
#define DstMask     (OpMask << DstShift)
A
Avi Kivity 已提交
93
/* Source operand type. */
94 95 96 97 98 99 100 101 102 103 104 105
#define SrcShift    6
#define SrcNone     (OpNone << SrcShift)
#define SrcReg      (OpReg << SrcShift)
#define SrcMem      (OpMem << SrcShift)
#define SrcMem16    (OpMem16 << SrcShift)
#define SrcMem32    (OpMem32 << SrcShift)
#define SrcImm      (OpImm << SrcShift)
#define SrcImmByte  (OpImmByte << SrcShift)
#define SrcOne      (OpOne << SrcShift)
#define SrcImmUByte (OpImmUByte << SrcShift)
#define SrcImmU     (OpImmU << SrcShift)
#define SrcSI       (OpSI << SrcShift)
P
Paolo Bonzini 已提交
106
#define SrcXLat     (OpXLat << SrcShift)
107 108 109 110
#define SrcImmFAddr (OpImmFAddr << SrcShift)
#define SrcMemFAddr (OpMemFAddr << SrcShift)
#define SrcAcc      (OpAcc << SrcShift)
#define SrcImmU16   (OpImmU16 << SrcShift)
111
#define SrcImm64    (OpImm64 << SrcShift)
112
#define SrcDX       (OpDX << SrcShift)
113
#define SrcMem8     (OpMem8 << SrcShift)
114
#define SrcAccHi    (OpAccHi << SrcShift)
115
#define SrcMask     (OpMask << SrcShift)
116 117 118 119 120 121 122 123 124
#define BitOp       (1<<11)
#define MemAbs      (1<<12)      /* Memory operand is absolute displacement */
#define String      (1<<13)     /* String instruction (rep capable) */
#define Stack       (1<<14)     /* Stack instruction (push/pop) */
#define GroupMask   (7<<15)     /* Opcode uses one of the group mechanisms */
#define Group       (1<<15)     /* Bits 3:5 of modrm byte extend opcode */
#define GroupDual   (2<<15)     /* Alternate decoding of mod == 3 */
#define Prefix      (3<<15)     /* Instruction varies with 66/f2/f3 prefix */
#define RMExt       (4<<15)     /* Opcode extension in ModRM r/m if mod == 3 */
125
#define Escape      (5<<15)     /* Escape to coprocessor instruction */
126
#define Sse         (1<<18)     /* SSE Vector instruction */
127 128 129 130
/* Generic ModRM decode. */
#define ModRM       (1<<19)
/* Destination is only written; never read. */
#define Mov         (1<<20)
131
/* Misc flags */
132
#define Prot        (1<<21) /* instruction generates #UD if not in prot-mode */
133
#define VendorSpecific (1<<22) /* Vendor specific instruction */
134
#define NoAccess    (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
135
#define Op3264      (1<<24) /* Operand is 64b in long mode, 32b otherwise */
136
#define Undefined   (1<<25) /* No Such Instruction */
137
#define Lock        (1<<26) /* lock prefix is allowed for the instruction */
138
#define Priv        (1<<27) /* instruction generates #GP if current CPL != 0 */
139
#define No64	    (1<<28)
140
#define PageTable   (1 << 29)   /* instruction used to write page table */
141
#define NotImpl     (1 << 30)   /* instruction is not implemented */
142
/* Source 2 operand type */
143
#define Src2Shift   (31)
144
#define Src2None    (OpNone << Src2Shift)
145
#define Src2Mem     (OpMem << Src2Shift)
146 147 148 149
#define Src2CL      (OpCL << Src2Shift)
#define Src2ImmByte (OpImmByte << Src2Shift)
#define Src2One     (OpOne << Src2Shift)
#define Src2Imm     (OpImm << Src2Shift)
150 151 152 153 154 155
#define Src2ES      (OpES << Src2Shift)
#define Src2CS      (OpCS << Src2Shift)
#define Src2SS      (OpSS << Src2Shift)
#define Src2DS      (OpDS << Src2Shift)
#define Src2FS      (OpFS << Src2Shift)
#define Src2GS      (OpGS << Src2Shift)
156
#define Src2Mask    (OpMask << Src2Shift)
A
Avi Kivity 已提交
157
#define Mmx         ((u64)1 << 40)  /* MMX Vector instruction */
158 159 160
#define Aligned     ((u64)1 << 41)  /* Explicitly aligned (e.g. MOVDQA) */
#define Unaligned   ((u64)1 << 42)  /* Explicitly unaligned (e.g. MOVDQU) */
#define Avx         ((u64)1 << 43)  /* Advanced Vector Extensions */
161
#define Fastop      ((u64)1 << 44)  /* Use opcode::u.fastop */
162
#define NoWrite     ((u64)1 << 45)  /* No writeback */
163
#define SrcWrite    ((u64)1 << 46)  /* Write back src operand */
A
Avi Kivity 已提交
164

165 166
#define DstXacc     (DstAccLo | SrcAccHi | SrcWrite)

167 168 169 170 171 172 173 174
#define X2(x...) x, x
#define X3(x...) X2(x), x
#define X4(x...) X2(x), X2(x)
#define X5(x...) X4(x), x
#define X6(x...) X4(x), X2(x)
#define X7(x...) X4(x), X3(x)
#define X8(x...) X4(x), X4(x)
#define X16(x...) X8(x), X8(x)
175

176 177 178 179 180 181
#define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
#define FASTOP_SIZE 8

/*
 * fastop functions have a special calling convention:
 *
182 183
 * dst:    rax        (in/out)
 * src:    rdx        (in/out)
184 185
 * src2:   rcx        (in)
 * flags:  rflags     (in/out)
186
 * ex:     rsi        (in:fastop pointer, out:zero if exception)
187 188 189 190 191 192 193 194 195 196 197
 *
 * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
 * different operand sizes can be reached by calculation, rather than a jump
 * table (which would be bigger than the code).
 *
 * fastop functions are declared as taking a never-defined fastop parameter,
 * so they can't be called from C directly.
 */

struct fastop;

198
struct opcode {
199 200
	u64 flags : 56;
	u64 intercept : 8;
201
	union {
202
		int (*execute)(struct x86_emulate_ctxt *ctxt);
203 204 205
		const struct opcode *group;
		const struct group_dual *gdual;
		const struct gprefix *gprefix;
206
		const struct escape *esc;
207
		void (*fastop)(struct fastop *fake);
208
	} u;
209
	int (*check_perm)(struct x86_emulate_ctxt *ctxt);
210 211 212 213 214
};

struct group_dual {
	struct opcode mod012[8];
	struct opcode mod3[8];
215 216
};

217 218 219 220 221 222 223
struct gprefix {
	struct opcode pfx_no;
	struct opcode pfx_66;
	struct opcode pfx_f2;
	struct opcode pfx_f3;
};

224 225 226 227 228
struct escape {
	struct opcode op[8];
	struct opcode high[64];
};

A
Avi Kivity 已提交
229
/* EFLAGS bit definitions. */
230 231 232 233
#define EFLG_ID (1<<21)
#define EFLG_VIP (1<<20)
#define EFLG_VIF (1<<19)
#define EFLG_AC (1<<18)
234 235
#define EFLG_VM (1<<17)
#define EFLG_RF (1<<16)
236 237
#define EFLG_IOPL (3<<12)
#define EFLG_NT (1<<14)
A
Avi Kivity 已提交
238 239
#define EFLG_OF (1<<11)
#define EFLG_DF (1<<10)
240
#define EFLG_IF (1<<9)
241
#define EFLG_TF (1<<8)
A
Avi Kivity 已提交
242 243 244 245 246 247
#define EFLG_SF (1<<7)
#define EFLG_ZF (1<<6)
#define EFLG_AF (1<<4)
#define EFLG_PF (1<<2)
#define EFLG_CF (1<<0)

248 249 250
#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
#define EFLG_RESERVED_ONE_MASK 2

251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286
static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	if (!(ctxt->regs_valid & (1 << nr))) {
		ctxt->regs_valid |= 1 << nr;
		ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
	}
	return ctxt->_regs[nr];
}

static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	ctxt->regs_valid |= 1 << nr;
	ctxt->regs_dirty |= 1 << nr;
	return &ctxt->_regs[nr];
}

static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
{
	reg_read(ctxt, nr);
	return reg_write(ctxt, nr);
}

static void writeback_registers(struct x86_emulate_ctxt *ctxt)
{
	unsigned reg;

	for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
		ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
}

static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
{
	ctxt->regs_dirty = 0;
	ctxt->regs_valid = 0;
}

A
Avi Kivity 已提交
287 288 289 290 291 292 293
/*
 * Instruction emulation:
 * Most instructions are emulated directly via a fragment of inline assembly
 * code. This allows us to save/restore EFLAGS and thus very easily pick up
 * any modified flags.
 */

294
#if defined(CONFIG_X86_64)
A
Avi Kivity 已提交
295 296 297 298 299 300 301 302 303 304 305 306 307 308
#define _LO32 "k"		/* force 32-bit operand */
#define _STK  "%%rsp"		/* stack pointer */
#elif defined(__i386__)
#define _LO32 ""		/* force 32-bit operand */
#define _STK  "%%esp"		/* stack pointer */
#endif

/*
 * These EFLAGS bits are restored from saved value during emulation, and
 * any changes are written back to the saved value after emulation.
 */
#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)

/* Before executing instruction: restore necessary bits in EFLAGS. */
309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
#define _PRE_EFLAGS(_sav, _msk, _tmp)					\
	/* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
	"movl %"_sav",%"_LO32 _tmp"; "                                  \
	"push %"_tmp"; "                                                \
	"push %"_tmp"; "                                                \
	"movl %"_msk",%"_LO32 _tmp"; "                                  \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"pushf; "                                                       \
	"notl %"_LO32 _tmp"; "                                          \
	"andl %"_LO32 _tmp",("_STK"); "                                 \
	"andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); "	\
	"pop  %"_tmp"; "                                                \
	"orl  %"_LO32 _tmp",("_STK"); "                                 \
	"popf; "                                                        \
	"pop  %"_sav"; "
A
Avi Kivity 已提交
324 325 326 327 328 329 330 331 332

/* After executing instruction: write-back necessary bits in EFLAGS. */
#define _POST_EFLAGS(_sav, _msk, _tmp) \
	/* _sav |= EFLAGS & _msk; */		\
	"pushf; "				\
	"pop  %"_tmp"; "			\
	"andl %"_msk",%"_LO32 _tmp"; "		\
	"orl  %"_LO32 _tmp",%"_sav"; "

333 334 335 336 337 338
#ifdef CONFIG_X86_64
#define ON64(x) x
#else
#define ON64(x)
#endif

339
#define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype)	\
340 341 342 343 344
	do {								\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "4", "2")			\
			_op _suffix " %"_x"3,%1; "			\
			_POST_EFLAGS("0", "4", "2")			\
345 346
			: "=m" ((ctxt)->eflags),			\
			  "+q" (*(_dsttype*)&(ctxt)->dst.val),		\
347
			  "=&r" (_tmp)					\
348
			: _y ((ctxt)->src.val), "i" (EFLAGS_MASK));	\
349
	} while (0)
350 351


A
Avi Kivity 已提交
352
/* Raw emulation: instruction has two explicit operands. */
353
#define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy)		\
354 355 356
	do {								\
		unsigned long _tmp;					\
									\
357
		switch ((ctxt)->dst.bytes) {				\
358
		case 2:							\
359
			____emulate_2op(ctxt,_op,_wx,_wy,"w",u16);	\
360 361
			break;						\
		case 4:							\
362
			____emulate_2op(ctxt,_op,_lx,_ly,"l",u32);	\
363 364
			break;						\
		case 8:							\
365
			ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
366 367
			break;						\
		}							\
A
Avi Kivity 已提交
368 369
	} while (0)

370
#define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy)		     \
A
Avi Kivity 已提交
371
	do {								     \
372
		unsigned long _tmp;					     \
373
		switch ((ctxt)->dst.bytes) {				     \
A
Avi Kivity 已提交
374
		case 1:							     \
375
			____emulate_2op(ctxt,_op,_bx,_by,"b",u8);	     \
A
Avi Kivity 已提交
376 377
			break;						     \
		default:						     \
378
			__emulate_2op_nobyte(ctxt, _op,			     \
A
Avi Kivity 已提交
379 380 381 382 383 384
					     _wx, _wy, _lx, _ly, _qx, _qy);  \
			break;						     \
		}							     \
	} while (0)

/* Source operand is byte-sized and may be restricted to just %cl. */
385 386
#define emulate_2op_SrcB(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
A
Avi Kivity 已提交
387 388

/* Source operand is byte, word, long or quad sized. */
389 390
#define emulate_2op_SrcV(ctxt, _op)					\
	__emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
391 392

/* Source operand is word, long or quad sized. */
393 394
#define emulate_2op_SrcV_nobyte(ctxt, _op)				\
	__emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
A
Avi Kivity 已提交
395

396
/* Instruction has three operands and one operand is stored in ECX register */
397
#define __emulate_2op_cl(ctxt, _op, _suffix, _type)		\
398 399
	do {								\
		unsigned long _tmp;					\
400 401 402
		_type _clv  = (ctxt)->src2.val;				\
		_type _srcv = (ctxt)->src.val;				\
		_type _dstv = (ctxt)->dst.val;				\
403 404 405 406 407
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "2")			\
			_op _suffix " %4,%1 \n"				\
			_POST_EFLAGS("0", "5", "2")			\
408
			: "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
409 410 411
			: "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK)	\
			);						\
									\
412 413 414
		(ctxt)->src2.val  = (unsigned long) _clv;		\
		(ctxt)->src2.val = (unsigned long) _srcv;		\
		(ctxt)->dst.val = (unsigned long) _dstv;		\
415 416
	} while (0)

417
#define emulate_2op_cl(ctxt, _op)					\
418
	do {								\
419
		switch ((ctxt)->dst.bytes) {				\
420
		case 2:							\
421
			__emulate_2op_cl(ctxt, _op, "w", u16);		\
422 423
			break;						\
		case 4:							\
424
			__emulate_2op_cl(ctxt, _op, "l", u32);		\
425 426
			break;						\
		case 8:							\
427
			ON64(__emulate_2op_cl(ctxt, _op, "q", ulong));	\
428 429
			break;						\
		}							\
430 431
	} while (0)

432
#define __emulate_1op(ctxt, _op, _suffix)				\
A
Avi Kivity 已提交
433 434 435
	do {								\
		unsigned long _tmp;					\
									\
436 437 438 439
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "3", "2")			\
			_op _suffix " %1; "				\
			_POST_EFLAGS("0", "3", "2")			\
440
			: "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
441 442 443 444 445
			  "=&r" (_tmp)					\
			: "i" (EFLAGS_MASK));				\
	} while (0)

/* Instruction has only one explicit operand (no source operand). */
446
#define emulate_1op(ctxt, _op)						\
447
	do {								\
448 449 450 451 452
		switch ((ctxt)->dst.bytes) {				\
		case 1:	__emulate_1op(ctxt, _op, "b"); break;		\
		case 2:	__emulate_1op(ctxt, _op, "w"); break;		\
		case 4:	__emulate_1op(ctxt, _op, "l"); break;		\
		case 8:	ON64(__emulate_1op(ctxt, _op, "q")); break;	\
A
Avi Kivity 已提交
453 454 455
		}							\
	} while (0)

456 457
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));

458 459 460 461 462 463 464 465 466 467 468 469 470
#define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
#define FOP_RET   "ret \n\t"

#define FOP_START(op) \
	extern void em_##op(struct fastop *fake); \
	asm(".pushsection .text, \"ax\" \n\t" \
	    ".global em_" #op " \n\t" \
            FOP_ALIGN \
	    "em_" #op ": \n\t"

#define FOP_END \
	    ".popsection")

471 472
#define FOPNOP() FOP_ALIGN FOP_RET

473
#define FOP1E(op,  dst) \
474 475 476 477
	FOP_ALIGN "10: " #op " %" #dst " \n\t" FOP_RET

#define FOP1EEX(op,  dst) \
	FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
478 479 480 481 482 483 484 485 486

#define FASTOP1(op) \
	FOP_START(op) \
	FOP1E(op##b, al) \
	FOP1E(op##w, ax) \
	FOP1E(op##l, eax) \
	ON64(FOP1E(op##q, rax))	\
	FOP_END

487 488 489 490 491 492 493 494 495
/* 1-operand, using src2 (for MUL/DIV r/m) */
#define FASTOP1SRC2(op, name) \
	FOP_START(name) \
	FOP1E(op, cl) \
	FOP1E(op, cx) \
	FOP1E(op, ecx) \
	ON64(FOP1E(op, rcx)) \
	FOP_END

496 497 498 499 500 501 502 503 504
/* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
#define FASTOP1SRC2EX(op, name) \
	FOP_START(name) \
	FOP1EEX(op, cl) \
	FOP1EEX(op, cx) \
	FOP1EEX(op, ecx) \
	ON64(FOP1EEX(op, rcx)) \
	FOP_END

505 506 507 508 509
#define FOP2E(op,  dst, src)	   \
	FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET

#define FASTOP2(op) \
	FOP_START(op) \
510 511 512 513
	FOP2E(op##b, al, dl) \
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
514 515
	FOP_END

516 517 518 519
/* 2 operand, word only */
#define FASTOP2W(op) \
	FOP_START(op) \
	FOPNOP() \
520 521 522
	FOP2E(op##w, ax, dx) \
	FOP2E(op##l, eax, edx) \
	ON64(FOP2E(op##q, rax, rdx)) \
523 524
	FOP_END

525 526 527 528 529 530 531 532 533
/* 2 operand, src is CL */
#define FASTOP2CL(op) \
	FOP_START(op) \
	FOP2E(op##b, al, cl) \
	FOP2E(op##w, ax, cl) \
	FOP2E(op##l, eax, cl) \
	ON64(FOP2E(op##q, rax, cl)) \
	FOP_END

534 535 536 537 538 539 540
#define FOP3E(op,  dst, src, src2) \
	FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET

/* 3-operand, word-only, src2=cl */
#define FASTOP3WCL(op) \
	FOP_START(op) \
	FOPNOP() \
541 542 543
	FOP3E(op##w, ax, dx, cl) \
	FOP3E(op##l, eax, edx, cl) \
	ON64(FOP3E(op##q, rax, rdx, cl)) \
544 545
	FOP_END

546 547 548
/* Special case for SETcc - 1 instruction per cc */
#define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"

549 550 551
asm(".global kvm_fastop_exception \n"
    "kvm_fastop_exception: xor %esi, %esi; ret");

552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570
FOP_START(setcc)
FOP_SETCC(seto)
FOP_SETCC(setno)
FOP_SETCC(setc)
FOP_SETCC(setnc)
FOP_SETCC(setz)
FOP_SETCC(setnz)
FOP_SETCC(setbe)
FOP_SETCC(setnbe)
FOP_SETCC(sets)
FOP_SETCC(setns)
FOP_SETCC(setp)
FOP_SETCC(setnp)
FOP_SETCC(setl)
FOP_SETCC(setnl)
FOP_SETCC(setle)
FOP_SETCC(setnle)
FOP_END;

P
Paolo Bonzini 已提交
571 572 573
FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
FOP_END;

574
#define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex)			\
575 576
	do {								\
		unsigned long _tmp;					\
577 578
		ulong *rax = &ctxt->dst.val;				\
		ulong *rdx = &ctxt->src.val;				\
579 580 581 582 583 584 585 586 587 588 589 590
									\
		__asm__ __volatile__ (					\
			_PRE_EFLAGS("0", "5", "1")			\
			"1: \n\t"					\
			_op _suffix " %6; "				\
			"2: \n\t"					\
			_POST_EFLAGS("0", "5", "1")			\
			".pushsection .fixup,\"ax\" \n\t"		\
			"3: movb $1, %4 \n\t"				\
			"jmp 2b \n\t"					\
			".popsection \n\t"				\
			_ASM_EXTABLE(1b, 3b)				\
591 592
			: "=m" ((ctxt)->eflags), "=&r" (_tmp),		\
			  "+a" (*rax), "+d" (*rdx), "+qm"(_ex)		\
593
			: "i" (EFLAGS_MASK), "m" ((ctxt)->src2.val));	\
594 595
	} while (0)

596
/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
597
#define emulate_1op_rax_rdx(ctxt, _op, _ex)	\
598
	do {								\
599
		switch((ctxt)->src.bytes) {				\
600
		case 1:							\
601
			__emulate_1op_rax_rdx(ctxt, _op, "b", _ex);	\
602 603
			break;						\
		case 2:							\
604
			__emulate_1op_rax_rdx(ctxt, _op, "w", _ex);	\
605 606
			break;						\
		case 4:							\
607
			__emulate_1op_rax_rdx(ctxt, _op, "l", _ex);	\
608 609
			break;						\
		case 8: ON64(						\
610
			__emulate_1op_rax_rdx(ctxt, _op, "q", _ex));	\
611 612 613 614
			break;						\
		}							\
	} while (0)

615 616 617 618 619 620
static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
				    enum x86_intercept intercept,
				    enum x86_intercept_stage stage)
{
	struct x86_instruction_info info = {
		.intercept  = intercept,
621 622 623 624 625 626 627 628
		.rep_prefix = ctxt->rep_prefix,
		.modrm_mod  = ctxt->modrm_mod,
		.modrm_reg  = ctxt->modrm_reg,
		.modrm_rm   = ctxt->modrm_rm,
		.src_val    = ctxt->src.val64,
		.src_bytes  = ctxt->src.bytes,
		.dst_bytes  = ctxt->dst.bytes,
		.ad_bytes   = ctxt->ad_bytes,
629 630 631
		.next_rip   = ctxt->eip,
	};

632
	return ctxt->ops->intercept(ctxt, &info, stage);
633 634
}

A
Avi Kivity 已提交
635 636 637 638 639
static void assign_masked(ulong *dest, ulong src, ulong mask)
{
	*dest = (*dest & ~mask) | (src & mask);
}

640
static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
641
{
642
	return (1UL << (ctxt->ad_bytes << 3)) - 1;
643 644
}

A
Avi Kivity 已提交
645 646 647 648 649 650 651 652 653 654 655
static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
{
	u16 sel;
	struct desc_struct ss;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return ~0UL;
	ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
	return ~0U >> ((ss.d ^ 1) * 16);  /* d=0: 0xffff; d=1: 0xffffffff */
}

A
Avi Kivity 已提交
656 657 658 659 660
static int stack_size(struct x86_emulate_ctxt *ctxt)
{
	return (__fls(stack_mask(ctxt)) + 1) >> 3;
}

A
Avi Kivity 已提交
661
/* Access/update address held in a register, based on addressing mode. */
662
static inline unsigned long
663
address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
664
{
665
	if (ctxt->ad_bytes == sizeof(unsigned long))
666 667
		return reg;
	else
668
		return reg & ad_mask(ctxt);
669 670 671
}

static inline unsigned long
672
register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
673
{
674
	return address_mask(ctxt, reg);
675 676
}

677 678 679 680 681
static void masked_increment(ulong *reg, ulong mask, int inc)
{
	assign_masked(reg, *reg + inc, mask);
}

682
static inline void
683
register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
684
{
685 686
	ulong mask;

687
	if (ctxt->ad_bytes == sizeof(unsigned long))
688
		mask = ~0UL;
689
	else
690 691 692 693 694 695
		mask = ad_mask(ctxt);
	masked_increment(reg, mask, inc);
}

static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
{
696
	masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
697
}
A
Avi Kivity 已提交
698

699
static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
700
{
701
	register_address_increment(ctxt, &ctxt->_eip, rel);
702
}
703

704 705 706 707 708 709 710
static u32 desc_limit_scaled(struct desc_struct *desc)
{
	u32 limit = get_desc_limit(desc);

	return desc->g ? (limit << 12) | 0xfff : limit;
}

711
static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
712
{
713 714
	ctxt->has_seg_override = true;
	ctxt->seg_override = seg;
715 716
}

717
static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
718 719 720 721
{
	if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
		return 0;

722
	return ctxt->ops->get_cached_segment_base(ctxt, seg);
723 724
}

725
static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
726
{
727
	if (!ctxt->has_seg_override)
728 729
		return 0;

730
	return ctxt->seg_override;
731 732
}

733 734
static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
			     u32 error, bool valid)
735
{
736 737 738
	ctxt->exception.vector = vec;
	ctxt->exception.error_code = error;
	ctxt->exception.error_code_valid = valid;
739
	return X86EMUL_PROPAGATE_FAULT;
740 741
}

742 743 744 745 746
static int emulate_db(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, DB_VECTOR, 0, false);
}

747
static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
748
{
749
	return emulate_exception(ctxt, GP_VECTOR, err, true);
750 751
}

752 753 754 755 756
static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
{
	return emulate_exception(ctxt, SS_VECTOR, err, true);
}

757
static int emulate_ud(struct x86_emulate_ctxt *ctxt)
758
{
759
	return emulate_exception(ctxt, UD_VECTOR, 0, false);
760 761
}

762
static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
763
{
764
	return emulate_exception(ctxt, TS_VECTOR, err, true);
765 766
}

767 768
static int emulate_de(struct x86_emulate_ctxt *ctxt)
{
769
	return emulate_exception(ctxt, DE_VECTOR, 0, false);
770 771
}

A
Avi Kivity 已提交
772 773 774 775 776
static int emulate_nm(struct x86_emulate_ctxt *ctxt)
{
	return emulate_exception(ctxt, NM_VECTOR, 0, false);
}

777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796
static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
{
	u16 selector;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
	return selector;
}

static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
				 unsigned seg)
{
	u16 dummy;
	u32 base3;
	struct desc_struct desc;

	ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
	ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
}

797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819
/*
 * x86 defines three classes of vector instructions: explicitly
 * aligned, explicitly unaligned, and the rest, which change behaviour
 * depending on whether they're AVX encoded or not.
 *
 * Also included is CMPXCHG16B which is not a vector instruction, yet it is
 * subject to the same check.
 */
static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
{
	if (likely(size < 16))
		return false;

	if (ctxt->d & Aligned)
		return true;
	else if (ctxt->d & Unaligned)
		return false;
	else if (ctxt->d & Avx)
		return false;
	else
		return true;
}

820
static int __linearize(struct x86_emulate_ctxt *ctxt,
821
		     struct segmented_address addr,
822
		     unsigned size, bool write, bool fetch,
823 824
		     ulong *linear)
{
825 826
	struct desc_struct desc;
	bool usable;
827
	ulong la;
828
	u32 lim;
829
	u16 sel;
830
	unsigned cpl;
831

832
	la = seg_base(ctxt, addr.seg) + addr.ea;
833 834 835 836 837 838
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT64:
		if (((signed long)la << 16) >> 16 != la)
			return emulate_gp(ctxt, 0);
		break;
	default:
839 840
		usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
						addr.seg);
841 842
		if (!usable)
			goto bad;
843 844 845
		/* code segment in protected mode or read-only data segment */
		if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
					|| !(desc.type & 2)) && write)
846 847
			goto bad;
		/* unreadable code segment */
848
		if (!fetch && (desc.type & 8) && !(desc.type & 2))
849 850 851 852 853 854 855
			goto bad;
		lim = desc_limit_scaled(&desc);
		if ((desc.type & 8) || !(desc.type & 4)) {
			/* expand-up segment */
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		} else {
G
Guo Chao 已提交
856
			/* expand-down segment */
857 858 859 860 861 862
			if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
				goto bad;
			lim = desc.d ? 0xffffffff : 0xffff;
			if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
				goto bad;
		}
863
		cpl = ctxt->ops->cpl(ctxt);
864 865 866 867 868 869 870 871 872 873 874 875 876 877 878
		if (!(desc.type & 8)) {
			/* data segment */
			if (cpl > desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && !(desc.type & 4)) {
			/* nonconforming code segment */
			if (cpl != desc.dpl)
				goto bad;
		} else if ((desc.type & 8) && (desc.type & 4)) {
			/* conforming code segment */
			if (cpl < desc.dpl)
				goto bad;
		}
		break;
	}
879
	if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
880
		la &= (u32)-1;
881 882
	if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
		return emulate_gp(ctxt, 0);
883 884
	*linear = la;
	return X86EMUL_CONTINUE;
885 886
bad:
	if (addr.seg == VCPU_SREG_SS)
887
		return emulate_ss(ctxt, sel);
888
	else
889
		return emulate_gp(ctxt, sel);
890 891
}

892 893 894 895 896 897 898 899 900
static int linearize(struct x86_emulate_ctxt *ctxt,
		     struct segmented_address addr,
		     unsigned size, bool write,
		     ulong *linear)
{
	return __linearize(ctxt, addr, size, write, false, linear);
}


901 902 903 904 905
static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
			      struct segmented_address addr,
			      void *data,
			      unsigned size)
{
906 907 908
	int rc;
	ulong linear;

909
	rc = linearize(ctxt, addr, size, false, &linear);
910 911
	if (rc != X86EMUL_CONTINUE)
		return rc;
912
	return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
913 914
}

915 916 917 918 919 920 921 922
/*
 * Fetch the next byte of the instruction being emulated which is pointed to
 * by ctxt->_eip, then increment ctxt->_eip.
 *
 * Also prefetch the remaining bytes of the instruction without crossing page
 * boundary if they are not in fetch_cache yet.
 */
static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
923
{
924
	struct fetch_cache *fc = &ctxt->fetch;
925
	int rc;
926
	int size, cur_size;
927

928
	if (ctxt->_eip == fc->end) {
929
		unsigned long linear;
930 931
		struct segmented_address addr = { .seg = VCPU_SREG_CS,
						  .ea  = ctxt->_eip };
932
		cur_size = fc->end - fc->start;
933 934
		size = min(15UL - cur_size,
			   PAGE_SIZE - offset_in_page(ctxt->_eip));
935
		rc = __linearize(ctxt, addr, size, false, true, &linear);
936
		if (unlikely(rc != X86EMUL_CONTINUE))
937
			return rc;
938 939
		rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
				      size, &ctxt->exception);
940
		if (unlikely(rc != X86EMUL_CONTINUE))
941
			return rc;
942
		fc->end += size;
943
	}
944 945
	*dest = fc->data[ctxt->_eip - fc->start];
	ctxt->_eip++;
946
	return X86EMUL_CONTINUE;
947 948 949
}

static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
950
			 void *dest, unsigned size)
951
{
952
	int rc;
953

954
	/* x86 instructions are limited to 15 bytes. */
955
	if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
956
		return X86EMUL_UNHANDLEABLE;
957
	while (size--) {
958
		rc = do_insn_fetch_byte(ctxt, dest++);
959
		if (rc != X86EMUL_CONTINUE)
960 961
			return rc;
	}
962
	return X86EMUL_CONTINUE;
963 964
}

965
/* Fetch next part of the instruction being emulated. */
966
#define insn_fetch(_type, _ctxt)					\
967
({	unsigned long _x;						\
968
	rc = do_insn_fetch(_ctxt, &_x, sizeof(_type));			\
969 970 971 972 973
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
	(_type)_x;							\
})

974 975
#define insn_fetch_arr(_arr, _size, _ctxt)				\
({	rc = do_insn_fetch(_ctxt, _arr, (_size));			\
976 977 978 979
	if (rc != X86EMUL_CONTINUE)					\
		goto done;						\
})

980 981 982 983 984
/*
 * Given the 'reg' portion of a ModRM byte, and a register block, return a
 * pointer into the block that addresses the relevant register.
 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
 */
985
static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
986
			     int highbyte_regs)
A
Avi Kivity 已提交
987 988 989 990
{
	void *p;

	if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
991 992 993
		p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
	else
		p = reg_rmw(ctxt, modrm_reg);
A
Avi Kivity 已提交
994 995 996 997
	return p;
}

static int read_descriptor(struct x86_emulate_ctxt *ctxt,
998
			   struct segmented_address addr,
A
Avi Kivity 已提交
999 1000 1001 1002 1003 1004 1005
			   u16 *size, unsigned long *address, int op_bytes)
{
	int rc;

	if (op_bytes == 2)
		op_bytes = 3;
	*address = 0;
1006
	rc = segmented_read_std(ctxt, addr, size, 2);
1007
	if (rc != X86EMUL_CONTINUE)
A
Avi Kivity 已提交
1008
		return rc;
1009
	addr.ea += 2;
1010
	rc = segmented_read_std(ctxt, addr, address, op_bytes);
A
Avi Kivity 已提交
1011 1012 1013
	return rc;
}

1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
FASTOP2(add);
FASTOP2(or);
FASTOP2(adc);
FASTOP2(sbb);
FASTOP2(and);
FASTOP2(sub);
FASTOP2(xor);
FASTOP2(cmp);
FASTOP2(test);

1024 1025
FASTOP1SRC2(mul, mul_ex);
FASTOP1SRC2(imul, imul_ex);
1026 1027
FASTOP1SRC2EX(div, div_ex);
FASTOP1SRC2EX(idiv, idiv_ex);
1028

1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
FASTOP3WCL(shld);
FASTOP3WCL(shrd);

FASTOP2W(imul);

FASTOP1(not);
FASTOP1(neg);
FASTOP1(inc);
FASTOP1(dec);

FASTOP2CL(rol);
FASTOP2CL(ror);
FASTOP2CL(rcl);
FASTOP2CL(rcr);
FASTOP2CL(shl);
FASTOP2CL(shr);
FASTOP2CL(sar);

FASTOP2W(bsf);
FASTOP2W(bsr);
FASTOP2W(bt);
FASTOP2W(bts);
FASTOP2W(btr);
FASTOP2W(btc);

1054
static u8 test_cc(unsigned int condition, unsigned long flags)
1055
{
1056 1057
	u8 rc;
	void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
1058

1059
	flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
1060
	asm("push %[flags]; popf; call *%[fastop]"
1061 1062
	    : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
	return rc;
1063 1064
}

1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
static void fetch_register_operand(struct operand *op)
{
	switch (op->bytes) {
	case 1:
		op->val = *(u8 *)op->addr.reg;
		break;
	case 2:
		op->val = *(u16 *)op->addr.reg;
		break;
	case 4:
		op->val = *(u32 *)op->addr.reg;
		break;
	case 8:
		op->val = *(u64 *)op->addr.reg;
		break;
	}
}

A
Avi Kivity 已提交
1083 1084 1085 1086
static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
1087 1088 1089 1090 1091 1092 1093 1094
	case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
	case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
	case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
	case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
	case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
	case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
	case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
	case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
1095
#ifdef CONFIG_X86_64
1096 1097 1098 1099 1100 1101 1102 1103
	case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
	case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
	case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
	case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
	case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
	case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
	case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
	case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
A
Avi Kivity 已提交
1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
			  int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
1115 1116 1117 1118 1119 1120 1121 1122
	case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
	case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
	case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
	case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
	case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
	case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
	case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
	case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
A
Avi Kivity 已提交
1123
#ifdef CONFIG_X86_64
1124 1125 1126 1127 1128 1129 1130 1131
	case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
	case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
	case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
	case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
	case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
	case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
	case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
	case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
A
Avi Kivity 已提交
1132 1133 1134 1135 1136 1137
#endif
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

A
Avi Kivity 已提交
1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
	case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
	case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
	case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
	case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
	case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
	case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
	case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
{
	ctxt->ops->get_fpu(ctxt);
	switch (reg) {
	case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
	case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
	case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
	case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
	case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
	case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
	case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
	case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
	default: BUG();
	}
	ctxt->ops->put_fpu(ctxt);
}

1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
static int em_fninit(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fninit");
	ctxt->ops->put_fpu(ctxt);
	return X86EMUL_CONTINUE;
}

static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
{
	u16 fcw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstcw %0": "+m"(fcw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fcw;

	return X86EMUL_CONTINUE;
}

static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
{
	u16 fsw;

	if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
		return emulate_nm(ctxt);

	ctxt->ops->get_fpu(ctxt);
	asm volatile("fnstsw %0": "+m"(fsw));
	ctxt->ops->put_fpu(ctxt);

	/* force 2 byte destination */
	ctxt->dst.bytes = 2;
	ctxt->dst.val = fsw;

	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1219
static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
1220
				    struct operand *op)
1221
{
1222 1223
	unsigned reg = ctxt->modrm_reg;
	int highbyte_regs = ctxt->rex_prefix == 0;
1224

1225 1226
	if (!(ctxt->d & ModRM))
		reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
A
Avi Kivity 已提交
1227

1228
	if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1229 1230 1231 1232 1233 1234
		op->type = OP_XMM;
		op->bytes = 16;
		op->addr.xmm = reg;
		read_sse_reg(ctxt, &op->vec_val, reg);
		return;
	}
A
Avi Kivity 已提交
1235 1236 1237 1238 1239 1240 1241
	if (ctxt->d & Mmx) {
		reg &= 7;
		op->type = OP_MM;
		op->bytes = 8;
		op->addr.mm = reg;
		return;
	}
A
Avi Kivity 已提交
1242

1243
	op->type = OP_REG;
1244
	if (ctxt->d & ByteOp) {
1245
		op->addr.reg = decode_register(ctxt, reg, highbyte_regs);
1246 1247
		op->bytes = 1;
	} else {
1248
		op->addr.reg = decode_register(ctxt, reg, 0);
1249
		op->bytes = ctxt->op_bytes;
1250
	}
1251
	fetch_register_operand(op);
1252 1253 1254
	op->orig_val = op->val;
}

1255 1256 1257 1258 1259 1260
static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
{
	if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
		ctxt->modrm_seg = VCPU_SREG_SS;
}

1261
static int decode_modrm(struct x86_emulate_ctxt *ctxt,
1262
			struct operand *op)
1263 1264
{
	u8 sib;
1265
	int index_reg = 0, base_reg = 0, scale;
1266
	int rc = X86EMUL_CONTINUE;
1267
	ulong modrm_ea = 0;
1268

1269 1270 1271 1272
	if (ctxt->rex_prefix) {
		ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1;	/* REX.R */
		index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
		ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
1273 1274
	}

1275 1276 1277 1278
	ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
	ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
	ctxt->modrm_rm |= (ctxt->modrm & 0x07);
	ctxt->modrm_seg = VCPU_SREG_DS;
1279

1280
	if (ctxt->modrm_mod == 3) {
1281
		op->type = OP_REG;
1282
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
1283
		op->addr.reg = decode_register(ctxt, ctxt->modrm_rm, ctxt->d & ByteOp);
1284
		if (ctxt->d & Sse) {
A
Avi Kivity 已提交
1285 1286
			op->type = OP_XMM;
			op->bytes = 16;
1287 1288
			op->addr.xmm = ctxt->modrm_rm;
			read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
A
Avi Kivity 已提交
1289 1290
			return rc;
		}
A
Avi Kivity 已提交
1291 1292 1293 1294 1295 1296
		if (ctxt->d & Mmx) {
			op->type = OP_MM;
			op->bytes = 8;
			op->addr.xmm = ctxt->modrm_rm & 7;
			return rc;
		}
1297
		fetch_register_operand(op);
1298 1299 1300
		return rc;
	}

1301 1302
	op->type = OP_MEM;

1303
	if (ctxt->ad_bytes == 2) {
1304 1305 1306 1307
		unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
		unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
		unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
		unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
1308 1309

		/* 16-bit ModR/M decode. */
1310
		switch (ctxt->modrm_mod) {
1311
		case 0:
1312
			if (ctxt->modrm_rm == 6)
1313
				modrm_ea += insn_fetch(u16, ctxt);
1314 1315
			break;
		case 1:
1316
			modrm_ea += insn_fetch(s8, ctxt);
1317 1318
			break;
		case 2:
1319
			modrm_ea += insn_fetch(u16, ctxt);
1320 1321
			break;
		}
1322
		switch (ctxt->modrm_rm) {
1323
		case 0:
1324
			modrm_ea += bx + si;
1325 1326
			break;
		case 1:
1327
			modrm_ea += bx + di;
1328 1329
			break;
		case 2:
1330
			modrm_ea += bp + si;
1331 1332
			break;
		case 3:
1333
			modrm_ea += bp + di;
1334 1335
			break;
		case 4:
1336
			modrm_ea += si;
1337 1338
			break;
		case 5:
1339
			modrm_ea += di;
1340 1341
			break;
		case 6:
1342
			if (ctxt->modrm_mod != 0)
1343
				modrm_ea += bp;
1344 1345
			break;
		case 7:
1346
			modrm_ea += bx;
1347 1348
			break;
		}
1349 1350 1351
		if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
		    (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
			ctxt->modrm_seg = VCPU_SREG_SS;
1352
		modrm_ea = (u16)modrm_ea;
1353 1354
	} else {
		/* 32/64-bit ModR/M decode. */
1355
		if ((ctxt->modrm_rm & 7) == 4) {
1356
			sib = insn_fetch(u8, ctxt);
1357 1358 1359 1360
			index_reg |= (sib >> 3) & 7;
			base_reg |= sib & 7;
			scale = sib >> 6;

1361
			if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
1362
				modrm_ea += insn_fetch(s32, ctxt);
1363
			else {
1364
				modrm_ea += reg_read(ctxt, base_reg);
1365 1366
				adjust_modrm_seg(ctxt, base_reg);
			}
1367
			if (index_reg != 4)
1368
				modrm_ea += reg_read(ctxt, index_reg) << scale;
1369
		} else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
1370
			if (ctxt->mode == X86EMUL_MODE_PROT64)
1371
				ctxt->rip_relative = 1;
1372 1373
		} else {
			base_reg = ctxt->modrm_rm;
1374
			modrm_ea += reg_read(ctxt, base_reg);
1375 1376
			adjust_modrm_seg(ctxt, base_reg);
		}
1377
		switch (ctxt->modrm_mod) {
1378
		case 0:
1379
			if (ctxt->modrm_rm == 5)
1380
				modrm_ea += insn_fetch(s32, ctxt);
1381 1382
			break;
		case 1:
1383
			modrm_ea += insn_fetch(s8, ctxt);
1384 1385
			break;
		case 2:
1386
			modrm_ea += insn_fetch(s32, ctxt);
1387 1388 1389
			break;
		}
	}
1390
	op->addr.mem.ea = modrm_ea;
1391 1392 1393 1394 1395
done:
	return rc;
}

static int decode_abs(struct x86_emulate_ctxt *ctxt,
1396
		      struct operand *op)
1397
{
1398
	int rc = X86EMUL_CONTINUE;
1399

1400
	op->type = OP_MEM;
1401
	switch (ctxt->ad_bytes) {
1402
	case 2:
1403
		op->addr.mem.ea = insn_fetch(u16, ctxt);
1404 1405
		break;
	case 4:
1406
		op->addr.mem.ea = insn_fetch(u32, ctxt);
1407 1408
		break;
	case 8:
1409
		op->addr.mem.ea = insn_fetch(u64, ctxt);
1410 1411 1412 1413 1414 1415
		break;
	}
done:
	return rc;
}

1416
static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
1417
{
1418
	long sv = 0, mask;
1419

1420 1421
	if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
		mask = ~(ctxt->dst.bytes * 8 - 1);
1422

1423 1424 1425 1426
		if (ctxt->src.bytes == 2)
			sv = (s16)ctxt->src.val & (s16)mask;
		else if (ctxt->src.bytes == 4)
			sv = (s32)ctxt->src.val & (s32)mask;
1427

1428
		ctxt->dst.addr.mem.ea += (sv >> 3);
1429
	}
1430 1431

	/* only subword offset */
1432
	ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
1433 1434
}

1435 1436
static int read_emulated(struct x86_emulate_ctxt *ctxt,
			 unsigned long addr, void *dest, unsigned size)
A
Avi Kivity 已提交
1437
{
1438
	int rc;
1439
	struct read_cache *mc = &ctxt->mem_read;
A
Avi Kivity 已提交
1440

1441 1442
	if (mc->pos < mc->end)
		goto read_cached;
A
Avi Kivity 已提交
1443

1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455
	WARN_ON((mc->end + size) >= sizeof(mc->data));

	rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
				      &ctxt->exception);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	mc->end += size;

read_cached:
	memcpy(dest, mc->data + mc->pos, size);
	mc->pos += size;
1456 1457
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1458

1459 1460 1461 1462 1463
static int segmented_read(struct x86_emulate_ctxt *ctxt,
			  struct segmented_address addr,
			  void *data,
			  unsigned size)
{
1464 1465 1466
	int rc;
	ulong linear;

1467
	rc = linearize(ctxt, addr, size, false, &linear);
1468 1469
	if (rc != X86EMUL_CONTINUE)
		return rc;
1470
	return read_emulated(ctxt, linear, data, size);
1471 1472 1473 1474 1475 1476 1477
}

static int segmented_write(struct x86_emulate_ctxt *ctxt,
			   struct segmented_address addr,
			   const void *data,
			   unsigned size)
{
1478 1479 1480
	int rc;
	ulong linear;

1481
	rc = linearize(ctxt, addr, size, true, &linear);
1482 1483
	if (rc != X86EMUL_CONTINUE)
		return rc;
1484 1485
	return ctxt->ops->write_emulated(ctxt, linear, data, size,
					 &ctxt->exception);
1486 1487 1488 1489 1490 1491 1492
}

static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
			     struct segmented_address addr,
			     const void *orig_data, const void *data,
			     unsigned size)
{
1493 1494 1495
	int rc;
	ulong linear;

1496
	rc = linearize(ctxt, addr, size, true, &linear);
1497 1498
	if (rc != X86EMUL_CONTINUE)
		return rc;
1499 1500
	return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
					   size, &ctxt->exception);
1501 1502
}

1503 1504 1505 1506
static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
			   unsigned int size, unsigned short port,
			   void *dest)
{
1507
	struct read_cache *rc = &ctxt->io_read;
1508

1509 1510
	if (rc->pos == rc->end) { /* refill pio read ahead */
		unsigned int in_page, n;
1511
		unsigned int count = ctxt->rep_prefix ?
1512
			address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
1513
		in_page = (ctxt->eflags & EFLG_DF) ?
1514 1515
			offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
			PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
1516 1517 1518 1519 1520
		n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
			count);
		if (n == 0)
			n = 1;
		rc->pos = rc->end = 0;
1521
		if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
1522 1523
			return 0;
		rc->end = n * size;
A
Avi Kivity 已提交
1524 1525
	}

1526 1527 1528 1529 1530 1531 1532 1533 1534
	if (ctxt->rep_prefix && !(ctxt->eflags & EFLG_DF)) {
		ctxt->dst.data = rc->data + rc->pos;
		ctxt->dst.type = OP_MEM_STR;
		ctxt->dst.count = (rc->end - rc->pos) / size;
		rc->pos = rc->end;
	} else {
		memcpy(dest, rc->data + rc->pos, size);
		rc->pos += size;
	}
1535 1536
	return 1;
}
A
Avi Kivity 已提交
1537

1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
				     u16 index, struct desc_struct *desc)
{
	struct desc_ptr dt;
	ulong addr;

	ctxt->ops->get_idt(ctxt, &dt);

	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, index << 3 | 0x2);

	addr = dt.address + index * 8;
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
}

1554 1555 1556
static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
				     u16 selector, struct desc_ptr *dt)
{
1557
	const struct x86_emulate_ops *ops = ctxt->ops;
1558

1559 1560
	if (selector & 1 << 2) {
		struct desc_struct desc;
1561 1562
		u16 sel;

1563
		memset (dt, 0, sizeof *dt);
1564
		if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
1565
			return;
1566

1567 1568 1569
		dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
		dt->address = get_desc_base(&desc);
	} else
1570
		ops->get_gdt(ctxt, dt);
1571
}
1572

1573 1574
/* allowed just for 8 bytes segments */
static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1575 1576
				   u16 selector, struct desc_struct *desc,
				   ulong *desc_addr_p)
1577 1578 1579 1580
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
1581

1582
	get_descriptor_table_ptr(ctxt, selector, &dt);
1583

1584 1585
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
1586

1587
	*desc_addr_p = addr = dt.address + index * 8;
1588 1589
	return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
				   &ctxt->exception);
1590
}
1591

1592 1593 1594 1595 1596 1597 1598
/* allowed just for 8 bytes segments */
static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				    u16 selector, struct desc_struct *desc)
{
	struct desc_ptr dt;
	u16 index = selector >> 3;
	ulong addr;
A
Avi Kivity 已提交
1599

1600
	get_descriptor_table_ptr(ctxt, selector, &dt);
1601

1602 1603
	if (dt.size < index * 8 + 7)
		return emulate_gp(ctxt, selector & 0xfffc);
A
Avi Kivity 已提交
1604

1605
	addr = dt.address + index * 8;
1606 1607
	return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
				    &ctxt->exception);
1608
}
1609

1610
/* Does not support long mode */
1611 1612 1613
static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
				   u16 selector, int seg)
{
1614
	struct desc_struct seg_desc, old_desc;
1615 1616 1617 1618
	u8 dpl, rpl, cpl;
	unsigned err_vec = GP_VECTOR;
	u32 err_code = 0;
	bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1619
	ulong desc_addr;
1620
	int ret;
1621
	u16 dummy;
1622

1623
	memset(&seg_desc, 0, sizeof seg_desc);
1624

1625 1626 1627
	if (ctxt->mode == X86EMUL_MODE_REAL) {
		/* set real mode segment descriptor (keep limit etc. for
		 * unreal mode) */
1628
		ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
1629 1630
		set_desc_base(&seg_desc, selector << 4);
		goto load;
1631 1632 1633 1634 1635 1636 1637 1638 1639
	} else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
		/* VM86 needs a clean new segment descriptor */
		set_desc_base(&seg_desc, selector << 4);
		set_desc_limit(&seg_desc, 0xffff);
		seg_desc.type = 3;
		seg_desc.p = 1;
		seg_desc.s = 1;
		seg_desc.dpl = 3;
		goto load;
1640 1641
	}

1642 1643 1644 1645 1646 1647 1648 1649
	rpl = selector & 3;
	cpl = ctxt->ops->cpl(ctxt);

	/* NULL selector is not valid for TR, CS and SS (except for long mode) */
	if ((seg == VCPU_SREG_CS
	     || (seg == VCPU_SREG_SS
		 && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
	     || seg == VCPU_SREG_TR)
1650 1651 1652 1653 1654 1655 1656 1657 1658 1659
	    && null_selector)
		goto exception;

	/* TR should be in GDT only */
	if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
		goto exception;

	if (null_selector) /* for NULL selector skip all following checks */
		goto load;

1660
	ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
1661 1662 1663 1664 1665 1666
	if (ret != X86EMUL_CONTINUE)
		return ret;

	err_code = selector & 0xfffc;
	err_vec = GP_VECTOR;

G
Guo Chao 已提交
1667
	/* can't load system descriptor into segment selector */
1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685
	if (seg <= VCPU_SREG_GS && !seg_desc.s)
		goto exception;

	if (!seg_desc.p) {
		err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
		goto exception;
	}

	dpl = seg_desc.dpl;

	switch (seg) {
	case VCPU_SREG_SS:
		/*
		 * segment is not a writable data segment or segment
		 * selector's RPL != CPL or segment selector's RPL != CPL
		 */
		if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
			goto exception;
A
Avi Kivity 已提交
1686
		break;
1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701
	case VCPU_SREG_CS:
		if (!(seg_desc.type & 8))
			goto exception;

		if (seg_desc.type & 4) {
			/* conforming */
			if (dpl > cpl)
				goto exception;
		} else {
			/* nonconforming */
			if (rpl > cpl || dpl != cpl)
				goto exception;
		}
		/* CS(RPL) <- CPL */
		selector = (selector & 0xfffc) | cpl;
A
Avi Kivity 已提交
1702
		break;
1703 1704 1705
	case VCPU_SREG_TR:
		if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
			goto exception;
1706 1707 1708 1709 1710 1711
		old_desc = seg_desc;
		seg_desc.type |= 2; /* busy */
		ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
						  sizeof(seg_desc), &ctxt->exception);
		if (ret != X86EMUL_CONTINUE)
			return ret;
1712 1713 1714 1715 1716 1717
		break;
	case VCPU_SREG_LDTR:
		if (seg_desc.s || seg_desc.type != 2)
			goto exception;
		break;
	default: /*  DS, ES, FS, or GS */
1718
		/*
1719 1720 1721
		 * segment is not a data or readable code segment or
		 * ((segment is a data or nonconforming code segment)
		 * and (both RPL and CPL > DPL))
1722
		 */
1723 1724 1725 1726
		if ((seg_desc.type & 0xa) == 0x8 ||
		    (((seg_desc.type & 0xc) != 0xc) &&
		     (rpl > dpl && cpl > dpl)))
			goto exception;
A
Avi Kivity 已提交
1727
		break;
1728 1729 1730 1731 1732
	}

	if (seg_desc.s) {
		/* mark segment as accessed */
		seg_desc.type |= 1;
1733
		ret = write_segment_descriptor(ctxt, selector, &seg_desc);
1734 1735 1736 1737
		if (ret != X86EMUL_CONTINUE)
			return ret;
	}
load:
1738
	ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
1739 1740 1741 1742 1743 1744
	return X86EMUL_CONTINUE;
exception:
	emulate_exception(ctxt, err_vec, err_code, true);
	return X86EMUL_PROPAGATE_FAULT;
}

1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763
static void write_register_operand(struct operand *op)
{
	/* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
	switch (op->bytes) {
	case 1:
		*(u8 *)op->addr.reg = (u8)op->val;
		break;
	case 2:
		*(u16 *)op->addr.reg = (u16)op->val;
		break;
	case 4:
		*op->addr.reg = (u32)op->val;
		break;	/* 64b: zero-extend */
	case 8:
		*op->addr.reg = op->val;
		break;
	}
}

1764
static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
1765 1766 1767
{
	int rc;

1768
	switch (op->type) {
1769
	case OP_REG:
1770
		write_register_operand(op);
A
Avi Kivity 已提交
1771
		break;
1772
	case OP_MEM:
1773
		if (ctxt->lock_prefix)
1774
			rc = segmented_cmpxchg(ctxt,
1775 1776 1777 1778
					       op->addr.mem,
					       &op->orig_val,
					       &op->val,
					       op->bytes);
1779
		else
1780
			rc = segmented_write(ctxt,
1781 1782 1783
					     op->addr.mem,
					     &op->val,
					     op->bytes);
1784 1785
		if (rc != X86EMUL_CONTINUE)
			return rc;
1786
		break;
1787 1788
	case OP_MEM_STR:
		rc = segmented_write(ctxt,
1789 1790 1791
				op->addr.mem,
				op->data,
				op->bytes * op->count);
1792 1793 1794
		if (rc != X86EMUL_CONTINUE)
			return rc;
		break;
A
Avi Kivity 已提交
1795
	case OP_XMM:
1796
		write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
A
Avi Kivity 已提交
1797
		break;
A
Avi Kivity 已提交
1798
	case OP_MM:
1799
		write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
A
Avi Kivity 已提交
1800
		break;
1801 1802
	case OP_NONE:
		/* no writeback */
1803
		break;
1804
	default:
1805
		break;
A
Avi Kivity 已提交
1806
	}
1807 1808
	return X86EMUL_CONTINUE;
}
A
Avi Kivity 已提交
1809

1810
static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
1811
{
1812
	struct segmented_address addr;
1813

1814
	rsp_increment(ctxt, -bytes);
1815
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1816 1817
	addr.seg = VCPU_SREG_SS;

1818 1819 1820 1821 1822
	return segmented_write(ctxt, addr, data, bytes);
}

static int em_push(struct x86_emulate_ctxt *ctxt)
{
1823
	/* Disable writeback. */
1824
	ctxt->dst.type = OP_NONE;
1825
	return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
1826
}
1827

1828 1829 1830 1831
static int emulate_pop(struct x86_emulate_ctxt *ctxt,
		       void *dest, int len)
{
	int rc;
1832
	struct segmented_address addr;
1833

1834
	addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
1835
	addr.seg = VCPU_SREG_SS;
1836
	rc = segmented_read(ctxt, addr, dest, len);
1837 1838 1839
	if (rc != X86EMUL_CONTINUE)
		return rc;

1840
	rsp_increment(ctxt, len);
1841
	return rc;
1842 1843
}

1844 1845
static int em_pop(struct x86_emulate_ctxt *ctxt)
{
1846
	return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1847 1848
}

1849
static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1850
			void *dest, int len)
1851 1852
{
	int rc;
1853 1854
	unsigned long val, change_mask;
	int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
1855
	int cpl = ctxt->ops->cpl(ctxt);
1856

1857
	rc = emulate_pop(ctxt, &val, len);
1858 1859
	if (rc != X86EMUL_CONTINUE)
		return rc;
1860

1861 1862
	change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
		| EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1863

1864 1865 1866 1867 1868 1869 1870 1871 1872 1873
	switch(ctxt->mode) {
	case X86EMUL_MODE_PROT64:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT16:
		if (cpl == 0)
			change_mask |= EFLG_IOPL;
		if (cpl <= iopl)
			change_mask |= EFLG_IF;
		break;
	case X86EMUL_MODE_VM86:
1874 1875
		if (iopl < 3)
			return emulate_gp(ctxt, 0);
1876 1877 1878 1879 1880
		change_mask |= EFLG_IF;
		break;
	default: /* real mode */
		change_mask |= (EFLG_IOPL | EFLG_IF);
		break;
1881
	}
1882 1883 1884 1885 1886

	*(unsigned long *)dest =
		(ctxt->eflags & ~change_mask) | (val & change_mask);

	return rc;
1887 1888
}

1889 1890
static int em_popf(struct x86_emulate_ctxt *ctxt)
{
1891 1892 1893 1894
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->eflags;
	ctxt->dst.bytes = ctxt->op_bytes;
	return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
1895 1896
}

A
Avi Kivity 已提交
1897 1898 1899 1900 1901
static int em_enter(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned frame_size = ctxt->src.val;
	unsigned nesting_level = ctxt->src2.val & 31;
1902
	ulong rbp;
A
Avi Kivity 已提交
1903 1904 1905 1906

	if (nesting_level)
		return X86EMUL_UNHANDLEABLE;

1907 1908
	rbp = reg_read(ctxt, VCPU_REGS_RBP);
	rc = push(ctxt, &rbp, stack_size(ctxt));
A
Avi Kivity 已提交
1909 1910
	if (rc != X86EMUL_CONTINUE)
		return rc;
1911
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
A
Avi Kivity 已提交
1912
		      stack_mask(ctxt));
1913 1914
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
		      reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
A
Avi Kivity 已提交
1915 1916 1917 1918
		      stack_mask(ctxt));
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
1919 1920
static int em_leave(struct x86_emulate_ctxt *ctxt)
{
1921
	assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
A
Avi Kivity 已提交
1922
		      stack_mask(ctxt));
1923
	return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
A
Avi Kivity 已提交
1924 1925
}

1926
static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
1927
{
1928 1929
	int seg = ctxt->src2.val;

1930
	ctxt->src.val = get_segment_selector(ctxt, seg);
1931

1932
	return em_push(ctxt);
1933 1934
}

1935
static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
1936
{
1937
	int seg = ctxt->src2.val;
1938 1939
	unsigned long selector;
	int rc;
1940

1941
	rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
1942 1943 1944
	if (rc != X86EMUL_CONTINUE)
		return rc;

1945
	rc = load_segment_descriptor(ctxt, (u16)selector, seg);
1946
	return rc;
1947 1948
}

1949
static int em_pusha(struct x86_emulate_ctxt *ctxt)
1950
{
1951
	unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
1952 1953
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RAX;
1954

1955 1956
	while (reg <= VCPU_REGS_RDI) {
		(reg == VCPU_REGS_RSP) ?
1957
		(ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
1958

1959
		rc = em_push(ctxt);
1960 1961
		if (rc != X86EMUL_CONTINUE)
			return rc;
1962

1963
		++reg;
1964 1965
	}

1966
	return rc;
1967 1968
}

1969 1970
static int em_pushf(struct x86_emulate_ctxt *ctxt)
{
1971
	ctxt->src.val =  (unsigned long)ctxt->eflags;
1972 1973 1974
	return em_push(ctxt);
}

1975
static int em_popa(struct x86_emulate_ctxt *ctxt)
1976
{
1977 1978
	int rc = X86EMUL_CONTINUE;
	int reg = VCPU_REGS_RDI;
1979

1980 1981
	while (reg >= VCPU_REGS_RAX) {
		if (reg == VCPU_REGS_RSP) {
1982
			rsp_increment(ctxt, ctxt->op_bytes);
1983 1984
			--reg;
		}
1985

1986
		rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
1987 1988 1989
		if (rc != X86EMUL_CONTINUE)
			break;
		--reg;
1990
	}
1991
	return rc;
1992 1993
}

1994
static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
1995
{
1996
	const struct x86_emulate_ops *ops = ctxt->ops;
1997
	int rc;
1998 1999 2000 2001 2002 2003
	struct desc_ptr dt;
	gva_t cs_addr;
	gva_t eip_addr;
	u16 cs, eip;

	/* TODO: Add limit checks */
2004
	ctxt->src.val = ctxt->eflags;
2005
	rc = em_push(ctxt);
2006 2007
	if (rc != X86EMUL_CONTINUE)
		return rc;
2008 2009 2010

	ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);

2011
	ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
2012
	rc = em_push(ctxt);
2013 2014
	if (rc != X86EMUL_CONTINUE)
		return rc;
2015

2016
	ctxt->src.val = ctxt->_eip;
2017
	rc = em_push(ctxt);
2018 2019 2020
	if (rc != X86EMUL_CONTINUE)
		return rc;

2021
	ops->get_idt(ctxt, &dt);
2022 2023 2024 2025

	eip_addr = dt.address + (irq << 2);
	cs_addr = dt.address + (irq << 2) + 2;

2026
	rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
2027 2028 2029
	if (rc != X86EMUL_CONTINUE)
		return rc;

2030
	rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
2031 2032 2033
	if (rc != X86EMUL_CONTINUE)
		return rc;

2034
	rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
2035 2036 2037
	if (rc != X86EMUL_CONTINUE)
		return rc;

2038
	ctxt->_eip = eip;
2039 2040 2041 2042

	return rc;
}

2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053
int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
{
	int rc;

	invalidate_registers(ctxt);
	rc = __emulate_int_real(ctxt, irq);
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);
	return rc;
}

2054
static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
2055 2056 2057
{
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2058
		return __emulate_int_real(ctxt, irq);
2059 2060 2061 2062 2063 2064 2065 2066 2067 2068
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
	default:
		/* Protected mode interrupts unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
	}
}

2069
static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
2070
{
2071 2072 2073 2074 2075 2076 2077 2078
	int rc = X86EMUL_CONTINUE;
	unsigned long temp_eip = 0;
	unsigned long temp_eflags = 0;
	unsigned long cs = 0;
	unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
			     EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
			     EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
	unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
2079

2080
	/* TODO: Add stack limit check */
2081

2082
	rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
2083

2084 2085
	if (rc != X86EMUL_CONTINUE)
		return rc;
2086

2087 2088
	if (temp_eip & ~0xffff)
		return emulate_gp(ctxt, 0);
2089

2090
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2091

2092 2093
	if (rc != X86EMUL_CONTINUE)
		return rc;
2094

2095
	rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
2096

2097 2098
	if (rc != X86EMUL_CONTINUE)
		return rc;
2099

2100
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2101

2102 2103
	if (rc != X86EMUL_CONTINUE)
		return rc;
2104

2105
	ctxt->_eip = temp_eip;
2106 2107


2108
	if (ctxt->op_bytes == 4)
2109
		ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
2110
	else if (ctxt->op_bytes == 2) {
2111 2112
		ctxt->eflags &= ~0xffff;
		ctxt->eflags |= temp_eflags;
2113
	}
2114 2115 2116 2117 2118

	ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
	ctxt->eflags |= EFLG_RESERVED_ONE_MASK;

	return rc;
2119 2120
}

2121
static int em_iret(struct x86_emulate_ctxt *ctxt)
2122
{
2123 2124
	switch(ctxt->mode) {
	case X86EMUL_MODE_REAL:
2125
		return emulate_iret_real(ctxt);
2126 2127 2128 2129
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
	case X86EMUL_MODE_PROT32:
	case X86EMUL_MODE_PROT64:
2130
	default:
2131 2132
		/* iret from protected mode unimplemented yet */
		return X86EMUL_UNHANDLEABLE;
2133 2134 2135
	}
}

2136 2137 2138 2139 2140
static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
{
	int rc;
	unsigned short sel;

2141
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2142

2143
	rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
2144 2145 2146
	if (rc != X86EMUL_CONTINUE)
		return rc;

2147 2148
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
2149 2150 2151
	return X86EMUL_CONTINUE;
}

2152
static int em_grp45(struct x86_emulate_ctxt *ctxt)
2153
{
2154
	int rc = X86EMUL_CONTINUE;
2155

2156
	switch (ctxt->modrm_reg) {
2157 2158
	case 2: /* call near abs */ {
		long int old_eip;
2159 2160 2161
		old_eip = ctxt->_eip;
		ctxt->_eip = ctxt->src.val;
		ctxt->src.val = old_eip;
2162
		rc = em_push(ctxt);
2163 2164
		break;
	}
2165
	case 4: /* jmp abs */
2166
		ctxt->_eip = ctxt->src.val;
2167
		break;
2168 2169 2170
	case 5: /* jmp far */
		rc = em_jmp_far(ctxt);
		break;
2171
	case 6:	/* push */
2172
		rc = em_push(ctxt);
2173 2174
		break;
	}
2175
	return rc;
2176 2177
}

2178
static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
2179
{
2180
	u64 old = ctxt->dst.orig_val64;
2181

2182 2183 2184 2185
	if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
	    ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
		*reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
		*reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
2186
		ctxt->eflags &= ~EFLG_ZF;
2187
	} else {
2188 2189
		ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
			(u32) reg_read(ctxt, VCPU_REGS_RBX);
2190

2191
		ctxt->eflags |= EFLG_ZF;
2192
	}
2193
	return X86EMUL_CONTINUE;
2194 2195
}

2196 2197
static int em_ret(struct x86_emulate_ctxt *ctxt)
{
2198 2199 2200
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
2201 2202 2203
	return em_pop(ctxt);
}

2204
static int em_ret_far(struct x86_emulate_ctxt *ctxt)
2205 2206 2207 2208
{
	int rc;
	unsigned long cs;

2209
	rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
2210
	if (rc != X86EMUL_CONTINUE)
2211
		return rc;
2212 2213 2214
	if (ctxt->op_bytes == 4)
		ctxt->_eip = (u32)ctxt->_eip;
	rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
2215
	if (rc != X86EMUL_CONTINUE)
2216
		return rc;
2217
	rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
2218 2219 2220
	return rc;
}

2221 2222 2223 2224
static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
{
	/* Save real source value, then compare EAX against destination. */
	ctxt->src.orig_val = ctxt->src.val;
2225
	ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
2226
	fastop(ctxt, em_cmp);
2227 2228 2229 2230 2231 2232 2233

	if (ctxt->eflags & EFLG_ZF) {
		/* Success: write back to memory. */
		ctxt->dst.val = ctxt->src.orig_val;
	} else {
		/* Failure: write the value we saw to EAX. */
		ctxt->dst.type = OP_REG;
2234
		ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
2235 2236 2237 2238
	}
	return X86EMUL_CONTINUE;
}

2239
static int em_lseg(struct x86_emulate_ctxt *ctxt)
2240
{
2241
	int seg = ctxt->src2.val;
2242 2243 2244
	unsigned short sel;
	int rc;

2245
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
2246

2247
	rc = load_segment_descriptor(ctxt, sel, seg);
2248 2249 2250
	if (rc != X86EMUL_CONTINUE)
		return rc;

2251
	ctxt->dst.val = ctxt->src.val;
2252 2253 2254
	return rc;
}

2255
static void
2256
setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
2257
			struct desc_struct *cs, struct desc_struct *ss)
2258 2259
{
	cs->l = 0;		/* will be adjusted later */
2260
	set_desc_base(cs, 0);	/* flat segment */
2261
	cs->g = 1;		/* 4kb granularity */
2262
	set_desc_limit(cs, 0xfffff);	/* 4GB limit */
2263 2264 2265
	cs->type = 0x0b;	/* Read, Execute, Accessed */
	cs->s = 1;
	cs->dpl = 0;		/* will be adjusted later */
2266 2267
	cs->p = 1;
	cs->d = 1;
2268
	cs->avl = 0;
2269

2270 2271
	set_desc_base(ss, 0);	/* flat segment */
	set_desc_limit(ss, 0xfffff);	/* 4GB limit */
2272 2273 2274
	ss->g = 1;		/* 4kb granularity */
	ss->s = 1;
	ss->type = 0x03;	/* Read/Write, Accessed */
2275
	ss->d = 1;		/* 32bit stack segment */
2276
	ss->dpl = 0;
2277
	ss->p = 1;
2278 2279
	ss->l = 0;
	ss->avl = 0;
2280 2281
}

2282 2283 2284 2285 2286
static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

	eax = ecx = 0;
2287 2288
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
2289 2290 2291 2292
		&& ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
		&& edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
}

2293 2294
static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
{
2295
	const struct x86_emulate_ops *ops = ctxt->ops;
2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306
	u32 eax, ebx, ecx, edx;

	/*
	 * syscall should always be enabled in longmode - so only become
	 * vendor specific (cpuid) if other modes are active...
	 */
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return true;

	eax = 0x00000000;
	ecx = 0x00000000;
2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331
	ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
	/*
	 * Intel ("GenuineIntel")
	 * remark: Intel CPUs only support "syscall" in 64bit
	 * longmode. Also an 64bit guest with a
	 * 32bit compat-app running will #UD !! While this
	 * behaviour can be fixed (by emulating) into AMD
	 * response - CPUs of AMD can't behave like Intel.
	 */
	if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
		return false;

	/* AMD ("AuthenticAMD") */
	if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
		return true;

	/* AMD ("AMDisbetter!") */
	if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
	    ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
	    edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
		return true;
2332 2333 2334 2335 2336

	/* default: (not Intel, not AMD), apply Intel's stricter rules... */
	return false;
}

2337
static int em_syscall(struct x86_emulate_ctxt *ctxt)
2338
{
2339
	const struct x86_emulate_ops *ops = ctxt->ops;
2340
	struct desc_struct cs, ss;
2341
	u64 msr_data;
2342
	u16 cs_sel, ss_sel;
2343
	u64 efer = 0;
2344 2345

	/* syscall is not available in real mode */
2346
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2347 2348
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_ud(ctxt);
2349

2350 2351 2352
	if (!(em_syscall_is_enabled(ctxt)))
		return emulate_ud(ctxt);

2353
	ops->get_msr(ctxt, MSR_EFER, &efer);
2354
	setup_syscalls_segments(ctxt, &cs, &ss);
2355

2356 2357 2358
	if (!(efer & EFER_SCE))
		return emulate_ud(ctxt);

2359
	ops->get_msr(ctxt, MSR_STAR, &msr_data);
2360
	msr_data >>= 32;
2361 2362
	cs_sel = (u16)(msr_data & 0xfffc);
	ss_sel = (u16)(msr_data + 8);
2363

2364
	if (efer & EFER_LMA) {
2365
		cs.d = 0;
2366 2367
		cs.l = 1;
	}
2368 2369
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2370

2371
	*reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
2372
	if (efer & EFER_LMA) {
2373
#ifdef CONFIG_X86_64
2374
		*reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
2375

2376
		ops->get_msr(ctxt,
2377 2378
			     ctxt->mode == X86EMUL_MODE_PROT64 ?
			     MSR_LSTAR : MSR_CSTAR, &msr_data);
2379
		ctxt->_eip = msr_data;
2380

2381
		ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
2382 2383 2384 2385
		ctxt->eflags &= ~(msr_data | EFLG_RF);
#endif
	} else {
		/* legacy mode */
2386
		ops->get_msr(ctxt, MSR_STAR, &msr_data);
2387
		ctxt->_eip = (u32)msr_data;
2388 2389 2390 2391

		ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
	}

2392
	return X86EMUL_CONTINUE;
2393 2394
}

2395
static int em_sysenter(struct x86_emulate_ctxt *ctxt)
2396
{
2397
	const struct x86_emulate_ops *ops = ctxt->ops;
2398
	struct desc_struct cs, ss;
2399
	u64 msr_data;
2400
	u16 cs_sel, ss_sel;
2401
	u64 efer = 0;
2402

2403
	ops->get_msr(ctxt, MSR_EFER, &efer);
2404
	/* inject #GP if in real mode */
2405 2406
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return emulate_gp(ctxt, 0);
2407

2408 2409 2410 2411 2412 2413 2414 2415
	/*
	 * Not recognized on AMD in compat mode (but is recognized in legacy
	 * mode).
	 */
	if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
	    && !vendor_intel(ctxt))
		return emulate_ud(ctxt);

2416 2417 2418
	/* XXX sysenter/sysexit have not been tested in 64bit mode.
	* Therefore, we inject an #UD.
	*/
2419 2420
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		return emulate_ud(ctxt);
2421

2422
	setup_syscalls_segments(ctxt, &cs, &ss);
2423

2424
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2425 2426
	switch (ctxt->mode) {
	case X86EMUL_MODE_PROT32:
2427 2428
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2429 2430
		break;
	case X86EMUL_MODE_PROT64:
2431 2432
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2433
		break;
2434 2435
	default:
		break;
2436 2437 2438
	}

	ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2439 2440 2441 2442
	cs_sel = (u16)msr_data;
	cs_sel &= ~SELECTOR_RPL_MASK;
	ss_sel = cs_sel + 8;
	ss_sel &= ~SELECTOR_RPL_MASK;
2443
	if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
2444
		cs.d = 0;
2445 2446 2447
		cs.l = 1;
	}

2448 2449
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2450

2451
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
2452
	ctxt->_eip = msr_data;
2453

2454
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
2455
	*reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
2456

2457
	return X86EMUL_CONTINUE;
2458 2459
}

2460
static int em_sysexit(struct x86_emulate_ctxt *ctxt)
2461
{
2462
	const struct x86_emulate_ops *ops = ctxt->ops;
2463
	struct desc_struct cs, ss;
2464 2465
	u64 msr_data;
	int usermode;
X
Xiao Guangrong 已提交
2466
	u16 cs_sel = 0, ss_sel = 0;
2467

2468 2469
	/* inject #GP if in real mode or Virtual 8086 mode */
	if (ctxt->mode == X86EMUL_MODE_REAL ||
2470 2471
	    ctxt->mode == X86EMUL_MODE_VM86)
		return emulate_gp(ctxt, 0);
2472

2473
	setup_syscalls_segments(ctxt, &cs, &ss);
2474

2475
	if ((ctxt->rex_prefix & 0x8) != 0x0)
2476 2477 2478 2479 2480 2481
		usermode = X86EMUL_MODE_PROT64;
	else
		usermode = X86EMUL_MODE_PROT32;

	cs.dpl = 3;
	ss.dpl = 3;
2482
	ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
2483 2484
	switch (usermode) {
	case X86EMUL_MODE_PROT32:
2485
		cs_sel = (u16)(msr_data + 16);
2486 2487
		if ((msr_data & 0xfffc) == 0x0)
			return emulate_gp(ctxt, 0);
2488
		ss_sel = (u16)(msr_data + 24);
2489 2490
		break;
	case X86EMUL_MODE_PROT64:
2491
		cs_sel = (u16)(msr_data + 32);
2492 2493
		if (msr_data == 0x0)
			return emulate_gp(ctxt, 0);
2494 2495
		ss_sel = cs_sel + 8;
		cs.d = 0;
2496 2497 2498
		cs.l = 1;
		break;
	}
2499 2500
	cs_sel |= SELECTOR_RPL_MASK;
	ss_sel |= SELECTOR_RPL_MASK;
2501

2502 2503
	ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
	ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
2504

2505 2506
	ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
	*reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
2507

2508
	return X86EMUL_CONTINUE;
2509 2510
}

2511
static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
2512 2513 2514 2515 2516 2517 2518
{
	int iopl;
	if (ctxt->mode == X86EMUL_MODE_REAL)
		return false;
	if (ctxt->mode == X86EMUL_MODE_VM86)
		return true;
	iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
2519
	return ctxt->ops->cpl(ctxt) > iopl;
2520 2521 2522 2523 2524
}

static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
					    u16 port, u16 len)
{
2525
	const struct x86_emulate_ops *ops = ctxt->ops;
2526
	struct desc_struct tr_seg;
2527
	u32 base3;
2528
	int r;
2529
	u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
2530
	unsigned mask = (1 << len) - 1;
2531
	unsigned long base;
2532

2533
	ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
2534
	if (!tr_seg.p)
2535
		return false;
2536
	if (desc_limit_scaled(&tr_seg) < 103)
2537
		return false;
2538 2539 2540 2541
	base = get_desc_base(&tr_seg);
#ifdef CONFIG_X86_64
	base |= ((u64)base3) << 32;
#endif
2542
	r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
2543 2544
	if (r != X86EMUL_CONTINUE)
		return false;
2545
	if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
2546
		return false;
2547
	r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
2548 2549 2550 2551 2552 2553 2554 2555 2556 2557
	if (r != X86EMUL_CONTINUE)
		return false;
	if ((perm >> bit_idx) & mask)
		return false;
	return true;
}

static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
				 u16 port, u16 len)
{
2558 2559 2560
	if (ctxt->perm_ok)
		return true;

2561 2562
	if (emulator_bad_iopl(ctxt))
		if (!emulator_io_port_access_allowed(ctxt, port, len))
2563
			return false;
2564 2565 2566

	ctxt->perm_ok = true;

2567 2568 2569
	return true;
}

2570 2571 2572
static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_16 *tss)
{
2573
	tss->ip = ctxt->_eip;
2574
	tss->flag = ctxt->eflags;
2575 2576 2577 2578 2579 2580 2581 2582
	tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->si = reg_read(ctxt, VCPU_REGS_RSI);
	tss->di = reg_read(ctxt, VCPU_REGS_RDI);
2583

2584 2585 2586 2587 2588
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2589 2590 2591 2592 2593 2594 2595
}

static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_16 *tss)
{
	int ret;

2596
	ctxt->_eip = tss->ip;
2597
	ctxt->eflags = tss->flag | 2;
2598 2599 2600 2601 2602 2603 2604 2605
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
2606 2607 2608 2609 2610

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2611 2612 2613 2614 2615
	set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
2616 2617

	/*
G
Guo Chao 已提交
2618
	 * Now load segment descriptors. If fault happens at this stage
2619 2620
	 * it is handled in a context of new task
	 */
2621
	ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
2622 2623
	if (ret != X86EMUL_CONTINUE)
		return ret;
2624
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2625 2626
	if (ret != X86EMUL_CONTINUE)
		return ret;
2627
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2628 2629
	if (ret != X86EMUL_CONTINUE)
		return ret;
2630
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2631 2632
	if (ret != X86EMUL_CONTINUE)
		return ret;
2633
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2634 2635 2636 2637 2638 2639 2640 2641 2642 2643
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_16(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2644
	const struct x86_emulate_ops *ops = ctxt->ops;
2645 2646
	struct tss_segment_16 tss_seg;
	int ret;
2647
	u32 new_tss_base = get_desc_base(new_desc);
2648

2649
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2650
			    &ctxt->exception);
2651
	if (ret != X86EMUL_CONTINUE)
2652 2653 2654
		/* FIXME: need to provide precise fault address */
		return ret;

2655
	save_state_to_tss16(ctxt, &tss_seg);
2656

2657
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2658
			     &ctxt->exception);
2659
	if (ret != X86EMUL_CONTINUE)
2660 2661 2662
		/* FIXME: need to provide precise fault address */
		return ret;

2663
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2664
			    &ctxt->exception);
2665
	if (ret != X86EMUL_CONTINUE)
2666 2667 2668 2669 2670 2671
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2672
		ret = ops->write_std(ctxt, new_tss_base,
2673 2674
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2675
				     &ctxt->exception);
2676
		if (ret != X86EMUL_CONTINUE)
2677 2678 2679 2680
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2681
	return load_state_from_tss16(ctxt, &tss_seg);
2682 2683 2684 2685 2686
}

static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
				struct tss_segment_32 *tss)
{
2687
	tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
2688
	tss->eip = ctxt->_eip;
2689
	tss->eflags = ctxt->eflags;
2690 2691 2692 2693 2694 2695 2696 2697
	tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
	tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
	tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
	tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
	tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
	tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
	tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
	tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
2698

2699 2700 2701 2702 2703 2704 2705
	tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
	tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
	tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
	tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
	tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
	tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
	tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
2706 2707 2708 2709 2710 2711 2712
}

static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
				 struct tss_segment_32 *tss)
{
	int ret;

2713
	if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
2714
		return emulate_gp(ctxt, 0);
2715
	ctxt->_eip = tss->eip;
2716
	ctxt->eflags = tss->eflags | 2;
2717 2718

	/* General purpose registers */
2719 2720 2721 2722 2723 2724 2725 2726
	*reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
	*reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
	*reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
	*reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
	*reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
	*reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
	*reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
2727 2728 2729 2730 2731

	/*
	 * SDM says that segment selectors are loaded before segment
	 * descriptors
	 */
2732 2733 2734 2735 2736 2737 2738
	set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
	set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
	set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
	set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
	set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
	set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
	set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
2739

2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757
	/*
	 * If we're switching between Protected Mode and VM86, we need to make
	 * sure to update the mode before loading the segment descriptors so
	 * that the selectors are interpreted correctly.
	 *
	 * Need to get rflags to the vcpu struct immediately because it
	 * influences the CPL which is checked at least when loading the segment
	 * descriptors and when pushing an error code to the new kernel stack.
	 *
	 * TODO Introduce a separate ctxt->ops->set_cpl callback
	 */
	if (ctxt->eflags & X86_EFLAGS_VM)
		ctxt->mode = X86EMUL_MODE_VM86;
	else
		ctxt->mode = X86EMUL_MODE_PROT32;

	ctxt->ops->set_rflags(ctxt, ctxt->eflags);

2758 2759 2760 2761
	/*
	 * Now load segment descriptors. If fault happenes at this stage
	 * it is handled in a context of new task
	 */
2762
	ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
2763 2764
	if (ret != X86EMUL_CONTINUE)
		return ret;
2765
	ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
2766 2767
	if (ret != X86EMUL_CONTINUE)
		return ret;
2768
	ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
2769 2770
	if (ret != X86EMUL_CONTINUE)
		return ret;
2771
	ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
2772 2773
	if (ret != X86EMUL_CONTINUE)
		return ret;
2774
	ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
2775 2776
	if (ret != X86EMUL_CONTINUE)
		return ret;
2777
	ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
2778 2779
	if (ret != X86EMUL_CONTINUE)
		return ret;
2780
	ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
2781 2782 2783 2784 2785 2786 2787 2788 2789 2790
	if (ret != X86EMUL_CONTINUE)
		return ret;

	return X86EMUL_CONTINUE;
}

static int task_switch_32(struct x86_emulate_ctxt *ctxt,
			  u16 tss_selector, u16 old_tss_sel,
			  ulong old_tss_base, struct desc_struct *new_desc)
{
2791
	const struct x86_emulate_ops *ops = ctxt->ops;
2792 2793
	struct tss_segment_32 tss_seg;
	int ret;
2794
	u32 new_tss_base = get_desc_base(new_desc);
2795

2796
	ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2797
			    &ctxt->exception);
2798
	if (ret != X86EMUL_CONTINUE)
2799 2800 2801
		/* FIXME: need to provide precise fault address */
		return ret;

2802
	save_state_to_tss32(ctxt, &tss_seg);
2803

2804
	ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
2805
			     &ctxt->exception);
2806
	if (ret != X86EMUL_CONTINUE)
2807 2808 2809
		/* FIXME: need to provide precise fault address */
		return ret;

2810
	ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
2811
			    &ctxt->exception);
2812
	if (ret != X86EMUL_CONTINUE)
2813 2814 2815 2816 2817 2818
		/* FIXME: need to provide precise fault address */
		return ret;

	if (old_tss_sel != 0xffff) {
		tss_seg.prev_task_link = old_tss_sel;

2819
		ret = ops->write_std(ctxt, new_tss_base,
2820 2821
				     &tss_seg.prev_task_link,
				     sizeof tss_seg.prev_task_link,
2822
				     &ctxt->exception);
2823
		if (ret != X86EMUL_CONTINUE)
2824 2825 2826 2827
			/* FIXME: need to provide precise fault address */
			return ret;
	}

2828
	return load_state_from_tss32(ctxt, &tss_seg);
2829 2830 2831
}

static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
2832
				   u16 tss_selector, int idt_index, int reason,
2833
				   bool has_error_code, u32 error_code)
2834
{
2835
	const struct x86_emulate_ops *ops = ctxt->ops;
2836 2837
	struct desc_struct curr_tss_desc, next_tss_desc;
	int ret;
2838
	u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
2839
	ulong old_tss_base =
2840
		ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
2841
	u32 desc_limit;
2842
	ulong desc_addr;
2843 2844 2845

	/* FIXME: old_tss_base == ~0 ? */

2846
	ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
2847 2848
	if (ret != X86EMUL_CONTINUE)
		return ret;
2849
	ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
2850 2851 2852 2853 2854
	if (ret != X86EMUL_CONTINUE)
		return ret;

	/* FIXME: check that next_tss_desc is tss */

2855 2856 2857 2858 2859
	/*
	 * Check privileges. The three cases are task switch caused by...
	 *
	 * 1. jmp/call/int to task gate: Check against DPL of the task gate
	 * 2. Exception/IRQ/iret: No check is performed
G
Guo Chao 已提交
2860
	 * 3. jmp/call to TSS: Check against DPL of the TSS
2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880
	 */
	if (reason == TASK_SWITCH_GATE) {
		if (idt_index != -1) {
			/* Software interrupts */
			struct desc_struct task_gate_desc;
			int dpl;

			ret = read_interrupt_descriptor(ctxt, idt_index,
							&task_gate_desc);
			if (ret != X86EMUL_CONTINUE)
				return ret;

			dpl = task_gate_desc.dpl;
			if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
				return emulate_gp(ctxt, (idt_index << 3) | 0x2);
		}
	} else if (reason != TASK_SWITCH_IRET) {
		int dpl = next_tss_desc.dpl;
		if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
			return emulate_gp(ctxt, tss_selector);
2881 2882
	}

2883

2884 2885 2886 2887
	desc_limit = desc_limit_scaled(&next_tss_desc);
	if (!next_tss_desc.p ||
	    ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
	     desc_limit < 0x2b)) {
2888
		emulate_ts(ctxt, tss_selector & 0xfffc);
2889 2890 2891 2892 2893
		return X86EMUL_PROPAGATE_FAULT;
	}

	if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
		curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2894
		write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
2895 2896 2897 2898 2899 2900
	}

	if (reason == TASK_SWITCH_IRET)
		ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;

	/* set back link to prev task only if NT bit is set in eflags
G
Guo Chao 已提交
2901
	   note that old_tss_sel is not used after this point */
2902 2903 2904 2905
	if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
		old_tss_sel = 0xffff;

	if (next_tss_desc.type & 8)
2906
		ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
2907 2908
				     old_tss_base, &next_tss_desc);
	else
2909
		ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
2910
				     old_tss_base, &next_tss_desc);
2911 2912
	if (ret != X86EMUL_CONTINUE)
		return ret;
2913 2914 2915 2916 2917 2918

	if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
		ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;

	if (reason != TASK_SWITCH_IRET) {
		next_tss_desc.type |= (1 << 1); /* set busy flag */
2919
		write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
2920 2921
	}

2922
	ops->set_cr(ctxt, 0,  ops->get_cr(ctxt, 0) | X86_CR0_TS);
2923
	ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
2924

2925
	if (has_error_code) {
2926 2927 2928
		ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
		ctxt->lock_prefix = 0;
		ctxt->src.val = (unsigned long) error_code;
2929
		ret = em_push(ctxt);
2930 2931
	}

2932 2933 2934 2935
	return ret;
}

int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2936
			 u16 tss_selector, int idt_index, int reason,
2937
			 bool has_error_code, u32 error_code)
2938 2939 2940
{
	int rc;

2941
	invalidate_registers(ctxt);
2942 2943
	ctxt->_eip = ctxt->eip;
	ctxt->dst.type = OP_NONE;
2944

2945
	rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
2946
				     has_error_code, error_code);
2947

2948
	if (rc == X86EMUL_CONTINUE) {
2949
		ctxt->eip = ctxt->_eip;
2950 2951
		writeback_registers(ctxt);
	}
2952

2953
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
2954 2955
}

2956 2957
static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
		struct operand *op)
2958
{
2959
	int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
2960

2961 2962
	register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
	op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
2963 2964
}

2965 2966 2967 2968 2969 2970
static int em_das(struct x86_emulate_ctxt *ctxt)
{
	u8 al, old_al;
	bool af, cf, old_cf;

	cf = ctxt->eflags & X86_EFLAGS_CF;
2971
	al = ctxt->dst.val;
2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988

	old_al = al;
	old_cf = cf;
	cf = false;
	af = ctxt->eflags & X86_EFLAGS_AF;
	if ((al & 0x0f) > 9 || af) {
		al -= 6;
		cf = old_cf | (al >= 250);
		af = true;
	} else {
		af = false;
	}
	if (old_al > 0x99 || old_cf) {
		al -= 0x60;
		cf = true;
	}

2989
	ctxt->dst.val = al;
2990
	/* Set PF, ZF, SF */
2991 2992 2993
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
2994
	fastop(ctxt, em_or);
2995 2996 2997 2998 2999 3000 3001 3002
	ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
	if (cf)
		ctxt->eflags |= X86_EFLAGS_CF;
	if (af)
		ctxt->eflags |= X86_EFLAGS_AF;
	return X86EMUL_CONTINUE;
}

P
Paolo Bonzini 已提交
3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024
static int em_aam(struct x86_emulate_ctxt *ctxt)
{
	u8 al, ah;

	if (ctxt->src.val == 0)
		return emulate_de(ctxt);

	al = ctxt->dst.val & 0xff;
	ah = al / ctxt->src.val;
	al %= ctxt->src.val;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);

	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);

	return X86EMUL_CONTINUE;
}

3025 3026 3027 3028 3029 3030 3031 3032 3033
static int em_aad(struct x86_emulate_ctxt *ctxt)
{
	u8 al = ctxt->dst.val & 0xff;
	u8 ah = (ctxt->dst.val >> 8) & 0xff;

	al = (al + (ah * ctxt->src.val)) & 0xff;

	ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;

3034 3035 3036 3037 3038
	/* Set PF, ZF, SF */
	ctxt->src.type = OP_IMM;
	ctxt->src.val = 0;
	ctxt->src.bytes = 1;
	fastop(ctxt, em_or);
3039 3040 3041 3042

	return X86EMUL_CONTINUE;
}

3043 3044 3045 3046 3047 3048 3049 3050 3051
static int em_call(struct x86_emulate_ctxt *ctxt)
{
	long rel = ctxt->src.val;

	ctxt->src.val = (unsigned long)ctxt->_eip;
	jmp_rel(ctxt, rel);
	return em_push(ctxt);
}

3052 3053 3054 3055 3056 3057
static int em_call_far(struct x86_emulate_ctxt *ctxt)
{
	u16 sel, old_cs;
	ulong old_eip;
	int rc;

3058
	old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
3059
	old_eip = ctxt->_eip;
3060

3061
	memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
3062
	if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
3063 3064
		return X86EMUL_CONTINUE;

3065 3066
	ctxt->_eip = 0;
	memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
3067

3068
	ctxt->src.val = old_cs;
3069
	rc = em_push(ctxt);
3070 3071 3072
	if (rc != X86EMUL_CONTINUE)
		return rc;

3073
	ctxt->src.val = old_eip;
3074
	return em_push(ctxt);
3075 3076
}

3077 3078 3079 3080
static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
{
	int rc;

3081 3082 3083 3084
	ctxt->dst.type = OP_REG;
	ctxt->dst.addr.reg = &ctxt->_eip;
	ctxt->dst.bytes = ctxt->op_bytes;
	rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
3085 3086
	if (rc != X86EMUL_CONTINUE)
		return rc;
3087
	rsp_increment(ctxt, ctxt->src.val);
3088 3089 3090
	return X86EMUL_CONTINUE;
}

3091 3092 3093
static int em_xchg(struct x86_emulate_ctxt *ctxt)
{
	/* Write back the register source. */
3094 3095
	ctxt->src.val = ctxt->dst.val;
	write_register_operand(&ctxt->src);
3096 3097

	/* Write back the memory destination with implicit LOCK prefix. */
3098 3099
	ctxt->dst.val = ctxt->src.orig_val;
	ctxt->lock_prefix = 1;
3100 3101 3102
	return X86EMUL_CONTINUE;
}

3103 3104
static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
{
3105
	ctxt->dst.val = ctxt->src2.val;
3106
	return fastop(ctxt, em_imul);
3107 3108
}

3109 3110
static int em_cwd(struct x86_emulate_ctxt *ctxt)
{
3111 3112
	ctxt->dst.type = OP_REG;
	ctxt->dst.bytes = ctxt->src.bytes;
3113
	ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
3114
	ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
3115 3116 3117 3118

	return X86EMUL_CONTINUE;
}

3119 3120 3121 3122
static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
{
	u64 tsc = 0;

3123
	ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
3124 3125
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
	*reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
3126 3127 3128
	return X86EMUL_CONTINUE;
}

3129 3130 3131 3132
static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
{
	u64 pmc;

3133
	if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
3134
		return emulate_gp(ctxt, 0);
3135 3136
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
	*reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
3137 3138 3139
	return X86EMUL_CONTINUE;
}

3140 3141
static int em_mov(struct x86_emulate_ctxt *ctxt)
{
S
Stefan Hajnoczi 已提交
3142
	memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
3143 3144 3145
	return X86EMUL_CONTINUE;
}

3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173
static int em_cr_write(struct x86_emulate_ctxt *ctxt)
{
	if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

static int em_dr_write(struct x86_emulate_ctxt *ctxt)
{
	unsigned long val;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		val = ctxt->src.val & ~0ULL;
	else
		val = ctxt->src.val & ~0U;

	/* #UD condition is already handled. */
	if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
		return emulate_gp(ctxt, 0);

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3174 3175 3176 3177
static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3178 3179 3180
	msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
		| ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
	if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
3181 3182 3183 3184 3185 3186 3187 3188 3189
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
{
	u64 msr_data;

3190
	if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
3191 3192
		return emulate_gp(ctxt, 0);

3193 3194
	*reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
	*reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
3195 3196 3197
	return X86EMUL_CONTINUE;
}

3198 3199
static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
{
3200
	if (ctxt->modrm_reg > VCPU_SREG_GS)
3201 3202
		return emulate_ud(ctxt);

3203
	ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
3204 3205 3206 3207 3208
	return X86EMUL_CONTINUE;
}

static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
{
3209
	u16 sel = ctxt->src.val;
3210

3211
	if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
3212 3213
		return emulate_ud(ctxt);

3214
	if (ctxt->modrm_reg == VCPU_SREG_SS)
3215 3216 3217
		ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;

	/* Disable writeback. */
3218 3219
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
3220 3221
}

A
Avi Kivity 已提交
3222 3223 3224 3225 3226 3227 3228 3229 3230
static int em_lldt(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
}

A
Avi Kivity 已提交
3231 3232 3233 3234 3235 3236 3237 3238 3239
static int em_ltr(struct x86_emulate_ctxt *ctxt)
{
	u16 sel = ctxt->src.val;

	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
}

3240 3241
static int em_invlpg(struct x86_emulate_ctxt *ctxt)
{
3242 3243 3244
	int rc;
	ulong linear;

3245
	rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
3246
	if (rc == X86EMUL_CONTINUE)
3247
		ctxt->ops->invlpg(ctxt, linear);
3248
	/* Disable writeback. */
3249
	ctxt->dst.type = OP_NONE;
3250 3251 3252
	return X86EMUL_CONTINUE;
}

3253 3254 3255 3256 3257 3258 3259 3260 3261 3262
static int em_clts(struct x86_emulate_ctxt *ctxt)
{
	ulong cr0;

	cr0 = ctxt->ops->get_cr(ctxt, 0);
	cr0 &= ~X86_CR0_TS;
	ctxt->ops->set_cr(ctxt, 0, cr0);
	return X86EMUL_CONTINUE;
}

3263 3264 3265 3266
static int em_vmcall(struct x86_emulate_ctxt *ctxt)
{
	int rc;

3267
	if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
3268 3269 3270 3271 3272 3273 3274
		return X86EMUL_UNHANDLEABLE;

	rc = ctxt->ops->fix_hypercall(ctxt);
	if (rc != X86EMUL_CONTINUE)
		return rc;

	/* Let the processor re-execute the fixed hypercall */
3275
	ctxt->_eip = ctxt->eip;
3276
	/* Disable writeback. */
3277
	ctxt->dst.type = OP_NONE;
3278 3279 3280
	return X86EMUL_CONTINUE;
}

3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309
static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
				  void (*get)(struct x86_emulate_ctxt *ctxt,
					      struct desc_ptr *ptr))
{
	struct desc_ptr desc_ptr;

	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
	get(ctxt, &desc_ptr);
	if (ctxt->op_bytes == 2) {
		ctxt->op_bytes = 4;
		desc_ptr.address &= 0x00ffffff;
	}
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return segmented_write(ctxt, ctxt->dst.addr.mem,
			       &desc_ptr, 2 + ctxt->op_bytes);
}

static int em_sgdt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
}

static int em_sidt(struct x86_emulate_ctxt *ctxt)
{
	return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
}

3310 3311 3312 3313 3314
static int em_lgdt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3315 3316
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3317
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3318
			     &desc_ptr.size, &desc_ptr.address,
3319
			     ctxt->op_bytes);
3320 3321 3322 3323
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_gdt(ctxt, &desc_ptr);
	/* Disable writeback. */
3324
	ctxt->dst.type = OP_NONE;
3325 3326 3327
	return X86EMUL_CONTINUE;
}

3328
static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
3329 3330 3331
{
	int rc;

3332 3333
	rc = ctxt->ops->fix_hypercall(ctxt);

3334
	/* Disable writeback. */
3335
	ctxt->dst.type = OP_NONE;
3336 3337 3338 3339 3340 3341 3342 3343
	return rc;
}

static int em_lidt(struct x86_emulate_ctxt *ctxt)
{
	struct desc_ptr desc_ptr;
	int rc;

3344 3345
	if (ctxt->mode == X86EMUL_MODE_PROT64)
		ctxt->op_bytes = 8;
3346
	rc = read_descriptor(ctxt, ctxt->src.addr.mem,
3347
			     &desc_ptr.size, &desc_ptr.address,
3348
			     ctxt->op_bytes);
3349 3350 3351 3352
	if (rc != X86EMUL_CONTINUE)
		return rc;
	ctxt->ops->set_idt(ctxt, &desc_ptr);
	/* Disable writeback. */
3353
	ctxt->dst.type = OP_NONE;
3354 3355 3356 3357 3358
	return X86EMUL_CONTINUE;
}

static int em_smsw(struct x86_emulate_ctxt *ctxt)
{
3359 3360
	ctxt->dst.bytes = 2;
	ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
3361 3362 3363 3364 3365 3366
	return X86EMUL_CONTINUE;
}

static int em_lmsw(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
3367 3368
			  | (ctxt->src.val & 0x0f));
	ctxt->dst.type = OP_NONE;
3369 3370 3371
	return X86EMUL_CONTINUE;
}

3372 3373
static int em_loop(struct x86_emulate_ctxt *ctxt)
{
3374 3375
	register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
	if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
3376 3377
	    (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
		jmp_rel(ctxt, ctxt->src.val);
3378 3379 3380 3381 3382 3383

	return X86EMUL_CONTINUE;
}

static int em_jcxz(struct x86_emulate_ctxt *ctxt)
{
3384
	if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
3385
		jmp_rel(ctxt, ctxt->src.val);
3386 3387 3388 3389

	return X86EMUL_CONTINUE;
}

3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407
static int em_in(struct x86_emulate_ctxt *ctxt)
{
	if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
			     &ctxt->dst.val))
		return X86EMUL_IO_NEEDED;

	return X86EMUL_CONTINUE;
}

static int em_out(struct x86_emulate_ctxt *ctxt)
{
	ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
				    &ctxt->src.val, 1);
	/* Disable writeback. */
	ctxt->dst.type = OP_NONE;
	return X86EMUL_CONTINUE;
}

3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426
static int em_cli(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->eflags &= ~X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

static int em_sti(struct x86_emulate_ctxt *ctxt)
{
	if (emulator_bad_iopl(ctxt))
		return emulate_gp(ctxt, 0);

	ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
	ctxt->eflags |= X86_EFLAGS_IF;
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3427 3428 3429 3430
static int em_cpuid(struct x86_emulate_ctxt *ctxt)
{
	u32 eax, ebx, ecx, edx;

3431 3432
	eax = reg_read(ctxt, VCPU_REGS_RAX);
	ecx = reg_read(ctxt, VCPU_REGS_RCX);
A
Avi Kivity 已提交
3433
	ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
3434 3435 3436 3437
	*reg_write(ctxt, VCPU_REGS_RAX) = eax;
	*reg_write(ctxt, VCPU_REGS_RBX) = ebx;
	*reg_write(ctxt, VCPU_REGS_RCX) = ecx;
	*reg_write(ctxt, VCPU_REGS_RDX) = edx;
A
Avi Kivity 已提交
3438 3439 3440
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3441 3442
static int em_lahf(struct x86_emulate_ctxt *ctxt)
{
3443 3444
	*reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
	*reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
A
Avi Kivity 已提交
3445 3446 3447
	return X86EMUL_CONTINUE;
}

A
Avi Kivity 已提交
3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462
static int em_bswap(struct x86_emulate_ctxt *ctxt)
{
	switch (ctxt->op_bytes) {
#ifdef CONFIG_X86_64
	case 8:
		asm("bswap %0" : "+r"(ctxt->dst.val));
		break;
#endif
	default:
		asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
		break;
	}
	return X86EMUL_CONTINUE;
}

3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476
static bool valid_cr(int nr)
{
	switch (nr) {
	case 0:
	case 2 ... 4:
	case 8:
		return true;
	default:
		return false;
	}
}

static int check_cr_read(struct x86_emulate_ctxt *ctxt)
{
3477
	if (!valid_cr(ctxt->modrm_reg))
3478 3479 3480 3481 3482 3483 3484
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_cr_write(struct x86_emulate_ctxt *ctxt)
{
3485 3486
	u64 new_val = ctxt->src.val64;
	int cr = ctxt->modrm_reg;
3487
	u64 efer = 0;
3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504

	static u64 cr_reserved_bits[] = {
		0xffffffff00000000ULL,
		0, 0, 0, /* CR3 checked later */
		CR4_RESERVED_BITS,
		0, 0, 0,
		CR8_RESERVED_BITS,
	};

	if (!valid_cr(cr))
		return emulate_ud(ctxt);

	if (new_val & cr_reserved_bits[cr])
		return emulate_gp(ctxt, 0);

	switch (cr) {
	case 0: {
3505
		u64 cr4;
3506 3507 3508 3509
		if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
		    ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
			return emulate_gp(ctxt, 0);

3510 3511
		cr4 = ctxt->ops->get_cr(ctxt, 4);
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3512 3513 3514 3515 3516 3517 3518 3519 3520 3521

		if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
		    !(cr4 & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	case 3: {
		u64 rsvd = 0;

3522 3523
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
		if (efer & EFER_LMA)
3524
			rsvd = CR3_L_MODE_RESERVED_BITS;
3525
		else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
3526
			rsvd = CR3_PAE_RESERVED_BITS;
3527
		else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
3528 3529 3530 3531 3532 3533 3534 3535
			rsvd = CR3_NONPAE_RESERVED_BITS;

		if (new_val & rsvd)
			return emulate_gp(ctxt, 0);

		break;
		}
	case 4: {
3536
		ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547

		if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
			return emulate_gp(ctxt, 0);

		break;
		}
	}

	return X86EMUL_CONTINUE;
}

3548 3549 3550 3551
static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
{
	unsigned long dr7;

3552
	ctxt->ops->get_dr(ctxt, 7, &dr7);
3553 3554 3555 3556 3557 3558 3559

	/* Check if DR7.Global_Enable is set */
	return dr7 & (1 << 13);
}

static int check_dr_read(struct x86_emulate_ctxt *ctxt)
{
3560
	int dr = ctxt->modrm_reg;
3561 3562 3563 3564 3565
	u64 cr4;

	if (dr > 7)
		return emulate_ud(ctxt);

3566
	cr4 = ctxt->ops->get_cr(ctxt, 4);
3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577
	if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
		return emulate_ud(ctxt);

	if (check_dr7_gd(ctxt))
		return emulate_db(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_dr_write(struct x86_emulate_ctxt *ctxt)
{
3578 3579
	u64 new_val = ctxt->src.val64;
	int dr = ctxt->modrm_reg;
3580 3581 3582 3583 3584 3585 3586

	if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
		return emulate_gp(ctxt, 0);

	return check_dr_read(ctxt);
}

3587 3588 3589 3590
static int check_svme(struct x86_emulate_ctxt *ctxt)
{
	u64 efer;

3591
	ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
3592 3593 3594 3595 3596 3597 3598 3599 3600

	if (!(efer & EFER_SVME))
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
{
3601
	u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
3602 3603

	/* Valid physical address? */
3604
	if (rax & 0xffff000000000000ULL)
3605 3606 3607 3608 3609
		return emulate_gp(ctxt, 0);

	return check_svme(ctxt);
}

3610 3611
static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
{
3612
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3613

3614
	if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
3615 3616 3617 3618 3619
		return emulate_ud(ctxt);

	return X86EMUL_CONTINUE;
}

3620 3621
static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
{
3622
	u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
3623
	u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
3624

3625
	if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
3626 3627 3628 3629 3630 3631
	    (rcx > 3))
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3632 3633
static int check_perm_in(struct x86_emulate_ctxt *ctxt)
{
3634 3635
	ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
3636 3637 3638 3639 3640 3641 3642
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

static int check_perm_out(struct x86_emulate_ctxt *ctxt)
{
3643 3644
	ctxt->src.bytes = min(ctxt->src.bytes, 4u);
	if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
3645 3646 3647 3648 3649
		return emulate_gp(ctxt, 0);

	return X86EMUL_CONTINUE;
}

3650
#define D(_y) { .flags = (_y) }
3651
#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
3652 3653
#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
		      .check_perm = (_p) }
3654
#define N    D(NotImpl)
3655
#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
3656 3657
#define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
#define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
3658
#define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
3659
#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
3660
#define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
3661 3662
#define II(_f, _e, _i) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
3663 3664 3665
#define IIP(_f, _e, _i, _p) \
	{ .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
	  .check_perm = (_p) }
3666
#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
3667

3668
#define D2bv(_f)      D((_f) | ByteOp), D(_f)
3669
#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
3670
#define I2bv(_f, _e)  I((_f) | ByteOp, _e), I(_f, _e)
3671
#define F2bv(_f, _e)  F((_f) | ByteOp, _e), F(_f, _e)
3672 3673
#define I2bvIP(_f, _e, _i, _p) \
	IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
3674

3675 3676 3677
#define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e),		\
		F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e),	\
		F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
3678

3679
static const struct opcode group7_rm1[] = {
3680 3681
	DI(SrcNone | Priv, monitor),
	DI(SrcNone | Priv, mwait),
3682 3683 3684
	N, N, N, N, N, N,
};

3685
static const struct opcode group7_rm3[] = {
3686 3687 3688 3689 3690 3691 3692 3693
	DIP(SrcNone | Prot | Priv,		vmrun,		check_svme_pa),
	II(SrcNone  | Prot | VendorSpecific,	em_vmmcall,	vmmcall),
	DIP(SrcNone | Prot | Priv,		vmload,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		vmsave,		check_svme_pa),
	DIP(SrcNone | Prot | Priv,		stgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		clgi,		check_svme),
	DIP(SrcNone | Prot | Priv,		skinit,		check_svme),
	DIP(SrcNone | Prot | Priv,		invlpga,	check_svme),
3694
};
3695

3696
static const struct opcode group7_rm7[] = {
3697
	N,
3698
	DIP(SrcNone, rdtscp, check_rdtsc),
3699 3700
	N, N, N, N, N, N,
};
3701

3702
static const struct opcode group1[] = {
3703 3704 3705 3706 3707 3708 3709 3710
	F(Lock, em_add),
	F(Lock | PageTable, em_or),
	F(Lock, em_adc),
	F(Lock, em_sbb),
	F(Lock | PageTable, em_and),
	F(Lock, em_sub),
	F(Lock, em_xor),
	F(NoWrite, em_cmp),
3711 3712
};

3713
static const struct opcode group1A[] = {
3714
	I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
3715 3716
};

3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727
static const struct opcode group2[] = {
	F(DstMem | ModRM, em_rol),
	F(DstMem | ModRM, em_ror),
	F(DstMem | ModRM, em_rcl),
	F(DstMem | ModRM, em_rcr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_shr),
	F(DstMem | ModRM, em_shl),
	F(DstMem | ModRM, em_sar),
};

3728
static const struct opcode group3[] = {
3729 3730
	F(DstMem | SrcImm | NoWrite, em_test),
	F(DstMem | SrcImm | NoWrite, em_test),
3731 3732
	F(DstMem | SrcNone | Lock, em_not),
	F(DstMem | SrcNone | Lock, em_neg),
3733 3734
	F(DstXacc | Src2Mem, em_mul_ex),
	F(DstXacc | Src2Mem, em_imul_ex),
3735 3736
	F(DstXacc | Src2Mem, em_div_ex),
	F(DstXacc | Src2Mem, em_idiv_ex),
3737 3738
};

3739
static const struct opcode group4[] = {
3740 3741
	F(ByteOp | DstMem | SrcNone | Lock, em_inc),
	F(ByteOp | DstMem | SrcNone | Lock, em_dec),
3742 3743 3744
	N, N, N, N, N, N,
};

3745
static const struct opcode group5[] = {
3746 3747
	F(DstMem | SrcNone | Lock,		em_inc),
	F(DstMem | SrcNone | Lock,		em_dec),
3748 3749 3750 3751
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps | Stack,	em_call_far),
	I(SrcMem | Stack,			em_grp45),
	I(SrcMemFAddr | ImplicitOps,		em_grp45),
3752
	I(SrcMem | Stack,			em_grp45), D(Undefined),
3753 3754
};

3755
static const struct opcode group6[] = {
3756 3757
	DI(Prot,	sldt),
	DI(Prot,	str),
A
Avi Kivity 已提交
3758
	II(Prot | Priv | SrcMem16, em_lldt, lldt),
A
Avi Kivity 已提交
3759
	II(Prot | Priv | SrcMem16, em_ltr, ltr),
3760 3761 3762
	N, N, N, N,
};

3763
static const struct group_dual group7 = { {
3764 3765
	II(Mov | DstMem | Priv,			em_sgdt, sgdt),
	II(Mov | DstMem | Priv,			em_sidt, sidt),
3766 3767 3768 3769 3770
	II(SrcMem | Priv,			em_lgdt, lgdt),
	II(SrcMem | Priv,			em_lidt, lidt),
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	II(SrcMem | ByteOp | Priv | NoAccess,	em_invlpg, invlpg),
3771
}, {
3772
	I(SrcNone | Priv | VendorSpecific,	em_vmcall),
3773
	EXT(0, group7_rm1),
3774
	N, EXT(0, group7_rm3),
3775 3776 3777
	II(SrcNone | DstMem | Mov,		em_smsw, smsw), N,
	II(SrcMem16 | Mov | Priv,		em_lmsw, lmsw),
	EXT(0, group7_rm7),
3778 3779
} };

3780
static const struct opcode group8[] = {
3781
	N, N, N, N,
3782 3783 3784 3785
	F(DstMem | SrcImmByte | NoWrite,		em_bt),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_bts),
	F(DstMem | SrcImmByte | Lock,			em_btr),
	F(DstMem | SrcImmByte | Lock | PageTable,	em_btc),
3786 3787
};

3788
static const struct group_dual group9 = { {
3789
	N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
3790 3791 3792 3793
}, {
	N, N, N, N, N, N, N, N,
} };

3794
static const struct opcode group11[] = {
3795
	I(DstMem | SrcImm | Mov | PageTable, em_mov),
3796
	X7(D(Undefined)),
3797 3798
};

3799
static const struct gprefix pfx_0f_6f_0f_7f = {
3800
	I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
3801 3802
};

3803
static const struct gprefix pfx_vmovntpx = {
3804 3805 3806
	I(0, em_mov), N, N, N,
};

3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869
static const struct escape escape_d9 = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_db = { {
	N, N, N, N, N, N, N, N,
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

static const struct escape escape_dd = { {
	N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
}, {
	/* 0xC0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xC8 - 0xCF */
	N, N, N, N, N, N, N, N,
	/* 0xD0 - 0xC7 */
	N, N, N, N, N, N, N, N,
	/* 0xD8 - 0xDF */
	N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xE7 */
	N, N, N, N, N, N, N, N,
	/* 0xE8 - 0xEF */
	N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xF7 */
	N, N, N, N, N, N, N, N,
	/* 0xF8 - 0xFF */
	N, N, N, N, N, N, N, N,
} };

3870
static const struct opcode opcode_table[256] = {
3871
	/* 0x00 - 0x07 */
3872
	F6ALU(Lock, em_add),
3873 3874
	I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
3875
	/* 0x08 - 0x0F */
3876
	F6ALU(Lock | PageTable, em_or),
3877 3878
	I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
	N,
3879
	/* 0x10 - 0x17 */
3880
	F6ALU(Lock, em_adc),
3881 3882
	I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
3883
	/* 0x18 - 0x1F */
3884
	F6ALU(Lock, em_sbb),
3885 3886
	I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
	I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
3887
	/* 0x20 - 0x27 */
3888
	F6ALU(Lock | PageTable, em_and), N, N,
3889
	/* 0x28 - 0x2F */
3890
	F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
3891
	/* 0x30 - 0x37 */
3892
	F6ALU(Lock, em_xor), N, N,
3893
	/* 0x38 - 0x3F */
3894
	F6ALU(NoWrite, em_cmp), N, N,
3895
	/* 0x40 - 0x4F */
3896
	X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
3897
	/* 0x50 - 0x57 */
3898
	X8(I(SrcReg | Stack, em_push)),
3899
	/* 0x58 - 0x5F */
3900
	X8(I(DstReg | Stack, em_pop)),
3901
	/* 0x60 - 0x67 */
3902 3903
	I(ImplicitOps | Stack | No64, em_pusha),
	I(ImplicitOps | Stack | No64, em_popa),
3904 3905 3906
	N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
	N, N, N, N,
	/* 0x68 - 0x6F */
3907 3908
	I(SrcImm | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
3909 3910
	I(SrcImmByte | Mov | Stack, em_push),
	I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
3911
	I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
3912
	I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
3913 3914 3915
	/* 0x70 - 0x7F */
	X16(D(SrcImmByte)),
	/* 0x80 - 0x87 */
3916 3917 3918 3919
	G(ByteOp | DstMem | SrcImm, group1),
	G(DstMem | SrcImm, group1),
	G(ByteOp | DstMem | SrcImm | No64, group1),
	G(DstMem | SrcImmByte, group1),
3920
	F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
3921
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
3922
	/* 0x88 - 0x8F */
3923
	I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
3924
	I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
3925
	I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
3926 3927 3928
	D(ModRM | SrcMem | NoAccess | DstReg),
	I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
	G(0, group1A),
3929
	/* 0x90 - 0x97 */
3930
	DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
3931
	/* 0x98 - 0x9F */
3932
	D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
3933
	I(SrcImmFAddr | No64, em_call_far), N,
3934
	II(ImplicitOps | Stack, em_pushf, pushf),
A
Avi Kivity 已提交
3935
	II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
3936
	/* 0xA0 - 0xA7 */
3937
	I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
3938
	I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
3939
	I2bv(SrcSI | DstDI | Mov | String, em_mov),
3940
	F2bv(SrcSI | DstDI | String | NoWrite, em_cmp),
3941
	/* 0xA8 - 0xAF */
3942
	F2bv(DstAcc | SrcImm | NoWrite, em_test),
3943 3944
	I2bv(SrcAcc | DstDI | Mov | String, em_mov),
	I2bv(SrcSI | DstAcc | Mov | String, em_mov),
3945
	F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp),
3946
	/* 0xB0 - 0xB7 */
3947
	X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
3948
	/* 0xB8 - 0xBF */
3949
	X8(I(DstReg | SrcImm64 | Mov, em_mov)),
3950
	/* 0xC0 - 0xC7 */
3951
	G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
3952
	I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
3953
	I(ImplicitOps | Stack, em_ret),
3954 3955
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
3956
	G(ByteOp, group11), G(0, group11),
3957
	/* 0xC8 - 0xCF */
A
Avi Kivity 已提交
3958 3959
	I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
	N, I(ImplicitOps | Stack, em_ret_far),
3960
	D(ImplicitOps), DI(SrcImmByte, intn),
3961
	D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
3962
	/* 0xD0 - 0xD7 */
3963 3964
	G(Src2One | ByteOp, group2), G(Src2One, group2),
	G(Src2CL | ByteOp, group2), G(Src2CL, group2),
P
Paolo Bonzini 已提交
3965
	I(DstAcc | SrcImmUByte | No64, em_aam),
P
Paolo Bonzini 已提交
3966 3967
	I(DstAcc | SrcImmUByte | No64, em_aad),
	F(DstAcc | ByteOp | No64, em_salc),
P
Paolo Bonzini 已提交
3968
	I(DstAcc | SrcXLat | ByteOp, em_mov),
3969
	/* 0xD8 - 0xDF */
3970
	N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
3971
	/* 0xE0 - 0xE7 */
3972 3973
	X3(I(SrcImmByte, em_loop)),
	I(SrcImmByte, em_jcxz),
3974 3975
	I2bvIP(SrcImmUByte | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
3976
	/* 0xE8 - 0xEF */
3977
	I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
3978
	I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
3979 3980
	I2bvIP(SrcDX | DstAcc, em_in,  in,  check_perm_in),
	I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
3981
	/* 0xF0 - 0xF7 */
3982
	N, DI(ImplicitOps, icebp), N, N,
3983 3984
	DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
	G(ByteOp, group3), G(0, group3),
3985
	/* 0xF8 - 0xFF */
3986 3987
	D(ImplicitOps), D(ImplicitOps),
	I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
3988 3989 3990
	D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
};

3991
static const struct opcode twobyte_table[256] = {
3992
	/* 0x00 - 0x0F */
3993
	G(0, group6), GD(0, &group7), N, N,
3994 3995
	N, I(ImplicitOps | VendorSpecific, em_syscall),
	II(ImplicitOps | Priv, em_clts, clts), N,
3996
	DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
3997 3998 3999 4000
	N, D(ImplicitOps | ModRM), N, N,
	/* 0x10 - 0x1F */
	N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
	/* 0x20 - 0x2F */
4001
	DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
4002
	DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
4003 4004
	IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
	IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
4005
	N, N, N, N,
4006 4007
	N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
	N, N, N, N,
4008
	/* 0x30 - 0x3F */
4009
	II(ImplicitOps | Priv, em_wrmsr, wrmsr),
4010
	IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
4011
	II(ImplicitOps | Priv, em_rdmsr, rdmsr),
4012
	IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
4013 4014
	I(ImplicitOps | VendorSpecific, em_sysenter),
	I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
4015
	N, N,
4016 4017 4018 4019 4020 4021
	N, N, N, N, N, N, N, N,
	/* 0x40 - 0x4F */
	X16(D(DstReg | SrcMem | ModRM | Mov)),
	/* 0x50 - 0x5F */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0x60 - 0x6F */
4022 4023 4024 4025
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
4026
	/* 0x70 - 0x7F */
4027 4028 4029 4030
	N, N, N, N,
	N, N, N, N,
	N, N, N, N,
	N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
4031 4032 4033
	/* 0x80 - 0x8F */
	X16(D(SrcImm)),
	/* 0x90 - 0x9F */
4034
	X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
4035
	/* 0xA0 - 0xA7 */
4036
	I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
4037 4038
	II(ImplicitOps, em_cpuid, cpuid),
	F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
4039 4040
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
4041
	/* 0xA8 - 0xAF */
4042
	I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
4043
	DI(ImplicitOps, rsm),
4044
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
4045 4046
	F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
	F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
4047
	D(ModRM), F(DstReg | SrcMem | ModRM, em_imul),
4048
	/* 0xB0 - 0xB7 */
4049
	I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
4050
	I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
4051
	F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
4052 4053
	I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
	I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
4054
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
4055 4056
	/* 0xB8 - 0xBF */
	N, N,
4057
	G(BitOp, group8),
4058 4059
	F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
	F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
4060
	D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
A
Avi Kivity 已提交
4061
	/* 0xC0 - 0xC7 */
4062
	D2bv(DstMem | SrcReg | ModRM | Lock),
4063
	N, D(DstMem | SrcReg | ModRM | Mov),
4064
	N, N, N, GD(0, &group9),
A
Avi Kivity 已提交
4065 4066
	/* 0xC8 - 0xCF */
	X8(I(DstReg, em_bswap)),
4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079
	/* 0xD0 - 0xDF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xE0 - 0xEF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
	/* 0xF0 - 0xFF */
	N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
};

#undef D
#undef N
#undef G
#undef GD
#undef I
4080
#undef GP
4081
#undef EXT
4082

4083
#undef D2bv
4084
#undef D2bvIP
4085
#undef I2bv
4086
#undef I2bvIP
4087
#undef I6ALU
4088

4089
static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
4090 4091 4092
{
	unsigned size;

4093
	size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105
	if (size == 8)
		size = 4;
	return size;
}

static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
		      unsigned size, bool sign_extension)
{
	int rc = X86EMUL_CONTINUE;

	op->type = OP_IMM;
	op->bytes = size;
4106
	op->addr.mem.ea = ctxt->_eip;
4107 4108 4109
	/* NB. Immediates are sign-extended as necessary. */
	switch (op->bytes) {
	case 1:
4110
		op->val = insn_fetch(s8, ctxt);
4111 4112
		break;
	case 2:
4113
		op->val = insn_fetch(s16, ctxt);
4114 4115
		break;
	case 4:
4116
		op->val = insn_fetch(s32, ctxt);
4117
		break;
4118 4119 4120
	case 8:
		op->val = insn_fetch(s64, ctxt);
		break;
4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138
	}
	if (!sign_extension) {
		switch (op->bytes) {
		case 1:
			op->val &= 0xff;
			break;
		case 2:
			op->val &= 0xffff;
			break;
		case 4:
			op->val &= 0xffffffff;
			break;
		}
	}
done:
	return rc;
}

4139 4140 4141 4142 4143 4144 4145
static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
			  unsigned d)
{
	int rc = X86EMUL_CONTINUE;

	switch (d) {
	case OpReg:
4146
		decode_register_operand(ctxt, op);
4147 4148
		break;
	case OpImmUByte:
4149
		rc = decode_imm(ctxt, op, 1, false);
4150 4151
		break;
	case OpMem:
4152
		ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4153 4154 4155 4156
	mem_common:
		*op = ctxt->memop;
		ctxt->memopp = op;
		if ((ctxt->d & BitOp) && op == &ctxt->dst)
4157 4158 4159
			fetch_bit_operand(ctxt);
		op->orig_val = op->val;
		break;
4160 4161 4162
	case OpMem64:
		ctxt->memop.bytes = 8;
		goto mem_common;
4163 4164 4165
	case OpAcc:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
4166
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
4167 4168 4169
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187
	case OpAccLo:
		op->type = OP_REG;
		op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
	case OpAccHi:
		if (ctxt->d & ByteOp) {
			op->type = OP_NONE;
			break;
		}
		op->type = OP_REG;
		op->bytes = ctxt->op_bytes;
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
		fetch_register_operand(op);
		op->orig_val = op->val;
		break;
4188 4189 4190 4191
	case OpDI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4192
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
4193 4194
		op->addr.mem.seg = VCPU_SREG_ES;
		op->val = 0;
4195
		op->count = 1;
4196 4197 4198 4199
		break;
	case OpDX:
		op->type = OP_REG;
		op->bytes = 2;
4200
		op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
4201 4202
		fetch_register_operand(op);
		break;
4203 4204
	case OpCL:
		op->bytes = 1;
4205
		op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216
		break;
	case OpImmByte:
		rc = decode_imm(ctxt, op, 1, true);
		break;
	case OpOne:
		op->bytes = 1;
		op->val = 1;
		break;
	case OpImm:
		rc = decode_imm(ctxt, op, imm_size(ctxt), true);
		break;
4217 4218 4219
	case OpImm64:
		rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
		break;
4220 4221
	case OpMem8:
		ctxt->memop.bytes = 1;
4222 4223 4224 4225
		if (ctxt->memop.type == OP_REG) {
			ctxt->memop.addr.reg = decode_register(ctxt, ctxt->modrm_rm, 1);
			fetch_register_operand(&ctxt->memop);
		}
4226
		goto mem_common;
4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242
	case OpMem16:
		ctxt->memop.bytes = 2;
		goto mem_common;
	case OpMem32:
		ctxt->memop.bytes = 4;
		goto mem_common;
	case OpImmU16:
		rc = decode_imm(ctxt, op, 2, false);
		break;
	case OpImmU:
		rc = decode_imm(ctxt, op, imm_size(ctxt), false);
		break;
	case OpSI:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
4243
			register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
4244 4245
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
4246
		op->count = 1;
4247
		break;
P
Paolo Bonzini 已提交
4248 4249 4250 4251 4252 4253 4254 4255 4256 4257
	case OpXLat:
		op->type = OP_MEM;
		op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
		op->addr.mem.ea =
			register_address(ctxt,
				reg_read(ctxt, VCPU_REGS_RBX) +
				(reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
		op->addr.mem.seg = seg_override(ctxt);
		op->val = 0;
		break;
4258 4259 4260 4261 4262 4263 4264 4265 4266
	case OpImmFAddr:
		op->type = OP_IMM;
		op->addr.mem.ea = ctxt->_eip;
		op->bytes = ctxt->op_bytes + 2;
		insn_fetch_arr(op->valptr, op->bytes, ctxt);
		break;
	case OpMemFAddr:
		ctxt->memop.bytes = ctxt->op_bytes + 2;
		goto mem_common;
4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284
	case OpES:
		op->val = VCPU_SREG_ES;
		break;
	case OpCS:
		op->val = VCPU_SREG_CS;
		break;
	case OpSS:
		op->val = VCPU_SREG_SS;
		break;
	case OpDS:
		op->val = VCPU_SREG_DS;
		break;
	case OpFS:
		op->val = VCPU_SREG_FS;
		break;
	case OpGS:
		op->val = VCPU_SREG_GS;
		break;
4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295
	case OpImplicit:
		/* Special instructions do their own operand decoding. */
	default:
		op->type = OP_NONE; /* Disable writeback. */
		break;
	}

done:
	return rc;
}

4296
int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
4297 4298 4299
{
	int rc = X86EMUL_CONTINUE;
	int mode = ctxt->mode;
4300
	int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
4301
	bool op_prefix = false;
4302
	struct opcode opcode;
4303

4304 4305
	ctxt->memop.type = OP_NONE;
	ctxt->memopp = NULL;
4306 4307 4308
	ctxt->_eip = ctxt->eip;
	ctxt->fetch.start = ctxt->_eip;
	ctxt->fetch.end = ctxt->fetch.start + insn_len;
4309
	if (insn_len > 0)
4310
		memcpy(ctxt->fetch.data, insn, insn_len);
4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327

	switch (mode) {
	case X86EMUL_MODE_REAL:
	case X86EMUL_MODE_VM86:
	case X86EMUL_MODE_PROT16:
		def_op_bytes = def_ad_bytes = 2;
		break;
	case X86EMUL_MODE_PROT32:
		def_op_bytes = def_ad_bytes = 4;
		break;
#ifdef CONFIG_X86_64
	case X86EMUL_MODE_PROT64:
		def_op_bytes = 4;
		def_ad_bytes = 8;
		break;
#endif
	default:
4328
		return EMULATION_FAILED;
4329 4330
	}

4331 4332
	ctxt->op_bytes = def_op_bytes;
	ctxt->ad_bytes = def_ad_bytes;
4333 4334 4335

	/* Legacy prefixes. */
	for (;;) {
4336
		switch (ctxt->b = insn_fetch(u8, ctxt)) {
4337
		case 0x66:	/* operand-size override */
4338
			op_prefix = true;
4339
			/* switch between 2/4 bytes */
4340
			ctxt->op_bytes = def_op_bytes ^ 6;
4341 4342 4343 4344
			break;
		case 0x67:	/* address-size override */
			if (mode == X86EMUL_MODE_PROT64)
				/* switch between 4/8 bytes */
4345
				ctxt->ad_bytes = def_ad_bytes ^ 12;
4346 4347
			else
				/* switch between 2/4 bytes */
4348
				ctxt->ad_bytes = def_ad_bytes ^ 6;
4349 4350 4351 4352 4353
			break;
		case 0x26:	/* ES override */
		case 0x2e:	/* CS override */
		case 0x36:	/* SS override */
		case 0x3e:	/* DS override */
4354
			set_seg_override(ctxt, (ctxt->b >> 3) & 3);
4355 4356 4357
			break;
		case 0x64:	/* FS override */
		case 0x65:	/* GS override */
4358
			set_seg_override(ctxt, ctxt->b & 7);
4359 4360 4361 4362
			break;
		case 0x40 ... 0x4f: /* REX */
			if (mode != X86EMUL_MODE_PROT64)
				goto done_prefixes;
4363
			ctxt->rex_prefix = ctxt->b;
4364 4365
			continue;
		case 0xf0:	/* LOCK */
4366
			ctxt->lock_prefix = 1;
4367 4368 4369
			break;
		case 0xf2:	/* REPNE/REPNZ */
		case 0xf3:	/* REP/REPE/REPZ */
4370
			ctxt->rep_prefix = ctxt->b;
4371 4372 4373 4374 4375 4376 4377
			break;
		default:
			goto done_prefixes;
		}

		/* Any legacy prefix after a REX prefix nullifies its effect. */

4378
		ctxt->rex_prefix = 0;
4379 4380 4381 4382 4383
	}

done_prefixes:

	/* REX prefix. */
4384 4385
	if (ctxt->rex_prefix & 8)
		ctxt->op_bytes = 8;	/* REX.W */
4386 4387

	/* Opcode byte(s). */
4388
	opcode = opcode_table[ctxt->b];
4389
	/* Two-byte opcode? */
4390 4391
	if (ctxt->b == 0x0f) {
		ctxt->twobyte = 1;
4392
		ctxt->b = insn_fetch(u8, ctxt);
4393
		opcode = twobyte_table[ctxt->b];
4394
	}
4395
	ctxt->d = opcode.flags;
4396

4397 4398 4399
	if (ctxt->d & ModRM)
		ctxt->modrm = insn_fetch(u8, ctxt);

4400 4401
	while (ctxt->d & GroupMask) {
		switch (ctxt->d & GroupMask) {
4402
		case Group:
4403
			goffset = (ctxt->modrm >> 3) & 7;
4404 4405 4406
			opcode = opcode.u.group[goffset];
			break;
		case GroupDual:
4407 4408
			goffset = (ctxt->modrm >> 3) & 7;
			if ((ctxt->modrm >> 6) == 3)
4409 4410 4411 4412 4413
				opcode = opcode.u.gdual->mod3[goffset];
			else
				opcode = opcode.u.gdual->mod012[goffset];
			break;
		case RMExt:
4414
			goffset = ctxt->modrm & 7;
4415
			opcode = opcode.u.group[goffset];
4416 4417
			break;
		case Prefix:
4418
			if (ctxt->rep_prefix && op_prefix)
4419
				return EMULATION_FAILED;
4420
			simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
4421 4422 4423 4424 4425 4426 4427
			switch (simd_prefix) {
			case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
			case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
			case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
			case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
			}
			break;
4428 4429 4430 4431 4432 4433
		case Escape:
			if (ctxt->modrm > 0xbf)
				opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
			else
				opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
			break;
4434
		default:
4435
			return EMULATION_FAILED;
4436
		}
4437

4438
		ctxt->d &= ~(u64)GroupMask;
4439
		ctxt->d |= opcode.flags;
4440 4441
	}

4442 4443 4444
	ctxt->execute = opcode.u.execute;
	ctxt->check_perm = opcode.check_perm;
	ctxt->intercept = opcode.intercept;
4445 4446

	/* Unrecognised? */
4447
	if (ctxt->d == 0 || (ctxt->d & NotImpl))
4448
		return EMULATION_FAILED;
4449

4450
	if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
4451
		return EMULATION_FAILED;
4452

4453 4454
	if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
		ctxt->op_bytes = 8;
4455

4456
	if (ctxt->d & Op3264) {
4457
		if (mode == X86EMUL_MODE_PROT64)
4458
			ctxt->op_bytes = 8;
4459
		else
4460
			ctxt->op_bytes = 4;
4461 4462
	}

4463 4464
	if (ctxt->d & Sse)
		ctxt->op_bytes = 16;
A
Avi Kivity 已提交
4465 4466
	else if (ctxt->d & Mmx)
		ctxt->op_bytes = 8;
A
Avi Kivity 已提交
4467

4468
	/* ModRM and SIB bytes. */
4469
	if (ctxt->d & ModRM) {
4470
		rc = decode_modrm(ctxt, &ctxt->memop);
4471 4472 4473
		if (!ctxt->has_seg_override)
			set_seg_override(ctxt, ctxt->modrm_seg);
	} else if (ctxt->d & MemAbs)
4474
		rc = decode_abs(ctxt, &ctxt->memop);
4475 4476 4477
	if (rc != X86EMUL_CONTINUE)
		goto done;

4478 4479
	if (!ctxt->has_seg_override)
		set_seg_override(ctxt, VCPU_SREG_DS);
4480

4481
	ctxt->memop.addr.mem.seg = seg_override(ctxt);
4482

4483 4484
	if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
		ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
4485 4486 4487 4488 4489

	/*
	 * Decode and fetch the source operand: register, memory
	 * or immediate.
	 */
4490
	rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
4491 4492 4493
	if (rc != X86EMUL_CONTINUE)
		goto done;

4494 4495 4496 4497
	/*
	 * Decode and fetch the second source operand: register, memory
	 * or immediate.
	 */
4498
	rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
4499 4500 4501
	if (rc != X86EMUL_CONTINUE)
		goto done;

4502
	/* Decode and fetch the destination operand: register or memory. */
4503
	rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
4504 4505

done:
4506 4507
	if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
		ctxt->memopp->addr.mem.ea += ctxt->_eip;
4508

4509
	return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
4510 4511
}

4512 4513 4514 4515 4516
bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
{
	return ctxt->d & PageTable;
}

4517 4518 4519 4520 4521 4522 4523 4524 4525
static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
{
	/* The second termination condition only applies for REPE
	 * and REPNE. Test if the repeat string operation prefix is
	 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
	 * corresponding termination condition according to:
	 * 	- if REPE/REPZ and ZF = 0 then done
	 * 	- if REPNE/REPNZ and ZF = 1 then done
	 */
4526 4527 4528
	if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
	     (ctxt->b == 0xae) || (ctxt->b == 0xaf))
	    && (((ctxt->rep_prefix == REPE_PREFIX) &&
4529
		 ((ctxt->eflags & EFLG_ZF) == 0))
4530
		|| ((ctxt->rep_prefix == REPNE_PREFIX) &&
4531 4532 4533 4534 4535 4536
		    ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
		return true;

	return false;
}

A
Avi Kivity 已提交
4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549
static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
{
	bool fault = false;

	ctxt->ops->get_fpu(ctxt);
	asm volatile("1: fwait \n\t"
		     "2: \n\t"
		     ".pushsection .fixup,\"ax\" \n\t"
		     "3: \n\t"
		     "movb $1, %[fault] \n\t"
		     "jmp 2b \n\t"
		     ".popsection \n\t"
		     _ASM_EXTABLE(1b, 3b)
4550
		     : [fault]"+qm"(fault));
A
Avi Kivity 已提交
4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565
	ctxt->ops->put_fpu(ctxt);

	if (unlikely(fault))
		return emulate_exception(ctxt, MF_VECTOR, 0, false);

	return X86EMUL_CONTINUE;
}

static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
				       struct operand *op)
{
	if (op->type == OP_MM)
		read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
}

4566 4567 4568
static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
{
	ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
4569 4570
	if (!(ctxt->d & ByteOp))
		fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
4571
	asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
4572 4573 4574
	    : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
	      [fastop]"+S"(fop)
	    : "c"(ctxt->src2.val));
4575
	ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
4576 4577
	if (!fop) /* exception is returned in fop variable */
		return emulate_de(ctxt);
4578 4579
	return X86EMUL_CONTINUE;
}
4580

4581
int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
4582
{
4583
	const struct x86_emulate_ops *ops = ctxt->ops;
4584
	int rc = X86EMUL_CONTINUE;
4585
	int saved_dst_type = ctxt->dst.type;
4586

4587
	ctxt->mem_read.pos = 0;
4588

4589 4590
	if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
			(ctxt->d & Undefined)) {
4591
		rc = emulate_ud(ctxt);
4592 4593 4594
		goto done;
	}

4595
	/* LOCK prefix is allowed only with some instructions */
4596
	if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
4597
		rc = emulate_ud(ctxt);
4598 4599 4600
		goto done;
	}

4601
	if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
4602
		rc = emulate_ud(ctxt);
4603 4604 4605
		goto done;
	}

A
Avi Kivity 已提交
4606 4607
	if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
	    || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
A
Avi Kivity 已提交
4608 4609 4610 4611
		rc = emulate_ud(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4612
	if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
A
Avi Kivity 已提交
4613 4614 4615 4616
		rc = emulate_nm(ctxt);
		goto done;
	}

A
Avi Kivity 已提交
4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630
	if (ctxt->d & Mmx) {
		rc = flush_pending_x87_faults(ctxt);
		if (rc != X86EMUL_CONTINUE)
			goto done;
		/*
		 * Now that we know the fpu is exception safe, we can fetch
		 * operands from it.
		 */
		fetch_possible_mmx_operand(ctxt, &ctxt->src);
		fetch_possible_mmx_operand(ctxt, &ctxt->src2);
		if (!(ctxt->d & Mov))
			fetch_possible_mmx_operand(ctxt, &ctxt->dst);
	}

4631 4632
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4633
					      X86_ICPT_PRE_EXCEPT);
4634 4635 4636 4637
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4638
	/* Privileged instruction can be executed only in CPL=0 */
4639
	if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
4640
		rc = emulate_gp(ctxt, 0);
4641 4642 4643
		goto done;
	}

4644
	/* Instruction can only be executed in protected mode */
4645
	if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
4646 4647 4648 4649
		rc = emulate_ud(ctxt);
		goto done;
	}

4650
	/* Do instruction specific permission checks */
4651 4652
	if (ctxt->check_perm) {
		rc = ctxt->check_perm(ctxt);
4653 4654 4655 4656
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4657 4658
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4659
					      X86_ICPT_POST_EXCEPT);
4660 4661 4662 4663
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4664
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4665
		/* All REP prefixes have the same first termination condition */
4666
		if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
4667
			ctxt->eip = ctxt->_eip;
4668 4669 4670 4671
			goto done;
		}
	}

4672 4673 4674
	if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
		rc = segmented_read(ctxt, ctxt->src.addr.mem,
				    ctxt->src.valptr, ctxt->src.bytes);
4675
		if (rc != X86EMUL_CONTINUE)
4676
			goto done;
4677
		ctxt->src.orig_val64 = ctxt->src.val64;
4678 4679
	}

4680 4681 4682
	if (ctxt->src2.type == OP_MEM) {
		rc = segmented_read(ctxt, ctxt->src2.addr.mem,
				    &ctxt->src2.val, ctxt->src2.bytes);
4683 4684 4685 4686
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4687
	if ((ctxt->d & DstMask) == ImplicitOps)
4688 4689 4690
		goto special_insn;


4691
	if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
4692
		/* optimisation - avoid slow emulated read if Mov */
4693 4694
		rc = segmented_read(ctxt, ctxt->dst.addr.mem,
				   &ctxt->dst.val, ctxt->dst.bytes);
4695 4696
		if (rc != X86EMUL_CONTINUE)
			goto done;
4697
	}
4698
	ctxt->dst.orig_val = ctxt->dst.val;
4699

4700 4701
special_insn:

4702 4703
	if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
		rc = emulator_check_intercept(ctxt, ctxt->intercept,
4704
					      X86_ICPT_POST_MEMACCESS);
4705 4706 4707 4708
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}

4709
	if (ctxt->execute) {
4710 4711 4712 4713 4714 4715 4716
		if (ctxt->d & Fastop) {
			void (*fop)(struct fastop *) = (void *)ctxt->execute;
			rc = fastop(ctxt, fop);
			if (rc != X86EMUL_CONTINUE)
				goto done;
			goto writeback;
		}
4717
		rc = ctxt->execute(ctxt);
4718 4719 4720 4721 4722
		if (rc != X86EMUL_CONTINUE)
			goto done;
		goto writeback;
	}

4723
	if (ctxt->twobyte)
A
Avi Kivity 已提交
4724 4725
		goto twobyte_insn;

4726
	switch (ctxt->b) {
A
Avi Kivity 已提交
4727
	case 0x63:		/* movsxd */
4728
		if (ctxt->mode != X86EMUL_MODE_PROT64)
A
Avi Kivity 已提交
4729
			goto cannot_emulate;
4730
		ctxt->dst.val = (s32) ctxt->src.val;
A
Avi Kivity 已提交
4731
		break;
4732
	case 0x70 ... 0x7f: /* jcc (short) */
4733 4734
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4735
		break;
N
Nitin A Kamble 已提交
4736
	case 0x8d: /* lea r16/r32, m */
4737
		ctxt->dst.val = ctxt->src.addr.mem.ea;
N
Nitin A Kamble 已提交
4738
		break;
4739
	case 0x90 ... 0x97: /* nop / xchg reg, rax */
4740
		if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
4741
			break;
4742 4743
		rc = em_xchg(ctxt);
		break;
4744
	case 0x98: /* cbw/cwde/cdqe */
4745 4746 4747 4748
		switch (ctxt->op_bytes) {
		case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
		case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
		case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
4749 4750
		}
		break;
4751
	case 0xcc:		/* int3 */
4752 4753
		rc = emulate_int(ctxt, 3);
		break;
4754
	case 0xcd:		/* int n */
4755
		rc = emulate_int(ctxt, ctxt->src.val);
4756 4757
		break;
	case 0xce:		/* into */
4758 4759
		if (ctxt->eflags & EFLG_OF)
			rc = emulate_int(ctxt, 4);
4760
		break;
4761
	case 0xe9: /* jmp rel */
4762
	case 0xeb: /* jmp rel short */
4763 4764
		jmp_rel(ctxt, ctxt->src.val);
		ctxt->dst.type = OP_NONE; /* Disable writeback. */
4765
		break;
4766
	case 0xf4:              /* hlt */
4767
		ctxt->ops->halt(ctxt);
4768
		break;
4769 4770 4771 4772 4773 4774 4775
	case 0xf5:	/* cmc */
		/* complement carry flag from eflags reg */
		ctxt->eflags ^= EFLG_CF;
		break;
	case 0xf8: /* clc */
		ctxt->eflags &= ~EFLG_CF;
		break;
4776 4777 4778
	case 0xf9: /* stc */
		ctxt->eflags |= EFLG_CF;
		break;
4779 4780 4781 4782 4783 4784
	case 0xfc: /* cld */
		ctxt->eflags &= ~EFLG_DF;
		break;
	case 0xfd: /* std */
		ctxt->eflags |= EFLG_DF;
		break;
4785 4786
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4787
	}
4788

4789 4790 4791
	if (rc != X86EMUL_CONTINUE)
		goto done;

4792
writeback:
4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803
	if (!(ctxt->d & NoWrite)) {
		rc = writeback(ctxt, &ctxt->dst);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
	if (ctxt->d & SrcWrite) {
		BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
		rc = writeback(ctxt, &ctxt->src);
		if (rc != X86EMUL_CONTINUE)
			goto done;
	}
4804

4805 4806 4807 4808
	/*
	 * restore dst type in case the decoding will be reused
	 * (happens for string instruction )
	 */
4809
	ctxt->dst.type = saved_dst_type;
4810

4811
	if ((ctxt->d & SrcMask) == SrcSI)
4812
		string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
4813

4814
	if ((ctxt->d & DstMask) == DstDI)
4815
		string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
4816

4817
	if (ctxt->rep_prefix && (ctxt->d & String)) {
4818
		unsigned int count;
4819
		struct read_cache *r = &ctxt->io_read;
4820 4821 4822 4823 4824 4825
		if ((ctxt->d & SrcMask) == SrcSI)
			count = ctxt->src.count;
		else
			count = ctxt->dst.count;
		register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
				-count);
4826

4827 4828 4829 4830 4831
		if (!string_insn_completed(ctxt)) {
			/*
			 * Re-enter guest when pio read ahead buffer is empty
			 * or, if it is not used, after each 1024 iteration.
			 */
4832
			if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
4833 4834 4835 4836 4837 4838
			    (r->end == 0 || r->end != r->pos)) {
				/*
				 * Reset read cache. Usually happens before
				 * decode, but since instruction is restarted
				 * we have to do it here.
				 */
4839
				ctxt->mem_read.end = 0;
4840
				writeback_registers(ctxt);
4841 4842 4843
				return EMULATION_RESTART;
			}
			goto done; /* skip rip writeback */
4844
		}
4845
	}
4846

4847
	ctxt->eip = ctxt->_eip;
4848 4849

done:
4850 4851
	if (rc == X86EMUL_PROPAGATE_FAULT)
		ctxt->have_exception = true;
4852 4853 4854
	if (rc == X86EMUL_INTERCEPTED)
		return EMULATION_INTERCEPTED;

4855 4856 4857
	if (rc == X86EMUL_CONTINUE)
		writeback_registers(ctxt);

4858
	return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
A
Avi Kivity 已提交
4859 4860

twobyte_insn:
4861
	switch (ctxt->b) {
4862
	case 0x09:		/* wbinvd */
4863
		(ctxt->ops->wbinvd)(ctxt);
4864 4865
		break;
	case 0x08:		/* invd */
4866 4867 4868 4869
	case 0x0d:		/* GrpP (prefetch) */
	case 0x18:		/* Grp16 (prefetch/nop) */
		break;
	case 0x20: /* mov cr, reg */
4870
		ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
4871
		break;
A
Avi Kivity 已提交
4872
	case 0x21: /* mov from dr to reg */
4873
		ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
A
Avi Kivity 已提交
4874 4875
		break;
	case 0x40 ... 0x4f:	/* cmov */
4876 4877 4878
		ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
		if (!test_cc(ctxt->b, ctxt->eflags))
			ctxt->dst.type = OP_NONE; /* no writeback */
A
Avi Kivity 已提交
4879
		break;
4880
	case 0x80 ... 0x8f: /* jnz rel, etc*/
4881 4882
		if (test_cc(ctxt->b, ctxt->eflags))
			jmp_rel(ctxt, ctxt->src.val);
4883
		break;
4884
	case 0x90 ... 0x9f:     /* setcc r/m8 */
4885
		ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
4886
		break;
4887 4888
	case 0xae:              /* clflush */
		break;
A
Avi Kivity 已提交
4889
	case 0xb6 ... 0xb7:	/* movzx */
4890
		ctxt->dst.bytes = ctxt->op_bytes;
4891
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
4892
						       : (u16) ctxt->src.val;
A
Avi Kivity 已提交
4893 4894
		break;
	case 0xbe ... 0xbf:	/* movsx */
4895
		ctxt->dst.bytes = ctxt->op_bytes;
4896
		ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
4897
							(s16) ctxt->src.val;
A
Avi Kivity 已提交
4898
		break;
4899
	case 0xc0 ... 0xc1:	/* xadd */
4900
		fastop(ctxt, em_add);
4901
		/* Write back the register source. */
4902 4903
		ctxt->src.val = ctxt->dst.orig_val;
		write_register_operand(&ctxt->src);
4904
		break;
4905
	case 0xc3:		/* movnti */
4906 4907 4908
		ctxt->dst.bytes = ctxt->op_bytes;
		ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
							(u64) ctxt->src.val;
4909
		break;
4910 4911
	default:
		goto cannot_emulate;
A
Avi Kivity 已提交
4912
	}
4913 4914 4915 4916

	if (rc != X86EMUL_CONTINUE)
		goto done;

A
Avi Kivity 已提交
4917 4918 4919
	goto writeback;

cannot_emulate:
4920
	return EMULATION_FAILED;
A
Avi Kivity 已提交
4921
}
4922 4923 4924 4925 4926 4927 4928 4929 4930 4931

void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
{
	invalidate_registers(ctxt);
}

void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
{
	writeback_registers(ctxt);
}