dmar.c 38.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 * Copyright (c) 2006, Intel Corporation.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
 * Place - Suite 330, Boston, MA 02111-1307 USA.
 *
17 18 19 20
 * Copyright (C) 2006-2008 Intel Corporation
 * Author: Ashok Raj <ashok.raj@intel.com>
 * Author: Shaohua Li <shaohua.li@intel.com>
 * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
21
 *
22
 * This file implements early detection/parsing of Remapping Devices
23 24
 * reported to OS through BIOS via DMA remapping reporting (DMAR) ACPI
 * tables.
25 26
 *
 * These routines are used by both DMA-remapping and Interrupt-remapping
27 28
 */

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt /* has to precede printk.h */

31 32
#include <linux/pci.h>
#include <linux/dmar.h>
K
Kay, Allen M 已提交
33 34
#include <linux/iova.h>
#include <linux/intel-iommu.h>
35
#include <linux/timer.h>
36 37
#include <linux/irq.h>
#include <linux/interrupt.h>
38
#include <linux/tboot.h>
39
#include <linux/dmi.h>
40
#include <linux/slab.h>
41
#include <asm/irq_remapping.h>
42
#include <asm/iommu_table.h>
43

44 45
#include "irq_remapping.h"

46 47 48 49 50 51 52 53 54 55 56
/*
 * Assumptions:
 * 1) The hotplug framework guarentees that DMAR unit will be hot-added
 *    before IO devices managed by that unit.
 * 2) The hotplug framework guarantees that DMAR unit will be hot-removed
 *    after IO devices managed by that unit.
 * 3) Hotplug events are rare.
 *
 * Locking rules for DMA and interrupt remapping related global data structures:
 * 1) Use dmar_global_lock in process context
 * 2) Use RCU in interrupt context
57
 */
58
DECLARE_RWSEM(dmar_global_lock);
59 60
LIST_HEAD(dmar_drhd_units);

61
struct acpi_table_header * __initdata dmar_tbl;
62
static acpi_size dmar_tbl_size;
63
static int dmar_dev_scope_status = 1;
64

65
static int alloc_iommu(struct dmar_drhd_unit *drhd);
66
static void free_iommu(struct intel_iommu *iommu);
67

68 69 70 71 72 73 74
static void __init dmar_register_drhd_unit(struct dmar_drhd_unit *drhd)
{
	/*
	 * add INCLUDE_ALL at the tail, so scan the list will find it at
	 * the very end.
	 */
	if (drhd->include_all)
75
		list_add_tail_rcu(&drhd->list, &dmar_drhd_units);
76
	else
77
		list_add_rcu(&drhd->list, &dmar_drhd_units);
78 79
}

80
void *dmar_alloc_dev_scope(void *start, void *end, int *cnt)
81 82 83 84 85 86
{
	struct acpi_dmar_device_scope *scope;

	*cnt = 0;
	while (start < end) {
		scope = start;
87 88
		if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ACPI ||
		    scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT ||
89 90
		    scope->entry_type == ACPI_DMAR_SCOPE_TYPE_BRIDGE)
			(*cnt)++;
91 92
		else if (scope->entry_type != ACPI_DMAR_SCOPE_TYPE_IOAPIC &&
			scope->entry_type != ACPI_DMAR_SCOPE_TYPE_HPET) {
93
			pr_warn("Unsupported device scope\n");
94
		}
95 96 97
		start += scope->length;
	}
	if (*cnt == 0)
98 99
		return NULL;

100
	return kcalloc(*cnt, sizeof(struct dmar_dev_scope), GFP_KERNEL);
101 102
}

103
void dmar_free_dev_scope(struct dmar_dev_scope **devices, int *cnt)
104
{
105
	int i;
106
	struct device *tmp_dev;
107

108
	if (*devices && *cnt) {
109
		for_each_active_dev_scope(*devices, *cnt, i, tmp_dev)
110
			put_device(tmp_dev);
111 112
		kfree(*devices);
	}
113 114 115

	*devices = NULL;
	*cnt = 0;
116 117
}

118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143
/* Optimize out kzalloc()/kfree() for normal cases */
static char dmar_pci_notify_info_buf[64];

static struct dmar_pci_notify_info *
dmar_alloc_pci_notify_info(struct pci_dev *dev, unsigned long event)
{
	int level = 0;
	size_t size;
	struct pci_dev *tmp;
	struct dmar_pci_notify_info *info;

	BUG_ON(dev->is_virtfn);

	/* Only generate path[] for device addition event */
	if (event == BUS_NOTIFY_ADD_DEVICE)
		for (tmp = dev; tmp; tmp = tmp->bus->self)
			level++;

	size = sizeof(*info) + level * sizeof(struct acpi_dmar_pci_path);
	if (size <= sizeof(dmar_pci_notify_info_buf)) {
		info = (struct dmar_pci_notify_info *)dmar_pci_notify_info_buf;
	} else {
		info = kzalloc(size, GFP_KERNEL);
		if (!info) {
			pr_warn("Out of memory when allocating notify_info "
				"for %s.\n", pci_name(dev));
144 145
			if (dmar_dev_scope_status == 0)
				dmar_dev_scope_status = -ENOMEM;
146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193
			return NULL;
		}
	}

	info->event = event;
	info->dev = dev;
	info->seg = pci_domain_nr(dev->bus);
	info->level = level;
	if (event == BUS_NOTIFY_ADD_DEVICE) {
		for (tmp = dev, level--; tmp; tmp = tmp->bus->self) {
			info->path[level].device = PCI_SLOT(tmp->devfn);
			info->path[level].function = PCI_FUNC(tmp->devfn);
			if (pci_is_root_bus(tmp->bus))
				info->bus = tmp->bus->number;
		}
	}

	return info;
}

static inline void dmar_free_pci_notify_info(struct dmar_pci_notify_info *info)
{
	if ((void *)info != dmar_pci_notify_info_buf)
		kfree(info);
}

static bool dmar_match_pci_path(struct dmar_pci_notify_info *info, int bus,
				struct acpi_dmar_pci_path *path, int count)
{
	int i;

	if (info->bus != bus)
		return false;
	if (info->level != count)
		return false;

	for (i = 0; i < count; i++) {
		if (path[i].device != info->path[i].device ||
		    path[i].function != info->path[i].function)
			return false;
	}

	return true;
}

/* Return: > 0 if match found, 0 if no match found, < 0 if error happens */
int dmar_insert_dev_scope(struct dmar_pci_notify_info *info,
			  void *start, void*end, u16 segment,
194 195
			  struct dmar_dev_scope *devices,
			  int devices_cnt)
196 197
{
	int i, level;
198
	struct device *tmp, *dev = &info->dev->dev;
199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216
	struct acpi_dmar_device_scope *scope;
	struct acpi_dmar_pci_path *path;

	if (segment != info->seg)
		return 0;

	for (; start < end; start += scope->length) {
		scope = start;
		if (scope->entry_type != ACPI_DMAR_SCOPE_TYPE_ENDPOINT &&
		    scope->entry_type != ACPI_DMAR_SCOPE_TYPE_BRIDGE)
			continue;

		path = (struct acpi_dmar_pci_path *)(scope + 1);
		level = (scope->length - sizeof(*scope)) / sizeof(*path);
		if (!dmar_match_pci_path(info, scope->bus, path, level))
			continue;

		if ((scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT) ^
217
		    (info->dev->hdr_type == PCI_HEADER_TYPE_NORMAL)) {
218
			pr_warn("Device scope type does not match for %s\n",
219
				pci_name(info->dev));
220 221 222 223 224
			return -EINVAL;
		}

		for_each_dev_scope(devices, devices_cnt, i, tmp)
			if (tmp == NULL) {
225 226 227 228
				devices[i].bus = info->dev->bus->number;
				devices[i].devfn = info->dev->devfn;
				rcu_assign_pointer(devices[i].dev,
						   get_device(dev));
229 230 231 232 233 234 235 236 237
				return 1;
			}
		BUG_ON(i >= devices_cnt);
	}

	return 0;
}

int dmar_remove_dev_scope(struct dmar_pci_notify_info *info, u16 segment,
238
			  struct dmar_dev_scope *devices, int count)
239 240
{
	int index;
241
	struct device *tmp;
242 243 244 245 246

	if (info->seg != segment)
		return 0;

	for_each_active_dev_scope(devices, count, index, tmp)
247 248
		if (tmp == &info->dev->dev) {
			rcu_assign_pointer(devices[index].dev, NULL);
249
			synchronize_rcu();
250
			put_device(tmp);
251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277
			return 1;
		}

	return 0;
}

static int dmar_pci_bus_add_dev(struct dmar_pci_notify_info *info)
{
	int ret = 0;
	struct dmar_drhd_unit *dmaru;
	struct acpi_dmar_hardware_unit *drhd;

	for_each_drhd_unit(dmaru) {
		if (dmaru->include_all)
			continue;

		drhd = container_of(dmaru->hdr,
				    struct acpi_dmar_hardware_unit, header);
		ret = dmar_insert_dev_scope(info, (void *)(drhd + 1),
				((void *)drhd) + drhd->header.length,
				dmaru->segment,
				dmaru->devices, dmaru->devices_cnt);
		if (ret != 0)
			break;
	}
	if (ret >= 0)
		ret = dmar_iommu_notify_scope_dev(info);
278 279
	if (ret < 0 && dmar_dev_scope_status == 0)
		dmar_dev_scope_status = ret;
280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327

	return ret;
}

static void  dmar_pci_bus_del_dev(struct dmar_pci_notify_info *info)
{
	struct dmar_drhd_unit *dmaru;

	for_each_drhd_unit(dmaru)
		if (dmar_remove_dev_scope(info, dmaru->segment,
			dmaru->devices, dmaru->devices_cnt))
			break;
	dmar_iommu_notify_scope_dev(info);
}

static int dmar_pci_bus_notifier(struct notifier_block *nb,
				 unsigned long action, void *data)
{
	struct pci_dev *pdev = to_pci_dev(data);
	struct dmar_pci_notify_info *info;

	/* Only care about add/remove events for physical functions */
	if (pdev->is_virtfn)
		return NOTIFY_DONE;
	if (action != BUS_NOTIFY_ADD_DEVICE && action != BUS_NOTIFY_DEL_DEVICE)
		return NOTIFY_DONE;

	info = dmar_alloc_pci_notify_info(pdev, action);
	if (!info)
		return NOTIFY_DONE;

	down_write(&dmar_global_lock);
	if (action == BUS_NOTIFY_ADD_DEVICE)
		dmar_pci_bus_add_dev(info);
	else if (action == BUS_NOTIFY_DEL_DEVICE)
		dmar_pci_bus_del_dev(info);
	up_write(&dmar_global_lock);

	dmar_free_pci_notify_info(info);

	return NOTIFY_OK;
}

static struct notifier_block dmar_pci_bus_nb = {
	.notifier_call = dmar_pci_bus_notifier,
	.priority = INT_MIN,
};

328 329 330 331 332 333 334 335 336 337 338 339
/**
 * dmar_parse_one_drhd - parses exactly one DMA remapping hardware definition
 * structure which uniquely represent one DMA remapping hardware unit
 * present in the platform
 */
static int __init
dmar_parse_one_drhd(struct acpi_dmar_header *header)
{
	struct acpi_dmar_hardware_unit *drhd;
	struct dmar_drhd_unit *dmaru;
	int ret = 0;

340
	drhd = (struct acpi_dmar_hardware_unit *)header;
341 342 343 344
	dmaru = kzalloc(sizeof(*dmaru), GFP_KERNEL);
	if (!dmaru)
		return -ENOMEM;

345
	dmaru->hdr = header;
346
	dmaru->reg_base_addr = drhd->address;
347
	dmaru->segment = drhd->segment;
348
	dmaru->include_all = drhd->flags & 0x1; /* BIT0: INCLUDE_ALL */
349 350 351 352 353 354
	dmaru->devices = dmar_alloc_dev_scope((void *)(drhd + 1),
					      ((void *)drhd) + drhd->header.length,
					      &dmaru->devices_cnt);
	if (dmaru->devices_cnt && dmaru->devices == NULL) {
		kfree(dmaru);
		return -ENOMEM;
355
	}
356

357 358
	ret = alloc_iommu(dmaru);
	if (ret) {
359 360
		dmar_free_dev_scope(&dmaru->devices,
				    &dmaru->devices_cnt);
361 362 363 364 365 366 367
		kfree(dmaru);
		return ret;
	}
	dmar_register_drhd_unit(dmaru);
	return 0;
}

368 369 370 371 372 373 374 375 376
static void dmar_free_drhd(struct dmar_drhd_unit *dmaru)
{
	if (dmaru->devices && dmaru->devices_cnt)
		dmar_free_dev_scope(&dmaru->devices, &dmaru->devices_cnt);
	if (dmaru->iommu)
		free_iommu(dmaru->iommu);
	kfree(dmaru);
}

D
David Woodhouse 已提交
377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396
static int __init dmar_parse_one_andd(struct acpi_dmar_header *header)
{
	struct acpi_dmar_andd *andd = (void *)header;

	/* Check for NUL termination within the designated length */
	if (strnlen(andd->object_name, header->length - 8) == header->length - 8) {
		WARN_TAINT(1, TAINT_FIRMWARE_WORKAROUND,
			   "Your BIOS is broken; ANDD object name is not NUL-terminated\n"
			   "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
			   dmi_get_system_info(DMI_BIOS_VENDOR),
			   dmi_get_system_info(DMI_BIOS_VERSION),
			   dmi_get_system_info(DMI_PRODUCT_VERSION));
		return -EINVAL;
	}
	pr_info("ANDD device: %x name: %s\n", andd->device_number,
		andd->object_name);

	return 0;
}

397
#ifdef CONFIG_ACPI_NUMA
398 399 400 401 402 403 404
static int __init
dmar_parse_one_rhsa(struct acpi_dmar_header *header)
{
	struct acpi_dmar_rhsa *rhsa;
	struct dmar_drhd_unit *drhd;

	rhsa = (struct acpi_dmar_rhsa *)header;
405
	for_each_drhd_unit(drhd) {
406 407 408 409 410 411
		if (drhd->reg_base_addr == rhsa->base_address) {
			int node = acpi_map_pxm_to_node(rhsa->proximity_domain);

			if (!node_online(node))
				node = -1;
			drhd->iommu->node = node;
412 413
			return 0;
		}
414
	}
415 416 417 418 419 420 421 422
	WARN_TAINT(
		1, TAINT_FIRMWARE_WORKAROUND,
		"Your BIOS is broken; RHSA refers to non-existent DMAR unit at %llx\n"
		"BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		drhd->reg_base_addr,
		dmi_get_system_info(DMI_BIOS_VENDOR),
		dmi_get_system_info(DMI_BIOS_VERSION),
		dmi_get_system_info(DMI_PRODUCT_VERSION));
423

424
	return 0;
425
}
426
#endif
427

428 429 430 431 432
static void __init
dmar_table_print_dmar_entry(struct acpi_dmar_header *header)
{
	struct acpi_dmar_hardware_unit *drhd;
	struct acpi_dmar_reserved_memory *rmrr;
433
	struct acpi_dmar_atsr *atsr;
434
	struct acpi_dmar_rhsa *rhsa;
435 436 437

	switch (header->type) {
	case ACPI_DMAR_TYPE_HARDWARE_UNIT:
438 439
		drhd = container_of(header, struct acpi_dmar_hardware_unit,
				    header);
440
		pr_info("DRHD base: %#016Lx flags: %#x\n",
441
			(unsigned long long)drhd->address, drhd->flags);
442 443
		break;
	case ACPI_DMAR_TYPE_RESERVED_MEMORY:
444 445
		rmrr = container_of(header, struct acpi_dmar_reserved_memory,
				    header);
446
		pr_info("RMRR base: %#016Lx end: %#016Lx\n",
F
Fenghua Yu 已提交
447 448
			(unsigned long long)rmrr->base_address,
			(unsigned long long)rmrr->end_address);
449
		break;
450 451
	case ACPI_DMAR_TYPE_ATSR:
		atsr = container_of(header, struct acpi_dmar_atsr, header);
452
		pr_info("ATSR flags: %#x\n", atsr->flags);
453
		break;
454 455
	case ACPI_DMAR_HARDWARE_AFFINITY:
		rhsa = container_of(header, struct acpi_dmar_rhsa, header);
456
		pr_info("RHSA base: %#016Lx proximity domain: %#x\n",
457 458 459
		       (unsigned long long)rhsa->base_address,
		       rhsa->proximity_domain);
		break;
D
David Woodhouse 已提交
460 461 462 463
	case ACPI_DMAR_TYPE_ANDD:
		/* We don't print this here because we need to sanity-check
		   it first. So print it in dmar_parse_one_andd() instead. */
		break;
464 465 466
	}
}

467 468 469 470 471 472 473 474
/**
 * dmar_table_detect - checks to see if the platform supports DMAR devices
 */
static int __init dmar_table_detect(void)
{
	acpi_status status = AE_OK;

	/* if we could find DMAR table, then there are DMAR devices */
475 476 477
	status = acpi_get_table_with_size(ACPI_SIG_DMAR, 0,
				(struct acpi_table_header **)&dmar_tbl,
				&dmar_tbl_size);
478 479

	if (ACPI_SUCCESS(status) && !dmar_tbl) {
480
		pr_warn("Unable to map DMAR\n");
481 482 483 484 485
		status = AE_NOT_FOUND;
	}

	return (ACPI_SUCCESS(status) ? 1 : 0);
}
486

487 488 489 490 491 492 493 494 495
/**
 * parse_dmar_table - parses the DMA reporting table
 */
static int __init
parse_dmar_table(void)
{
	struct acpi_table_dmar *dmar;
	struct acpi_dmar_header *entry_header;
	int ret = 0;
496
	int drhd_count = 0;
497

498 499 500 501 502 503
	/*
	 * Do it again, earlier dmar_tbl mapping could be mapped with
	 * fixed map.
	 */
	dmar_table_detect();

504 505 506 507 508 509
	/*
	 * ACPI tables may not be DMA protected by tboot, so use DMAR copy
	 * SINIT saved in SinitMleData in TXT heap (which is DMA protected)
	 */
	dmar_tbl = tboot_get_dmar_table(dmar_tbl);

510 511 512 513
	dmar = (struct acpi_table_dmar *)dmar_tbl;
	if (!dmar)
		return -ENODEV;

F
Fenghua Yu 已提交
514
	if (dmar->width < PAGE_SHIFT - 1) {
515
		pr_warn("Invalid DMAR haw\n");
516 517 518
		return -EINVAL;
	}

519
	pr_info("Host address width %d\n", dmar->width + 1);
520 521 522 523

	entry_header = (struct acpi_dmar_header *)(dmar + 1);
	while (((unsigned long)entry_header) <
			(((unsigned long)dmar) + dmar_tbl->length)) {
524 525
		/* Avoid looping forever on bad ACPI tables */
		if (entry_header->length == 0) {
526
			pr_warn("Invalid 0-length structure\n");
527 528 529 530
			ret = -EINVAL;
			break;
		}

531 532 533 534
		dmar_table_print_dmar_entry(entry_header);

		switch (entry_header->type) {
		case ACPI_DMAR_TYPE_HARDWARE_UNIT:
535
			drhd_count++;
536 537 538 539
			ret = dmar_parse_one_drhd(entry_header);
			break;
		case ACPI_DMAR_TYPE_RESERVED_MEMORY:
			ret = dmar_parse_one_rmrr(entry_header);
540 541 542
			break;
		case ACPI_DMAR_TYPE_ATSR:
			ret = dmar_parse_one_atsr(entry_header);
543
			break;
544
		case ACPI_DMAR_HARDWARE_AFFINITY:
545
#ifdef CONFIG_ACPI_NUMA
546
			ret = dmar_parse_one_rhsa(entry_header);
547
#endif
548
			break;
D
David Woodhouse 已提交
549 550 551
		case ACPI_DMAR_TYPE_ANDD:
			ret = dmar_parse_one_andd(entry_header);
			break;
552
		default:
553
			pr_warn("Unknown DMAR structure type %d\n",
554
				entry_header->type);
555 556 557 558 559 560 561 562
			ret = 0; /* for forward compatibility */
			break;
		}
		if (ret)
			break;

		entry_header = ((void *)entry_header + entry_header->length);
	}
563 564
	if (drhd_count == 0)
		pr_warn(FW_BUG "No DRHD structure found in DMAR table\n");
565 566 567
	return ret;
}

568 569
static int dmar_pci_device_match(struct dmar_dev_scope devices[],
				 int cnt, struct pci_dev *dev)
570 571
{
	int index;
572
	struct device *tmp;
573 574

	while (dev) {
575
		for_each_active_dev_scope(devices, cnt, index, tmp)
576
			if (dev_is_pci(tmp) && dev == to_pci_dev(tmp))
577 578 579 580 581 582 583 584 585 586 587 588
				return 1;

		/* Check our parent */
		dev = dev->bus->self;
	}

	return 0;
}

struct dmar_drhd_unit *
dmar_find_matched_drhd_unit(struct pci_dev *dev)
{
589
	struct dmar_drhd_unit *dmaru;
590 591
	struct acpi_dmar_hardware_unit *drhd;

592 593
	dev = pci_physfn(dev);

594
	rcu_read_lock();
595
	for_each_drhd_unit(dmaru) {
596 597 598 599 600 601
		drhd = container_of(dmaru->hdr,
				    struct acpi_dmar_hardware_unit,
				    header);

		if (dmaru->include_all &&
		    drhd->segment == pci_domain_nr(dev->bus))
602
			goto out;
603

604 605
		if (dmar_pci_device_match(dmaru->devices,
					  dmaru->devices_cnt, dev))
606
			goto out;
607
	}
608 609 610
	dmaru = NULL;
out:
	rcu_read_unlock();
611

612
	return dmaru;
613 614
}

615 616
int __init dmar_dev_scope_init(void)
{
617 618
	struct pci_dev *dev = NULL;
	struct dmar_pci_notify_info *info;
619

620 621
	if (dmar_dev_scope_status != 1)
		return dmar_dev_scope_status;
622

623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640
	if (list_empty(&dmar_drhd_units)) {
		dmar_dev_scope_status = -ENODEV;
	} else {
		dmar_dev_scope_status = 0;

		for_each_pci_dev(dev) {
			if (dev->is_virtfn)
				continue;

			info = dmar_alloc_pci_notify_info(dev,
					BUS_NOTIFY_ADD_DEVICE);
			if (!info) {
				return dmar_dev_scope_status;
			} else {
				dmar_pci_bus_add_dev(info);
				dmar_free_pci_notify_info(info);
			}
		}
641

642
		bus_register_notifier(&pci_bus_type, &dmar_pci_bus_nb);
643 644
	}

645
	return dmar_dev_scope_status;
646 647
}

648 649 650

int __init dmar_table_init(void)
{
651
	static int dmar_table_initialized;
F
Fenghua Yu 已提交
652 653
	int ret;

654 655 656 657 658 659 660 661 662
	if (dmar_table_initialized == 0) {
		ret = parse_dmar_table();
		if (ret < 0) {
			if (ret != -ENODEV)
				pr_info("parse DMAR table failure.\n");
		} else  if (list_empty(&dmar_drhd_units)) {
			pr_info("No DMAR devices found\n");
			ret = -ENODEV;
		}
F
Fenghua Yu 已提交
663

664 665 666 667
		if (ret < 0)
			dmar_table_initialized = ret;
		else
			dmar_table_initialized = 1;
668
	}
F
Fenghua Yu 已提交
669

670
	return dmar_table_initialized < 0 ? dmar_table_initialized : 0;
671 672
}

673 674
static void warn_invalid_dmar(u64 addr, const char *message)
{
675 676 677 678 679 680 681 682
	WARN_TAINT_ONCE(
		1, TAINT_FIRMWARE_WORKAROUND,
		"Your BIOS is broken; DMAR reported at address %llx%s!\n"
		"BIOS vendor: %s; Ver: %s; Product Version: %s\n",
		addr, message,
		dmi_get_system_info(DMI_BIOS_VENDOR),
		dmi_get_system_info(DMI_BIOS_VERSION),
		dmi_get_system_info(DMI_PRODUCT_VERSION));
683
}
684

685
static int __init check_zero_address(void)
686 687 688 689 690 691 692 693 694 695 696 697
{
	struct acpi_table_dmar *dmar;
	struct acpi_dmar_header *entry_header;
	struct acpi_dmar_hardware_unit *drhd;

	dmar = (struct acpi_table_dmar *)dmar_tbl;
	entry_header = (struct acpi_dmar_header *)(dmar + 1);

	while (((unsigned long)entry_header) <
			(((unsigned long)dmar) + dmar_tbl->length)) {
		/* Avoid looping forever on bad ACPI tables */
		if (entry_header->length == 0) {
698
			pr_warn("Invalid 0-length structure\n");
699 700 701 702
			return 0;
		}

		if (entry_header->type == ACPI_DMAR_TYPE_HARDWARE_UNIT) {
703 704 705
			void __iomem *addr;
			u64 cap, ecap;

706 707
			drhd = (void *)entry_header;
			if (!drhd->address) {
708
				warn_invalid_dmar(0, "");
709 710 711 712 713 714 715 716 717 718 719 720
				goto failed;
			}

			addr = early_ioremap(drhd->address, VTD_PAGE_SIZE);
			if (!addr ) {
				printk("IOMMU: can't validate: %llx\n", drhd->address);
				goto failed;
			}
			cap = dmar_readq(addr + DMAR_CAP_REG);
			ecap = dmar_readq(addr + DMAR_ECAP_REG);
			early_iounmap(addr, VTD_PAGE_SIZE);
			if (cap == (uint64_t)-1 && ecap == (uint64_t)-1) {
721 722
				warn_invalid_dmar(drhd->address,
						  " returns all ones");
723
				goto failed;
724 725 726 727 728 729
			}
		}

		entry_header = ((void *)entry_header + entry_header->length);
	}
	return 1;
730 731 732

failed:
	return 0;
733 734
}

735
int __init detect_intel_iommu(void)
736 737 738
{
	int ret;

739
	down_write(&dmar_global_lock);
740
	ret = dmar_table_detect();
741 742
	if (ret)
		ret = check_zero_address();
743
	{
744
		if (ret && !no_iommu && !iommu_detected && !dmar_disabled) {
745
			iommu_detected = 1;
C
Chris Wright 已提交
746 747 748
			/* Make sure ACS will be enabled */
			pci_request_acs();
		}
749

750 751 752
#ifdef CONFIG_X86
		if (ret)
			x86_init.iommu.iommu_init = intel_iommu_init;
753
#endif
754
	}
755
	early_acpi_os_unmap_memory((void __iomem *)dmar_tbl, dmar_tbl_size);
756
	dmar_tbl = NULL;
757
	up_write(&dmar_global_lock);
758

759
	return ret ? 1 : -ENODEV;
760 761 762
}


763 764 765 766 767 768 769 770 771 772
static void unmap_iommu(struct intel_iommu *iommu)
{
	iounmap(iommu->reg);
	release_mem_region(iommu->reg_phys, iommu->reg_size);
}

/**
 * map_iommu: map the iommu's registers
 * @iommu: the iommu to map
 * @phys_addr: the physical address of the base resgister
773
 *
774
 * Memory map the iommu's registers.  Start w/ a single page, and
775
 * possibly expand if that turns out to be insufficent.
776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837
 */
static int map_iommu(struct intel_iommu *iommu, u64 phys_addr)
{
	int map_size, err=0;

	iommu->reg_phys = phys_addr;
	iommu->reg_size = VTD_PAGE_SIZE;

	if (!request_mem_region(iommu->reg_phys, iommu->reg_size, iommu->name)) {
		pr_err("IOMMU: can't reserve memory\n");
		err = -EBUSY;
		goto out;
	}

	iommu->reg = ioremap(iommu->reg_phys, iommu->reg_size);
	if (!iommu->reg) {
		pr_err("IOMMU: can't map the region\n");
		err = -ENOMEM;
		goto release;
	}

	iommu->cap = dmar_readq(iommu->reg + DMAR_CAP_REG);
	iommu->ecap = dmar_readq(iommu->reg + DMAR_ECAP_REG);

	if (iommu->cap == (uint64_t)-1 && iommu->ecap == (uint64_t)-1) {
		err = -EINVAL;
		warn_invalid_dmar(phys_addr, " returns all ones");
		goto unmap;
	}

	/* the registers might be more than one page */
	map_size = max_t(int, ecap_max_iotlb_offset(iommu->ecap),
			 cap_max_fault_reg_offset(iommu->cap));
	map_size = VTD_PAGE_ALIGN(map_size);
	if (map_size > iommu->reg_size) {
		iounmap(iommu->reg);
		release_mem_region(iommu->reg_phys, iommu->reg_size);
		iommu->reg_size = map_size;
		if (!request_mem_region(iommu->reg_phys, iommu->reg_size,
					iommu->name)) {
			pr_err("IOMMU: can't reserve memory\n");
			err = -EBUSY;
			goto out;
		}
		iommu->reg = ioremap(iommu->reg_phys, iommu->reg_size);
		if (!iommu->reg) {
			pr_err("IOMMU: can't map the region\n");
			err = -ENOMEM;
			goto release;
		}
	}
	err = 0;
	goto out;

unmap:
	iounmap(iommu->reg);
release:
	release_mem_region(iommu->reg_phys, iommu->reg_size);
out:
	return err;
}

838
static int alloc_iommu(struct dmar_drhd_unit *drhd)
839
{
840
	struct intel_iommu *iommu;
841
	u32 ver, sts;
842
	static int iommu_allocated = 0;
843
	int agaw = 0;
F
Fenghua Yu 已提交
844
	int msagaw = 0;
845
	int err;
846

847
	if (!drhd->reg_base_addr) {
848
		warn_invalid_dmar(0, "");
849 850 851
		return -EINVAL;
	}

852 853
	iommu = kzalloc(sizeof(*iommu), GFP_KERNEL);
	if (!iommu)
854
		return -ENOMEM;
855 856

	iommu->seq_id = iommu_allocated++;
857
	sprintf (iommu->name, "dmar%d", iommu->seq_id);
858

859 860 861
	err = map_iommu(iommu, drhd->reg_base_addr);
	if (err) {
		pr_err("IOMMU: failed to map %s\n", iommu->name);
862 863
		goto error;
	}
864

865
	err = -EINVAL;
W
Weidong Han 已提交
866 867
	agaw = iommu_calculate_agaw(iommu);
	if (agaw < 0) {
868 869
		pr_err("Cannot get a valid agaw for iommu (seq_id = %d)\n",
			iommu->seq_id);
870
		goto err_unmap;
F
Fenghua Yu 已提交
871 872 873
	}
	msagaw = iommu_calculate_max_sagaw(iommu);
	if (msagaw < 0) {
874
		pr_err("Cannot get a valid max agaw for iommu (seq_id = %d)\n",
W
Weidong Han 已提交
875
			iommu->seq_id);
876
		goto err_unmap;
W
Weidong Han 已提交
877 878
	}
	iommu->agaw = agaw;
F
Fenghua Yu 已提交
879
	iommu->msagaw = msagaw;
W
Weidong Han 已提交
880

881 882
	iommu->node = -1;

883
	ver = readl(iommu->reg + DMAR_VER_REG);
Y
Yinghai Lu 已提交
884 885
	pr_info("IOMMU %d: reg_base_addr %llx ver %d:%d cap %llx ecap %llx\n",
		iommu->seq_id,
F
Fenghua Yu 已提交
886 887 888 889
		(unsigned long long)drhd->reg_base_addr,
		DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver),
		(unsigned long long)iommu->cap,
		(unsigned long long)iommu->ecap);
890

891 892 893 894 895 896 897 898 899
	/* Reflect status in gcmd */
	sts = readl(iommu->reg + DMAR_GSTS_REG);
	if (sts & DMA_GSTS_IRES)
		iommu->gcmd |= DMA_GCMD_IRE;
	if (sts & DMA_GSTS_TES)
		iommu->gcmd |= DMA_GCMD_TE;
	if (sts & DMA_GSTS_QIES)
		iommu->gcmd |= DMA_GCMD_QIE;

900
	raw_spin_lock_init(&iommu->register_lock);
901 902

	drhd->iommu = iommu;
903
	return 0;
904 905

 err_unmap:
906
	unmap_iommu(iommu);
907
 error:
908
	kfree(iommu);
909
	return err;
910 911
}

912
static void free_iommu(struct intel_iommu *iommu)
913
{
914 915 916 917 918
	if (iommu->irq) {
		free_irq(iommu->irq, iommu);
		irq_set_handler_data(iommu->irq, NULL);
		destroy_irq(iommu->irq);
	}
919

920 921 922 923 924 925
	if (iommu->qi) {
		free_page((unsigned long)iommu->qi->desc);
		kfree(iommu->qi->desc_status);
		kfree(iommu->qi);
	}

926
	if (iommu->reg)
927 928
		unmap_iommu(iommu);

929 930
	kfree(iommu);
}
931 932 933 934 935 936

/*
 * Reclaim all the submitted descriptors which have completed its work.
 */
static inline void reclaim_free_desc(struct q_inval *qi)
{
937 938
	while (qi->desc_status[qi->free_tail] == QI_DONE ||
	       qi->desc_status[qi->free_tail] == QI_ABORT) {
939 940 941 942 943 944
		qi->desc_status[qi->free_tail] = QI_FREE;
		qi->free_tail = (qi->free_tail + 1) % QI_LENGTH;
		qi->free_cnt++;
	}
}

945 946 947
static int qi_check_fault(struct intel_iommu *iommu, int index)
{
	u32 fault;
948
	int head, tail;
949 950 951
	struct q_inval *qi = iommu->qi;
	int wait_index = (index + 1) % QI_LENGTH;

952 953 954
	if (qi->desc_status[wait_index] == QI_ABORT)
		return -EAGAIN;

955 956 957 958 959 960 961 962 963
	fault = readl(iommu->reg + DMAR_FSTS_REG);

	/*
	 * If IQE happens, the head points to the descriptor associated
	 * with the error. No new descriptors are fetched until the IQE
	 * is cleared.
	 */
	if (fault & DMA_FSTS_IQE) {
		head = readl(iommu->reg + DMAR_IQH_REG);
964
		if ((head >> DMAR_IQ_SHIFT) == index) {
965
			pr_err("VT-d detected invalid descriptor: "
966 967 968
				"low=%llx, high=%llx\n",
				(unsigned long long)qi->desc[index].low,
				(unsigned long long)qi->desc[index].high);
969 970 971 972 973 974 975 976 977
			memcpy(&qi->desc[index], &qi->desc[wait_index],
					sizeof(struct qi_desc));
			__iommu_flush_cache(iommu, &qi->desc[index],
					sizeof(struct qi_desc));
			writel(DMA_FSTS_IQE, iommu->reg + DMAR_FSTS_REG);
			return -EINVAL;
		}
	}

978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003
	/*
	 * If ITE happens, all pending wait_desc commands are aborted.
	 * No new descriptors are fetched until the ITE is cleared.
	 */
	if (fault & DMA_FSTS_ITE) {
		head = readl(iommu->reg + DMAR_IQH_REG);
		head = ((head >> DMAR_IQ_SHIFT) - 1 + QI_LENGTH) % QI_LENGTH;
		head |= 1;
		tail = readl(iommu->reg + DMAR_IQT_REG);
		tail = ((tail >> DMAR_IQ_SHIFT) - 1 + QI_LENGTH) % QI_LENGTH;

		writel(DMA_FSTS_ITE, iommu->reg + DMAR_FSTS_REG);

		do {
			if (qi->desc_status[head] == QI_IN_USE)
				qi->desc_status[head] = QI_ABORT;
			head = (head - 2 + QI_LENGTH) % QI_LENGTH;
		} while (head != tail);

		if (qi->desc_status[wait_index] == QI_ABORT)
			return -EAGAIN;
	}

	if (fault & DMA_FSTS_ICE)
		writel(DMA_FSTS_ICE, iommu->reg + DMAR_FSTS_REG);

1004 1005 1006
	return 0;
}

1007 1008 1009 1010
/*
 * Submit the queued invalidation descriptor to the remapping
 * hardware unit and wait for its completion.
 */
1011
int qi_submit_sync(struct qi_desc *desc, struct intel_iommu *iommu)
1012
{
1013
	int rc;
1014 1015 1016 1017 1018 1019
	struct q_inval *qi = iommu->qi;
	struct qi_desc *hw, wait_desc;
	int wait_index, index;
	unsigned long flags;

	if (!qi)
1020
		return 0;
1021 1022 1023

	hw = qi->desc;

1024 1025 1026
restart:
	rc = 0;

1027
	raw_spin_lock_irqsave(&qi->q_lock, flags);
1028
	while (qi->free_cnt < 3) {
1029
		raw_spin_unlock_irqrestore(&qi->q_lock, flags);
1030
		cpu_relax();
1031
		raw_spin_lock_irqsave(&qi->q_lock, flags);
1032 1033 1034 1035 1036 1037 1038 1039 1040
	}

	index = qi->free_head;
	wait_index = (index + 1) % QI_LENGTH;

	qi->desc_status[index] = qi->desc_status[wait_index] = QI_IN_USE;

	hw[index] = *desc;

1041 1042
	wait_desc.low = QI_IWD_STATUS_DATA(QI_DONE) |
			QI_IWD_STATUS_WRITE | QI_IWD_TYPE;
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056
	wait_desc.high = virt_to_phys(&qi->desc_status[wait_index]);

	hw[wait_index] = wait_desc;

	__iommu_flush_cache(iommu, &hw[index], sizeof(struct qi_desc));
	__iommu_flush_cache(iommu, &hw[wait_index], sizeof(struct qi_desc));

	qi->free_head = (qi->free_head + 2) % QI_LENGTH;
	qi->free_cnt -= 2;

	/*
	 * update the HW tail register indicating the presence of
	 * new descriptors.
	 */
1057
	writel(qi->free_head << DMAR_IQ_SHIFT, iommu->reg + DMAR_IQT_REG);
1058 1059

	while (qi->desc_status[wait_index] != QI_DONE) {
1060 1061 1062 1063 1064 1065 1066
		/*
		 * We will leave the interrupts disabled, to prevent interrupt
		 * context to queue another cmd while a cmd is already submitted
		 * and waiting for completion on this cpu. This is to avoid
		 * a deadlock where the interrupt context can wait indefinitely
		 * for free slots in the queue.
		 */
1067 1068
		rc = qi_check_fault(iommu, index);
		if (rc)
1069
			break;
1070

1071
		raw_spin_unlock(&qi->q_lock);
1072
		cpu_relax();
1073
		raw_spin_lock(&qi->q_lock);
1074
	}
1075 1076

	qi->desc_status[index] = QI_DONE;
1077 1078

	reclaim_free_desc(qi);
1079
	raw_spin_unlock_irqrestore(&qi->q_lock, flags);
1080

1081 1082 1083
	if (rc == -EAGAIN)
		goto restart;

1084
	return rc;
1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096
}

/*
 * Flush the global interrupt entry cache.
 */
void qi_global_iec(struct intel_iommu *iommu)
{
	struct qi_desc desc;

	desc.low = QI_IEC_TYPE;
	desc.high = 0;

1097
	/* should never fail */
1098 1099 1100
	qi_submit_sync(&desc, iommu);
}

1101 1102
void qi_flush_context(struct intel_iommu *iommu, u16 did, u16 sid, u8 fm,
		      u64 type)
1103 1104 1105 1106 1107 1108 1109
{
	struct qi_desc desc;

	desc.low = QI_CC_FM(fm) | QI_CC_SID(sid) | QI_CC_DID(did)
			| QI_CC_GRAN(type) | QI_CC_TYPE;
	desc.high = 0;

1110
	qi_submit_sync(&desc, iommu);
1111 1112
}

1113 1114
void qi_flush_iotlb(struct intel_iommu *iommu, u16 did, u64 addr,
		    unsigned int size_order, u64 type)
1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
{
	u8 dw = 0, dr = 0;

	struct qi_desc desc;
	int ih = 0;

	if (cap_write_drain(iommu->cap))
		dw = 1;

	if (cap_read_drain(iommu->cap))
		dr = 1;

	desc.low = QI_IOTLB_DID(did) | QI_IOTLB_DR(dr) | QI_IOTLB_DW(dw)
		| QI_IOTLB_GRAN(type) | QI_IOTLB_TYPE;
	desc.high = QI_IOTLB_ADDR(addr) | QI_IOTLB_IH(ih)
		| QI_IOTLB_AM(size_order);

1132
	qi_submit_sync(&desc, iommu);
1133 1134
}

1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
void qi_flush_dev_iotlb(struct intel_iommu *iommu, u16 sid, u16 qdep,
			u64 addr, unsigned mask)
{
	struct qi_desc desc;

	if (mask) {
		BUG_ON(addr & ((1 << (VTD_PAGE_SHIFT + mask)) - 1));
		addr |= (1 << (VTD_PAGE_SHIFT + mask - 1)) - 1;
		desc.high = QI_DEV_IOTLB_ADDR(addr) | QI_DEV_IOTLB_SIZE;
	} else
		desc.high = QI_DEV_IOTLB_ADDR(addr);

	if (qdep >= QI_DEV_IOTLB_MAX_INVS)
		qdep = 0;

	desc.low = QI_DEV_IOTLB_SID(sid) | QI_DEV_IOTLB_QDEP(qdep) |
		   QI_DIOTLB_TYPE;

	qi_submit_sync(&desc, iommu);
}

1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
/*
 * Disable Queued Invalidation interface.
 */
void dmar_disable_qi(struct intel_iommu *iommu)
{
	unsigned long flags;
	u32 sts;
	cycles_t start_time = get_cycles();

	if (!ecap_qis(iommu->ecap))
		return;

1168
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187

	sts =  dmar_readq(iommu->reg + DMAR_GSTS_REG);
	if (!(sts & DMA_GSTS_QIES))
		goto end;

	/*
	 * Give a chance to HW to complete the pending invalidation requests.
	 */
	while ((readl(iommu->reg + DMAR_IQT_REG) !=
		readl(iommu->reg + DMAR_IQH_REG)) &&
		(DMAR_OPERATION_TIMEOUT > (get_cycles() - start_time)))
		cpu_relax();

	iommu->gcmd &= ~DMA_GCMD_QIE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);

	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, readl,
		      !(sts & DMA_GSTS_QIES), sts);
end:
1188
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
1189 1190
}

1191 1192 1193 1194 1195
/*
 * Enable queued invalidation.
 */
static void __dmar_enable_qi(struct intel_iommu *iommu)
{
1196
	u32 sts;
1197 1198 1199 1200 1201 1202
	unsigned long flags;
	struct q_inval *qi = iommu->qi;

	qi->free_head = qi->free_tail = 0;
	qi->free_cnt = QI_LENGTH;

1203
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
1204 1205 1206 1207 1208 1209 1210

	/* write zero to the tail reg */
	writel(0, iommu->reg + DMAR_IQT_REG);

	dmar_writeq(iommu->reg + DMAR_IQA_REG, virt_to_phys(qi->desc));

	iommu->gcmd |= DMA_GCMD_QIE;
1211
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1212 1213 1214 1215

	/* Make sure hardware complete it */
	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, readl, (sts & DMA_GSTS_QIES), sts);

1216
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
1217 1218
}

1219 1220 1221 1222 1223 1224 1225 1226
/*
 * Enable Queued Invalidation interface. This is a must to support
 * interrupt-remapping. Also used by DMA-remapping, which replaces
 * register based IOTLB invalidation.
 */
int dmar_enable_qi(struct intel_iommu *iommu)
{
	struct q_inval *qi;
1227
	struct page *desc_page;
1228 1229 1230 1231 1232 1233 1234 1235 1236 1237

	if (!ecap_qis(iommu->ecap))
		return -ENOENT;

	/*
	 * queued invalidation is already setup and enabled.
	 */
	if (iommu->qi)
		return 0;

1238
	iommu->qi = kmalloc(sizeof(*qi), GFP_ATOMIC);
1239 1240 1241 1242 1243
	if (!iommu->qi)
		return -ENOMEM;

	qi = iommu->qi;

1244 1245 1246

	desc_page = alloc_pages_node(iommu->node, GFP_ATOMIC | __GFP_ZERO, 0);
	if (!desc_page) {
1247
		kfree(qi);
1248
		iommu->qi = NULL;
1249 1250 1251
		return -ENOMEM;
	}

1252 1253
	qi->desc = page_address(desc_page);

1254
	qi->desc_status = kzalloc(QI_LENGTH * sizeof(int), GFP_ATOMIC);
1255 1256 1257
	if (!qi->desc_status) {
		free_page((unsigned long) qi->desc);
		kfree(qi);
1258
		iommu->qi = NULL;
1259 1260 1261 1262 1263 1264
		return -ENOMEM;
	}

	qi->free_head = qi->free_tail = 0;
	qi->free_cnt = QI_LENGTH;

1265
	raw_spin_lock_init(&qi->q_lock);
1266

1267
	__dmar_enable_qi(iommu);
1268 1269 1270

	return 0;
}
1271 1272 1273

/* iommu interrupt handling. Most stuff are MSI-like. */

1274 1275 1276 1277 1278 1279 1280
enum faulttype {
	DMA_REMAP,
	INTR_REMAP,
	UNKNOWN,
};

static const char *dma_remap_fault_reasons[] =
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
{
	"Software",
	"Present bit in root entry is clear",
	"Present bit in context entry is clear",
	"Invalid context entry",
	"Access beyond MGAW",
	"PTE Write access is not set",
	"PTE Read access is not set",
	"Next page table ptr is invalid",
	"Root table address invalid",
	"Context table ptr is invalid",
	"non-zero reserved fields in RTP",
	"non-zero reserved fields in CTP",
	"non-zero reserved fields in PTE",
1295
	"PCE for translation request specifies blocking",
1296
};
1297

1298
static const char *irq_remap_fault_reasons[] =
1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
{
	"Detected reserved fields in the decoded interrupt-remapped request",
	"Interrupt index exceeded the interrupt-remapping table size",
	"Present field in the IRTE entry is clear",
	"Error accessing interrupt-remapping table pointed by IRTA_REG",
	"Detected reserved fields in the IRTE entry",
	"Blocked a compatibility format interrupt request",
	"Blocked an interrupt request due to source-id verification failure",
};

1309
static const char *dmar_get_fault_reason(u8 fault_reason, int *fault_type)
1310
{
1311 1312
	if (fault_reason >= 0x20 && (fault_reason - 0x20 <
					ARRAY_SIZE(irq_remap_fault_reasons))) {
1313
		*fault_type = INTR_REMAP;
1314
		return irq_remap_fault_reasons[fault_reason - 0x20];
1315 1316 1317 1318 1319
	} else if (fault_reason < ARRAY_SIZE(dma_remap_fault_reasons)) {
		*fault_type = DMA_REMAP;
		return dma_remap_fault_reasons[fault_reason];
	} else {
		*fault_type = UNKNOWN;
1320
		return "Unknown";
1321
	}
1322 1323
}

1324
void dmar_msi_unmask(struct irq_data *data)
1325
{
1326
	struct intel_iommu *iommu = irq_data_get_irq_handler_data(data);
1327 1328 1329
	unsigned long flag;

	/* unmask it */
1330
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1331 1332 1333
	writel(0, iommu->reg + DMAR_FECTL_REG);
	/* Read a reg to force flush the post write */
	readl(iommu->reg + DMAR_FECTL_REG);
1334
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1335 1336
}

1337
void dmar_msi_mask(struct irq_data *data)
1338 1339
{
	unsigned long flag;
1340
	struct intel_iommu *iommu = irq_data_get_irq_handler_data(data);
1341 1342

	/* mask it */
1343
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1344 1345 1346
	writel(DMA_FECTL_IM, iommu->reg + DMAR_FECTL_REG);
	/* Read a reg to force flush the post write */
	readl(iommu->reg + DMAR_FECTL_REG);
1347
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1348 1349 1350 1351
}

void dmar_msi_write(int irq, struct msi_msg *msg)
{
1352
	struct intel_iommu *iommu = irq_get_handler_data(irq);
1353 1354
	unsigned long flag;

1355
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1356 1357 1358
	writel(msg->data, iommu->reg + DMAR_FEDATA_REG);
	writel(msg->address_lo, iommu->reg + DMAR_FEADDR_REG);
	writel(msg->address_hi, iommu->reg + DMAR_FEUADDR_REG);
1359
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1360 1361 1362 1363
}

void dmar_msi_read(int irq, struct msi_msg *msg)
{
1364
	struct intel_iommu *iommu = irq_get_handler_data(irq);
1365 1366
	unsigned long flag;

1367
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1368 1369 1370
	msg->data = readl(iommu->reg + DMAR_FEDATA_REG);
	msg->address_lo = readl(iommu->reg + DMAR_FEADDR_REG);
	msg->address_hi = readl(iommu->reg + DMAR_FEUADDR_REG);
1371
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1372 1373 1374 1375 1376 1377
}

static int dmar_fault_do_one(struct intel_iommu *iommu, int type,
		u8 fault_reason, u16 source_id, unsigned long long addr)
{
	const char *reason;
1378
	int fault_type;
1379

1380
	reason = dmar_get_fault_reason(fault_reason, &fault_type);
1381

1382
	if (fault_type == INTR_REMAP)
1383
		pr_err("INTR-REMAP: Request device [[%02x:%02x.%d] "
1384 1385 1386 1387 1388 1389
		       "fault index %llx\n"
			"INTR-REMAP:[fault reason %02d] %s\n",
			(source_id >> 8), PCI_SLOT(source_id & 0xFF),
			PCI_FUNC(source_id & 0xFF), addr >> 48,
			fault_reason, reason);
	else
1390
		pr_err("DMAR:[%s] Request device [%02x:%02x.%d] "
1391 1392 1393 1394 1395
		       "fault addr %llx \n"
		       "DMAR:[fault reason %02d] %s\n",
		       (type ? "DMA Read" : "DMA Write"),
		       (source_id >> 8), PCI_SLOT(source_id & 0xFF),
		       PCI_FUNC(source_id & 0xFF), addr, fault_reason, reason);
1396 1397 1398 1399
	return 0;
}

#define PRIMARY_FAULT_REG_LEN (16)
1400
irqreturn_t dmar_fault(int irq, void *dev_id)
1401 1402 1403 1404 1405 1406
{
	struct intel_iommu *iommu = dev_id;
	int reg, fault_index;
	u32 fault_status;
	unsigned long flag;

1407
	raw_spin_lock_irqsave(&iommu->register_lock, flag);
1408
	fault_status = readl(iommu->reg + DMAR_FSTS_REG);
1409
	if (fault_status)
1410
		pr_err("DRHD: handling fault status reg %x\n", fault_status);
1411 1412 1413

	/* TBD: ignore advanced fault log currently */
	if (!(fault_status & DMA_FSTS_PPF))
1414
		goto unlock_exit;
1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444

	fault_index = dma_fsts_fault_record_index(fault_status);
	reg = cap_fault_reg_offset(iommu->cap);
	while (1) {
		u8 fault_reason;
		u16 source_id;
		u64 guest_addr;
		int type;
		u32 data;

		/* highest 32 bits */
		data = readl(iommu->reg + reg +
				fault_index * PRIMARY_FAULT_REG_LEN + 12);
		if (!(data & DMA_FRCD_F))
			break;

		fault_reason = dma_frcd_fault_reason(data);
		type = dma_frcd_type(data);

		data = readl(iommu->reg + reg +
				fault_index * PRIMARY_FAULT_REG_LEN + 8);
		source_id = dma_frcd_source_id(data);

		guest_addr = dmar_readq(iommu->reg + reg +
				fault_index * PRIMARY_FAULT_REG_LEN);
		guest_addr = dma_frcd_page_addr(guest_addr);
		/* clear the fault */
		writel(DMA_FRCD_F, iommu->reg + reg +
			fault_index * PRIMARY_FAULT_REG_LEN + 12);

1445
		raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1446 1447 1448 1449 1450

		dmar_fault_do_one(iommu, type, fault_reason,
				source_id, guest_addr);

		fault_index++;
1451
		if (fault_index >= cap_num_fault_regs(iommu->cap))
1452
			fault_index = 0;
1453
		raw_spin_lock_irqsave(&iommu->register_lock, flag);
1454 1455
	}

1456 1457 1458
	writel(DMA_FSTS_PFO | DMA_FSTS_PPF, iommu->reg + DMAR_FSTS_REG);

unlock_exit:
1459
	raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
1460 1461 1462 1463 1464 1465 1466
	return IRQ_HANDLED;
}

int dmar_set_interrupt(struct intel_iommu *iommu)
{
	int irq, ret;

1467 1468 1469 1470 1471 1472
	/*
	 * Check if the fault interrupt is already initialized.
	 */
	if (iommu->irq)
		return 0;

1473 1474
	irq = create_irq();
	if (!irq) {
1475
		pr_err("IOMMU: no free vectors\n");
1476 1477 1478
		return -EINVAL;
	}

1479
	irq_set_handler_data(irq, iommu);
1480 1481 1482 1483
	iommu->irq = irq;

	ret = arch_setup_dmar_msi(irq);
	if (ret) {
1484
		irq_set_handler_data(irq, NULL);
1485 1486
		iommu->irq = 0;
		destroy_irq(irq);
1487
		return ret;
1488 1489
	}

1490
	ret = request_irq(irq, dmar_fault, IRQF_NO_THREAD, iommu->name, iommu);
1491
	if (ret)
1492
		pr_err("IOMMU: can't request irq\n");
1493 1494
	return ret;
}
1495 1496 1497 1498

int __init enable_drhd_fault_handling(void)
{
	struct dmar_drhd_unit *drhd;
1499
	struct intel_iommu *iommu;
1500 1501 1502 1503

	/*
	 * Enable fault control interrupt.
	 */
1504
	for_each_iommu(iommu, drhd) {
1505
		u32 fault_status;
1506
		int ret = dmar_set_interrupt(iommu);
1507 1508

		if (ret) {
1509
			pr_err("DRHD %Lx: failed to enable fault, interrupt, ret %d\n",
1510 1511 1512
			       (unsigned long long)drhd->reg_base_addr, ret);
			return -1;
		}
1513 1514 1515 1516 1517

		/*
		 * Clear any previous faults.
		 */
		dmar_fault(iommu->irq, iommu);
1518 1519
		fault_status = readl(iommu->reg + DMAR_FSTS_REG);
		writel(fault_status, iommu->reg + DMAR_FSTS_REG);
1520 1521 1522 1523
	}

	return 0;
}
1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548

/*
 * Re-enable Queued Invalidation interface.
 */
int dmar_reenable_qi(struct intel_iommu *iommu)
{
	if (!ecap_qis(iommu->ecap))
		return -ENOENT;

	if (!iommu->qi)
		return -ENOENT;

	/*
	 * First disable queued invalidation.
	 */
	dmar_disable_qi(iommu);
	/*
	 * Then enable queued invalidation again. Since there is no pending
	 * invalidation requests now, it's safe to re-enable queued
	 * invalidation.
	 */
	__dmar_enable_qi(iommu);

	return 0;
}
1549 1550 1551 1552

/*
 * Check interrupt remapping support in DMAR table description.
 */
1553
int __init dmar_ir_support(void)
1554 1555 1556
{
	struct acpi_table_dmar *dmar;
	dmar = (struct acpi_table_dmar *)dmar_tbl;
1557 1558
	if (!dmar)
		return 0;
1559 1560
	return dmar->flags & 0x1;
}
1561

1562 1563 1564 1565 1566 1567 1568 1569
static int __init dmar_free_unused_resources(void)
{
	struct dmar_drhd_unit *dmaru, *dmaru_n;

	/* DMAR units are in use */
	if (irq_remapping_enabled || intel_iommu_enabled)
		return 0;

1570 1571
	if (dmar_dev_scope_status != 1 && !list_empty(&dmar_drhd_units))
		bus_unregister_notifier(&pci_bus_type, &dmar_pci_bus_nb);
1572

1573
	down_write(&dmar_global_lock);
1574 1575 1576 1577
	list_for_each_entry_safe(dmaru, dmaru_n, &dmar_drhd_units, list) {
		list_del(&dmaru->list);
		dmar_free_drhd(dmaru);
	}
1578
	up_write(&dmar_global_lock);
1579 1580 1581 1582 1583

	return 0;
}

late_initcall(dmar_free_unused_resources);
1584
IOMMU_INIT_POST(detect_intel_iommu);