Skip to content
体验新版
项目
组织
正在加载...
登录
切换导航
打开侧边栏
openeuler
qemu
提交
43e05652
Q
qemu
项目概览
openeuler
/
qemu
通知
10
Star
0
Fork
0
代码
文件
提交
分支
Tags
贡献者
分支图
Diff
Issue
0
列表
看板
标记
里程碑
合并请求
0
Wiki
0
Wiki
分析
仓库
DevOps
项目成员
Pages
Q
qemu
项目概览
项目概览
详情
发布
仓库
仓库
文件
提交
分支
标签
贡献者
分支图
比较
Issue
0
Issue
0
列表
看板
标记
里程碑
合并请求
0
合并请求
0
Pages
分析
分析
仓库分析
DevOps
Wiki
0
Wiki
成员
成员
收起侧边栏
关闭侧边栏
动态
分支图
创建新Issue
提交
Issue看板
提交
43e05652
编写于
12月 15, 2017
作者:
R
Richard Henderson
浏览文件
操作
浏览文件
下载
电子邮件补丁
差异文件
target/hppa: Implement B,GATE insn
Signed-off-by:
N
Richard Henderson
<
richard.henderson@linaro.org
>
上级
c643603a
变更
3
显示空白变更内容
内联
并排
Showing
3 changed file
with
57 addition
and
0 deletion
+57
-0
target/hppa/cpu.h
target/hppa/cpu.h
+1
-0
target/hppa/mem_helper.c
target/hppa/mem_helper.c
+8
-0
target/hppa/translate.c
target/hppa/translate.c
+48
-0
未找到文件。
target/hppa/cpu.h
浏览文件 @
43e05652
...
...
@@ -354,6 +354,7 @@ int hppa_get_physical_address(CPUHPPAState *env, vaddr addr, int mmu_idx,
extern
const
MemoryRegionOps
hppa_io_eir_ops
;
extern
const
struct
VMStateDescription
vmstate_hppa_cpu
;
void
hppa_cpu_alarm_timer
(
void
*
);
int
hppa_artype_for_page
(
CPUHPPAState
*
env
,
target_ulong
vaddr
);
#endif
void
QEMU_NORETURN
hppa_dynamic_excp
(
CPUHPPAState
*
env
,
int
excp
,
uintptr_t
ra
);
...
...
target/hppa/mem_helper.c
浏览文件 @
43e05652
...
...
@@ -122,6 +122,7 @@ int hppa_get_physical_address(CPUHPPAState *env, vaddr addr, int mmu_idx,
break
;
default:
/* execute: promote to privilege level type & 3 */
prot
=
x_prot
;
break
;
}
/* ??? Check PSW_P and ent->access_prot. This can remove PAGE_WRITE. */
...
...
@@ -335,4 +336,11 @@ target_ureg HELPER(lpa)(CPUHPPAState *env, target_ulong addr)
}
return
phys
;
}
/* Return the ar_type of the TLB at VADDR, or -1. */
int
hppa_artype_for_page
(
CPUHPPAState
*
env
,
target_ulong
vaddr
)
{
hppa_tlb_entry
*
ent
=
hppa_find_tlb
(
env
,
vaddr
);
return
ent
?
ent
->
ar_type
:
-
1
;
}
#endif
/* CONFIG_USER_ONLY */
target/hppa/translate.c
浏览文件 @
43e05652
...
...
@@ -3782,6 +3782,53 @@ static DisasJumpType trans_bl(DisasContext *ctx, uint32_t insn,
return
do_dbranch
(
ctx
,
iaoq_dest
(
ctx
,
disp
),
link
,
n
);
}
static
DisasJumpType
trans_b_gate
(
DisasContext
*
ctx
,
uint32_t
insn
,
const
DisasInsn
*
di
)
{
unsigned
n
=
extract32
(
insn
,
1
,
1
);
unsigned
link
=
extract32
(
insn
,
21
,
5
);
target_sreg
disp
=
assemble_17
(
insn
);
target_ureg
dest
=
iaoq_dest
(
ctx
,
disp
);
/* Make sure the caller hasn't done something weird with the queue.
* ??? This is not quite the same as the PSW[B] bit, which would be
* expensive to track. Real hardware will trap for
* b gateway
* b gateway+4 (in delay slot of first branch)
* However, checking for a non-sequential instruction queue *will*
* diagnose the security hole
* b gateway
* b evil
* in which instructions at evil would run with increased privs.
*/
if
(
ctx
->
iaoq_b
==
-
1
||
ctx
->
iaoq_b
!=
ctx
->
iaoq_f
+
4
)
{
return
gen_illegal
(
ctx
);
}
#ifndef CONFIG_USER_ONLY
if
(
ctx
->
tb_flags
&
PSW_C
)
{
CPUHPPAState
*
env
=
ctx
->
cs
->
env_ptr
;
int
type
=
hppa_artype_for_page
(
env
,
ctx
->
base
.
pc_next
);
/* If we could not find a TLB entry, then we need to generate an
ITLB miss exception so the kernel will provide it.
The resulting TLB fill operation will invalidate this TB and
we will re-translate, at which point we *will* be able to find
the TLB entry and determine if this is in fact a gateway page. */
if
(
type
<
0
)
{
return
gen_excp
(
ctx
,
EXCP_ITLB_MISS
);
}
/* No change for non-gateway pages or for priv decrease. */
if
(
type
>=
4
&&
type
-
4
<
ctx
->
privilege
)
{
dest
=
deposit32
(
dest
,
0
,
2
,
type
-
4
);
}
}
else
{
dest
&=
-
4
;
/* priv = 0 */
}
#endif
return
do_dbranch
(
ctx
,
dest
,
link
,
n
);
}
static
DisasJumpType
trans_bl_long
(
DisasContext
*
ctx
,
uint32_t
insn
,
const
DisasInsn
*
di
)
{
...
...
@@ -3860,6 +3907,7 @@ static const DisasInsn table_branch[] = {
{
0xe8004000u
,
0xfc00fffdu
,
trans_blr
},
{
0xe800c000u
,
0xfc00fffdu
,
trans_bv
},
{
0xe800d000u
,
0xfc00dffcu
,
trans_bve
},
{
0xe8002000u
,
0xfc00e000u
,
trans_b_gate
},
};
static
DisasJumpType
trans_fop_wew_0c
(
DisasContext
*
ctx
,
uint32_t
insn
,
...
...
编辑
预览
Markdown
is supported
0%
请重试
或
添加新附件
.
添加附件
取消
You are about to add
0
people
to the discussion. Proceed with caution.
先完成此消息的编辑!
取消
想要评论请
注册
或
登录