helper.c 93.8 KB
Newer Older
B
bellard 已提交
1
/*
2
 *  PowerPC emulation helpers for qemu.
3
 *
4
 *  Copyright (c) 2003-2007 Jocelyn Mayer
B
bellard 已提交
5 6 7 8 9 10 11 12 13 14 15 16
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
B
bellard 已提交
18
 */
19 20 21 22 23 24 25 26 27
#include <stdarg.h>
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <inttypes.h>
#include <signal.h>

#include "cpu.h"
#include "exec-all.h"
28
#include "helper_regs.h"
29
#include "qemu-common.h"
A
aurel32 已提交
30
#include "kvm.h"
31 32 33

//#define DEBUG_MMU
//#define DEBUG_BATS
34
//#define DEBUG_SLB
35
//#define DEBUG_SOFTWARE_TLB
36
//#define DUMP_PAGE_TABLES
37
//#define DEBUG_EXCEPTIONS
38
//#define FLUSH_ALL_TLBS
39

40
#ifdef DEBUG_MMU
41 42
#  define LOG_MMU(...) qemu_log(__VA_ARGS__)
#  define LOG_MMU_STATE(env) log_cpu_state((env), 0)
43 44 45 46 47 48 49
#else
#  define LOG_MMU(...) do { } while (0)
#  define LOG_MMU_STATE(...) do { } while (0)
#endif


#ifdef DEBUG_SOFTWARE_TLB
50
#  define LOG_SWTLB(...) qemu_log(__VA_ARGS__)
51 52 53 54 55
#else
#  define LOG_SWTLB(...) do { } while (0)
#endif

#ifdef DEBUG_BATS
56
#  define LOG_BATS(...) qemu_log(__VA_ARGS__)
57 58 59 60 61
#else
#  define LOG_BATS(...) do { } while (0)
#endif

#ifdef DEBUG_SLB
62
#  define LOG_SLB(...) qemu_log(__VA_ARGS__)
63 64 65 66 67
#else
#  define LOG_SLB(...) do { } while (0)
#endif

#ifdef DEBUG_EXCEPTIONS
68
#  define LOG_EXCP(...) qemu_log(__VA_ARGS__)
69 70 71 72 73
#else
#  define LOG_EXCP(...) do { } while (0)
#endif


74
/*****************************************************************************/
75
/* PowerPC MMU emulation */
76

77
#if defined(CONFIG_USER_ONLY)
78
int cpu_ppc_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
79
                              int mmu_idx, int is_softmmu)
80 81
{
    int exception, error_code;
82

83
    if (rw == 2) {
84
        exception = POWERPC_EXCP_ISI;
85
        error_code = 0x40000000;
86
    } else {
87
        exception = POWERPC_EXCP_DSI;
88
        error_code = 0x40000000;
89 90 91 92 93 94 95
        if (rw)
            error_code |= 0x02000000;
        env->spr[SPR_DAR] = address;
        env->spr[SPR_DSISR] = error_code;
    }
    env->exception_index = exception;
    env->error_code = error_code;
96

97 98
    return 1;
}
99

100
target_phys_addr_t cpu_get_phys_page_debug (CPUState *env, target_ulong addr)
101 102 103
{
    return addr;
}
104

105
#else
106
/* Common routines used by software and hardware TLBs emulation */
107
static always_inline int pte_is_valid (target_ulong pte0)
108 109 110 111
{
    return pte0 & 0x80000000 ? 1 : 0;
}

112
static always_inline void pte_invalidate (target_ulong *pte0)
113 114 115 116
{
    *pte0 &= ~0x80000000;
}

117
#if defined(TARGET_PPC64)
118
static always_inline int pte64_is_valid (target_ulong pte0)
119 120 121 122
{
    return pte0 & 0x0000000000000001ULL ? 1 : 0;
}

123
static always_inline void pte64_invalidate (target_ulong *pte0)
124 125 126 127 128
{
    *pte0 &= ~0x0000000000000001ULL;
}
#endif

129 130
#define PTE_PTEM_MASK 0x7FFFFFBF
#define PTE_CHECK_MASK (TARGET_PAGE_MASK | 0x7B)
131 132 133 134
#if defined(TARGET_PPC64)
#define PTE64_PTEM_MASK 0xFFFFFFFFFFFFFF80ULL
#define PTE64_CHECK_MASK (TARGET_PAGE_MASK | 0x7F)
#endif
135

136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199
static always_inline int pp_check (int key, int pp, int nx)
{
    int access;

    /* Compute access rights */
    /* When pp is 3/7, the result is undefined. Set it to noaccess */
    access = 0;
    if (key == 0) {
        switch (pp) {
        case 0x0:
        case 0x1:
        case 0x2:
            access |= PAGE_WRITE;
            /* No break here */
        case 0x3:
        case 0x6:
            access |= PAGE_READ;
            break;
        }
    } else {
        switch (pp) {
        case 0x0:
        case 0x6:
            access = 0;
            break;
        case 0x1:
        case 0x3:
            access = PAGE_READ;
            break;
        case 0x2:
            access = PAGE_READ | PAGE_WRITE;
            break;
        }
    }
    if (nx == 0)
        access |= PAGE_EXEC;

    return access;
}

static always_inline int check_prot (int prot, int rw, int access_type)
{
    int ret;

    if (access_type == ACCESS_CODE) {
        if (prot & PAGE_EXEC)
            ret = 0;
        else
            ret = -2;
    } else if (rw) {
        if (prot & PAGE_WRITE)
            ret = 0;
        else
            ret = -2;
    } else {
        if (prot & PAGE_READ)
            ret = 0;
        else
            ret = -2;
    }

    return ret;
}

200 201
static always_inline int _pte_check (mmu_ctx_t *ctx, int is_64b,
                                     target_ulong pte0, target_ulong pte1,
202
                                     int h, int rw, int type)
203
{
204
    target_ulong ptem, mmask;
205
    int access, ret, pteh, ptev, pp;
206 207 208 209

    access = 0;
    ret = -1;
    /* Check validity and table match */
210 211 212 213 214 215 216 217 218 219 220
#if defined(TARGET_PPC64)
    if (is_64b) {
        ptev = pte64_is_valid(pte0);
        pteh = (pte0 >> 1) & 1;
    } else
#endif
    {
        ptev = pte_is_valid(pte0);
        pteh = (pte0 >> 6) & 1;
    }
    if (ptev && h == pteh) {
221
        /* Check vsid & api */
222 223 224 225
#if defined(TARGET_PPC64)
        if (is_64b) {
            ptem = pte0 & PTE64_PTEM_MASK;
            mmask = PTE64_CHECK_MASK;
226
            pp = (pte1 & 0x00000003) | ((pte1 >> 61) & 0x00000004);
B
blueswir1 已提交
227
            ctx->nx  = (pte1 >> 2) & 1; /* No execute bit */
228
            ctx->nx |= (pte1 >> 3) & 1; /* Guarded bit    */
229 230 231 232 233
        } else
#endif
        {
            ptem = pte0 & PTE_PTEM_MASK;
            mmask = PTE_CHECK_MASK;
234
            pp = pte1 & 0x00000003;
235 236
        }
        if (ptem == ctx->ptem) {
237
            if (ctx->raddr != (target_phys_addr_t)-1ULL) {
238
                /* all matches should have equal RPN, WIMG & PP */
239
                if ((ctx->raddr & mmask) != (pte1 & mmask)) {
240
                    qemu_log("Bad RPN/WIMG/PP\n");
241 242 243 244
                    return -3;
                }
            }
            /* Compute access rights */
245
            access = pp_check(ctx->key, pp, ctx->nx);
246 247 248
            /* Keep the matching PTE informations */
            ctx->raddr = pte1;
            ctx->prot = access;
249 250
            ret = check_prot(ctx->prot, rw, type);
            if (ret == 0) {
251
                /* Access granted */
252
                LOG_MMU("PTE access granted !\n");
253 254
            } else {
                /* Access right violation */
255
                LOG_MMU("PTE access rejected\n");
256 257 258 259 260 261 262
            }
        }
    }

    return ret;
}

J
j_mayer 已提交
263 264 265
static always_inline int pte32_check (mmu_ctx_t *ctx,
                                      target_ulong pte0, target_ulong pte1,
                                      int h, int rw, int type)
266
{
267
    return _pte_check(ctx, 0, pte0, pte1, h, rw, type);
268 269 270
}

#if defined(TARGET_PPC64)
J
j_mayer 已提交
271 272 273
static always_inline int pte64_check (mmu_ctx_t *ctx,
                                      target_ulong pte0, target_ulong pte1,
                                      int h, int rw, int type)
274
{
275
    return _pte_check(ctx, 1, pte0, pte1, h, rw, type);
276 277 278
}
#endif

J
j_mayer 已提交
279 280
static always_inline int pte_update_flags (mmu_ctx_t *ctx, target_ulong *pte1p,
                                           int ret, int rw)
281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304
{
    int store = 0;

    /* Update page flags */
    if (!(*pte1p & 0x00000100)) {
        /* Update accessed flag */
        *pte1p |= 0x00000100;
        store = 1;
    }
    if (!(*pte1p & 0x00000080)) {
        if (rw == 1 && ret == 0) {
            /* Update changed flag */
            *pte1p |= 0x00000080;
            store = 1;
        } else {
            /* Force page fault for first write access */
            ctx->prot &= ~PAGE_WRITE;
        }
    }

    return store;
}

/* Software driven TLB helpers */
J
j_mayer 已提交
305 306
static always_inline int ppc6xx_tlb_getnum (CPUState *env, target_ulong eaddr,
                                            int way, int is_code)
307 308 309 310 311 312 313 314 315 316 317 318 319 320
{
    int nr;

    /* Select TLB num in a way from address */
    nr = (eaddr >> TARGET_PAGE_BITS) & (env->tlb_per_way - 1);
    /* Select TLB way */
    nr += env->tlb_per_way * way;
    /* 6xx have separate TLBs for instructions and data */
    if (is_code && env->id_tlbs == 1)
        nr += env->nb_tlb;

    return nr;
}

J
j_mayer 已提交
321
static always_inline void ppc6xx_tlb_invalidate_all (CPUState *env)
322
{
323
    ppc6xx_tlb_t *tlb;
324 325
    int nr, max;

326
    //LOG_SWTLB("Invalidate all TLBs\n");
327 328 329 330 331
    /* Invalidate all defined software TLB */
    max = env->nb_tlb;
    if (env->id_tlbs == 1)
        max *= 2;
    for (nr = 0; nr < max; nr++) {
332
        tlb = &env->tlb[nr].tlb6;
333 334 335 336 337
        pte_invalidate(&tlb->pte0);
    }
    tlb_flush(env, 1);
}

338 339 340 341
static always_inline void __ppc6xx_tlb_invalidate_virt (CPUState *env,
                                                        target_ulong eaddr,
                                                        int is_code,
                                                        int match_epn)
342
{
J
j_mayer 已提交
343
#if !defined(FLUSH_ALL_TLBS)
344
    ppc6xx_tlb_t *tlb;
345 346 347 348 349
    int way, nr;

    /* Invalidate ITLB + DTLB, all ways */
    for (way = 0; way < env->nb_ways; way++) {
        nr = ppc6xx_tlb_getnum(env, eaddr, way, is_code);
350
        tlb = &env->tlb[nr].tlb6;
351
        if (pte_is_valid(tlb->pte0) && (match_epn == 0 || eaddr == tlb->EPN)) {
352
            LOG_SWTLB("TLB invalidate %d/%d " ADDRX "\n",
353 354 355 356 357 358 359 360 361 362 363
                        nr, env->nb_tlb, eaddr);
            pte_invalidate(&tlb->pte0);
            tlb_flush_page(env, tlb->EPN);
        }
    }
#else
    /* XXX: PowerPC specification say this is valid as well */
    ppc6xx_tlb_invalidate_all(env);
#endif
}

J
j_mayer 已提交
364 365 366
static always_inline void ppc6xx_tlb_invalidate_virt (CPUState *env,
                                                      target_ulong eaddr,
                                                      int is_code)
367 368 369 370 371 372 373
{
    __ppc6xx_tlb_invalidate_virt(env, eaddr, is_code, 0);
}

void ppc6xx_tlb_store (CPUState *env, target_ulong EPN, int way, int is_code,
                       target_ulong pte0, target_ulong pte1)
{
374
    ppc6xx_tlb_t *tlb;
375 376 377
    int nr;

    nr = ppc6xx_tlb_getnum(env, EPN, way, is_code);
378
    tlb = &env->tlb[nr].tlb6;
379
    LOG_SWTLB("Set TLB %d/%d EPN " ADDRX " PTE0 " ADDRX
380
                " PTE1 " ADDRX "\n", nr, env->nb_tlb, EPN, pte0, pte1);
381 382 383 384 385 386 387 388 389
    /* Invalidate any pending reference in Qemu for this virtual address */
    __ppc6xx_tlb_invalidate_virt(env, EPN, is_code, 1);
    tlb->pte0 = pte0;
    tlb->pte1 = pte1;
    tlb->EPN = EPN;
    /* Store last way for LRU mechanism */
    env->last_way = way;
}

J
j_mayer 已提交
390 391 392
static always_inline int ppc6xx_tlb_check (CPUState *env, mmu_ctx_t *ctx,
                                           target_ulong eaddr, int rw,
                                           int access_type)
393
{
394
    ppc6xx_tlb_t *tlb;
395 396
    int nr, best, way;
    int ret;
397

398 399 400 401 402
    best = -1;
    ret = -1; /* No TLB found */
    for (way = 0; way < env->nb_ways; way++) {
        nr = ppc6xx_tlb_getnum(env, eaddr, way,
                               access_type == ACCESS_CODE ? 1 : 0);
403
        tlb = &env->tlb[nr].tlb6;
404 405
        /* This test "emulates" the PTE index match for hardware TLBs */
        if ((eaddr & TARGET_PAGE_MASK) != tlb->EPN) {
406
            LOG_SWTLB("TLB %d/%d %s [" ADDRX " " ADDRX
407
                        "] <> " ADDRX "\n",
408 409 410 411 412
                        nr, env->nb_tlb,
                        pte_is_valid(tlb->pte0) ? "valid" : "inval",
                        tlb->EPN, tlb->EPN + TARGET_PAGE_SIZE, eaddr);
            continue;
        }
413
        LOG_SWTLB("TLB %d/%d %s " ADDRX " <> " ADDRX " " ADDRX
414
                    " %c %c\n",
415 416 417 418
                    nr, env->nb_tlb,
                    pte_is_valid(tlb->pte0) ? "valid" : "inval",
                    tlb->EPN, eaddr, tlb->pte1,
                    rw ? 'S' : 'L', access_type == ACCESS_CODE ? 'I' : 'D');
419
        switch (pte32_check(ctx, tlb->pte0, tlb->pte1, 0, rw, access_type)) {
420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444
        case -3:
            /* TLB inconsistency */
            return -1;
        case -2:
            /* Access violation */
            ret = -2;
            best = nr;
            break;
        case -1:
        default:
            /* No match */
            break;
        case 0:
            /* access granted */
            /* XXX: we should go on looping to check all TLBs consistency
             *      but we can speed-up the whole thing as the
             *      result would be undefined if TLBs are not consistent.
             */
            ret = 0;
            best = nr;
            goto done;
        }
    }
    if (best != -1) {
    done:
445
        LOG_SWTLB("found TLB at addr " PADDRX " prot=%01x ret=%d\n",
446 447
                    ctx->raddr & TARGET_PAGE_MASK, ctx->prot, ret);
        /* Update page flags */
448
        pte_update_flags(ctx, &env->tlb[best].tlb6.pte1, ret, rw);
449 450 451 452 453
    }

    return ret;
}

454
/* Perform BAT hit & translation */
J
j_mayer 已提交
455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488
static always_inline void bat_size_prot (CPUState *env, target_ulong *blp,
                                         int *validp, int *protp,
                                         target_ulong *BATu, target_ulong *BATl)
{
    target_ulong bl;
    int pp, valid, prot;

    bl = (*BATu & 0x00001FFC) << 15;
    valid = 0;
    prot = 0;
    if (((msr_pr == 0) && (*BATu & 0x00000002)) ||
        ((msr_pr != 0) && (*BATu & 0x00000001))) {
        valid = 1;
        pp = *BATl & 0x00000003;
        if (pp != 0) {
            prot = PAGE_READ | PAGE_EXEC;
            if (pp == 0x2)
                prot |= PAGE_WRITE;
        }
    }
    *blp = bl;
    *validp = valid;
    *protp = prot;
}

static always_inline void bat_601_size_prot (CPUState *env,target_ulong *blp,
                                             int *validp, int *protp,
                                             target_ulong *BATu,
                                             target_ulong *BATl)
{
    target_ulong bl;
    int key, pp, valid, prot;

    bl = (*BATl & 0x0000003F) << 17;
489
    LOG_BATS("b %02x ==> bl " ADDRX " msk " ADDRX "\n",
490
                (uint8_t)(*BATl & 0x0000003F), bl, ~bl);
J
j_mayer 已提交
491 492 493 494 495 496 497 498 499 500 501 502 503 504 505
    prot = 0;
    valid = (*BATl >> 6) & 1;
    if (valid) {
        pp = *BATu & 0x00000003;
        if (msr_pr == 0)
            key = (*BATu >> 3) & 1;
        else
            key = (*BATu >> 2) & 1;
        prot = pp_check(key, pp, 0);
    }
    *blp = bl;
    *validp = valid;
    *protp = prot;
}

J
j_mayer 已提交
506 507
static always_inline int get_bat (CPUState *env, mmu_ctx_t *ctx,
                                  target_ulong virtual, int rw, int type)
508
{
509 510
    target_ulong *BATlt, *BATut, *BATu, *BATl;
    target_ulong base, BEPIl, BEPIu, bl;
J
j_mayer 已提交
511
    int i, valid, prot;
512 513
    int ret = -1;

514
    LOG_BATS("%s: %cBAT v " ADDRX "\n", __func__,
515
                type == ACCESS_CODE ? 'I' : 'D', virtual);
516 517 518 519 520 521 522 523 524 525 526
    switch (type) {
    case ACCESS_CODE:
        BATlt = env->IBAT[1];
        BATut = env->IBAT[0];
        break;
    default:
        BATlt = env->DBAT[1];
        BATut = env->DBAT[0];
        break;
    }
    base = virtual & 0xFFFC0000;
J
j_mayer 已提交
527
    for (i = 0; i < env->nb_BATs; i++) {
528 529 530 531
        BATu = &BATut[i];
        BATl = &BATlt[i];
        BEPIu = *BATu & 0xF0000000;
        BEPIl = *BATu & 0x0FFE0000;
J
j_mayer 已提交
532 533 534 535 536
        if (unlikely(env->mmu_model == POWERPC_MMU_601)) {
            bat_601_size_prot(env, &bl, &valid, &prot, BATu, BATl);
        } else {
            bat_size_prot(env, &bl, &valid, &prot, BATu, BATl);
        }
537
        LOG_BATS("%s: %cBAT%d v " ADDRX " BATu " ADDRX
538 539
                    " BATl " ADDRX "\n", __func__,
                    type == ACCESS_CODE ? 'I' : 'D', i, virtual, *BATu, *BATl);
540 541 542
        if ((virtual & 0xF0000000) == BEPIu &&
            ((virtual & 0x0FFE0000) & ~bl) == BEPIl) {
            /* BAT matches */
J
j_mayer 已提交
543
            if (valid != 0) {
544
                /* Get physical address */
545
                ctx->raddr = (*BATl & 0xF0000000) |
546
                    ((virtual & 0x0FFE0000 & bl) | (*BATl & 0x0FFE0000)) |
547
                    (virtual & 0x0001F000);
548
                /* Compute access rights */
J
j_mayer 已提交
549
                ctx->prot = prot;
550
                ret = check_prot(ctx->prot, rw, type);
551 552 553 554
                if (ret == 0)
                    LOG_BATS("BAT %d match: r " PADDRX " prot=%c%c\n",
                             i, ctx->raddr, ctx->prot & PAGE_READ ? 'R' : '-',
                             ctx->prot & PAGE_WRITE ? 'W' : '-');
555 556 557 558 559
                break;
            }
        }
    }
    if (ret < 0) {
560
#if defined(DEBUG_BATS)
561 562
        if (qemu_log_enabled()) {
            LOG_BATS("no BAT match for " ADDRX ":\n", virtual);
J
j_mayer 已提交
563 564 565 566 567 568
            for (i = 0; i < 4; i++) {
                BATu = &BATut[i];
                BATl = &BATlt[i];
                BEPIu = *BATu & 0xF0000000;
                BEPIl = *BATu & 0x0FFE0000;
                bl = (*BATu & 0x00001FFC) << 15;
569 570 571 572
                LOG_BATS("%s: %cBAT%d v " ADDRX " BATu " ADDRX
                         " BATl " ADDRX " \n\t" ADDRX " " ADDRX " " ADDRX "\n",
                         __func__, type == ACCESS_CODE ? 'I' : 'D', i, virtual,
                         *BATu, *BATl, BEPIu, BEPIl, bl);
J
j_mayer 已提交
573
            }
574 575 576 577 578 579 580 581
        }
#endif
    }
    /* No hit */
    return ret;
}

/* PTE table lookup */
582
static always_inline int _find_pte (mmu_ctx_t *ctx, int is_64b, int h,
B
blueswir1 已提交
583 584
                                    int rw, int type,
                                    int target_page_bits)
585
{
586 587
    target_ulong base, pte0, pte1;
    int i, good = -1;
588
    int ret, r;
589

590 591
    ret = -1; /* No entry found */
    base = ctx->pg_addr[h];
592
    for (i = 0; i < 8; i++) {
593 594 595
#if defined(TARGET_PPC64)
        if (is_64b) {
            pte0 = ldq_phys(base + (i * 16));
B
blueswir1 已提交
596 597 598 599 600 601 602 603
            pte1 = ldq_phys(base + (i * 16) + 8);

            /* We have a TLB that saves 4K pages, so let's
             * split a huge page to 4k chunks */
            if (target_page_bits != TARGET_PAGE_BITS)
                pte1 |= (ctx->eaddr & (( 1 << target_page_bits ) - 1))
                        & TARGET_PAGE_MASK;

604
            r = pte64_check(ctx, pte0, pte1, h, rw, type);
605
            LOG_MMU("Load pte from " ADDRX " => " ADDRX " " ADDRX
606
                        " %d %d %d " ADDRX "\n",
607 608 609
                        base + (i * 16), pte0, pte1,
                        (int)(pte0 & 1), h, (int)((pte0 >> 1) & 1),
                        ctx->ptem);
610 611 612 613 614
        } else
#endif
        {
            pte0 = ldl_phys(base + (i * 8));
            pte1 =  ldl_phys(base + (i * 8) + 4);
615
            r = pte32_check(ctx, pte0, pte1, h, rw, type);
616
            LOG_MMU("Load pte from " ADDRX " => " ADDRX " " ADDRX
617
                        " %d %d %d " ADDRX "\n",
618 619 620 621
                        base + (i * 8), pte0, pte1,
                        (int)(pte0 >> 31), h, (int)((pte0 >> 6) & 1),
                        ctx->ptem);
        }
622
        switch (r) {
623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643
        case -3:
            /* PTE inconsistency */
            return -1;
        case -2:
            /* Access violation */
            ret = -2;
            good = i;
            break;
        case -1:
        default:
            /* No PTE match */
            break;
        case 0:
            /* access granted */
            /* XXX: we should go on looping to check all PTEs consistency
             *      but if we can speed-up the whole thing as the
             *      result would be undefined if PTEs are not consistent.
             */
            ret = 0;
            good = i;
            goto done;
644 645 646
        }
    }
    if (good != -1) {
647
    done:
648
        LOG_MMU("found PTE at addr " PADDRX " prot=%01x ret=%d\n",
649
                    ctx->raddr, ctx->prot, ret);
650
        /* Update page flags */
651
        pte1 = ctx->raddr;
652 653 654 655 656 657 658 659 660 661
        if (pte_update_flags(ctx, &pte1, ret, rw) == 1) {
#if defined(TARGET_PPC64)
            if (is_64b) {
                stq_phys_notdirty(base + (good * 16) + 8, pte1);
            } else
#endif
            {
                stl_phys_notdirty(base + (good * 8) + 4, pte1);
            }
        }
662 663 664
    }

    return ret;
B
bellard 已提交
665 666
}

B
blueswir1 已提交
667 668
static always_inline int find_pte32 (mmu_ctx_t *ctx, int h, int rw,
                                     int type, int target_page_bits)
669
{
B
blueswir1 已提交
670
    return _find_pte(ctx, 0, h, rw, type, target_page_bits);
671 672 673
}

#if defined(TARGET_PPC64)
B
blueswir1 已提交
674 675
static always_inline int find_pte64 (mmu_ctx_t *ctx, int h, int rw,
                                     int type, int target_page_bits)
676
{
B
blueswir1 已提交
677
    return _find_pte(ctx, 1, h, rw, type, target_page_bits);
678 679 680
}
#endif

681
static always_inline int find_pte (CPUState *env, mmu_ctx_t *ctx,
B
blueswir1 已提交
682 683
                                   int h, int rw, int type,
                                   int target_page_bits)
684 685
{
#if defined(TARGET_PPC64)
686
    if (env->mmu_model & POWERPC_MMU_64)
B
blueswir1 已提交
687
        return find_pte64(ctx, h, rw, type, target_page_bits);
688 689
#endif

B
blueswir1 已提交
690
    return find_pte32(ctx, h, rw, type, target_page_bits);
691 692 693
}

#if defined(TARGET_PPC64)
B
blueswir1 已提交
694
static ppc_slb_t *slb_get_entry(CPUPPCState *env, int nr)
695
{
B
blueswir1 已提交
696 697 698 699 700 701 702 703 704 705 706 707 708 709 710
    ppc_slb_t *retval = &env->slb[nr];

#if 0 // XXX implement bridge mode?
    if (env->spr[SPR_ASR] & 1) {
        target_phys_addr_t sr_base;

        sr_base = env->spr[SPR_ASR] & 0xfffffffffffff000;
        sr_base += (12 * nr);

        retval->tmp64 = ldq_phys(sr_base);
        retval->tmp = ldl_phys(sr_base + 8);
    }
#endif

    return retval;
711 712
}

B
blueswir1 已提交
713
static void slb_set_entry(CPUPPCState *env, int nr, ppc_slb_t *slb)
714
{
B
blueswir1 已提交
715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731
    ppc_slb_t *entry = &env->slb[nr];

    if (slb == entry)
        return;

    entry->tmp64 = slb->tmp64;
    entry->tmp = slb->tmp;
}

static always_inline int slb_is_valid (ppc_slb_t *slb)
{
    return (int)(slb->tmp64 & 0x0000000008000000ULL);
}

static always_inline void slb_invalidate (ppc_slb_t *slb)
{
    slb->tmp64 &= ~0x0000000008000000ULL;
732 733
}

J
j_mayer 已提交
734 735
static always_inline int slb_lookup (CPUPPCState *env, target_ulong eaddr,
                                     target_ulong *vsid,
B
blueswir1 已提交
736 737
                                     target_ulong *page_mask, int *attr,
                                     int *target_page_bits)
738 739 740 741 742
{
    target_ulong mask;
    int n, ret;

    ret = -5;
B
blueswir1 已提交
743
    LOG_SLB("%s: eaddr " ADDRX "\n", __func__, eaddr);
744
    mask = 0x0000000000000000ULL; /* Avoid gcc warning */
745
    for (n = 0; n < env->slb_nr; n++) {
B
blueswir1 已提交
746 747 748 749 750
        ppc_slb_t *slb = slb_get_entry(env, n);

        LOG_SLB("%s: seg %d %016" PRIx64 " %08"
                    PRIx32 "\n", __func__, n, slb->tmp64, slb->tmp);
        if (slb_is_valid(slb)) {
751
            /* SLB entry is valid */
B
blueswir1 已提交
752
            if (slb->tmp & 0x8) {
B
blueswir1 已提交
753
                /* 1 TB Segment */
754
                mask = 0xFFFF000000000000ULL;
B
blueswir1 已提交
755 756 757 758 759 760 761
                if (target_page_bits)
                    *target_page_bits = 24; // XXX 16M pages?
            } else {
                /* 256MB Segment */
                mask = 0xFFFFFFFFF0000000ULL;
                if (target_page_bits)
                    *target_page_bits = TARGET_PAGE_BITS;
762
            }
B
blueswir1 已提交
763
            if ((eaddr & mask) == (slb->tmp64 & mask)) {
764
                /* SLB match */
B
blueswir1 已提交
765
                *vsid = ((slb->tmp64 << 24) | (slb->tmp >> 8)) & 0x0003FFFFFFFFFFFFULL;
766
                *page_mask = ~mask;
B
blueswir1 已提交
767
                *attr = slb->tmp & 0xFF;
768
                ret = n;
769 770 771 772 773 774
                break;
            }
        }
    }

    return ret;
B
bellard 已提交
775
}
776

777 778 779 780 781
void ppc_slb_invalidate_all (CPUPPCState *env)
{
    int n, do_invalidate;

    do_invalidate = 0;
782 783
    /* XXX: Warning: slbia never invalidates the first segment */
    for (n = 1; n < env->slb_nr; n++) {
B
blueswir1 已提交
784 785 786 787 788
        ppc_slb_t *slb = slb_get_entry(env, n);

        if (slb_is_valid(slb)) {
            slb_invalidate(slb);
            slb_set_entry(env, n, slb);
789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805
            /* XXX: given the fact that segment size is 256 MB or 1TB,
             *      and we still don't have a tlb_flush_mask(env, n, mask)
             *      in Qemu, we just invalidate all TLBs
             */
            do_invalidate = 1;
        }
    }
    if (do_invalidate)
        tlb_flush(env, 1);
}

void ppc_slb_invalidate_one (CPUPPCState *env, uint64_t T0)
{
    target_ulong vsid, page_mask;
    int attr;
    int n;

B
blueswir1 已提交
806
    n = slb_lookup(env, T0, &vsid, &page_mask, &attr, NULL);
807
    if (n >= 0) {
B
blueswir1 已提交
808 809 810 811 812
        ppc_slb_t *slb = slb_get_entry(env, n);

        if (slb_is_valid(slb)) {
            slb_invalidate(slb);
            slb_set_entry(env, n, slb);
813 814 815 816 817 818 819 820 821
            /* XXX: given the fact that segment size is 256 MB or 1TB,
             *      and we still don't have a tlb_flush_mask(env, n, mask)
             *      in Qemu, we just invalidate all TLBs
             */
            tlb_flush(env, 1);
        }
    }
}

822 823 824
target_ulong ppc_load_slb (CPUPPCState *env, int slb_nr)
{
    target_ulong rt;
B
blueswir1 已提交
825 826 827
    ppc_slb_t *slb = slb_get_entry(env, slb_nr);

    if (slb_is_valid(slb)) {
828 829
        /* SLB entry is valid */
        /* Copy SLB bits 62:88 to Rt 37:63 (VSID 23:49) */
B
blueswir1 已提交
830 831
        rt = slb->tmp >> 8;             /* 65:88 => 40:63 */
        rt |= (slb->tmp64 & 0x7) << 24; /* 62:64 => 37:39 */
832
        /* Copy SLB bits 89:92 to Rt 33:36 (KsKpNL) */
B
blueswir1 已提交
833
        rt |= ((slb->tmp >> 4) & 0xF) << 27;
834 835 836
    } else {
        rt = 0;
    }
B
blueswir1 已提交
837 838
    LOG_SLB("%s: %016" PRIx64 " %08" PRIx32 " => %d "
                ADDRX "\n", __func__, slb->tmp64, slb->tmp, slb_nr, rt);
839 840 841 842

    return rt;
}

B
blueswir1 已提交
843
void ppc_store_slb (CPUPPCState *env, target_ulong rb, target_ulong rs)
844
{
B
blueswir1 已提交
845
    ppc_slb_t *slb;
846

B
blueswir1 已提交
847 848 849 850 851 852 853 854 855 856 857
    uint64_t vsid;
    uint64_t esid;
    int flags, valid, slb_nr;

    vsid = rs >> 12;
    flags = ((rs >> 8) & 0xf);

    esid = rb >> 28;
    valid = (rb & (1 << 27));
    slb_nr = rb & 0xfff;

B
blueswir1 已提交
858 859 860
    slb = slb_get_entry(env, slb_nr);
    slb->tmp64 = (esid << 28) | valid | (vsid >> 24);
    slb->tmp = (vsid << 8) | (flags << 3);
B
blueswir1 已提交
861

B
blueswir1 已提交
862
    LOG_SLB("%s: %d " ADDRX " - " ADDRX " => %016" PRIx64
863 864
            " %08" PRIx32 "\n", __func__,
            slb_nr, rb, rs, slb->tmp64, slb->tmp);
B
blueswir1 已提交
865

B
blueswir1 已提交
866
    slb_set_entry(env, slb_nr, slb);
867
}
868
#endif /* defined(TARGET_PPC64) */
B
bellard 已提交
869

870
/* Perform segment based translation */
871 872 873 874
static always_inline target_phys_addr_t get_pgaddr (target_phys_addr_t sdr1,
                                                    int sdr_sh,
                                                    target_phys_addr_t hash,
                                                    target_phys_addr_t mask)
875
{
876
    return (sdr1 & ((target_phys_addr_t)(-1ULL) << sdr_sh)) | (hash & mask);
877 878
}

J
j_mayer 已提交
879 880
static always_inline int get_segment (CPUState *env, mmu_ctx_t *ctx,
                                      target_ulong eaddr, int rw, int type)
B
bellard 已提交
881
{
882
    target_phys_addr_t sdr, hash, mask, sdr_mask, htab_mask;
883 884 885
    target_ulong sr, vsid, vsid_mask, pgidx, page_mask;
#if defined(TARGET_PPC64)
    int attr;
886
#endif
B
blueswir1 已提交
887
    int ds, vsid_sh, sdr_sh, pr, target_page_bits;
888 889
    int ret, ret2;

890
    pr = msr_pr;
891
#if defined(TARGET_PPC64)
892
    if (env->mmu_model & POWERPC_MMU_64) {
893
        LOG_MMU("Check SLBs\n");
B
blueswir1 已提交
894 895
        ret = slb_lookup(env, eaddr, &vsid, &page_mask, &attr,
                         &target_page_bits);
896 897
        if (ret < 0)
            return ret;
898 899
        ctx->key = ((attr & 0x40) && (pr != 0)) ||
            ((attr & 0x80) && (pr == 0)) ? 1 : 0;
900
        ds = 0;
B
blueswir1 已提交
901 902
        ctx->nx = attr & 0x10 ? 1 : 0;
        ctx->eaddr = eaddr;
903 904 905 906 907 908 909 910 911
        vsid_mask = 0x00003FFFFFFFFF80ULL;
        vsid_sh = 7;
        sdr_sh = 18;
        sdr_mask = 0x3FF80;
    } else
#endif /* defined(TARGET_PPC64) */
    {
        sr = env->sr[eaddr >> 28];
        page_mask = 0x0FFFFFFF;
912 913
        ctx->key = (((sr & 0x20000000) && (pr != 0)) ||
                    ((sr & 0x40000000) && (pr == 0))) ? 1 : 0;
914
        ds = sr & 0x80000000 ? 1 : 0;
915
        ctx->nx = sr & 0x10000000 ? 1 : 0;
916 917 918 919 920
        vsid = sr & 0x00FFFFFF;
        vsid_mask = 0x01FFFFC0;
        vsid_sh = 6;
        sdr_sh = 16;
        sdr_mask = 0xFFC0;
B
blueswir1 已提交
921
        target_page_bits = TARGET_PAGE_BITS;
922
        LOG_MMU("Check segment v=" ADDRX " %d " ADDRX
923
                    " nip=" ADDRX " lr=" ADDRX " ir=%d dr=%d pr=%d %d t=%d\n",
924
                    eaddr, (int)(eaddr >> 28), sr, env->nip,
925 926
                    env->lr, (int)msr_ir, (int)msr_dr, pr != 0 ? 1 : 0,
                    rw, type);
927
    }
928
    LOG_MMU("pte segment: key=%d ds %d nx %d vsid " ADDRX "\n",
929
                ctx->key, ds, ctx->nx, vsid);
930 931
    ret = -1;
    if (!ds) {
932
        /* Check if instruction fetch is allowed, if needed */
933
        if (type != ACCESS_CODE || ctx->nx == 0) {
934
            /* Page address translation */
935 936
            /* Primary table address */
            sdr = env->sdr1;
B
blueswir1 已提交
937
            pgidx = (eaddr & page_mask) >> target_page_bits;
938
#if defined(TARGET_PPC64)
939
            if (env->mmu_model & POWERPC_MMU_64) {
940 941 942 943 944 945 946 947 948 949
                htab_mask = 0x0FFFFFFF >> (28 - (sdr & 0x1F));
                /* XXX: this is false for 1 TB segments */
                hash = ((vsid ^ pgidx) << vsid_sh) & vsid_mask;
            } else
#endif
            {
                htab_mask = sdr & 0x000001FF;
                hash = ((vsid ^ pgidx) << vsid_sh) & vsid_mask;
            }
            mask = (htab_mask << sdr_sh) | sdr_mask;
950
            LOG_MMU("sdr " PADDRX " sh %d hash " PADDRX
951 952
                        " mask " PADDRX " " ADDRX "\n",
                        sdr, sdr_sh, hash, mask, page_mask);
953
            ctx->pg_addr[0] = get_pgaddr(sdr, sdr_sh, hash, mask);
954
            /* Secondary table address */
955
            hash = (~hash) & vsid_mask;
956
            LOG_MMU("sdr " PADDRX " sh %d hash " PADDRX
957 958
                        " mask " PADDRX "\n",
                        sdr, sdr_sh, hash, mask);
959 960
            ctx->pg_addr[1] = get_pgaddr(sdr, sdr_sh, hash, mask);
#if defined(TARGET_PPC64)
961
            if (env->mmu_model & POWERPC_MMU_64) {
962
                /* Only 5 bits of the page index are used in the AVPN */
B
blueswir1 已提交
963 964 965 966 967 968
                if (target_page_bits > 23) {
                    ctx->ptem = (vsid << 12) |
                                ((pgidx << (target_page_bits - 16)) & 0xF80);
                } else {
                    ctx->ptem = (vsid << 12) | ((pgidx >> 4) & 0x0F80);
                }
969 970 971 972 973
            } else
#endif
            {
                ctx->ptem = (vsid << 7) | (pgidx >> 10);
            }
974
            /* Initialize real address with an invalid value */
975
            ctx->raddr = (target_phys_addr_t)-1ULL;
976 977
            if (unlikely(env->mmu_model == POWERPC_MMU_SOFT_6xx ||
                         env->mmu_model == POWERPC_MMU_SOFT_74xx)) {
978 979 980
                /* Software TLB search */
                ret = ppc6xx_tlb_check(env, ctx, eaddr, rw, type);
            } else {
981
                LOG_MMU("0 sdr1=" PADDRX " vsid=" ADDRX " "
982 983 984
                            "api=" ADDRX " hash=" PADDRX
                            " pg_addr=" PADDRX "\n",
                            sdr, vsid, pgidx, hash, ctx->pg_addr[0]);
985
                /* Primary table lookup */
B
blueswir1 已提交
986
                ret = find_pte(env, ctx, 0, rw, type, target_page_bits);
987 988
                if (ret < 0) {
                    /* Secondary table lookup */
989 990
                    if (eaddr != 0xEFFFFFFF)
                        LOG_MMU("1 sdr1=" PADDRX " vsid=" ADDRX " "
991 992 993
                                "api=" ADDRX " hash=" PADDRX
                                " pg_addr=" PADDRX "\n",
                                sdr, vsid, pgidx, hash, ctx->pg_addr[1]);
B
blueswir1 已提交
994 995
                    ret2 = find_pte(env, ctx, 1, rw, type,
                                    target_page_bits);
996 997 998
                    if (ret2 != -1)
                        ret = ret2;
                }
999
            }
1000
#if defined (DUMP_PAGE_TABLES)
1001
            if (qemu_log_enabled()) {
J
j_mayer 已提交
1002 1003
                target_phys_addr_t curaddr;
                uint32_t a0, a1, a2, a3;
1004 1005
                qemu_log("Page table: " PADDRX " len " PADDRX "\n",
                          sdr, mask + 0x80);
J
j_mayer 已提交
1006 1007 1008 1009 1010 1011 1012
                for (curaddr = sdr; curaddr < (sdr + mask + 0x80);
                     curaddr += 16) {
                    a0 = ldl_phys(curaddr);
                    a1 = ldl_phys(curaddr + 4);
                    a2 = ldl_phys(curaddr + 8);
                    a3 = ldl_phys(curaddr + 12);
                    if (a0 != 0 || a1 != 0 || a2 != 0 || a3 != 0) {
1013 1014
                        qemu_log(PADDRX ": %08x %08x %08x %08x\n",
                                  curaddr, a0, a1, a2, a3);
1015
                    }
J
j_mayer 已提交
1016 1017
                }
            }
1018
#endif
1019
        } else {
1020
            LOG_MMU("No access allowed\n");
1021
            ret = -3;
1022 1023
        }
    } else {
1024
        LOG_MMU("direct store...\n");
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043
        /* Direct-store segment : absolutely *BUGGY* for now */
        switch (type) {
        case ACCESS_INT:
            /* Integer load/store : only access allowed */
            break;
        case ACCESS_CODE:
            /* No code fetch is allowed in direct-store areas */
            return -4;
        case ACCESS_FLOAT:
            /* Floating point load/store */
            return -4;
        case ACCESS_RES:
            /* lwarx, ldarx or srwcx. */
            return -4;
        case ACCESS_CACHE:
            /* dcba, dcbt, dcbtst, dcbf, dcbi, dcbst, dcbz, or icbi */
            /* Should make the instruction do no-op.
             * As it already do no-op, it's quite easy :-)
             */
1044
            ctx->raddr = eaddr;
1045 1046 1047 1048 1049
            return 0;
        case ACCESS_EXT:
            /* eciwx or ecowx */
            return -4;
        default:
1050
            qemu_log("ERROR: instruction should not need "
1051 1052 1053
                        "address translation\n");
            return -4;
        }
1054 1055
        if ((rw == 1 || ctx->key != 1) && (rw == 0 || ctx->key != 0)) {
            ctx->raddr = eaddr;
1056 1057 1058 1059
            ret = 2;
        } else {
            ret = -2;
        }
B
bellard 已提交
1060
    }
1061 1062

    return ret;
B
bellard 已提交
1063 1064
}

1065
/* Generic TLB check function for embedded PowerPC implementations */
J
j_mayer 已提交
1066 1067 1068 1069
static always_inline int ppcemb_tlb_check (CPUState *env, ppcemb_tlb_t *tlb,
                                           target_phys_addr_t *raddrp,
                                           target_ulong address,
                                           uint32_t pid, int ext, int i)
1070 1071 1072 1073 1074
{
    target_ulong mask;

    /* Check valid flag */
    if (!(tlb->prot & PAGE_VALID)) {
1075
        qemu_log("%s: TLB %d not valid\n", __func__, i);
1076 1077 1078
        return -1;
    }
    mask = ~(tlb->size - 1);
1079
    LOG_SWTLB("%s: TLB %d address " ADDRX " PID %u <=> " ADDRX
1080 1081
                " " ADDRX " %u\n",
                __func__, i, address, pid, tlb->EPN, mask, (uint32_t)tlb->PID);
1082
    /* Check PID */
1083
    if (tlb->PID != 0 && tlb->PID != pid)
1084 1085 1086 1087 1088
        return -1;
    /* Check effective address */
    if ((address & mask) != tlb->EPN)
        return -1;
    *raddrp = (tlb->RPN & mask) | (address & ~mask);
1089
#if (TARGET_PHYS_ADDR_BITS >= 36)
1090 1091 1092 1093
    if (ext) {
        /* Extend the physical address to 36 bits */
        *raddrp |= (target_phys_addr_t)(tlb->RPN & 0xF) << 32;
    }
1094
#endif
1095 1096 1097 1098 1099

    return 0;
}

/* Generic TLB search function for PowerPC embedded implementations */
1100
int ppcemb_tlb_search (CPUPPCState *env, target_ulong address, uint32_t pid)
1101 1102 1103 1104 1105 1106 1107
{
    ppcemb_tlb_t *tlb;
    target_phys_addr_t raddr;
    int i, ret;

    /* Default return value is no match */
    ret = -1;
1108
    for (i = 0; i < env->nb_tlb; i++) {
1109
        tlb = &env->tlb[i].tlbe;
1110
        if (ppcemb_tlb_check(env, tlb, &raddr, address, pid, 0, i) == 0) {
1111 1112 1113 1114 1115 1116 1117 1118
            ret = i;
            break;
        }
    }

    return ret;
}

1119
/* Helpers specific to PowerPC 40x implementations */
J
j_mayer 已提交
1120
static always_inline void ppc4xx_tlb_invalidate_all (CPUState *env)
1121 1122 1123 1124 1125 1126
{
    ppcemb_tlb_t *tlb;
    int i;

    for (i = 0; i < env->nb_tlb; i++) {
        tlb = &env->tlb[i].tlbe;
1127
        tlb->prot &= ~PAGE_VALID;
1128
    }
1129
    tlb_flush(env, 1);
1130 1131
}

J
j_mayer 已提交
1132 1133 1134
static always_inline void ppc4xx_tlb_invalidate_virt (CPUState *env,
                                                      target_ulong eaddr,
                                                      uint32_t pid)
J
j_mayer 已提交
1135
{
1136
#if !defined(FLUSH_ALL_TLBS)
J
j_mayer 已提交
1137
    ppcemb_tlb_t *tlb;
1138 1139
    target_phys_addr_t raddr;
    target_ulong page, end;
J
j_mayer 已提交
1140 1141 1142 1143
    int i;

    for (i = 0; i < env->nb_tlb; i++) {
        tlb = &env->tlb[i].tlbe;
1144
        if (ppcemb_tlb_check(env, tlb, &raddr, eaddr, pid, 0, i) == 0) {
J
j_mayer 已提交
1145 1146 1147 1148
            end = tlb->EPN + tlb->size;
            for (page = tlb->EPN; page < end; page += TARGET_PAGE_SIZE)
                tlb_flush_page(env, page);
            tlb->prot &= ~PAGE_VALID;
1149
            break;
J
j_mayer 已提交
1150 1151
        }
    }
1152 1153 1154
#else
    ppc4xx_tlb_invalidate_all(env);
#endif
J
j_mayer 已提交
1155 1156
}

A
aurel32 已提交
1157
static int mmu40x_get_physical_address (CPUState *env, mmu_ctx_t *ctx,
1158
                                 target_ulong address, int rw, int access_type)
J
j_mayer 已提交
1159 1160 1161
{
    ppcemb_tlb_t *tlb;
    target_phys_addr_t raddr;
1162
    int i, ret, zsel, zpr, pr;
1163

1164
    ret = -1;
1165
    raddr = (target_phys_addr_t)-1ULL;
1166
    pr = msr_pr;
J
j_mayer 已提交
1167 1168
    for (i = 0; i < env->nb_tlb; i++) {
        tlb = &env->tlb[i].tlbe;
1169 1170
        if (ppcemb_tlb_check(env, tlb, &raddr, address,
                             env->spr[SPR_40x_PID], 0, i) < 0)
J
j_mayer 已提交
1171 1172 1173
            continue;
        zsel = (tlb->attr >> 4) & 0xF;
        zpr = (env->spr[SPR_40x_ZPR] >> (28 - (2 * zsel))) & 0x3;
1174
        LOG_SWTLB("%s: TLB %d zsel %d zpr %d rw %d attr %08x\n",
J
j_mayer 已提交
1175
                    __func__, i, zsel, zpr, rw, tlb->attr);
1176 1177 1178
        /* Check execute enable bit */
        switch (zpr) {
        case 0x2:
1179
            if (pr != 0)
1180 1181 1182 1183 1184 1185 1186 1187
                goto check_perms;
            /* No break here */
        case 0x3:
            /* All accesses granted */
            ctx->prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
            ret = 0;
            break;
        case 0x0:
1188
            if (pr != 0) {
1189 1190
                ctx->prot = 0;
                ret = -2;
J
j_mayer 已提交
1191 1192
                break;
            }
1193 1194 1195 1196 1197 1198 1199 1200 1201
            /* No break here */
        case 0x1:
        check_perms:
            /* Check from TLB entry */
            /* XXX: there is a problem here or in the TLB fill code... */
            ctx->prot = tlb->prot;
            ctx->prot |= PAGE_EXEC;
            ret = check_prot(ctx->prot, rw, access_type);
            break;
J
j_mayer 已提交
1202 1203 1204
        }
        if (ret >= 0) {
            ctx->raddr = raddr;
1205
            LOG_SWTLB("%s: access granted " ADDRX " => " PADDRX
1206 1207 1208
                        " %d %d\n", __func__, address, ctx->raddr, ctx->prot,
                        ret);
            return 0;
J
j_mayer 已提交
1209 1210
        }
    }
1211
    LOG_SWTLB("%s: access refused " ADDRX " => " PADDRX
1212 1213
                " %d %d\n", __func__, address, raddr, ctx->prot,
                ret);
1214

J
j_mayer 已提交
1215 1216 1217
    return ret;
}

1218 1219 1220 1221 1222 1223 1224 1225 1226
void store_40x_sler (CPUPPCState *env, uint32_t val)
{
    /* XXX: TO BE FIXED */
    if (val != 0x00000000) {
        cpu_abort(env, "Little-endian regions are not supported by now\n");
    }
    env->spr[SPR_405_SLER] = val;
}

A
aurel32 已提交
1227 1228 1229
static int mmubooke_get_physical_address (CPUState *env, mmu_ctx_t *ctx,
                                          target_ulong address, int rw,
                                          int access_type)
1230 1231 1232 1233 1234 1235
{
    ppcemb_tlb_t *tlb;
    target_phys_addr_t raddr;
    int i, prot, ret;

    ret = -1;
1236
    raddr = (target_phys_addr_t)-1ULL;
1237 1238 1239 1240 1241
    for (i = 0; i < env->nb_tlb; i++) {
        tlb = &env->tlb[i].tlbe;
        if (ppcemb_tlb_check(env, tlb, &raddr, address,
                             env->spr[SPR_BOOKE_PID], 1, i) < 0)
            continue;
1242
        if (msr_pr != 0)
1243 1244 1245 1246 1247
            prot = tlb->prot & 0xF;
        else
            prot = (tlb->prot >> 4) & 0xF;
        /* Check the address space */
        if (access_type == ACCESS_CODE) {
1248
            if (msr_ir != (tlb->attr & 1))
1249 1250 1251 1252 1253 1254 1255 1256
                continue;
            ctx->prot = prot;
            if (prot & PAGE_EXEC) {
                ret = 0;
                break;
            }
            ret = -3;
        } else {
1257
            if (msr_dr != (tlb->attr & 1))
1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
                continue;
            ctx->prot = prot;
            if ((!rw && prot & PAGE_READ) || (rw && (prot & PAGE_WRITE))) {
                ret = 0;
                break;
            }
            ret = -2;
        }
    }
    if (ret >= 0)
        ctx->raddr = raddr;

    return ret;
}

J
j_mayer 已提交
1273 1274
static always_inline int check_physical (CPUState *env, mmu_ctx_t *ctx,
                                         target_ulong eaddr, int rw)
1275 1276
{
    int in_plb, ret;
1277

1278
    ctx->raddr = eaddr;
1279
    ctx->prot = PAGE_READ | PAGE_EXEC;
1280
    ret = 0;
1281 1282
    switch (env->mmu_model) {
    case POWERPC_MMU_32B:
J
j_mayer 已提交
1283
    case POWERPC_MMU_601:
1284
    case POWERPC_MMU_SOFT_6xx:
1285
    case POWERPC_MMU_SOFT_74xx:
1286
    case POWERPC_MMU_SOFT_4xx:
1287
    case POWERPC_MMU_REAL:
1288
    case POWERPC_MMU_BOOKE:
1289 1290 1291
        ctx->prot |= PAGE_WRITE;
        break;
#if defined(TARGET_PPC64)
1292
    case POWERPC_MMU_620:
1293
    case POWERPC_MMU_64B:
1294
        /* Real address are 60 bits long */
1295
        ctx->raddr &= 0x0FFFFFFFFFFFFFFFULL;
1296 1297
        ctx->prot |= PAGE_WRITE;
        break;
1298
#endif
1299
    case POWERPC_MMU_SOFT_4xx_Z:
1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319
        if (unlikely(msr_pe != 0)) {
            /* 403 family add some particular protections,
             * using PBL/PBU registers for accesses with no translation.
             */
            in_plb =
                /* Check PLB validity */
                (env->pb[0] < env->pb[1] &&
                 /* and address in plb area */
                 eaddr >= env->pb[0] && eaddr < env->pb[1]) ||
                (env->pb[2] < env->pb[3] &&
                 eaddr >= env->pb[2] && eaddr < env->pb[3]) ? 1 : 0;
            if (in_plb ^ msr_px) {
                /* Access in protected area */
                if (rw == 1) {
                    /* Access is not allowed */
                    ret = -2;
                }
            } else {
                /* Read-write access is allowed */
                ctx->prot |= PAGE_WRITE;
1320 1321
            }
        }
1322
        break;
1323 1324 1325 1326
    case POWERPC_MMU_MPC8xx:
        /* XXX: TODO */
        cpu_abort(env, "MPC8xx MMU model is not implemented\n");
        break;
1327
    case POWERPC_MMU_BOOKE_FSL:
1328 1329 1330 1331 1332 1333
        /* XXX: TODO */
        cpu_abort(env, "BookE FSL MMU model not implemented\n");
        break;
    default:
        cpu_abort(env, "Unknown or invalid MMU model\n");
        return -1;
1334 1335 1336 1337 1338 1339
    }

    return ret;
}

int get_physical_address (CPUState *env, mmu_ctx_t *ctx, target_ulong eaddr,
J
j_mayer 已提交
1340
                          int rw, int access_type)
1341 1342
{
    int ret;
1343

B
bellard 已提交
1344
#if 0
1345
    qemu_log("%s\n", __func__);
1346
#endif
B
bellard 已提交
1347 1348
    if ((access_type == ACCESS_CODE && msr_ir == 0) ||
        (access_type != ACCESS_CODE && msr_dr == 0)) {
1349
        /* No address translation */
1350
        ret = check_physical(env, ctx, eaddr, rw);
1351
    } else {
1352
        ret = -1;
1353 1354
        switch (env->mmu_model) {
        case POWERPC_MMU_32B:
J
j_mayer 已提交
1355
        case POWERPC_MMU_601:
1356
        case POWERPC_MMU_SOFT_6xx:
1357
        case POWERPC_MMU_SOFT_74xx:
B
blueswir1 已提交
1358 1359 1360
            /* Try to find a BAT */
            if (env->nb_BATs != 0)
                ret = get_bat(env, ctx, eaddr, rw, access_type);
1361
#if defined(TARGET_PPC64)
1362
        case POWERPC_MMU_620:
1363
        case POWERPC_MMU_64B:
1364
#endif
J
j_mayer 已提交
1365
            if (ret < 0) {
1366
                /* We didn't match any BAT entry or don't have BATs */
J
j_mayer 已提交
1367 1368 1369
                ret = get_segment(env, ctx, eaddr, rw, access_type);
            }
            break;
1370 1371
        case POWERPC_MMU_SOFT_4xx:
        case POWERPC_MMU_SOFT_4xx_Z:
1372
            ret = mmu40x_get_physical_address(env, ctx, eaddr,
J
j_mayer 已提交
1373 1374
                                              rw, access_type);
            break;
1375
        case POWERPC_MMU_BOOKE:
1376 1377 1378
            ret = mmubooke_get_physical_address(env, ctx, eaddr,
                                                rw, access_type);
            break;
1379 1380 1381 1382
        case POWERPC_MMU_MPC8xx:
            /* XXX: TODO */
            cpu_abort(env, "MPC8xx MMU model is not implemented\n");
            break;
1383
        case POWERPC_MMU_BOOKE_FSL:
1384 1385 1386
            /* XXX: TODO */
            cpu_abort(env, "BookE FSL MMU model not implemented\n");
            return -1;
1387 1388
        case POWERPC_MMU_REAL:
            cpu_abort(env, "PowerPC in real mode do not do any translation\n");
1389
            return -1;
1390 1391
        default:
            cpu_abort(env, "Unknown or invalid MMU model\n");
J
j_mayer 已提交
1392
            return -1;
1393 1394
        }
    }
B
bellard 已提交
1395
#if 0
1396
    qemu_log("%s address " ADDRX " => %d " PADDRX "\n",
1397
                __func__, eaddr, ret, ctx->raddr);
1398
#endif
1399

1400 1401 1402
    return ret;
}

1403
target_phys_addr_t cpu_get_phys_page_debug (CPUState *env, target_ulong addr)
B
bellard 已提交
1404
{
1405
    mmu_ctx_t ctx;
B
bellard 已提交
1406

J
j_mayer 已提交
1407
    if (unlikely(get_physical_address(env, &ctx, addr, 0, ACCESS_INT) != 0))
B
bellard 已提交
1408
        return -1;
1409 1410

    return ctx.raddr & TARGET_PAGE_MASK;
B
bellard 已提交
1411
}
1412 1413

/* Perform address translation */
1414
int cpu_ppc_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
1415
                              int mmu_idx, int is_softmmu)
1416
{
1417
    mmu_ctx_t ctx;
1418
    int access_type;
1419
    int ret = 0;
1420

B
bellard 已提交
1421 1422 1423 1424 1425 1426
    if (rw == 2) {
        /* code access */
        rw = 0;
        access_type = ACCESS_CODE;
    } else {
        /* data access */
A
aurel32 已提交
1427
        access_type = env->access_type;
B
bellard 已提交
1428
    }
J
j_mayer 已提交
1429
    ret = get_physical_address(env, &ctx, address, rw, access_type);
1430
    if (ret == 0) {
1431 1432 1433
        ret = tlb_set_page_exec(env, address & TARGET_PAGE_MASK,
                                ctx.raddr & TARGET_PAGE_MASK, ctx.prot,
                                mmu_idx, is_softmmu);
1434
    } else if (ret < 0) {
1435
        LOG_MMU_STATE(env);
1436 1437 1438
        if (access_type == ACCESS_CODE) {
            switch (ret) {
            case -1:
1439
                /* No matches in page tables or TLB */
1440 1441
                switch (env->mmu_model) {
                case POWERPC_MMU_SOFT_6xx:
1442 1443
                    env->exception_index = POWERPC_EXCP_IFTLB;
                    env->error_code = 1 << 18;
1444 1445 1446
                    env->spr[SPR_IMISS] = address;
                    env->spr[SPR_ICMP] = 0x80000000 | ctx.ptem;
                    goto tlb_miss;
1447
                case POWERPC_MMU_SOFT_74xx:
1448
                    env->exception_index = POWERPC_EXCP_IFTLB;
1449
                    goto tlb_miss_74xx;
1450 1451
                case POWERPC_MMU_SOFT_4xx:
                case POWERPC_MMU_SOFT_4xx_Z:
1452 1453
                    env->exception_index = POWERPC_EXCP_ITLB;
                    env->error_code = 0;
J
j_mayer 已提交
1454 1455
                    env->spr[SPR_40x_DEAR] = address;
                    env->spr[SPR_40x_ESR] = 0x00000000;
1456
                    break;
1457
                case POWERPC_MMU_32B:
J
j_mayer 已提交
1458
                case POWERPC_MMU_601:
1459
#if defined(TARGET_PPC64)
1460
                case POWERPC_MMU_620:
1461
                case POWERPC_MMU_64B:
1462
#endif
1463 1464 1465
                    env->exception_index = POWERPC_EXCP_ISI;
                    env->error_code = 0x40000000;
                    break;
1466
                case POWERPC_MMU_BOOKE:
1467
                    /* XXX: TODO */
1468
                    cpu_abort(env, "BookE MMU model is not implemented\n");
1469
                    return -1;
1470
                case POWERPC_MMU_BOOKE_FSL:
1471
                    /* XXX: TODO */
1472
                    cpu_abort(env, "BookE FSL MMU model is not implemented\n");
1473
                    return -1;
1474 1475 1476 1477 1478 1479 1480
                case POWERPC_MMU_MPC8xx:
                    /* XXX: TODO */
                    cpu_abort(env, "MPC8xx MMU model is not implemented\n");
                    break;
                case POWERPC_MMU_REAL:
                    cpu_abort(env, "PowerPC in real mode should never raise "
                              "any MMU exceptions\n");
1481
                    return -1;
1482 1483 1484
                default:
                    cpu_abort(env, "Unknown or invalid MMU model\n");
                    return -1;
1485
                }
1486 1487 1488
                break;
            case -2:
                /* Access rights violation */
1489 1490
                env->exception_index = POWERPC_EXCP_ISI;
                env->error_code = 0x08000000;
1491 1492
                break;
            case -3:
1493
                /* No execute protection violation */
1494 1495
                env->exception_index = POWERPC_EXCP_ISI;
                env->error_code = 0x10000000;
1496 1497 1498 1499
                break;
            case -4:
                /* Direct store exception */
                /* No code fetch is allowed in direct-store areas */
1500 1501
                env->exception_index = POWERPC_EXCP_ISI;
                env->error_code = 0x10000000;
1502
                break;
1503
#if defined(TARGET_PPC64)
1504 1505
            case -5:
                /* No match in segment table */
1506 1507 1508 1509 1510 1511 1512 1513
                if (env->mmu_model == POWERPC_MMU_620) {
                    env->exception_index = POWERPC_EXCP_ISI;
                    /* XXX: this might be incorrect */
                    env->error_code = 0x40000000;
                } else {
                    env->exception_index = POWERPC_EXCP_ISEG;
                    env->error_code = 0;
                }
1514
                break;
1515
#endif
1516 1517 1518 1519
            }
        } else {
            switch (ret) {
            case -1:
1520
                /* No matches in page tables or TLB */
1521 1522
                switch (env->mmu_model) {
                case POWERPC_MMU_SOFT_6xx:
1523
                    if (rw == 1) {
1524 1525
                        env->exception_index = POWERPC_EXCP_DSTLB;
                        env->error_code = 1 << 16;
1526
                    } else {
1527 1528
                        env->exception_index = POWERPC_EXCP_DLTLB;
                        env->error_code = 0;
1529 1530 1531 1532
                    }
                    env->spr[SPR_DMISS] = address;
                    env->spr[SPR_DCMP] = 0x80000000 | ctx.ptem;
                tlb_miss:
1533
                    env->error_code |= ctx.key << 19;
1534 1535
                    env->spr[SPR_HASH1] = ctx.pg_addr[0];
                    env->spr[SPR_HASH2] = ctx.pg_addr[1];
1536
                    break;
1537 1538
                case POWERPC_MMU_SOFT_74xx:
                    if (rw == 1) {
1539
                        env->exception_index = POWERPC_EXCP_DSTLB;
1540
                    } else {
1541
                        env->exception_index = POWERPC_EXCP_DLTLB;
1542 1543 1544
                    }
                tlb_miss_74xx:
                    /* Implement LRU algorithm */
1545
                    env->error_code = ctx.key << 19;
1546 1547 1548 1549
                    env->spr[SPR_TLBMISS] = (address & ~((target_ulong)0x3)) |
                        ((env->last_way + 1) & (env->nb_ways - 1));
                    env->spr[SPR_PTEHI] = 0x80000000 | ctx.ptem;
                    break;
1550 1551
                case POWERPC_MMU_SOFT_4xx:
                case POWERPC_MMU_SOFT_4xx_Z:
1552 1553
                    env->exception_index = POWERPC_EXCP_DTLB;
                    env->error_code = 0;
J
j_mayer 已提交
1554 1555 1556 1557 1558
                    env->spr[SPR_40x_DEAR] = address;
                    if (rw)
                        env->spr[SPR_40x_ESR] = 0x00800000;
                    else
                        env->spr[SPR_40x_ESR] = 0x00000000;
1559
                    break;
1560
                case POWERPC_MMU_32B:
J
j_mayer 已提交
1561
                case POWERPC_MMU_601:
1562
#if defined(TARGET_PPC64)
1563
                case POWERPC_MMU_620:
1564
                case POWERPC_MMU_64B:
1565
#endif
1566 1567 1568 1569 1570 1571 1572 1573
                    env->exception_index = POWERPC_EXCP_DSI;
                    env->error_code = 0;
                    env->spr[SPR_DAR] = address;
                    if (rw == 1)
                        env->spr[SPR_DSISR] = 0x42000000;
                    else
                        env->spr[SPR_DSISR] = 0x40000000;
                    break;
1574 1575 1576 1577
                case POWERPC_MMU_MPC8xx:
                    /* XXX: TODO */
                    cpu_abort(env, "MPC8xx MMU model is not implemented\n");
                    break;
1578
                case POWERPC_MMU_BOOKE:
1579
                    /* XXX: TODO */
1580
                    cpu_abort(env, "BookE MMU model is not implemented\n");
1581
                    return -1;
1582
                case POWERPC_MMU_BOOKE_FSL:
1583
                    /* XXX: TODO */
1584
                    cpu_abort(env, "BookE FSL MMU model is not implemented\n");
1585
                    return -1;
1586 1587 1588
                case POWERPC_MMU_REAL:
                    cpu_abort(env, "PowerPC in real mode should never raise "
                              "any MMU exceptions\n");
1589
                    return -1;
1590 1591 1592
                default:
                    cpu_abort(env, "Unknown or invalid MMU model\n");
                    return -1;
1593
                }
1594 1595 1596
                break;
            case -2:
                /* Access rights violation */
1597 1598 1599 1600 1601 1602 1603
                env->exception_index = POWERPC_EXCP_DSI;
                env->error_code = 0;
                env->spr[SPR_DAR] = address;
                if (rw == 1)
                    env->spr[SPR_DSISR] = 0x0A000000;
                else
                    env->spr[SPR_DSISR] = 0x08000000;
1604 1605 1606 1607 1608 1609
                break;
            case -4:
                /* Direct store exception */
                switch (access_type) {
                case ACCESS_FLOAT:
                    /* Floating point load/store */
1610 1611 1612
                    env->exception_index = POWERPC_EXCP_ALIGN;
                    env->error_code = POWERPC_EXCP_ALIGN_FP;
                    env->spr[SPR_DAR] = address;
1613 1614
                    break;
                case ACCESS_RES:
1615 1616 1617 1618 1619 1620 1621 1622
                    /* lwarx, ldarx or stwcx. */
                    env->exception_index = POWERPC_EXCP_DSI;
                    env->error_code = 0;
                    env->spr[SPR_DAR] = address;
                    if (rw == 1)
                        env->spr[SPR_DSISR] = 0x06000000;
                    else
                        env->spr[SPR_DSISR] = 0x04000000;
1623 1624 1625
                    break;
                case ACCESS_EXT:
                    /* eciwx or ecowx */
1626 1627 1628 1629 1630 1631 1632
                    env->exception_index = POWERPC_EXCP_DSI;
                    env->error_code = 0;
                    env->spr[SPR_DAR] = address;
                    if (rw == 1)
                        env->spr[SPR_DSISR] = 0x06100000;
                    else
                        env->spr[SPR_DSISR] = 0x04100000;
1633 1634
                    break;
                default:
1635
                    printf("DSI: invalid exception (%d)\n", ret);
1636 1637 1638 1639
                    env->exception_index = POWERPC_EXCP_PROGRAM;
                    env->error_code =
                        POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL;
                    env->spr[SPR_DAR] = address;
1640 1641
                    break;
                }
1642
                break;
1643
#if defined(TARGET_PPC64)
1644 1645
            case -5:
                /* No match in segment table */
1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659
                if (env->mmu_model == POWERPC_MMU_620) {
                    env->exception_index = POWERPC_EXCP_DSI;
                    env->error_code = 0;
                    env->spr[SPR_DAR] = address;
                    /* XXX: this might be incorrect */
                    if (rw == 1)
                        env->spr[SPR_DSISR] = 0x42000000;
                    else
                        env->spr[SPR_DSISR] = 0x40000000;
                } else {
                    env->exception_index = POWERPC_EXCP_DSEG;
                    env->error_code = 0;
                    env->spr[SPR_DAR] = address;
                }
1660
                break;
1661
#endif
1662 1663 1664
            }
        }
#if 0
1665 1666
        printf("%s: set exception to %d %02x\n", __func__,
               env->exception, env->error_code);
1667 1668 1669
#endif
        ret = 1;
    }
1670

1671 1672 1673
    return ret;
}

1674 1675 1676
/*****************************************************************************/
/* BATs management */
#if !defined(FLUSH_ALL_TLBS)
1677 1678 1679
static always_inline void do_invalidate_BAT (CPUPPCState *env,
                                             target_ulong BATu,
                                             target_ulong mask)
1680 1681
{
    target_ulong base, end, page;
1682

1683 1684
    base = BATu & ~0x0001FFFF;
    end = base + mask + 0x00020000;
1685
    LOG_BATS("Flush BAT from " ADDRX " to " ADDRX " (" ADDRX ")\n",
1686
                base, end, mask);
1687 1688
    for (page = base; page != end; page += TARGET_PAGE_SIZE)
        tlb_flush_page(env, page);
1689
    LOG_BATS("Flush done\n");
1690 1691 1692
}
#endif

1693 1694
static always_inline void dump_store_bat (CPUPPCState *env, char ID,
                                          int ul, int nr, target_ulong value)
1695
{
1696
    LOG_BATS("Set %cBAT%d%c to " ADDRX " (" ADDRX ")\n",
1697
                ID, nr, ul == 0 ? 'u' : 'l', value, env->nip);
1698 1699
}

A
aurel32 已提交
1700
void ppc_store_ibatu (CPUPPCState *env, int nr, target_ulong value)
1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
{
    target_ulong mask;

    dump_store_bat(env, 'I', 0, nr, value);
    if (env->IBAT[0][nr] != value) {
        mask = (value << 15) & 0x0FFE0000UL;
#if !defined(FLUSH_ALL_TLBS)
        do_invalidate_BAT(env, env->IBAT[0][nr], mask);
#endif
        /* When storing valid upper BAT, mask BEPI and BRPN
         * and invalidate all TLBs covered by this BAT
         */
        mask = (value << 15) & 0x0FFE0000UL;
        env->IBAT[0][nr] = (value & 0x00001FFFUL) |
            (value & ~0x0001FFFFUL & ~mask);
        env->IBAT[1][nr] = (env->IBAT[1][nr] & 0x0000007B) |
            (env->IBAT[1][nr] & ~0x0001FFFF & ~mask);
#if !defined(FLUSH_ALL_TLBS)
        do_invalidate_BAT(env, env->IBAT[0][nr], mask);
1720
#else
1721 1722 1723 1724 1725
        tlb_flush(env, 1);
#endif
    }
}

A
aurel32 已提交
1726
void ppc_store_ibatl (CPUPPCState *env, int nr, target_ulong value)
1727 1728 1729 1730 1731
{
    dump_store_bat(env, 'I', 1, nr, value);
    env->IBAT[1][nr] = value;
}

A
aurel32 已提交
1732
void ppc_store_dbatu (CPUPPCState *env, int nr, target_ulong value)
1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757
{
    target_ulong mask;

    dump_store_bat(env, 'D', 0, nr, value);
    if (env->DBAT[0][nr] != value) {
        /* When storing valid upper BAT, mask BEPI and BRPN
         * and invalidate all TLBs covered by this BAT
         */
        mask = (value << 15) & 0x0FFE0000UL;
#if !defined(FLUSH_ALL_TLBS)
        do_invalidate_BAT(env, env->DBAT[0][nr], mask);
#endif
        mask = (value << 15) & 0x0FFE0000UL;
        env->DBAT[0][nr] = (value & 0x00001FFFUL) |
            (value & ~0x0001FFFFUL & ~mask);
        env->DBAT[1][nr] = (env->DBAT[1][nr] & 0x0000007B) |
            (env->DBAT[1][nr] & ~0x0001FFFF & ~mask);
#if !defined(FLUSH_ALL_TLBS)
        do_invalidate_BAT(env, env->DBAT[0][nr], mask);
#else
        tlb_flush(env, 1);
#endif
    }
}

A
aurel32 已提交
1758
void ppc_store_dbatl (CPUPPCState *env, int nr, target_ulong value)
1759 1760 1761 1762 1763
{
    dump_store_bat(env, 'D', 1, nr, value);
    env->DBAT[1][nr] = value;
}

A
aurel32 已提交
1764
void ppc_store_ibatu_601 (CPUPPCState *env, int nr, target_ulong value)
1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800
{
    target_ulong mask;
    int do_inval;

    dump_store_bat(env, 'I', 0, nr, value);
    if (env->IBAT[0][nr] != value) {
        do_inval = 0;
        mask = (env->IBAT[1][nr] << 17) & 0x0FFE0000UL;
        if (env->IBAT[1][nr] & 0x40) {
            /* Invalidate BAT only if it is valid */
#if !defined(FLUSH_ALL_TLBS)
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
#else
            do_inval = 1;
#endif
        }
        /* When storing valid upper BAT, mask BEPI and BRPN
         * and invalidate all TLBs covered by this BAT
         */
        env->IBAT[0][nr] = (value & 0x00001FFFUL) |
            (value & ~0x0001FFFFUL & ~mask);
        env->DBAT[0][nr] = env->IBAT[0][nr];
        if (env->IBAT[1][nr] & 0x40) {
#if !defined(FLUSH_ALL_TLBS)
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
#else
            do_inval = 1;
#endif
        }
#if defined(FLUSH_ALL_TLBS)
        if (do_inval)
            tlb_flush(env, 1);
#endif
    }
}

A
aurel32 已提交
1801
void ppc_store_ibatl_601 (CPUPPCState *env, int nr, target_ulong value)
1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833
{
    target_ulong mask;
    int do_inval;

    dump_store_bat(env, 'I', 1, nr, value);
    if (env->IBAT[1][nr] != value) {
        do_inval = 0;
        if (env->IBAT[1][nr] & 0x40) {
#if !defined(FLUSH_ALL_TLBS)
            mask = (env->IBAT[1][nr] << 17) & 0x0FFE0000UL;
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
#else
            do_inval = 1;
#endif
        }
        if (value & 0x40) {
#if !defined(FLUSH_ALL_TLBS)
            mask = (value << 17) & 0x0FFE0000UL;
            do_invalidate_BAT(env, env->IBAT[0][nr], mask);
#else
            do_inval = 1;
#endif
        }
        env->IBAT[1][nr] = value;
        env->DBAT[1][nr] = value;
#if defined(FLUSH_ALL_TLBS)
        if (do_inval)
            tlb_flush(env, 1);
#endif
    }
}

J
j_mayer 已提交
1834 1835 1836 1837
/*****************************************************************************/
/* TLB management */
void ppc_tlb_invalidate_all (CPUPPCState *env)
{
1838 1839
    switch (env->mmu_model) {
    case POWERPC_MMU_SOFT_6xx:
1840
    case POWERPC_MMU_SOFT_74xx:
J
j_mayer 已提交
1841
        ppc6xx_tlb_invalidate_all(env);
1842 1843 1844
        break;
    case POWERPC_MMU_SOFT_4xx:
    case POWERPC_MMU_SOFT_4xx_Z:
J
j_mayer 已提交
1845
        ppc4xx_tlb_invalidate_all(env);
1846
        break;
1847
    case POWERPC_MMU_REAL:
1848 1849
        cpu_abort(env, "No TLB for PowerPC 4xx in real mode\n");
        break;
1850 1851 1852 1853
    case POWERPC_MMU_MPC8xx:
        /* XXX: TODO */
        cpu_abort(env, "MPC8xx MMU model is not implemented\n");
        break;
1854 1855
    case POWERPC_MMU_BOOKE:
        /* XXX: TODO */
1856
        cpu_abort(env, "BookE MMU model is not implemented\n");
1857 1858 1859
        break;
    case POWERPC_MMU_BOOKE_FSL:
        /* XXX: TODO */
1860 1861
        if (!kvm_enabled())
            cpu_abort(env, "BookE MMU model is not implemented\n");
1862 1863
        break;
    case POWERPC_MMU_32B:
J
j_mayer 已提交
1864
    case POWERPC_MMU_601:
J
j_mayer 已提交
1865
#if defined(TARGET_PPC64)
1866
    case POWERPC_MMU_620:
1867
    case POWERPC_MMU_64B:
J
j_mayer 已提交
1868
#endif /* defined(TARGET_PPC64) */
J
j_mayer 已提交
1869
        tlb_flush(env, 1);
1870
        break;
J
j_mayer 已提交
1871 1872
    default:
        /* XXX: TODO */
1873
        cpu_abort(env, "Unknown MMU model\n");
J
j_mayer 已提交
1874
        break;
J
j_mayer 已提交
1875 1876 1877
    }
}

1878 1879 1880 1881 1882 1883
void ppc_tlb_invalidate_one (CPUPPCState *env, target_ulong addr)
{
#if !defined(FLUSH_ALL_TLBS)
    addr &= TARGET_PAGE_MASK;
    switch (env->mmu_model) {
    case POWERPC_MMU_SOFT_6xx:
1884
    case POWERPC_MMU_SOFT_74xx:
1885 1886 1887 1888 1889 1890 1891 1892
        ppc6xx_tlb_invalidate_virt(env, addr, 0);
        if (env->id_tlbs == 1)
            ppc6xx_tlb_invalidate_virt(env, addr, 1);
        break;
    case POWERPC_MMU_SOFT_4xx:
    case POWERPC_MMU_SOFT_4xx_Z:
        ppc4xx_tlb_invalidate_virt(env, addr, env->spr[SPR_40x_PID]);
        break;
1893
    case POWERPC_MMU_REAL:
1894 1895
        cpu_abort(env, "No TLB for PowerPC 4xx in real mode\n");
        break;
1896 1897 1898 1899
    case POWERPC_MMU_MPC8xx:
        /* XXX: TODO */
        cpu_abort(env, "MPC8xx MMU model is not implemented\n");
        break;
1900 1901
    case POWERPC_MMU_BOOKE:
        /* XXX: TODO */
1902
        cpu_abort(env, "BookE MMU model is not implemented\n");
1903 1904 1905
        break;
    case POWERPC_MMU_BOOKE_FSL:
        /* XXX: TODO */
1906
        cpu_abort(env, "BookE FSL MMU model is not implemented\n");
1907 1908
        break;
    case POWERPC_MMU_32B:
J
j_mayer 已提交
1909
    case POWERPC_MMU_601:
1910
        /* tlbie invalidate TLBs for all segments */
1911
        addr &= ~((target_ulong)-1ULL << 28);
1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930
        /* XXX: this case should be optimized,
         * giving a mask to tlb_flush_page
         */
        tlb_flush_page(env, addr | (0x0 << 28));
        tlb_flush_page(env, addr | (0x1 << 28));
        tlb_flush_page(env, addr | (0x2 << 28));
        tlb_flush_page(env, addr | (0x3 << 28));
        tlb_flush_page(env, addr | (0x4 << 28));
        tlb_flush_page(env, addr | (0x5 << 28));
        tlb_flush_page(env, addr | (0x6 << 28));
        tlb_flush_page(env, addr | (0x7 << 28));
        tlb_flush_page(env, addr | (0x8 << 28));
        tlb_flush_page(env, addr | (0x9 << 28));
        tlb_flush_page(env, addr | (0xA << 28));
        tlb_flush_page(env, addr | (0xB << 28));
        tlb_flush_page(env, addr | (0xC << 28));
        tlb_flush_page(env, addr | (0xD << 28));
        tlb_flush_page(env, addr | (0xE << 28));
        tlb_flush_page(env, addr | (0xF << 28));
1931
        break;
J
j_mayer 已提交
1932
#if defined(TARGET_PPC64)
1933
    case POWERPC_MMU_620:
1934 1935 1936
    case POWERPC_MMU_64B:
        /* tlbie invalidate TLBs for all segments */
        /* XXX: given the fact that there are too many segments to invalidate,
J
j_mayer 已提交
1937
         *      and we still don't have a tlb_flush_mask(env, n, mask) in Qemu,
1938 1939 1940 1941
         *      we just invalidate all TLBs
         */
        tlb_flush(env, 1);
        break;
J
j_mayer 已提交
1942 1943 1944
#endif /* defined(TARGET_PPC64) */
    default:
        /* XXX: TODO */
1945
        cpu_abort(env, "Unknown MMU model\n");
J
j_mayer 已提交
1946
        break;
1947 1948 1949 1950 1951 1952
    }
#else
    ppc_tlb_invalidate_all(env);
#endif
}

1953 1954
/*****************************************************************************/
/* Special registers manipulation */
1955 1956 1957 1958 1959 1960 1961 1962 1963 1964
#if defined(TARGET_PPC64)
void ppc_store_asr (CPUPPCState *env, target_ulong value)
{
    if (env->asr != value) {
        env->asr = value;
        tlb_flush(env, 1);
    }
}
#endif

A
aurel32 已提交
1965
void ppc_store_sdr1 (CPUPPCState *env, target_ulong value)
1966
{
1967
    LOG_MMU("%s: " ADDRX "\n", __func__, value);
1968
    if (env->sdr1 != value) {
1969 1970 1971
        /* XXX: for PowerPC 64, should check that the HTABSIZE value
         *      is <= 28
         */
1972
        env->sdr1 = value;
1973
        tlb_flush(env, 1);
1974 1975 1976
    }
}

B
blueswir1 已提交
1977 1978 1979 1980 1981 1982 1983 1984
#if defined(TARGET_PPC64)
target_ulong ppc_load_sr (CPUPPCState *env, int slb_nr)
{
    // XXX
    return 0;
}
#endif

A
aurel32 已提交
1985
void ppc_store_sr (CPUPPCState *env, int srnum, target_ulong value)
1986
{
1987
    LOG_MMU("%s: reg=%d " ADDRX " " ADDRX "\n",
1988
                __func__, srnum, value, env->sr[srnum]);
B
blueswir1 已提交
1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007
#if defined(TARGET_PPC64)
    if (env->mmu_model & POWERPC_MMU_64) {
        uint64_t rb = 0, rs = 0;

        /* ESID = srnum */
        rb |= ((uint32_t)srnum & 0xf) << 28;
        /* Set the valid bit */
        rb |= 1 << 27;
        /* Index = ESID */
        rb |= (uint32_t)srnum;

        /* VSID = VSID */
        rs |= (value & 0xfffffff) << 12;
        /* flags = flags */
        rs |= ((value >> 27) & 0xf) << 9;

        ppc_store_slb(env, rb, rs);
    } else
#endif
2008 2009
    if (env->sr[srnum] != value) {
        env->sr[srnum] = value;
2010 2011
/* Invalidating 256MB of virtual memory in 4kB pages is way longer than
   flusing the whole TLB. */
2012 2013 2014 2015 2016 2017 2018 2019 2020 2021
#if !defined(FLUSH_ALL_TLBS) && 0
        {
            target_ulong page, end;
            /* Invalidate 256 MB of virtual memory */
            page = (16 << 20) * srnum;
            end = page + (16 << 20);
            for (; page != end; page += TARGET_PAGE_SIZE)
                tlb_flush_page(env, page);
        }
#else
2022
        tlb_flush(env, 1);
2023 2024 2025
#endif
    }
}
2026
#endif /* !defined (CONFIG_USER_ONLY) */
2027

2028
/* GDBstub can read and write MSR... */
2029
void ppc_store_msr (CPUPPCState *env, target_ulong value)
2030
{
2031
    hreg_store_msr(env, value, 0);
2032 2033 2034 2035
}

/*****************************************************************************/
/* Exception processing */
2036
#if defined (CONFIG_USER_ONLY)
2037
void do_interrupt (CPUState *env)
B
bellard 已提交
2038
{
2039 2040
    env->exception_index = POWERPC_EXCP_NONE;
    env->error_code = 0;
2041
}
2042

2043
void ppc_hw_interrupt (CPUState *env)
2044
{
2045 2046
    env->exception_index = POWERPC_EXCP_NONE;
    env->error_code = 0;
2047
}
2048
#else /* defined (CONFIG_USER_ONLY) */
J
j_mayer 已提交
2049
static always_inline void dump_syscall (CPUState *env)
2050
{
2051
    qemu_log_mask(CPU_LOG_INT, "syscall r0=" REGX " r3=" REGX " r4=" REGX
2052 2053 2054
            " r5=" REGX " r6=" REGX " nip=" ADDRX "\n",
            ppc_dump_gpr(env, 0), ppc_dump_gpr(env, 3), ppc_dump_gpr(env, 4),
            ppc_dump_gpr(env, 5), ppc_dump_gpr(env, 6), env->nip);
2055 2056
}

2057 2058 2059 2060 2061
/* Note that this function should be greatly optimized
 * when called with a constant excp, from ppc_hw_interrupt
 */
static always_inline void powerpc_excp (CPUState *env,
                                        int excp_model, int excp)
2062
{
2063
    target_ulong msr, new_msr, vector;
2064
    int srr0, srr1, asrr0, asrr1;
2065
    int lpes0, lpes1, lev;
B
bellard 已提交
2066

2067 2068 2069 2070 2071 2072 2073 2074 2075 2076
    if (0) {
        /* XXX: find a suitable condition to enable the hypervisor mode */
        lpes0 = (env->spr[SPR_LPCR] >> 1) & 1;
        lpes1 = (env->spr[SPR_LPCR] >> 2) & 1;
    } else {
        /* Those values ensure we won't enter the hypervisor mode */
        lpes0 = 0;
        lpes1 = 1;
    }

2077 2078
    qemu_log_mask(CPU_LOG_INT, "Raise exception at " ADDRX " => %08x (%02x)\n",
                 env->nip, excp, env->error_code);
2079 2080
    msr = env->msr;
    new_msr = msr;
2081 2082 2083 2084 2085
    srr0 = SPR_SRR0;
    srr1 = SPR_SRR1;
    asrr0 = -1;
    asrr1 = -1;
    msr &= ~((target_ulong)0x783F0000);
2086
    switch (excp) {
2087 2088 2089 2090
    case POWERPC_EXCP_NONE:
        /* Should never happen */
        return;
    case POWERPC_EXCP_CRITICAL:    /* Critical input                         */
2091
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2092
        switch (excp_model) {
2093
        case POWERPC_EXCP_40x:
2094 2095
            srr0 = SPR_40x_SRR2;
            srr1 = SPR_40x_SRR3;
2096
            break;
2097
        case POWERPC_EXCP_BOOKE:
2098 2099
            srr0 = SPR_BOOKE_CSRR0;
            srr1 = SPR_BOOKE_CSRR1;
2100
            break;
2101
        case POWERPC_EXCP_G2:
2102
            break;
2103 2104
        default:
            goto excp_invalid;
2105
        }
2106
        goto store_next;
2107 2108
    case POWERPC_EXCP_MCHECK:    /* Machine check exception                  */
        if (msr_me == 0) {
2109 2110 2111
            /* Machine check exception is not enabled.
             * Enter checkstop state.
             */
2112 2113
            if (qemu_log_enabled()) {
                qemu_log("Machine check while not allowed. "
2114 2115 2116 2117 2118 2119 2120
                        "Entering checkstop state\n");
            } else {
                fprintf(stderr, "Machine check while not allowed. "
                        "Entering checkstop state\n");
            }
            env->halted = 1;
            env->interrupt_request |= CPU_INTERRUPT_EXITTB;
2121
        }
2122 2123
        new_msr &= ~((target_ulong)1 << MSR_RI);
        new_msr &= ~((target_ulong)1 << MSR_ME);
2124 2125
        if (0) {
            /* XXX: find a suitable condition to enable the hypervisor mode */
2126
            new_msr |= (target_ulong)MSR_HVB;
2127
        }
2128 2129
        /* XXX: should also have something loaded in DAR / DSISR */
        switch (excp_model) {
2130
        case POWERPC_EXCP_40x:
2131 2132
            srr0 = SPR_40x_SRR2;
            srr1 = SPR_40x_SRR3;
2133
            break;
2134
        case POWERPC_EXCP_BOOKE:
2135 2136 2137 2138
            srr0 = SPR_BOOKE_MCSRR0;
            srr1 = SPR_BOOKE_MCSRR1;
            asrr0 = SPR_BOOKE_CSRR0;
            asrr1 = SPR_BOOKE_CSRR1;
2139 2140 2141
            break;
        default:
            break;
2142
        }
2143 2144
        goto store_next;
    case POWERPC_EXCP_DSI:       /* Data storage exception                   */
2145
        LOG_EXCP("DSI exception: DSISR=" ADDRX" DAR=" ADDRX "\n",
2146
                    env->spr[SPR_DSISR], env->spr[SPR_DAR]);
2147
        new_msr &= ~((target_ulong)1 << MSR_RI);
2148
        if (lpes1 == 0)
2149
            new_msr |= (target_ulong)MSR_HVB;
2150
        goto store_next;
2151
    case POWERPC_EXCP_ISI:       /* Instruction storage exception            */
2152
        LOG_EXCP("ISI exception: msr=" ADDRX ", nip=" ADDRX "\n",
2153
                    msr, env->nip);
2154
        new_msr &= ~((target_ulong)1 << MSR_RI);
2155
        if (lpes1 == 0)
2156
            new_msr |= (target_ulong)MSR_HVB;
2157
        msr |= env->error_code;
2158
        goto store_next;
2159
    case POWERPC_EXCP_EXTERNAL:  /* External input                           */
2160
        new_msr &= ~((target_ulong)1 << MSR_RI);
2161
        if (lpes0 == 1)
2162
            new_msr |= (target_ulong)MSR_HVB;
2163
        goto store_next;
2164
    case POWERPC_EXCP_ALIGN:     /* Alignment exception                      */
2165
        new_msr &= ~((target_ulong)1 << MSR_RI);
2166
        if (lpes1 == 0)
2167
            new_msr |= (target_ulong)MSR_HVB;
2168 2169 2170
        /* XXX: this is false */
        /* Get rS/rD and rA from faulting opcode */
        env->spr[SPR_DSISR] |= (ldl_code((env->nip - 4)) & 0x03FF0000) >> 16;
2171
        goto store_current;
2172
    case POWERPC_EXCP_PROGRAM:   /* Program exception                        */
2173
        switch (env->error_code & ~0xF) {
2174 2175
        case POWERPC_EXCP_FP:
            if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) {
2176
                LOG_EXCP("Ignore floating point exception\n");
2177 2178
                env->exception_index = POWERPC_EXCP_NONE;
                env->error_code = 0;
2179
                return;
2180
            }
2181
            new_msr &= ~((target_ulong)1 << MSR_RI);
2182
            if (lpes1 == 0)
2183
                new_msr |= (target_ulong)MSR_HVB;
2184
            msr |= 0x00100000;
2185 2186 2187
            if (msr_fe0 == msr_fe1)
                goto store_next;
            msr |= 0x00010000;
2188
            break;
2189
        case POWERPC_EXCP_INVAL:
2190
            LOG_EXCP("Invalid instruction at " ADDRX "\n",
2191
                        env->nip);
2192
            new_msr &= ~((target_ulong)1 << MSR_RI);
2193
            if (lpes1 == 0)
2194
                new_msr |= (target_ulong)MSR_HVB;
2195
            msr |= 0x00080000;
2196
            break;
2197
        case POWERPC_EXCP_PRIV:
2198
            new_msr &= ~((target_ulong)1 << MSR_RI);
2199
            if (lpes1 == 0)
2200
                new_msr |= (target_ulong)MSR_HVB;
2201
            msr |= 0x00040000;
2202
            break;
2203
        case POWERPC_EXCP_TRAP:
2204
            new_msr &= ~((target_ulong)1 << MSR_RI);
2205
            if (lpes1 == 0)
2206
                new_msr |= (target_ulong)MSR_HVB;
2207 2208 2209 2210
            msr |= 0x00020000;
            break;
        default:
            /* Should never occur */
2211 2212
            cpu_abort(env, "Invalid program exception %d. Aborting\n",
                      env->error_code);
2213 2214
            break;
        }
2215
        goto store_current;
2216
    case POWERPC_EXCP_FPU:       /* Floating-point unavailable exception     */
2217
        new_msr &= ~((target_ulong)1 << MSR_RI);
2218
        if (lpes1 == 0)
2219
            new_msr |= (target_ulong)MSR_HVB;
2220 2221
        goto store_current;
    case POWERPC_EXCP_SYSCALL:   /* System call exception                    */
2222 2223
        /* NOTE: this is a temporary hack to support graphics OSI
           calls from the MOL driver */
2224
        /* XXX: To be removed */
2225 2226
        if (env->gpr[3] == 0x113724fa && env->gpr[4] == 0x77810f9b &&
            env->osi_call) {
2227 2228 2229
            if (env->osi_call(env) != 0) {
                env->exception_index = POWERPC_EXCP_NONE;
                env->error_code = 0;
2230
                return;
2231
            }
2232
        }
2233
        dump_syscall(env);
2234
        new_msr &= ~((target_ulong)1 << MSR_RI);
2235
        lev = env->error_code;
2236
        if (lev == 1 || (lpes0 == 0 && lpes1 == 0))
2237
            new_msr |= (target_ulong)MSR_HVB;
2238 2239
        goto store_next;
    case POWERPC_EXCP_APU:       /* Auxiliary processor unavailable          */
2240
        new_msr &= ~((target_ulong)1 << MSR_RI);
2241 2242
        goto store_current;
    case POWERPC_EXCP_DECR:      /* Decrementer exception                    */
2243
        new_msr &= ~((target_ulong)1 << MSR_RI);
2244
        if (lpes1 == 0)
2245
            new_msr |= (target_ulong)MSR_HVB;
2246 2247 2248
        goto store_next;
    case POWERPC_EXCP_FIT:       /* Fixed-interval timer interrupt           */
        /* FIT on 4xx */
2249
        LOG_EXCP("FIT exception\n");
2250
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2251
        goto store_next;
2252
    case POWERPC_EXCP_WDT:       /* Watchdog timer interrupt                 */
2253
        LOG_EXCP("WDT exception\n");
2254 2255 2256 2257 2258 2259 2260 2261
        switch (excp_model) {
        case POWERPC_EXCP_BOOKE:
            srr0 = SPR_BOOKE_CSRR0;
            srr1 = SPR_BOOKE_CSRR1;
            break;
        default:
            break;
        }
2262
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2263
        goto store_next;
2264
    case POWERPC_EXCP_DTLB:      /* Data TLB error                           */
2265
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2266 2267
        goto store_next;
    case POWERPC_EXCP_ITLB:      /* Instruction TLB error                    */
2268
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280
        goto store_next;
    case POWERPC_EXCP_DEBUG:     /* Debug interrupt                          */
        switch (excp_model) {
        case POWERPC_EXCP_BOOKE:
            srr0 = SPR_BOOKE_DSRR0;
            srr1 = SPR_BOOKE_DSRR1;
            asrr0 = SPR_BOOKE_CSRR0;
            asrr1 = SPR_BOOKE_CSRR1;
            break;
        default:
            break;
        }
2281
        /* XXX: TODO */
2282
        cpu_abort(env, "Debug exception is not implemented yet !\n");
2283
        goto store_next;
2284
    case POWERPC_EXCP_SPEU:      /* SPE/embedded floating-point unavailable  */
2285
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2286 2287
        goto store_current;
    case POWERPC_EXCP_EFPDI:     /* Embedded floating-point data interrupt   */
2288
        /* XXX: TODO */
2289
        cpu_abort(env, "Embedded floating point data exception "
2290 2291
                  "is not implemented yet !\n");
        goto store_next;
2292
    case POWERPC_EXCP_EFPRI:     /* Embedded floating-point round interrupt  */
2293
        /* XXX: TODO */
2294 2295
        cpu_abort(env, "Embedded floating point round exception "
                  "is not implemented yet !\n");
2296
        goto store_next;
2297
    case POWERPC_EXCP_EPERFM:    /* Embedded performance monitor interrupt   */
2298
        new_msr &= ~((target_ulong)1 << MSR_RI);
2299 2300
        /* XXX: TODO */
        cpu_abort(env,
2301
                  "Performance counter exception is not implemented yet !\n");
2302
        goto store_next;
2303
    case POWERPC_EXCP_DOORI:     /* Embedded doorbell interrupt              */
2304
        /* XXX: TODO */
2305 2306
        cpu_abort(env,
                  "Embedded doorbell interrupt is not implemented yet !\n");
2307
        goto store_next;
2308 2309 2310 2311 2312
    case POWERPC_EXCP_DOORCI:    /* Embedded doorbell critical interrupt     */
        switch (excp_model) {
        case POWERPC_EXCP_BOOKE:
            srr0 = SPR_BOOKE_CSRR0;
            srr1 = SPR_BOOKE_CSRR1;
2313
            break;
2314 2315 2316
        default:
            break;
        }
2317 2318 2319 2320 2321
        /* XXX: TODO */
        cpu_abort(env, "Embedded doorbell critical interrupt "
                  "is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_RESET:     /* System reset exception                   */
2322
        new_msr &= ~((target_ulong)1 << MSR_RI);
2323 2324 2325 2326
        if (0) {
            /* XXX: find a suitable condition to enable the hypervisor mode */
            new_msr |= (target_ulong)MSR_HVB;
        }
2327 2328
        goto store_next;
    case POWERPC_EXCP_DSEG:      /* Data segment exception                   */
2329
        new_msr &= ~((target_ulong)1 << MSR_RI);
2330
        if (lpes1 == 0)
2331
            new_msr |= (target_ulong)MSR_HVB;
2332 2333
        goto store_next;
    case POWERPC_EXCP_ISEG:      /* Instruction segment exception            */
2334
        new_msr &= ~((target_ulong)1 << MSR_RI);
2335
        if (lpes1 == 0)
2336
            new_msr |= (target_ulong)MSR_HVB;
2337 2338 2339
        goto store_next;
    case POWERPC_EXCP_HDECR:     /* Hypervisor decrementer exception         */
        srr0 = SPR_HSRR0;
2340
        srr1 = SPR_HSRR1;
2341
        new_msr |= (target_ulong)MSR_HVB;
2342
        goto store_next;
2343
    case POWERPC_EXCP_TRACE:     /* Trace exception                          */
2344
        new_msr &= ~((target_ulong)1 << MSR_RI);
2345
        if (lpes1 == 0)
2346
            new_msr |= (target_ulong)MSR_HVB;
2347 2348 2349
        goto store_next;
    case POWERPC_EXCP_HDSI:      /* Hypervisor data storage exception        */
        srr0 = SPR_HSRR0;
2350
        srr1 = SPR_HSRR1;
2351
        new_msr |= (target_ulong)MSR_HVB;
2352 2353 2354
        goto store_next;
    case POWERPC_EXCP_HISI:      /* Hypervisor instruction storage exception */
        srr0 = SPR_HSRR0;
2355
        srr1 = SPR_HSRR1;
2356
        new_msr |= (target_ulong)MSR_HVB;
2357 2358 2359
        goto store_next;
    case POWERPC_EXCP_HDSEG:     /* Hypervisor data segment exception        */
        srr0 = SPR_HSRR0;
2360
        srr1 = SPR_HSRR1;
2361
        new_msr |= (target_ulong)MSR_HVB;
2362 2363 2364
        goto store_next;
    case POWERPC_EXCP_HISEG:     /* Hypervisor instruction segment exception */
        srr0 = SPR_HSRR0;
2365
        srr1 = SPR_HSRR1;
2366
        new_msr |= (target_ulong)MSR_HVB;
2367 2368
        goto store_next;
    case POWERPC_EXCP_VPU:       /* Vector unavailable exception             */
2369
        new_msr &= ~((target_ulong)1 << MSR_RI);
2370
        if (lpes1 == 0)
2371
            new_msr |= (target_ulong)MSR_HVB;
2372 2373
        goto store_current;
    case POWERPC_EXCP_PIT:       /* Programmable interval timer interrupt    */
2374
        LOG_EXCP("PIT exception\n");
2375
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390
        goto store_next;
    case POWERPC_EXCP_IO:        /* IO error exception                       */
        /* XXX: TODO */
        cpu_abort(env, "601 IO error exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_RUNM:      /* Run mode exception                       */
        /* XXX: TODO */
        cpu_abort(env, "601 run mode exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_EMUL:      /* Emulation trap exception                 */
        /* XXX: TODO */
        cpu_abort(env, "602 emulation trap exception "
                  "is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_IFTLB:     /* Instruction fetch TLB error              */
2391
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2392 2393
        if (lpes1 == 0) /* XXX: check this */
            new_msr |= (target_ulong)MSR_HVB;
2394
        switch (excp_model) {
2395 2396 2397 2398
        case POWERPC_EXCP_602:
        case POWERPC_EXCP_603:
        case POWERPC_EXCP_603E:
        case POWERPC_EXCP_G2:
2399
            goto tlb_miss_tgpr;
2400
        case POWERPC_EXCP_7x5:
2401
            goto tlb_miss;
2402 2403
        case POWERPC_EXCP_74xx:
            goto tlb_miss_74xx;
2404
        default:
2405
            cpu_abort(env, "Invalid instruction TLB miss exception\n");
2406 2407
            break;
        }
2408 2409
        break;
    case POWERPC_EXCP_DLTLB:     /* Data load TLB miss                       */
2410
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2411 2412
        if (lpes1 == 0) /* XXX: check this */
            new_msr |= (target_ulong)MSR_HVB;
2413
        switch (excp_model) {
2414 2415 2416 2417
        case POWERPC_EXCP_602:
        case POWERPC_EXCP_603:
        case POWERPC_EXCP_603E:
        case POWERPC_EXCP_G2:
2418
            goto tlb_miss_tgpr;
2419
        case POWERPC_EXCP_7x5:
2420
            goto tlb_miss;
2421 2422
        case POWERPC_EXCP_74xx:
            goto tlb_miss_74xx;
2423
        default:
2424
            cpu_abort(env, "Invalid data load TLB miss exception\n");
2425 2426
            break;
        }
2427 2428
        break;
    case POWERPC_EXCP_DSTLB:     /* Data store TLB miss                      */
2429
        new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */
2430 2431
        if (lpes1 == 0) /* XXX: check this */
            new_msr |= (target_ulong)MSR_HVB;
2432
        switch (excp_model) {
2433 2434 2435 2436
        case POWERPC_EXCP_602:
        case POWERPC_EXCP_603:
        case POWERPC_EXCP_603E:
        case POWERPC_EXCP_G2:
2437
        tlb_miss_tgpr:
2438
            /* Swap temporary saved registers with GPRs */
2439 2440 2441 2442
            if (!(new_msr & ((target_ulong)1 << MSR_TGPR))) {
                new_msr |= (target_ulong)1 << MSR_TGPR;
                hreg_swap_gpr_tgpr(env);
            }
2443 2444 2445
            goto tlb_miss;
        case POWERPC_EXCP_7x5:
        tlb_miss:
2446
#if defined (DEBUG_SOFTWARE_TLB)
2447
            if (qemu_log_enabled()) {
2448
                const char *es;
2449 2450
                target_ulong *miss, *cmp;
                int en;
J
j_mayer 已提交
2451
                if (excp == POWERPC_EXCP_IFTLB) {
2452 2453 2454 2455 2456
                    es = "I";
                    en = 'I';
                    miss = &env->spr[SPR_IMISS];
                    cmp = &env->spr[SPR_ICMP];
                } else {
J
j_mayer 已提交
2457
                    if (excp == POWERPC_EXCP_DLTLB)
2458 2459 2460 2461 2462 2463 2464
                        es = "DL";
                    else
                        es = "DS";
                    en = 'D';
                    miss = &env->spr[SPR_DMISS];
                    cmp = &env->spr[SPR_DCMP];
                }
2465
                qemu_log("6xx %sTLB miss: %cM " ADDRX " %cC " ADDRX
J
j_mayer 已提交
2466
                        " H1 " ADDRX " H2 " ADDRX " %08x\n",
2467
                        es, en, *miss, en, *cmp,
2468
                        env->spr[SPR_HASH1], env->spr[SPR_HASH2],
2469 2470
                        env->error_code);
            }
2471
#endif
2472 2473 2474
            msr |= env->crf[0] << 28;
            msr |= env->error_code; /* key, D/I, S/L bits */
            /* Set way using a LRU mechanism */
2475
            msr |= ((env->last_way + 1) & (env->nb_ways - 1)) << 17;
2476
            break;
2477 2478 2479
        case POWERPC_EXCP_74xx:
        tlb_miss_74xx:
#if defined (DEBUG_SOFTWARE_TLB)
2480
            if (qemu_log_enabled()) {
2481
                const char *es;
2482 2483 2484 2485 2486
                target_ulong *miss, *cmp;
                int en;
                if (excp == POWERPC_EXCP_IFTLB) {
                    es = "I";
                    en = 'I';
2487 2488
                    miss = &env->spr[SPR_TLBMISS];
                    cmp = &env->spr[SPR_PTEHI];
2489 2490 2491 2492 2493 2494 2495 2496 2497
                } else {
                    if (excp == POWERPC_EXCP_DLTLB)
                        es = "DL";
                    else
                        es = "DS";
                    en = 'D';
                    miss = &env->spr[SPR_TLBMISS];
                    cmp = &env->spr[SPR_PTEHI];
                }
2498
                qemu_log("74xx %sTLB miss: %cM " ADDRX " %cC " ADDRX
2499 2500 2501 2502 2503 2504
                        " %08x\n",
                        es, en, *miss, en, *cmp, env->error_code);
            }
#endif
            msr |= env->error_code; /* key bit */
            break;
2505
        default:
2506
            cpu_abort(env, "Invalid data store TLB miss exception\n");
2507 2508
            break;
        }
2509 2510 2511 2512 2513 2514
        goto store_next;
    case POWERPC_EXCP_FPA:       /* Floating-point assist exception          */
        /* XXX: TODO */
        cpu_abort(env, "Floating point assist exception "
                  "is not implemented yet !\n");
        goto store_next;
2515 2516 2517 2518
    case POWERPC_EXCP_DABR:      /* Data address breakpoint                  */
        /* XXX: TODO */
        cpu_abort(env, "DABR exception is not implemented yet !\n");
        goto store_next;
2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532
    case POWERPC_EXCP_IABR:      /* Instruction address breakpoint           */
        /* XXX: TODO */
        cpu_abort(env, "IABR exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_SMI:       /* System management interrupt              */
        /* XXX: TODO */
        cpu_abort(env, "SMI exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_THERM:     /* Thermal interrupt                        */
        /* XXX: TODO */
        cpu_abort(env, "Thermal management exception "
                  "is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_PERFM:     /* Embedded performance monitor interrupt   */
2533
        new_msr &= ~((target_ulong)1 << MSR_RI);
2534
        if (lpes1 == 0)
2535
            new_msr |= (target_ulong)MSR_HVB;
2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553
        /* XXX: TODO */
        cpu_abort(env,
                  "Performance counter exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_VPUA:      /* Vector assist exception                  */
        /* XXX: TODO */
        cpu_abort(env, "VPU assist exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_SOFTP:     /* Soft patch exception                     */
        /* XXX: TODO */
        cpu_abort(env,
                  "970 soft-patch exception is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_MAINT:     /* Maintenance exception                    */
        /* XXX: TODO */
        cpu_abort(env,
                  "970 maintenance exception is not implemented yet !\n");
        goto store_next;
2554 2555 2556 2557 2558 2559 2560 2561 2562 2563
    case POWERPC_EXCP_MEXTBR:    /* Maskable external breakpoint             */
        /* XXX: TODO */
        cpu_abort(env, "Maskable external exception "
                  "is not implemented yet !\n");
        goto store_next;
    case POWERPC_EXCP_NMEXTBR:   /* Non maskable external breakpoint         */
        /* XXX: TODO */
        cpu_abort(env, "Non maskable external exception "
                  "is not implemented yet !\n");
        goto store_next;
2564
    default:
2565 2566 2567
    excp_invalid:
        cpu_abort(env, "Invalid PowerPC exception %d. Aborting\n", excp);
        break;
2568
    store_current:
2569
        /* save current instruction location */
2570
        env->spr[srr0] = env->nip - 4;
2571 2572
        break;
    store_next:
2573
        /* save next instruction location */
2574
        env->spr[srr0] = env->nip;
2575 2576
        break;
    }
2577 2578 2579 2580 2581 2582 2583
    /* Save MSR */
    env->spr[srr1] = msr;
    /* If any alternate SRR register are defined, duplicate saved values */
    if (asrr0 != -1)
        env->spr[asrr0] = env->spr[srr0];
    if (asrr1 != -1)
        env->spr[asrr1] = env->spr[srr1];
2584
    /* If we disactivated any translation, flush TLBs */
2585
    if (new_msr & ((1 << MSR_IR) | (1 << MSR_DR)))
2586
        tlb_flush(env, 1);
2587
    /* reload MSR with correct bits */
2588 2589 2590 2591 2592 2593 2594 2595 2596
    new_msr &= ~((target_ulong)1 << MSR_EE);
    new_msr &= ~((target_ulong)1 << MSR_PR);
    new_msr &= ~((target_ulong)1 << MSR_FP);
    new_msr &= ~((target_ulong)1 << MSR_FE0);
    new_msr &= ~((target_ulong)1 << MSR_SE);
    new_msr &= ~((target_ulong)1 << MSR_BE);
    new_msr &= ~((target_ulong)1 << MSR_FE1);
    new_msr &= ~((target_ulong)1 << MSR_IR);
    new_msr &= ~((target_ulong)1 << MSR_DR);
2597
#if 0 /* Fix this: not on all targets */
2598
    new_msr &= ~((target_ulong)1 << MSR_PMM);
2599
#endif
2600 2601 2602 2603 2604
    new_msr &= ~((target_ulong)1 << MSR_LE);
    if (msr_ile)
        new_msr |= (target_ulong)1 << MSR_LE;
    else
        new_msr &= ~((target_ulong)1 << MSR_LE);
2605 2606
    /* Jump to handler */
    vector = env->excp_vectors[excp];
2607
    if (vector == (target_ulong)-1ULL) {
2608 2609 2610 2611
        cpu_abort(env, "Raised an exception without defined vector %d\n",
                  excp);
    }
    vector |= env->excp_prefix;
2612
#if defined(TARGET_PPC64)
2613
    if (excp_model == POWERPC_EXCP_BOOKE) {
2614 2615
        if (!msr_icm) {
            new_msr &= ~((target_ulong)1 << MSR_CM);
2616
            vector = (uint32_t)vector;
2617 2618 2619
        } else {
            new_msr |= (target_ulong)1 << MSR_CM;
        }
2620
    } else {
B
blueswir1 已提交
2621
        if (!msr_isf && !(env->mmu_model & POWERPC_MMU_64)) {
2622
            new_msr &= ~((target_ulong)1 << MSR_SF);
2623
            vector = (uint32_t)vector;
2624 2625 2626
        } else {
            new_msr |= (target_ulong)1 << MSR_SF;
        }
2627
    }
2628
#endif
2629 2630 2631
    /* XXX: we don't use hreg_store_msr here as already have treated
     *      any special case that could occur. Just store MSR and update hflags
     */
2632
    env->msr = new_msr & env->msr_mask;
2633
    hreg_compute_hflags(env);
2634 2635 2636 2637
    env->nip = vector;
    /* Reset exception state */
    env->exception_index = POWERPC_EXCP_NONE;
    env->error_code = 0;
B
bellard 已提交
2638
}
2639

2640
void do_interrupt (CPUState *env)
2641
{
2642 2643
    powerpc_excp(env, env->excp_model, env->exception_index);
}
2644

2645 2646
void ppc_hw_interrupt (CPUPPCState *env)
{
2647 2648
    int hdice;

2649
#if 0
2650
    qemu_log_mask(CPU_LOG_INT, "%s: %p pending %08x req %08x me %d ee %d\n",
2651
                __func__, env, env->pending_interrupts,
2652
                env->interrupt_request, (int)msr_me, (int)msr_ee);
2653
#endif
2654
    /* External reset */
2655 2656
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_RESET)) {
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_RESET);
2657 2658 2659 2660 2661 2662 2663 2664
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_RESET);
        return;
    }
    /* Machine check exception */
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_MCK)) {
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_MCK);
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_MCHECK);
        return;
2665
    }
2666 2667 2668 2669 2670 2671 2672 2673
#if 0 /* TODO */
    /* External debug exception */
    if (env->pending_interrupts & (1 << PPC_INTERRUPT_DEBUG)) {
        env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DEBUG);
        powerpc_excp(env, env->excp_model, POWERPC_EXCP_DEBUG);
        return;
    }
#endif
2674 2675 2676 2677 2678 2679
    if (0) {
        /* XXX: find a suitable condition to enable the hypervisor mode */
        hdice = env->spr[SPR_LPCR] & 1;
    } else {
        hdice = 0;
    }
2680
    if ((msr_ee != 0 || msr_hv == 0 || msr_pr != 0) && hdice != 0) {
2681 2682 2683
        /* Hypervisor decrementer exception */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDECR)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR);
2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_HDECR);
            return;
        }
    }
    if (msr_ce != 0) {
        /* External critical interrupt */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_CEXT)) {
            /* Taking a critical external interrupt does not clear the external
             * critical interrupt status
             */
#if 0
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CEXT);
2696
#endif
2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_CRITICAL);
            return;
        }
    }
    if (msr_ee != 0) {
        /* Watchdog timer on embedded PowerPC */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_WDT)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_WDT);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_WDT);
            return;
        }
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_CDOORBELL)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CDOORBELL);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DOORCI);
            return;
        }
        /* Fixed interval timer on embedded PowerPC */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_FIT)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_FIT);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_FIT);
            return;
        }
        /* Programmable interval timer on embedded PowerPC */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_PIT)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PIT);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_PIT);
            return;
        }
2725 2726 2727
        /* Decrementer exception */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_DECR)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DECR);
2728 2729 2730
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DECR);
            return;
        }
2731
        /* External interrupt */
2732
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_EXT)) {
2733 2734 2735 2736
            /* Taking an external interrupt does not clear the external
             * interrupt status
             */
#if 0
2737
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_EXT);
2738
#endif
2739 2740 2741 2742 2743 2744 2745
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_EXTERNAL);
            return;
        }
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_DOORBELL)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_DOORI);
            return;
2746
        }
2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_PERFM)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PERFM);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_PERFM);
            return;
        }
        /* Thermal interrupt */
        if (env->pending_interrupts & (1 << PPC_INTERRUPT_THERM)) {
            env->pending_interrupts &= ~(1 << PPC_INTERRUPT_THERM);
            powerpc_excp(env, env->excp_model, POWERPC_EXCP_THERM);
            return;
        }
2758 2759
    }
}
2760
#endif /* !CONFIG_USER_ONLY */
2761

J
j_mayer 已提交
2762 2763
void cpu_dump_rfi (target_ulong RA, target_ulong msr)
{
2764 2765
    qemu_log("Return from exception at " ADDRX " with flags " ADDRX "\n",
             RA, msr);
2766 2767
}

J
j_mayer 已提交
2768 2769
void cpu_ppc_reset (void *opaque)
{
A
aliguori 已提交
2770
    CPUPPCState *env = opaque;
2771
    target_ulong msr;
J
j_mayer 已提交
2772

A
aliguori 已提交
2773 2774 2775 2776 2777
    if (qemu_loglevel_mask(CPU_LOG_RESET)) {
        qemu_log("CPU Reset (CPU %d)\n", env->cpu_index);
        log_cpu_state(env, 0);
    }

2778
    msr = (target_ulong)0;
2779 2780 2781 2782
    if (0) {
        /* XXX: find a suitable condition to enable the hypervisor mode */
        msr |= (target_ulong)MSR_HVB;
    }
2783 2784 2785
    msr |= (target_ulong)0 << MSR_AP; /* TO BE CHECKED */
    msr |= (target_ulong)0 << MSR_SA; /* TO BE CHECKED */
    msr |= (target_ulong)1 << MSR_EP;
J
j_mayer 已提交
2786 2787
#if defined (DO_SINGLE_STEP) && 0
    /* Single step trace mode */
2788 2789
    msr |= (target_ulong)1 << MSR_SE;
    msr |= (target_ulong)1 << MSR_BE;
J
j_mayer 已提交
2790 2791
#endif
#if defined(CONFIG_USER_ONLY)
2792
    msr |= (target_ulong)1 << MSR_FP; /* Allow floating point usage */
2793 2794
    msr |= (target_ulong)1 << MSR_VR; /* Allow altivec usage */
    msr |= (target_ulong)1 << MSR_SPE; /* Allow SPE usage */
2795
    msr |= (target_ulong)1 << MSR_PR;
2796
#else
B
Blue Swirl 已提交
2797
    env->excp_prefix = env->hreset_excp_prefix;
2798
    env->nip = env->hreset_vector | env->excp_prefix;
2799
    if (env->mmu_model != POWERPC_MMU_REAL)
2800
        ppc_tlb_invalidate_all(env);
J
j_mayer 已提交
2801
#endif
B
blueswir1 已提交
2802
    env->msr = msr & env->msr_mask;
B
blueswir1 已提交
2803 2804 2805 2806
#if defined(TARGET_PPC64)
    if (env->mmu_model & POWERPC_MMU_64)
        env->msr |= (1ULL << MSR_SF);
#endif
2807
    hreg_compute_hflags(env);
2808
    env->reserve_addr = (target_ulong)-1ULL;
2809 2810
    /* Be sure no exception or interrupt is pending */
    env->pending_interrupts = 0;
2811 2812
    env->exception_index = POWERPC_EXCP_NONE;
    env->error_code = 0;
2813 2814
    /* Flush all TLBs */
    tlb_flush(env, 1);
J
j_mayer 已提交
2815 2816
}

B
bellard 已提交
2817
CPUPPCState *cpu_ppc_init (const char *cpu_model)
J
j_mayer 已提交
2818 2819
{
    CPUPPCState *env;
B
bellard 已提交
2820 2821 2822 2823 2824
    const ppc_def_t *def;

    def = cpu_ppc_find_by_name(cpu_model);
    if (!def)
        return NULL;
J
j_mayer 已提交
2825 2826 2827

    env = qemu_mallocz(sizeof(CPUPPCState));
    cpu_exec_init(env);
P
pbrook 已提交
2828
    ppc_translate_init();
2829
    env->cpu_model_str = cpu_model;
B
bellard 已提交
2830 2831
    cpu_ppc_register_internal(env, def);
    cpu_ppc_reset(env);
A
aurel32 已提交
2832

2833
    qemu_init_vcpu(env);
A
aurel32 已提交
2834

J
j_mayer 已提交
2835 2836 2837 2838 2839 2840
    return env;
}

void cpu_ppc_close (CPUPPCState *env)
{
    /* Should also remove all opcode tables... */
B
bellard 已提交
2841
    qemu_free(env);
J
j_mayer 已提交
2842
}