helper.c 145.1 KB
Newer Older
B
bellard 已提交
1 2
/*
 *  i386 helpers
3
 *
B
bellard 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */
20
#define CPU_NO_GLOBAL_REGS
B
bellard 已提交
21
#include "exec.h"
22
#include "host-utils.h"
B
bellard 已提交
23

B
bellard 已提交
24 25
//#define DEBUG_PCALL

26 27 28
#if 0
#define raise_exception_err(a, b)\
do {\
29 30
    if (logfile)\
        fprintf(logfile, "raise_exception line=%d\n", __LINE__);\
31 32 33 34
    (raise_exception_err)(a, b);\
} while (0)
#endif

B
bellard 已提交
35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71
const uint8_t parity_table[256] = {
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
    CC_P, 0, 0, CC_P, 0, CC_P, CC_P, 0,
    0, CC_P, CC_P, 0, CC_P, 0, 0, CC_P,
};

/* modulo 17 table */
const uint8_t rclw_table[32] = {
72
    0, 1, 2, 3, 4, 5, 6, 7,
B
bellard 已提交
73 74 75 76 77 78 79
    8, 9,10,11,12,13,14,15,
   16, 0, 1, 2, 3, 4, 5, 6,
    7, 8, 9,10,11,12,13,14,
};

/* modulo 9 table */
const uint8_t rclb_table[32] = {
80
    0, 1, 2, 3, 4, 5, 6, 7,
B
bellard 已提交
81
    8, 0, 1, 2, 3, 4, 5, 6,
82
    7, 8, 0, 1, 2, 3, 4, 5,
B
bellard 已提交
83 84 85 86 87 88 89 90 91 92 93 94 95
    6, 7, 8, 0, 1, 2, 3, 4,
};

const CPU86_LDouble f15rk[7] =
{
    0.00000000000000000000L,
    1.00000000000000000000L,
    3.14159265358979323851L,  /*pi*/
    0.30102999566398119523L,  /*lg2*/
    0.69314718055994530943L,  /*ln2*/
    1.44269504088896340739L,  /*l2e*/
    3.32192809488736234781L,  /*l2t*/
};
96

97
/* broken thread support */
B
bellard 已提交
98 99 100

spinlock_t global_cpu_lock = SPIN_LOCK_UNLOCKED;

101
void helper_lock(void)
B
bellard 已提交
102 103 104 105
{
    spin_lock(&global_cpu_lock);
}

106
void helper_unlock(void)
B
bellard 已提交
107 108 109 110
{
    spin_unlock(&global_cpu_lock);
}

111 112 113 114 115 116
/* return non zero if error */
static inline int load_segment(uint32_t *e1_ptr, uint32_t *e2_ptr,
                               int selector)
{
    SegmentCache *dt;
    int index;
B
bellard 已提交
117
    target_ulong ptr;
118 119 120 121 122 123 124 125 126 127 128 129 130

    if (selector & 0x4)
        dt = &env->ldt;
    else
        dt = &env->gdt;
    index = selector & ~7;
    if ((index + 7) > dt->limit)
        return -1;
    ptr = dt->base + index;
    *e1_ptr = ldl_kernel(ptr);
    *e2_ptr = ldl_kernel(ptr + 4);
    return 0;
}
131

132 133 134 135 136 137 138 139 140
static inline unsigned int get_seg_limit(uint32_t e1, uint32_t e2)
{
    unsigned int limit;
    limit = (e1 & 0xffff) | (e2 & 0x000f0000);
    if (e2 & DESC_G_MASK)
        limit = (limit << 12) | 0xfff;
    return limit;
}

B
bellard 已提交
141
static inline uint32_t get_seg_base(uint32_t e1, uint32_t e2)
142
{
B
bellard 已提交
143
    return ((e1 >> 16) | ((e2 & 0xff) << 16) | (e2 & 0xff000000));
144 145 146 147 148 149 150 151 152 153 154 155 156
}

static inline void load_seg_cache_raw_dt(SegmentCache *sc, uint32_t e1, uint32_t e2)
{
    sc->base = get_seg_base(e1, e2);
    sc->limit = get_seg_limit(e1, e2);
    sc->flags = e2;
}

/* init the segment cache in vm86 mode. */
static inline void load_seg_vm(int seg, int selector)
{
    selector &= 0xffff;
157
    cpu_x86_load_seg_cache(env, seg, selector,
B
bellard 已提交
158
                           (selector << 4), 0xffff, 0);
159 160
}

161
static inline void get_ss_esp_from_tss(uint32_t *ss_ptr,
B
bellard 已提交
162 163 164
                                       uint32_t *esp_ptr, int dpl)
{
    int type, index, shift;
165

B
bellard 已提交
166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187
#if 0
    {
        int i;
        printf("TR: base=%p limit=%x\n", env->tr.base, env->tr.limit);
        for(i=0;i<env->tr.limit;i++) {
            printf("%02x ", env->tr.base[i]);
            if ((i & 7) == 7) printf("\n");
        }
        printf("\n");
    }
#endif

    if (!(env->tr.flags & DESC_P_MASK))
        cpu_abort(env, "invalid tss");
    type = (env->tr.flags >> DESC_TYPE_SHIFT) & 0xf;
    if ((type & 7) != 1)
        cpu_abort(env, "invalid tss type");
    shift = type >> 3;
    index = (dpl * 4 + 2) << shift;
    if (index + (4 << shift) - 1 > env->tr.limit)
        raise_exception_err(EXCP0A_TSS, env->tr.selector & 0xfffc);
    if (shift == 0) {
B
bellard 已提交
188 189
        *esp_ptr = lduw_kernel(env->tr.base + index);
        *ss_ptr = lduw_kernel(env->tr.base + index + 2);
B
bellard 已提交
190
    } else {
B
bellard 已提交
191 192
        *esp_ptr = ldl_kernel(env->tr.base + index);
        *ss_ptr = lduw_kernel(env->tr.base + index + 4);
B
bellard 已提交
193 194 195
    }
}

196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212
/* XXX: merge with load_seg() */
static void tss_load_seg(int seg_reg, int selector)
{
    uint32_t e1, e2;
    int rpl, dpl, cpl;

    if ((selector & 0xfffc) != 0) {
        if (load_segment(&e1, &e2, selector) != 0)
            raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
        if (!(e2 & DESC_S_MASK))
            raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
        rpl = selector & 3;
        dpl = (e2 >> DESC_DPL_SHIFT) & 3;
        cpl = env->hflags & HF_CPL_MASK;
        if (seg_reg == R_CS) {
            if (!(e2 & DESC_CS_MASK))
                raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
213
            /* XXX: is it correct ? */
214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235
            if (dpl != rpl)
                raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
            if ((e2 & DESC_C_MASK) && dpl > rpl)
                raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
        } else if (seg_reg == R_SS) {
            /* SS must be writable data */
            if ((e2 & DESC_CS_MASK) || !(e2 & DESC_W_MASK))
                raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
            if (dpl != cpl || dpl != rpl)
                raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
        } else {
            /* not readable code */
            if ((e2 & DESC_CS_MASK) && !(e2 & DESC_R_MASK))
                raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
            /* if data or non conforming code, checks the rights */
            if (((e2 >> DESC_TYPE_SHIFT) & 0xf) < 12) {
                if (dpl < cpl || dpl < rpl)
                    raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
            }
        }
        if (!(e2 & DESC_P_MASK))
            raise_exception_err(EXCP0B_NOSEG, selector & 0xfffc);
236
        cpu_x86_load_seg_cache(env, seg_reg, selector,
237 238 239 240
                       get_seg_base(e1, e2),
                       get_seg_limit(e1, e2),
                       e2);
    } else {
241
        if (seg_reg == R_SS || seg_reg == R_CS)
242 243 244 245 246 247 248 249 250
            raise_exception_err(EXCP0A_TSS, selector & 0xfffc);
    }
}

#define SWITCH_TSS_JMP  0
#define SWITCH_TSS_IRET 1
#define SWITCH_TSS_CALL 2

/* XXX: restore CPU state in registers (PowerPC case) */
251
static void switch_tss(int tss_selector,
B
bellard 已提交
252 253
                       uint32_t e1, uint32_t e2, int source,
                       uint32_t next_eip)
B
bellard 已提交
254
{
255
    int tss_limit, tss_limit_max, type, old_tss_limit_max, old_type, v1, v2, i;
B
bellard 已提交
256
    target_ulong tss_base;
257 258 259
    uint32_t new_regs[8], new_segs[6];
    uint32_t new_eflags, new_eip, new_cr3, new_ldt, new_trap;
    uint32_t old_eflags, eflags_mask;
B
bellard 已提交
260 261
    SegmentCache *dt;
    int index;
B
bellard 已提交
262
    target_ulong ptr;
B
bellard 已提交
263

264
    type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
265
#ifdef DEBUG_PCALL
B
bellard 已提交
266
    if (loglevel & CPU_LOG_PCALL)
267 268
        fprintf(logfile, "switch_tss: sel=0x%04x type=%d src=%d\n", tss_selector, type, source);
#endif
269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290

    /* if task gate, we read the TSS segment and we load it */
    if (type == 5) {
        if (!(e2 & DESC_P_MASK))
            raise_exception_err(EXCP0B_NOSEG, tss_selector & 0xfffc);
        tss_selector = e1 >> 16;
        if (tss_selector & 4)
            raise_exception_err(EXCP0A_TSS, tss_selector & 0xfffc);
        if (load_segment(&e1, &e2, tss_selector) != 0)
            raise_exception_err(EXCP0D_GPF, tss_selector & 0xfffc);
        if (e2 & DESC_S_MASK)
            raise_exception_err(EXCP0D_GPF, tss_selector & 0xfffc);
        type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
        if ((type & 7) != 1)
            raise_exception_err(EXCP0D_GPF, tss_selector & 0xfffc);
    }

    if (!(e2 & DESC_P_MASK))
        raise_exception_err(EXCP0B_NOSEG, tss_selector & 0xfffc);

    if (type & 8)
        tss_limit_max = 103;
B
bellard 已提交
291
    else
292 293 294
        tss_limit_max = 43;
    tss_limit = get_seg_limit(e1, e2);
    tss_base = get_seg_base(e1, e2);
295
    if ((tss_selector & 4) != 0 ||
296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
        tss_limit < tss_limit_max)
        raise_exception_err(EXCP0A_TSS, tss_selector & 0xfffc);
    old_type = (env->tr.flags >> DESC_TYPE_SHIFT) & 0xf;
    if (old_type & 8)
        old_tss_limit_max = 103;
    else
        old_tss_limit_max = 43;

    /* read all the registers from the new TSS */
    if (type & 8) {
        /* 32 bit */
        new_cr3 = ldl_kernel(tss_base + 0x1c);
        new_eip = ldl_kernel(tss_base + 0x20);
        new_eflags = ldl_kernel(tss_base + 0x24);
        for(i = 0; i < 8; i++)
            new_regs[i] = ldl_kernel(tss_base + (0x28 + i * 4));
        for(i = 0; i < 6; i++)
            new_segs[i] = lduw_kernel(tss_base + (0x48 + i * 4));
        new_ldt = lduw_kernel(tss_base + 0x60);
        new_trap = ldl_kernel(tss_base + 0x64);
    } else {
        /* 16 bit */
        new_cr3 = 0;
        new_eip = lduw_kernel(tss_base + 0x0e);
        new_eflags = lduw_kernel(tss_base + 0x10);
        for(i = 0; i < 8; i++)
            new_regs[i] = lduw_kernel(tss_base + (0x12 + i * 2)) | 0xffff0000;
        for(i = 0; i < 4; i++)
            new_segs[i] = lduw_kernel(tss_base + (0x22 + i * 4));
        new_ldt = lduw_kernel(tss_base + 0x2a);
        new_segs[R_FS] = 0;
        new_segs[R_GS] = 0;
        new_trap = 0;
    }
330

331 332 333 334 335 336
    /* NOTE: we must avoid memory exceptions during the task switch,
       so we make dummy accesses before */
    /* XXX: it can still fail in some cases, so a bigger hack is
       necessary to valid the TLB after having done the accesses */

    v1 = ldub_kernel(env->tr.base);
B
bellard 已提交
337
    v2 = ldub_kernel(env->tr.base + old_tss_limit_max);
338 339
    stb_kernel(env->tr.base, v1);
    stb_kernel(env->tr.base + old_tss_limit_max, v2);
340

341 342
    /* clear busy bit (it is restartable) */
    if (source == SWITCH_TSS_JMP || source == SWITCH_TSS_IRET) {
B
bellard 已提交
343
        target_ulong ptr;
344
        uint32_t e2;
B
bellard 已提交
345
        ptr = env->gdt.base + (env->tr.selector & ~7);
346 347 348 349 350 351 352
        e2 = ldl_kernel(ptr + 4);
        e2 &= ~DESC_TSS_BUSY_MASK;
        stl_kernel(ptr + 4, e2);
    }
    old_eflags = compute_eflags();
    if (source == SWITCH_TSS_IRET)
        old_eflags &= ~NT_MASK;
353

354 355 356
    /* save the current state in the old TSS */
    if (type & 8) {
        /* 32 bit */
B
bellard 已提交
357
        stl_kernel(env->tr.base + 0x20, next_eip);
358
        stl_kernel(env->tr.base + 0x24, old_eflags);
B
bellard 已提交
359 360 361 362 363 364 365 366
        stl_kernel(env->tr.base + (0x28 + 0 * 4), EAX);
        stl_kernel(env->tr.base + (0x28 + 1 * 4), ECX);
        stl_kernel(env->tr.base + (0x28 + 2 * 4), EDX);
        stl_kernel(env->tr.base + (0x28 + 3 * 4), EBX);
        stl_kernel(env->tr.base + (0x28 + 4 * 4), ESP);
        stl_kernel(env->tr.base + (0x28 + 5 * 4), EBP);
        stl_kernel(env->tr.base + (0x28 + 6 * 4), ESI);
        stl_kernel(env->tr.base + (0x28 + 7 * 4), EDI);
367 368 369 370
        for(i = 0; i < 6; i++)
            stw_kernel(env->tr.base + (0x48 + i * 4), env->segs[i].selector);
    } else {
        /* 16 bit */
B
bellard 已提交
371
        stw_kernel(env->tr.base + 0x0e, next_eip);
372
        stw_kernel(env->tr.base + 0x10, old_eflags);
B
bellard 已提交
373 374 375 376 377 378 379 380
        stw_kernel(env->tr.base + (0x12 + 0 * 2), EAX);
        stw_kernel(env->tr.base + (0x12 + 1 * 2), ECX);
        stw_kernel(env->tr.base + (0x12 + 2 * 2), EDX);
        stw_kernel(env->tr.base + (0x12 + 3 * 2), EBX);
        stw_kernel(env->tr.base + (0x12 + 4 * 2), ESP);
        stw_kernel(env->tr.base + (0x12 + 5 * 2), EBP);
        stw_kernel(env->tr.base + (0x12 + 6 * 2), ESI);
        stw_kernel(env->tr.base + (0x12 + 7 * 2), EDI);
381 382 383
        for(i = 0; i < 4; i++)
            stw_kernel(env->tr.base + (0x22 + i * 4), env->segs[i].selector);
    }
384

385 386 387 388 389 390 391 392 393 394
    /* now if an exception occurs, it will occurs in the next task
       context */

    if (source == SWITCH_TSS_CALL) {
        stw_kernel(tss_base, env->tr.selector);
        new_eflags |= NT_MASK;
    }

    /* set busy bit */
    if (source == SWITCH_TSS_JMP || source == SWITCH_TSS_CALL) {
B
bellard 已提交
395
        target_ulong ptr;
396
        uint32_t e2;
B
bellard 已提交
397
        ptr = env->gdt.base + (tss_selector & ~7);
398 399 400 401 402 403 404 405
        e2 = ldl_kernel(ptr + 4);
        e2 |= DESC_TSS_BUSY_MASK;
        stl_kernel(ptr + 4, e2);
    }

    /* set the new CPU state */
    /* from this point, any exception which occurs can give problems */
    env->cr[0] |= CR0_TS_MASK;
B
bellard 已提交
406
    env->hflags |= HF_TS_MASK;
407 408 409 410
    env->tr.selector = tss_selector;
    env->tr.base = tss_base;
    env->tr.limit = tss_limit;
    env->tr.flags = e2 & ~DESC_TSS_BUSY_MASK;
411

412
    if ((type & 8) && (env->cr[0] & CR0_PG_MASK)) {
413
        cpu_x86_update_cr3(env, new_cr3);
414
    }
415

416 417 418
    /* load all registers without an exception, then reload them with
       possible exception */
    env->eip = new_eip;
419
    eflags_mask = TF_MASK | AC_MASK | ID_MASK |
420
        IF_MASK | IOPL_MASK | VM_MASK | RF_MASK | NT_MASK;
421 422 423
    if (!(type & 8))
        eflags_mask &= 0xffff;
    load_eflags(new_eflags, eflags_mask);
B
bellard 已提交
424 425 426 427 428 429 430 431 432
    /* XXX: what to do in 16 bit case ? */
    EAX = new_regs[0];
    ECX = new_regs[1];
    EDX = new_regs[2];
    EBX = new_regs[3];
    ESP = new_regs[4];
    EBP = new_regs[5];
    ESI = new_regs[6];
    EDI = new_regs[7];
433
    if (new_eflags & VM_MASK) {
434
        for(i = 0; i < 6; i++)
435 436 437 438 439 440 441 442
            load_seg_vm(i, new_segs[i]);
        /* in vm86, CPL is always 3 */
        cpu_x86_set_cpl(env, 3);
    } else {
        /* CPL is set the RPL of CS */
        cpu_x86_set_cpl(env, new_segs[R_CS] & 3);
        /* first just selectors as the rest may trigger exceptions */
        for(i = 0; i < 6; i++)
B
bellard 已提交
443
            cpu_x86_load_seg_cache(env, i, new_segs[i], 0, 0, 0);
444
    }
445

446
    env->ldt.selector = new_ldt & ~4;
B
bellard 已提交
447
    env->ldt.base = 0;
448 449 450 451 452 453 454
    env->ldt.limit = 0;
    env->ldt.flags = 0;

    /* load the LDT */
    if (new_ldt & 4)
        raise_exception_err(EXCP0A_TSS, new_ldt & 0xfffc);

455 456 457 458 459 460 461 462 463 464 465 466 467 468
    if ((new_ldt & 0xfffc) != 0) {
        dt = &env->gdt;
        index = new_ldt & ~7;
        if ((index + 7) > dt->limit)
            raise_exception_err(EXCP0A_TSS, new_ldt & 0xfffc);
        ptr = dt->base + index;
        e1 = ldl_kernel(ptr);
        e2 = ldl_kernel(ptr + 4);
        if ((e2 & DESC_S_MASK) || ((e2 >> DESC_TYPE_SHIFT) & 0xf) != 2)
            raise_exception_err(EXCP0A_TSS, new_ldt & 0xfffc);
        if (!(e2 & DESC_P_MASK))
            raise_exception_err(EXCP0A_TSS, new_ldt & 0xfffc);
        load_seg_cache_raw_dt(&env->ldt, e1, e2);
    }
469

470 471 472 473 474 475 476 477 478
    /* load the segments */
    if (!(new_eflags & VM_MASK)) {
        tss_load_seg(R_CS, new_segs[R_CS]);
        tss_load_seg(R_SS, new_segs[R_SS]);
        tss_load_seg(R_ES, new_segs[R_ES]);
        tss_load_seg(R_DS, new_segs[R_DS]);
        tss_load_seg(R_FS, new_segs[R_FS]);
        tss_load_seg(R_GS, new_segs[R_GS]);
    }
479

480 481
    /* check that EIP is in the CS segment limits */
    if (new_eip > env->segs[R_CS].limit) {
B
bellard 已提交
482
        /* XXX: different exception if CALL ? */
483 484
        raise_exception_err(EXCP0D_GPF, 0);
    }
B
bellard 已提交
485
}
486 487 488

/* check if Port I/O is allowed in TSS */
static inline void check_io(int addr, int size)
B
bellard 已提交
489
{
490
    int io_offset, val, mask;
491

492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509
    /* TSS must be a valid 32 bit one */
    if (!(env->tr.flags & DESC_P_MASK) ||
        ((env->tr.flags >> DESC_TYPE_SHIFT) & 0xf) != 9 ||
        env->tr.limit < 103)
        goto fail;
    io_offset = lduw_kernel(env->tr.base + 0x66);
    io_offset += (addr >> 3);
    /* Note: the check needs two bytes */
    if ((io_offset + 1) > env->tr.limit)
        goto fail;
    val = lduw_kernel(env->tr.base + io_offset);
    val >>= (addr & 7);
    mask = (1 << size) - 1;
    /* all bits must be zero to allow the I/O */
    if ((val & mask) != 0) {
    fail:
        raise_exception_err(EXCP0D_GPF, 0);
    }
B
bellard 已提交
510 511
}

512
void helper_check_iob(uint32_t t0)
B
bellard 已提交
513
{
514
    check_io(t0, 1);
B
bellard 已提交
515 516
}

517
void helper_check_iow(uint32_t t0)
B
bellard 已提交
518
{
519
    check_io(t0, 2);
B
bellard 已提交
520 521
}

522
void helper_check_iol(uint32_t t0)
B
bellard 已提交
523
{
524
    check_io(t0, 4);
525 526
}

527
void helper_outb(uint32_t port, uint32_t data)
528
{
529
    cpu_outb(env, port, data & 0xff);
530 531
}

532
target_ulong helper_inb(uint32_t port)
533
{
534
    return cpu_inb(env, port);
535 536
}

537
void helper_outw(uint32_t port, uint32_t data)
538
{
539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554
    cpu_outw(env, port, data & 0xffff);
}

target_ulong helper_inw(uint32_t port)
{
    return cpu_inw(env, port);
}

void helper_outl(uint32_t port, uint32_t data)
{
    cpu_outl(env, port, data);
}

target_ulong helper_inl(uint32_t port)
{
    return cpu_inl(env, port);
B
bellard 已提交
555 556
}

557 558 559 560 561 562 563 564
static inline unsigned int get_sp_mask(unsigned int e2)
{
    if (e2 & DESC_B_MASK)
        return 0xffffffff;
    else
        return 0xffff;
}

565 566 567 568 569 570 571 572 573 574 575 576 577 578
#ifdef TARGET_X86_64
#define SET_ESP(val, sp_mask)\
do {\
    if ((sp_mask) == 0xffff)\
        ESP = (ESP & ~0xffff) | ((val) & 0xffff);\
    else if ((sp_mask) == 0xffffffffLL)\
        ESP = (uint32_t)(val);\
    else\
        ESP = (val);\
} while (0)
#else
#define SET_ESP(val, sp_mask) ESP = (ESP & ~(sp_mask)) | ((val) & (sp_mask))
#endif

579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599
/* XXX: add a is_user flag to have proper security support */
#define PUSHW(ssp, sp, sp_mask, val)\
{\
    sp -= 2;\
    stw_kernel((ssp) + (sp & (sp_mask)), (val));\
}

#define PUSHL(ssp, sp, sp_mask, val)\
{\
    sp -= 4;\
    stl_kernel((ssp) + (sp & (sp_mask)), (val));\
}

#define POPW(ssp, sp, sp_mask, val)\
{\
    val = lduw_kernel((ssp) + (sp & (sp_mask)));\
    sp += 2;\
}

#define POPL(ssp, sp, sp_mask, val)\
{\
B
bellard 已提交
600
    val = (uint32_t)ldl_kernel((ssp) + (sp & (sp_mask)));\
601 602 603
    sp += 4;\
}

B
bellard 已提交
604 605 606 607 608
/* protected mode interrupt */
static void do_interrupt_protected(int intno, int is_int, int error_code,
                                   unsigned int next_eip, int is_hw)
{
    SegmentCache *dt;
B
bellard 已提交
609
    target_ulong ptr, ssp;
610
    int type, dpl, selector, ss_dpl, cpl;
B
bellard 已提交
611
    int has_error_code, new_stack, shift;
612
    uint32_t e1, e2, offset, ss, esp, ss_e1, ss_e2;
613
    uint32_t old_eip, sp_mask;
T
ths 已提交
614
    int svm_should_check = 1;
B
bellard 已提交
615

T
ths 已提交
616 617 618 619 620 621 622 623 624 625
    if ((env->intercept & INTERCEPT_SVM_MASK) && !is_int && next_eip==-1) {
        next_eip = EIP;
        svm_should_check = 0;
    }

    if (svm_should_check
        && (INTERCEPTEDl(_exceptions, 1 << intno)
        && !is_int)) {
        raise_interrupt(intno, is_int, error_code, 0);
    }
626 627 628 629 630 631 632 633 634 635 636 637 638 639
    has_error_code = 0;
    if (!is_int && !is_hw) {
        switch(intno) {
        case 8:
        case 10:
        case 11:
        case 12:
        case 13:
        case 14:
        case 17:
            has_error_code = 1;
            break;
        }
    }
B
bellard 已提交
640 641 642 643
    if (is_int)
        old_eip = next_eip;
    else
        old_eip = env->eip;
644

B
bellard 已提交
645 646 647 648
    dt = &env->idt;
    if (intno * 8 + 7 > dt->limit)
        raise_exception_err(EXCP0D_GPF, intno * 8 + 2);
    ptr = dt->base + intno * 8;
B
bellard 已提交
649 650
    e1 = ldl_kernel(ptr);
    e2 = ldl_kernel(ptr + 4);
B
bellard 已提交
651 652 653 654
    /* check gate type */
    type = (e2 >> DESC_TYPE_SHIFT) & 0x1f;
    switch(type) {
    case 5: /* task gate */
655 656 657
        /* must do that check here to return the correct error code */
        if (!(e2 & DESC_P_MASK))
            raise_exception_err(EXCP0B_NOSEG, intno * 8 + 2);
B
bellard 已提交
658
        switch_tss(intno * 8, e1, e2, SWITCH_TSS_CALL, old_eip);
659
        if (has_error_code) {
660 661
            int type;
            uint32_t mask;
662
            /* push the error code */
B
bellard 已提交
663 664
            type = (env->tr.flags >> DESC_TYPE_SHIFT) & 0xf;
            shift = type >> 3;
665 666 667 668
            if (env->segs[R_SS].flags & DESC_B_MASK)
                mask = 0xffffffff;
            else
                mask = 0xffff;
B
bellard 已提交
669
            esp = (ESP - (2 << shift)) & mask;
670 671 672 673 674
            ssp = env->segs[R_SS].base + esp;
            if (shift)
                stl_kernel(ssp, error_code);
            else
                stw_kernel(ssp, error_code);
675
            SET_ESP(esp, mask);
676 677
        }
        return;
B
bellard 已提交
678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709
    case 6: /* 286 interrupt gate */
    case 7: /* 286 trap gate */
    case 14: /* 386 interrupt gate */
    case 15: /* 386 trap gate */
        break;
    default:
        raise_exception_err(EXCP0D_GPF, intno * 8 + 2);
        break;
    }
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
    cpl = env->hflags & HF_CPL_MASK;
    /* check privledge if software int */
    if (is_int && dpl < cpl)
        raise_exception_err(EXCP0D_GPF, intno * 8 + 2);
    /* check valid bit */
    if (!(e2 & DESC_P_MASK))
        raise_exception_err(EXCP0B_NOSEG, intno * 8 + 2);
    selector = e1 >> 16;
    offset = (e2 & 0xffff0000) | (e1 & 0x0000ffff);
    if ((selector & 0xfffc) == 0)
        raise_exception_err(EXCP0D_GPF, 0);

    if (load_segment(&e1, &e2, selector) != 0)
        raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
    if (!(e2 & DESC_S_MASK) || !(e2 & (DESC_CS_MASK)))
        raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
    if (dpl > cpl)
        raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
    if (!(e2 & DESC_P_MASK))
        raise_exception_err(EXCP0B_NOSEG, selector & 0xfffc);
    if (!(e2 & DESC_C_MASK) && dpl < cpl) {
B
blueswir1 已提交
710
        /* to inner privilege */
B
bellard 已提交
711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727
        get_ss_esp_from_tss(&ss, &esp, dpl);
        if ((ss & 0xfffc) == 0)
            raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
        if ((ss & 3) != dpl)
            raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
        if (load_segment(&ss_e1, &ss_e2, ss) != 0)
            raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
        ss_dpl = (ss_e2 >> DESC_DPL_SHIFT) & 3;
        if (ss_dpl != dpl)
            raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
        if (!(ss_e2 & DESC_S_MASK) ||
            (ss_e2 & DESC_CS_MASK) ||
            !(ss_e2 & DESC_W_MASK))
            raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
        if (!(ss_e2 & DESC_P_MASK))
            raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
        new_stack = 1;
728 729
        sp_mask = get_sp_mask(ss_e2);
        ssp = get_seg_base(ss_e1, ss_e2);
B
bellard 已提交
730
    } else if ((e2 & DESC_C_MASK) || dpl == cpl) {
B
blueswir1 已提交
731
        /* to same privilege */
732 733
        if (env->eflags & VM_MASK)
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
B
bellard 已提交
734
        new_stack = 0;
735 736 737
        sp_mask = get_sp_mask(env->segs[R_SS].flags);
        ssp = env->segs[R_SS].base;
        esp = ESP;
738
        dpl = cpl;
B
bellard 已提交
739 740 741
    } else {
        raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
        new_stack = 0; /* avoid warning */
742
        sp_mask = 0; /* avoid warning */
B
bellard 已提交
743
        ssp = 0; /* avoid warning */
744
        esp = 0; /* avoid warning */
B
bellard 已提交
745 746 747
    }

    shift = type >> 3;
748 749 750

#if 0
    /* XXX: check that enough room is available */
B
bellard 已提交
751 752 753 754
    push_size = 6 + (new_stack << 2) + (has_error_code << 1);
    if (env->eflags & VM_MASK)
        push_size += 8;
    push_size <<= shift;
755
#endif
B
bellard 已提交
756 757
    if (shift == 1) {
        if (new_stack) {
758 759 760 761 762 763
            if (env->eflags & VM_MASK) {
                PUSHL(ssp, esp, sp_mask, env->segs[R_GS].selector);
                PUSHL(ssp, esp, sp_mask, env->segs[R_FS].selector);
                PUSHL(ssp, esp, sp_mask, env->segs[R_DS].selector);
                PUSHL(ssp, esp, sp_mask, env->segs[R_ES].selector);
            }
764 765
            PUSHL(ssp, esp, sp_mask, env->segs[R_SS].selector);
            PUSHL(ssp, esp, sp_mask, ESP);
B
bellard 已提交
766
        }
767 768 769
        PUSHL(ssp, esp, sp_mask, compute_eflags());
        PUSHL(ssp, esp, sp_mask, env->segs[R_CS].selector);
        PUSHL(ssp, esp, sp_mask, old_eip);
B
bellard 已提交
770
        if (has_error_code) {
771
            PUSHL(ssp, esp, sp_mask, error_code);
B
bellard 已提交
772 773 774
        }
    } else {
        if (new_stack) {
775 776 777 778 779 780
            if (env->eflags & VM_MASK) {
                PUSHW(ssp, esp, sp_mask, env->segs[R_GS].selector);
                PUSHW(ssp, esp, sp_mask, env->segs[R_FS].selector);
                PUSHW(ssp, esp, sp_mask, env->segs[R_DS].selector);
                PUSHW(ssp, esp, sp_mask, env->segs[R_ES].selector);
            }
781 782
            PUSHW(ssp, esp, sp_mask, env->segs[R_SS].selector);
            PUSHW(ssp, esp, sp_mask, ESP);
B
bellard 已提交
783
        }
784 785 786
        PUSHW(ssp, esp, sp_mask, compute_eflags());
        PUSHW(ssp, esp, sp_mask, env->segs[R_CS].selector);
        PUSHW(ssp, esp, sp_mask, old_eip);
B
bellard 已提交
787
        if (has_error_code) {
788
            PUSHW(ssp, esp, sp_mask, error_code);
B
bellard 已提交
789 790
        }
    }
791

792
    if (new_stack) {
793
        if (env->eflags & VM_MASK) {
B
bellard 已提交
794 795 796 797
            cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0, 0);
            cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0, 0);
            cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0, 0);
            cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0, 0);
798
        }
799
        ss = (ss & ~3) | dpl;
800
        cpu_x86_load_seg_cache(env, R_SS, ss,
801 802
                               ssp, get_seg_limit(ss_e1, ss_e2), ss_e2);
    }
803
    SET_ESP(esp, sp_mask);
804 805

    selector = (selector & ~3) | dpl;
806
    cpu_x86_load_seg_cache(env, R_CS, selector,
807 808 809 810 811 812
                   get_seg_base(e1, e2),
                   get_seg_limit(e1, e2),
                   e2);
    cpu_x86_set_cpl(env, dpl);
    env->eip = offset;

B
bellard 已提交
813 814 815 816 817 818 819
    /* interrupt gate clear IF mask */
    if ((type & 1) == 0) {
        env->eflags &= ~IF_MASK;
    }
    env->eflags &= ~(TF_MASK | VM_MASK | RF_MASK | NT_MASK);
}

B
bellard 已提交
820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836
#ifdef TARGET_X86_64

#define PUSHQ(sp, val)\
{\
    sp -= 8;\
    stq_kernel(sp, (val));\
}

#define POPQ(sp, val)\
{\
    val = ldq_kernel(sp);\
    sp += 8;\
}

static inline target_ulong get_rsp_from_tss(int level)
{
    int index;
837

B
bellard 已提交
838
#if 0
839
    printf("TR: base=" TARGET_FMT_lx " limit=%x\n",
B
bellard 已提交
840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860
           env->tr.base, env->tr.limit);
#endif

    if (!(env->tr.flags & DESC_P_MASK))
        cpu_abort(env, "invalid tss");
    index = 8 * level + 4;
    if ((index + 7) > env->tr.limit)
        raise_exception_err(EXCP0A_TSS, env->tr.selector & 0xfffc);
    return ldq_kernel(env->tr.base + index);
}

/* 64 bit interrupt */
static void do_interrupt64(int intno, int is_int, int error_code,
                           target_ulong next_eip, int is_hw)
{
    SegmentCache *dt;
    target_ulong ptr;
    int type, dpl, selector, cpl, ist;
    int has_error_code, new_stack;
    uint32_t e1, e2, e3, ss;
    target_ulong old_eip, esp, offset;
T
ths 已提交
861
    int svm_should_check = 1;
B
bellard 已提交
862

T
ths 已提交
863 864 865 866 867 868 869 870 871
    if ((env->intercept & INTERCEPT_SVM_MASK) && !is_int && next_eip==-1) {
        next_eip = EIP;
        svm_should_check = 0;
    }
    if (svm_should_check
        && INTERCEPTEDl(_exceptions, 1 << intno)
        && !is_int) {
        raise_interrupt(intno, is_int, error_code, 0);
    }
B
bellard 已提交
872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933
    has_error_code = 0;
    if (!is_int && !is_hw) {
        switch(intno) {
        case 8:
        case 10:
        case 11:
        case 12:
        case 13:
        case 14:
        case 17:
            has_error_code = 1;
            break;
        }
    }
    if (is_int)
        old_eip = next_eip;
    else
        old_eip = env->eip;

    dt = &env->idt;
    if (intno * 16 + 15 > dt->limit)
        raise_exception_err(EXCP0D_GPF, intno * 16 + 2);
    ptr = dt->base + intno * 16;
    e1 = ldl_kernel(ptr);
    e2 = ldl_kernel(ptr + 4);
    e3 = ldl_kernel(ptr + 8);
    /* check gate type */
    type = (e2 >> DESC_TYPE_SHIFT) & 0x1f;
    switch(type) {
    case 14: /* 386 interrupt gate */
    case 15: /* 386 trap gate */
        break;
    default:
        raise_exception_err(EXCP0D_GPF, intno * 16 + 2);
        break;
    }
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
    cpl = env->hflags & HF_CPL_MASK;
    /* check privledge if software int */
    if (is_int && dpl < cpl)
        raise_exception_err(EXCP0D_GPF, intno * 16 + 2);
    /* check valid bit */
    if (!(e2 & DESC_P_MASK))
        raise_exception_err(EXCP0B_NOSEG, intno * 16 + 2);
    selector = e1 >> 16;
    offset = ((target_ulong)e3 << 32) | (e2 & 0xffff0000) | (e1 & 0x0000ffff);
    ist = e2 & 7;
    if ((selector & 0xfffc) == 0)
        raise_exception_err(EXCP0D_GPF, 0);

    if (load_segment(&e1, &e2, selector) != 0)
        raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
    if (!(e2 & DESC_S_MASK) || !(e2 & (DESC_CS_MASK)))
        raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
    if (dpl > cpl)
        raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
    if (!(e2 & DESC_P_MASK))
        raise_exception_err(EXCP0B_NOSEG, selector & 0xfffc);
    if (!(e2 & DESC_L_MASK) || (e2 & DESC_B_MASK))
        raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
    if ((!(e2 & DESC_C_MASK) && dpl < cpl) || ist != 0) {
B
blueswir1 已提交
934
        /* to inner privilege */
B
bellard 已提交
935 936 937 938
        if (ist != 0)
            esp = get_rsp_from_tss(ist + 3);
        else
            esp = get_rsp_from_tss(dpl);
939
        esp &= ~0xfLL; /* align stack */
B
bellard 已提交
940 941 942
        ss = 0;
        new_stack = 1;
    } else if ((e2 & DESC_C_MASK) || dpl == cpl) {
B
blueswir1 已提交
943
        /* to same privilege */
B
bellard 已提交
944 945 946
        if (env->eflags & VM_MASK)
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
        new_stack = 0;
947 948 949 950 951
        if (ist != 0)
            esp = get_rsp_from_tss(ist + 3);
        else
            esp = ESP;
        esp &= ~0xfLL; /* align stack */
B
bellard 已提交
952 953 954 955 956 957 958 959 960 961 962 963 964 965 966
        dpl = cpl;
    } else {
        raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
        new_stack = 0; /* avoid warning */
        esp = 0; /* avoid warning */
    }

    PUSHQ(esp, env->segs[R_SS].selector);
    PUSHQ(esp, ESP);
    PUSHQ(esp, compute_eflags());
    PUSHQ(esp, env->segs[R_CS].selector);
    PUSHQ(esp, old_eip);
    if (has_error_code) {
        PUSHQ(esp, error_code);
    }
967

B
bellard 已提交
968 969 970 971 972 973 974
    if (new_stack) {
        ss = 0 | dpl;
        cpu_x86_load_seg_cache(env, R_SS, ss, 0, 0, 0);
    }
    ESP = esp;

    selector = (selector & ~3) | dpl;
975
    cpu_x86_load_seg_cache(env, R_CS, selector,
B
bellard 已提交
976 977 978 979 980 981 982 983 984 985 986 987
                   get_seg_base(e1, e2),
                   get_seg_limit(e1, e2),
                   e2);
    cpu_x86_set_cpl(env, dpl);
    env->eip = offset;

    /* interrupt gate clear IF mask */
    if ((type & 1) == 0) {
        env->eflags &= ~IF_MASK;
    }
    env->eflags &= ~(TF_MASK | VM_MASK | RF_MASK | NT_MASK);
}
988
#endif
B
bellard 已提交
989

B
bellard 已提交
990 991 992 993 994 995 996 997
#if defined(CONFIG_USER_ONLY)
void helper_syscall(int next_eip_addend)
{
    env->exception_index = EXCP_SYSCALL;
    env->exception_next_eip = env->eip + next_eip_addend;
    cpu_loop_exit();
}
#else
B
bellard 已提交
998
void helper_syscall(int next_eip_addend)
B
bellard 已提交
999 1000 1001 1002 1003 1004 1005
{
    int selector;

    if (!(env->efer & MSR_EFER_SCE)) {
        raise_exception_err(EXCP06_ILLOP, 0);
    }
    selector = (env->star >> 32) & 0xffff;
1006
#ifdef TARGET_X86_64
B
bellard 已提交
1007
    if (env->hflags & HF_LMA_MASK) {
1008 1009
        int code64;

B
bellard 已提交
1010
        ECX = env->eip + next_eip_addend;
B
bellard 已提交
1011
        env->regs[11] = compute_eflags();
1012

1013
        code64 = env->hflags & HF_CS64_MASK;
B
bellard 已提交
1014 1015

        cpu_x86_set_cpl(env, 0);
1016 1017
        cpu_x86_load_seg_cache(env, R_CS, selector & 0xfffc,
                           0, 0xffffffff,
1018
                               DESC_G_MASK | DESC_P_MASK |
B
bellard 已提交
1019 1020
                               DESC_S_MASK |
                               DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK | DESC_L_MASK);
1021
        cpu_x86_load_seg_cache(env, R_SS, (selector + 8) & 0xfffc,
B
bellard 已提交
1022 1023 1024 1025 1026
                               0, 0xffffffff,
                               DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
                               DESC_S_MASK |
                               DESC_W_MASK | DESC_A_MASK);
        env->eflags &= ~env->fmask;
1027
        load_eflags(env->eflags, 0);
1028
        if (code64)
B
bellard 已提交
1029 1030 1031
            env->eip = env->lstar;
        else
            env->eip = env->cstar;
1032
    } else
1033 1034
#endif
    {
B
bellard 已提交
1035
        ECX = (uint32_t)(env->eip + next_eip_addend);
1036

B
bellard 已提交
1037
        cpu_x86_set_cpl(env, 0);
1038 1039
        cpu_x86_load_seg_cache(env, R_CS, selector & 0xfffc,
                           0, 0xffffffff,
B
bellard 已提交
1040 1041 1042
                               DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
                               DESC_S_MASK |
                               DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK);
1043
        cpu_x86_load_seg_cache(env, R_SS, (selector + 8) & 0xfffc,
B
bellard 已提交
1044 1045 1046 1047 1048 1049 1050 1051
                               0, 0xffffffff,
                               DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
                               DESC_S_MASK |
                               DESC_W_MASK | DESC_A_MASK);
        env->eflags &= ~(IF_MASK | RF_MASK | VM_MASK);
        env->eip = (uint32_t)env->star;
    }
}
B
bellard 已提交
1052
#endif
B
bellard 已提交
1053 1054 1055 1056 1057

void helper_sysret(int dflag)
{
    int cpl, selector;

1058 1059 1060
    if (!(env->efer & MSR_EFER_SCE)) {
        raise_exception_err(EXCP06_ILLOP, 0);
    }
B
bellard 已提交
1061 1062 1063 1064 1065
    cpl = env->hflags & HF_CPL_MASK;
    if (!(env->cr[0] & CR0_PE_MASK) || cpl != 0) {
        raise_exception_err(EXCP0D_GPF, 0);
    }
    selector = (env->star >> 48) & 0xffff;
1066
#ifdef TARGET_X86_64
B
bellard 已提交
1067 1068
    if (env->hflags & HF_LMA_MASK) {
        if (dflag == 2) {
1069 1070
            cpu_x86_load_seg_cache(env, R_CS, (selector + 16) | 3,
                                   0, 0xffffffff,
1071
                                   DESC_G_MASK | DESC_P_MASK |
B
bellard 已提交
1072
                                   DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
1073
                                   DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK |
B
bellard 已提交
1074 1075 1076
                                   DESC_L_MASK);
            env->eip = ECX;
        } else {
1077 1078
            cpu_x86_load_seg_cache(env, R_CS, selector | 3,
                                   0, 0xffffffff,
B
bellard 已提交
1079 1080 1081 1082 1083
                                   DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
                                   DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
                                   DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK);
            env->eip = (uint32_t)ECX;
        }
1084
        cpu_x86_load_seg_cache(env, R_SS, selector + 8,
B
bellard 已提交
1085 1086 1087 1088
                               0, 0xffffffff,
                               DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
                               DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
                               DESC_W_MASK | DESC_A_MASK);
1089
        load_eflags((uint32_t)(env->regs[11]), TF_MASK | AC_MASK | ID_MASK |
B
bellard 已提交
1090
                    IF_MASK | IOPL_MASK | VM_MASK | RF_MASK | NT_MASK);
B
bellard 已提交
1091
        cpu_x86_set_cpl(env, 3);
1092
    } else
1093 1094
#endif
    {
1095 1096
        cpu_x86_load_seg_cache(env, R_CS, selector | 3,
                               0, 0xffffffff,
B
bellard 已提交
1097 1098 1099 1100
                               DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
                               DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
                               DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK);
        env->eip = (uint32_t)ECX;
1101
        cpu_x86_load_seg_cache(env, R_SS, selector + 8,
B
bellard 已提交
1102 1103 1104 1105 1106 1107 1108
                               0, 0xffffffff,
                               DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
                               DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
                               DESC_W_MASK | DESC_A_MASK);
        env->eflags |= IF_MASK;
        cpu_x86_set_cpl(env, 3);
    }
1109 1110 1111 1112 1113 1114 1115
#ifdef USE_KQEMU
    if (kqemu_is_ok(env)) {
        if (env->hflags & HF_LMA_MASK)
            CC_OP = CC_OP_EFLAGS;
        env->exception_index = -1;
        cpu_loop_exit();
    }
B
bellard 已提交
1116
#endif
1117
}
B
bellard 已提交
1118

B
bellard 已提交
1119 1120
/* real mode interrupt */
static void do_interrupt_real(int intno, int is_int, int error_code,
B
bellard 已提交
1121
                              unsigned int next_eip)
B
bellard 已提交
1122 1123
{
    SegmentCache *dt;
B
bellard 已提交
1124
    target_ulong ptr, ssp;
B
bellard 已提交
1125 1126 1127
    int selector;
    uint32_t offset, esp;
    uint32_t old_cs, old_eip;
T
ths 已提交
1128
    int svm_should_check = 1;
B
bellard 已提交
1129

T
ths 已提交
1130 1131 1132 1133 1134 1135 1136 1137 1138
    if ((env->intercept & INTERCEPT_SVM_MASK) && !is_int && next_eip==-1) {
        next_eip = EIP;
        svm_should_check = 0;
    }
    if (svm_should_check
        && INTERCEPTEDl(_exceptions, 1 << intno)
        && !is_int) {
        raise_interrupt(intno, is_int, error_code, 0);
    }
B
bellard 已提交
1139 1140 1141 1142 1143
    /* real mode (simpler !) */
    dt = &env->idt;
    if (intno * 4 + 3 > dt->limit)
        raise_exception_err(EXCP0D_GPF, intno * 8 + 2);
    ptr = dt->base + intno * 4;
B
bellard 已提交
1144 1145
    offset = lduw_kernel(ptr);
    selector = lduw_kernel(ptr + 2);
B
bellard 已提交
1146 1147 1148 1149 1150 1151 1152
    esp = ESP;
    ssp = env->segs[R_SS].base;
    if (is_int)
        old_eip = next_eip;
    else
        old_eip = env->eip;
    old_cs = env->segs[R_CS].selector;
1153 1154 1155 1156
    /* XXX: use SS segment size ? */
    PUSHW(ssp, esp, 0xffff, compute_eflags());
    PUSHW(ssp, esp, 0xffff, old_cs);
    PUSHW(ssp, esp, 0xffff, old_eip);
1157

B
bellard 已提交
1158 1159 1160 1161
    /* update processor state */
    ESP = (ESP & ~0xffff) | (esp & 0xffff);
    env->eip = offset;
    env->segs[R_CS].selector = selector;
B
bellard 已提交
1162
    env->segs[R_CS].base = (selector << 4);
B
bellard 已提交
1163 1164 1165 1166
    env->eflags &= ~(IF_MASK | TF_MASK | AC_MASK | RF_MASK);
}

/* fake user mode interrupt */
1167
void do_interrupt_user(int intno, int is_int, int error_code,
B
bellard 已提交
1168
                       target_ulong next_eip)
B
bellard 已提交
1169 1170
{
    SegmentCache *dt;
B
bellard 已提交
1171
    target_ulong ptr;
B
bellard 已提交
1172
    int dpl, cpl, shift;
B
bellard 已提交
1173 1174 1175
    uint32_t e2;

    dt = &env->idt;
B
bellard 已提交
1176 1177 1178 1179 1180 1181
    if (env->hflags & HF_LMA_MASK) {
        shift = 4;
    } else {
        shift = 3;
    }
    ptr = dt->base + (intno << shift);
B
bellard 已提交
1182
    e2 = ldl_kernel(ptr + 4);
1183

B
bellard 已提交
1184 1185 1186 1187
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
    cpl = env->hflags & HF_CPL_MASK;
    /* check privledge if software int */
    if (is_int && dpl < cpl)
B
bellard 已提交
1188
        raise_exception_err(EXCP0D_GPF, (intno << shift) + 2);
B
bellard 已提交
1189 1190 1191 1192 1193 1194 1195 1196 1197

    /* Since we emulate only user space, we cannot do more than
       exiting the emulation with the suitable exception and error
       code */
    if (is_int)
        EIP = next_eip;
}

/*
B
bellard 已提交
1198
 * Begin execution of an interruption. is_int is TRUE if coming from
B
bellard 已提交
1199
 * the int instruction. next_eip is the EIP value AFTER the interrupt
1200
 * instruction. It is only relevant if is_int is TRUE.
B
bellard 已提交
1201
 */
1202
void do_interrupt(int intno, int is_int, int error_code,
B
bellard 已提交
1203
                  target_ulong next_eip, int is_hw)
B
bellard 已提交
1204
{
B
bellard 已提交
1205
    if (loglevel & CPU_LOG_INT) {
B
bellard 已提交
1206 1207
        if ((env->cr[0] & CR0_PE_MASK)) {
            static int count;
B
bellard 已提交
1208
            fprintf(logfile, "%6d: v=%02x e=%04x i=%d cpl=%d IP=%04x:" TARGET_FMT_lx " pc=" TARGET_FMT_lx " SP=%04x:" TARGET_FMT_lx,
1209 1210 1211
                    count, intno, error_code, is_int,
                    env->hflags & HF_CPL_MASK,
                    env->segs[R_CS].selector, EIP,
B
bellard 已提交
1212
                    (int)env->segs[R_CS].base + EIP,
1213 1214
                    env->segs[R_SS].selector, ESP);
            if (intno == 0x0e) {
B
bellard 已提交
1215
                fprintf(logfile, " CR2=" TARGET_FMT_lx, env->cr[2]);
1216
            } else {
B
bellard 已提交
1217
                fprintf(logfile, " EAX=" TARGET_FMT_lx, EAX);
1218
            }
B
bellard 已提交
1219
            fprintf(logfile, "\n");
B
bellard 已提交
1220
            cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
B
bellard 已提交
1221
#if 0
B
bellard 已提交
1222 1223 1224 1225 1226 1227 1228
            {
                int i;
                uint8_t *ptr;
                fprintf(logfile, "       code=");
                ptr = env->segs[R_CS].base + env->eip;
                for(i = 0; i < 16; i++) {
                    fprintf(logfile, " %02x", ldub(ptr + i));
1229
                }
B
bellard 已提交
1230
                fprintf(logfile, "\n");
1231
            }
1232
#endif
B
bellard 已提交
1233
            count++;
B
bellard 已提交
1234 1235
        }
    }
B
bellard 已提交
1236
    if (env->cr[0] & CR0_PE_MASK) {
B
bellard 已提交
1237 1238 1239 1240 1241 1242 1243 1244
#if TARGET_X86_64
        if (env->hflags & HF_LMA_MASK) {
            do_interrupt64(intno, is_int, error_code, next_eip, is_hw);
        } else
#endif
        {
            do_interrupt_protected(intno, is_int, error_code, next_eip, is_hw);
        }
B
bellard 已提交
1245 1246 1247 1248 1249
    } else {
        do_interrupt_real(intno, is_int, error_code, next_eip);
    }
}

1250 1251 1252 1253 1254
/*
 * Check nested exceptions and change to double or triple fault if
 * needed. It should only be called, if this is not an interrupt.
 * Returns the new exception number.
 */
1255
static int check_exception(int intno, int *error_code)
1256
{
B
bellard 已提交
1257
    int first_contributory = env->old_exception == 0 ||
1258 1259
                              (env->old_exception >= 10 &&
                               env->old_exception <= 13);
B
bellard 已提交
1260
    int second_contributory = intno == 0 ||
1261 1262 1263
                               (intno >= 10 && intno <= 13);

    if (loglevel & CPU_LOG_INT)
B
bellard 已提交
1264
        fprintf(logfile, "check_exception old: 0x%x new 0x%x\n",
1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
                env->old_exception, intno);

    if (env->old_exception == EXCP08_DBLE)
        cpu_abort(env, "triple fault");

    if ((first_contributory && second_contributory)
        || (env->old_exception == EXCP0E_PAGE &&
            (second_contributory || (intno == EXCP0E_PAGE)))) {
        intno = EXCP08_DBLE;
        *error_code = 0;
    }

    if (second_contributory || (intno == EXCP0E_PAGE) ||
        (intno == EXCP08_DBLE))
        env->old_exception = intno;

    return intno;
}

B
bellard 已提交
1284 1285 1286 1287
/*
 * Signal an interruption. It is executed in the main CPU loop.
 * is_int is TRUE if coming from the int instruction. next_eip is the
 * EIP value AFTER the interrupt instruction. It is only relevant if
1288
 * is_int is TRUE.
B
bellard 已提交
1289
 */
1290
void raise_interrupt(int intno, int is_int, int error_code,
1291
                     int next_eip_addend)
B
bellard 已提交
1292
{
T
ths 已提交
1293
    if (!is_int) {
1294
        helper_svm_check_intercept_param(SVM_EXIT_EXCP_BASE + intno, error_code);
1295
        intno = check_exception(intno, &error_code);
T
ths 已提交
1296
    }
1297

B
bellard 已提交
1298 1299 1300
    env->exception_index = intno;
    env->error_code = error_code;
    env->exception_is_int = is_int;
1301
    env->exception_next_eip = env->eip + next_eip_addend;
B
bellard 已提交
1302 1303 1304
    cpu_loop_exit();
}

B
bellard 已提交
1305 1306 1307
/* same as raise_exception_err, but do not restore global registers */
static void raise_exception_err_norestore(int exception_index, int error_code)
{
1308 1309
    exception_index = check_exception(exception_index, &error_code);

B
bellard 已提交
1310 1311 1312 1313 1314 1315 1316
    env->exception_index = exception_index;
    env->error_code = error_code;
    env->exception_is_int = 0;
    env->exception_next_eip = 0;
    longjmp(env->jmp_env, 1);
}

B
bellard 已提交
1317
/* shortcuts to generate exceptions */
1318 1319

void (raise_exception_err)(int exception_index, int error_code)
B
bellard 已提交
1320 1321 1322 1323 1324 1325 1326 1327 1328
{
    raise_interrupt(exception_index, 0, error_code, 0);
}

void raise_exception(int exception_index)
{
    raise_interrupt(exception_index, 0, 0, 0);
}

B
bellard 已提交
1329 1330
/* SMM support */

1331
#if defined(CONFIG_USER_ONLY)
B
bellard 已提交
1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342

void do_smm_enter(void)
{
}

void helper_rsm(void)
{
}

#else

B
bellard 已提交
1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363
#ifdef TARGET_X86_64
#define SMM_REVISION_ID 0x00020064
#else
#define SMM_REVISION_ID 0x00020000
#endif

void do_smm_enter(void)
{
    target_ulong sm_state;
    SegmentCache *dt;
    int i, offset;

    if (loglevel & CPU_LOG_INT) {
        fprintf(logfile, "SMM: enter\n");
        cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
    }

    env->hflags |= HF_SMM_MASK;
    cpu_smm_update(env);

    sm_state = env->smbase + 0x8000;
1364

B
bellard 已提交
1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381
#ifdef TARGET_X86_64
    for(i = 0; i < 6; i++) {
        dt = &env->segs[i];
        offset = 0x7e00 + i * 16;
        stw_phys(sm_state + offset, dt->selector);
        stw_phys(sm_state + offset + 2, (dt->flags >> 8) & 0xf0ff);
        stl_phys(sm_state + offset + 4, dt->limit);
        stq_phys(sm_state + offset + 8, dt->base);
    }

    stq_phys(sm_state + 0x7e68, env->gdt.base);
    stl_phys(sm_state + 0x7e64, env->gdt.limit);

    stw_phys(sm_state + 0x7e70, env->ldt.selector);
    stq_phys(sm_state + 0x7e78, env->ldt.base);
    stl_phys(sm_state + 0x7e74, env->ldt.limit);
    stw_phys(sm_state + 0x7e72, (env->ldt.flags >> 8) & 0xf0ff);
1382

B
bellard 已提交
1383 1384 1385 1386 1387 1388 1389
    stq_phys(sm_state + 0x7e88, env->idt.base);
    stl_phys(sm_state + 0x7e84, env->idt.limit);

    stw_phys(sm_state + 0x7e90, env->tr.selector);
    stq_phys(sm_state + 0x7e98, env->tr.base);
    stl_phys(sm_state + 0x7e94, env->tr.limit);
    stw_phys(sm_state + 0x7e92, (env->tr.flags >> 8) & 0xf0ff);
1390

B
bellard 已提交
1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
    stq_phys(sm_state + 0x7ed0, env->efer);

    stq_phys(sm_state + 0x7ff8, EAX);
    stq_phys(sm_state + 0x7ff0, ECX);
    stq_phys(sm_state + 0x7fe8, EDX);
    stq_phys(sm_state + 0x7fe0, EBX);
    stq_phys(sm_state + 0x7fd8, ESP);
    stq_phys(sm_state + 0x7fd0, EBP);
    stq_phys(sm_state + 0x7fc8, ESI);
    stq_phys(sm_state + 0x7fc0, EDI);
1401
    for(i = 8; i < 16; i++)
B
bellard 已提交
1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428
        stq_phys(sm_state + 0x7ff8 - i * 8, env->regs[i]);
    stq_phys(sm_state + 0x7f78, env->eip);
    stl_phys(sm_state + 0x7f70, compute_eflags());
    stl_phys(sm_state + 0x7f68, env->dr[6]);
    stl_phys(sm_state + 0x7f60, env->dr[7]);

    stl_phys(sm_state + 0x7f48, env->cr[4]);
    stl_phys(sm_state + 0x7f50, env->cr[3]);
    stl_phys(sm_state + 0x7f58, env->cr[0]);

    stl_phys(sm_state + 0x7efc, SMM_REVISION_ID);
    stl_phys(sm_state + 0x7f00, env->smbase);
#else
    stl_phys(sm_state + 0x7ffc, env->cr[0]);
    stl_phys(sm_state + 0x7ff8, env->cr[3]);
    stl_phys(sm_state + 0x7ff4, compute_eflags());
    stl_phys(sm_state + 0x7ff0, env->eip);
    stl_phys(sm_state + 0x7fec, EDI);
    stl_phys(sm_state + 0x7fe8, ESI);
    stl_phys(sm_state + 0x7fe4, EBP);
    stl_phys(sm_state + 0x7fe0, ESP);
    stl_phys(sm_state + 0x7fdc, EBX);
    stl_phys(sm_state + 0x7fd8, EDX);
    stl_phys(sm_state + 0x7fd4, ECX);
    stl_phys(sm_state + 0x7fd0, EAX);
    stl_phys(sm_state + 0x7fcc, env->dr[6]);
    stl_phys(sm_state + 0x7fc8, env->dr[7]);
1429

B
bellard 已提交
1430 1431 1432 1433
    stl_phys(sm_state + 0x7fc4, env->tr.selector);
    stl_phys(sm_state + 0x7f64, env->tr.base);
    stl_phys(sm_state + 0x7f60, env->tr.limit);
    stl_phys(sm_state + 0x7f5c, (env->tr.flags >> 8) & 0xf0ff);
1434

B
bellard 已提交
1435 1436 1437 1438
    stl_phys(sm_state + 0x7fc0, env->ldt.selector);
    stl_phys(sm_state + 0x7f80, env->ldt.base);
    stl_phys(sm_state + 0x7f7c, env->ldt.limit);
    stl_phys(sm_state + 0x7f78, (env->ldt.flags >> 8) & 0xf0ff);
1439

B
bellard 已提交
1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
    stl_phys(sm_state + 0x7f74, env->gdt.base);
    stl_phys(sm_state + 0x7f70, env->gdt.limit);

    stl_phys(sm_state + 0x7f58, env->idt.base);
    stl_phys(sm_state + 0x7f54, env->idt.limit);

    for(i = 0; i < 6; i++) {
        dt = &env->segs[i];
        if (i < 3)
            offset = 0x7f84 + i * 12;
        else
            offset = 0x7f2c + (i - 3) * 12;
        stl_phys(sm_state + 0x7fa8 + i * 4, dt->selector);
        stl_phys(sm_state + offset + 8, dt->base);
        stl_phys(sm_state + offset + 4, dt->limit);
        stl_phys(sm_state + offset, (dt->flags >> 8) & 0xf0ff);
    }
    stl_phys(sm_state + 0x7f14, env->cr[4]);

    stl_phys(sm_state + 0x7efc, SMM_REVISION_ID);
    stl_phys(sm_state + 0x7ef8, env->smbase);
#endif
    /* init SMM cpu state */

B
bellard 已提交
1464 1465 1466 1467
#ifdef TARGET_X86_64
    env->efer = 0;
    env->hflags &= ~HF_LMA_MASK;
#endif
B
bellard 已提交
1468 1469 1470 1471 1472 1473 1474 1475 1476
    load_eflags(0, ~(CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C | DF_MASK));
    env->eip = 0x00008000;
    cpu_x86_load_seg_cache(env, R_CS, (env->smbase >> 4) & 0xffff, env->smbase,
                           0xffffffff, 0);
    cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0xffffffff, 0);
    cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0xffffffff, 0);
    cpu_x86_load_seg_cache(env, R_SS, 0, 0, 0xffffffff, 0);
    cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0xffffffff, 0);
    cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0xffffffff, 0);
1477

1478
    cpu_x86_update_cr0(env,
B
bellard 已提交
1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492
                       env->cr[0] & ~(CR0_PE_MASK | CR0_EM_MASK | CR0_TS_MASK | CR0_PG_MASK));
    cpu_x86_update_cr4(env, 0);
    env->dr[7] = 0x00000400;
    CC_OP = CC_OP_EFLAGS;
}

void helper_rsm(void)
{
    target_ulong sm_state;
    int i, offset;
    uint32_t val;

    sm_state = env->smbase + 0x8000;
#ifdef TARGET_X86_64
B
bellard 已提交
1493 1494 1495 1496 1497 1498
    env->efer = ldq_phys(sm_state + 0x7ed0);
    if (env->efer & MSR_EFER_LMA)
        env->hflags |= HF_LMA_MASK;
    else
        env->hflags &= ~HF_LMA_MASK;

B
bellard 已提交
1499 1500
    for(i = 0; i < 6; i++) {
        offset = 0x7e00 + i * 16;
1501
        cpu_x86_load_seg_cache(env, i,
B
bellard 已提交
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
                               lduw_phys(sm_state + offset),
                               ldq_phys(sm_state + offset + 8),
                               ldl_phys(sm_state + offset + 4),
                               (lduw_phys(sm_state + offset + 2) & 0xf0ff) << 8);
    }

    env->gdt.base = ldq_phys(sm_state + 0x7e68);
    env->gdt.limit = ldl_phys(sm_state + 0x7e64);

    env->ldt.selector = lduw_phys(sm_state + 0x7e70);
    env->ldt.base = ldq_phys(sm_state + 0x7e78);
    env->ldt.limit = ldl_phys(sm_state + 0x7e74);
    env->ldt.flags = (lduw_phys(sm_state + 0x7e72) & 0xf0ff) << 8;
1515

B
bellard 已提交
1516 1517 1518 1519 1520 1521 1522
    env->idt.base = ldq_phys(sm_state + 0x7e88);
    env->idt.limit = ldl_phys(sm_state + 0x7e84);

    env->tr.selector = lduw_phys(sm_state + 0x7e90);
    env->tr.base = ldq_phys(sm_state + 0x7e98);
    env->tr.limit = ldl_phys(sm_state + 0x7e94);
    env->tr.flags = (lduw_phys(sm_state + 0x7e92) & 0xf0ff) << 8;
1523

B
bellard 已提交
1524 1525 1526 1527 1528 1529 1530 1531
    EAX = ldq_phys(sm_state + 0x7ff8);
    ECX = ldq_phys(sm_state + 0x7ff0);
    EDX = ldq_phys(sm_state + 0x7fe8);
    EBX = ldq_phys(sm_state + 0x7fe0);
    ESP = ldq_phys(sm_state + 0x7fd8);
    EBP = ldq_phys(sm_state + 0x7fd0);
    ESI = ldq_phys(sm_state + 0x7fc8);
    EDI = ldq_phys(sm_state + 0x7fc0);
1532
    for(i = 8; i < 16; i++)
B
bellard 已提交
1533 1534
        env->regs[i] = ldq_phys(sm_state + 0x7ff8 - i * 8);
    env->eip = ldq_phys(sm_state + 0x7f78);
1535
    load_eflags(ldl_phys(sm_state + 0x7f70),
B
bellard 已提交
1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550
                ~(CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C | DF_MASK));
    env->dr[6] = ldl_phys(sm_state + 0x7f68);
    env->dr[7] = ldl_phys(sm_state + 0x7f60);

    cpu_x86_update_cr4(env, ldl_phys(sm_state + 0x7f48));
    cpu_x86_update_cr3(env, ldl_phys(sm_state + 0x7f50));
    cpu_x86_update_cr0(env, ldl_phys(sm_state + 0x7f58));

    val = ldl_phys(sm_state + 0x7efc); /* revision ID */
    if (val & 0x20000) {
        env->smbase = ldl_phys(sm_state + 0x7f00) & ~0x7fff;
    }
#else
    cpu_x86_update_cr0(env, ldl_phys(sm_state + 0x7ffc));
    cpu_x86_update_cr3(env, ldl_phys(sm_state + 0x7ff8));
1551
    load_eflags(ldl_phys(sm_state + 0x7ff4),
B
bellard 已提交
1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563
                ~(CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C | DF_MASK));
    env->eip = ldl_phys(sm_state + 0x7ff0);
    EDI = ldl_phys(sm_state + 0x7fec);
    ESI = ldl_phys(sm_state + 0x7fe8);
    EBP = ldl_phys(sm_state + 0x7fe4);
    ESP = ldl_phys(sm_state + 0x7fe0);
    EBX = ldl_phys(sm_state + 0x7fdc);
    EDX = ldl_phys(sm_state + 0x7fd8);
    ECX = ldl_phys(sm_state + 0x7fd4);
    EAX = ldl_phys(sm_state + 0x7fd0);
    env->dr[6] = ldl_phys(sm_state + 0x7fcc);
    env->dr[7] = ldl_phys(sm_state + 0x7fc8);
1564

B
bellard 已提交
1565 1566 1567 1568
    env->tr.selector = ldl_phys(sm_state + 0x7fc4) & 0xffff;
    env->tr.base = ldl_phys(sm_state + 0x7f64);
    env->tr.limit = ldl_phys(sm_state + 0x7f60);
    env->tr.flags = (ldl_phys(sm_state + 0x7f5c) & 0xf0ff) << 8;
1569

B
bellard 已提交
1570 1571 1572 1573
    env->ldt.selector = ldl_phys(sm_state + 0x7fc0) & 0xffff;
    env->ldt.base = ldl_phys(sm_state + 0x7f80);
    env->ldt.limit = ldl_phys(sm_state + 0x7f7c);
    env->ldt.flags = (ldl_phys(sm_state + 0x7f78) & 0xf0ff) << 8;
1574

B
bellard 已提交
1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
    env->gdt.base = ldl_phys(sm_state + 0x7f74);
    env->gdt.limit = ldl_phys(sm_state + 0x7f70);

    env->idt.base = ldl_phys(sm_state + 0x7f58);
    env->idt.limit = ldl_phys(sm_state + 0x7f54);

    for(i = 0; i < 6; i++) {
        if (i < 3)
            offset = 0x7f84 + i * 12;
        else
            offset = 0x7f2c + (i - 3) * 12;
1586
        cpu_x86_load_seg_cache(env, i,
B
bellard 已提交
1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608
                               ldl_phys(sm_state + 0x7fa8 + i * 4) & 0xffff,
                               ldl_phys(sm_state + offset + 8),
                               ldl_phys(sm_state + offset + 4),
                               (ldl_phys(sm_state + offset) & 0xf0ff) << 8);
    }
    cpu_x86_update_cr4(env, ldl_phys(sm_state + 0x7f14));

    val = ldl_phys(sm_state + 0x7efc); /* revision ID */
    if (val & 0x20000) {
        env->smbase = ldl_phys(sm_state + 0x7ef8) & ~0x7fff;
    }
#endif
    CC_OP = CC_OP_EFLAGS;
    env->hflags &= ~HF_SMM_MASK;
    cpu_smm_update(env);

    if (loglevel & CPU_LOG_INT) {
        fprintf(logfile, "SMM: after RSM\n");
        cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
    }
}

B
bellard 已提交
1609 1610 1611
#endif /* !CONFIG_USER_ONLY */


B
bellard 已提交
1612 1613 1614
#ifdef BUGGY_GCC_DIV64
/* gcc 2.95.4 on PowerPC does not seem to like using __udivdi3, so we
   call it from another function */
B
bellard 已提交
1615
uint32_t div32(uint64_t *q_ptr, uint64_t num, uint32_t den)
B
bellard 已提交
1616 1617 1618 1619 1620
{
    *q_ptr = num / den;
    return num % den;
}

B
bellard 已提交
1621
int32_t idiv32(int64_t *q_ptr, int64_t num, int32_t den)
B
bellard 已提交
1622 1623 1624 1625 1626 1627
{
    *q_ptr = num / den;
    return num % den;
}
#endif

B
bellard 已提交
1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
/* division, flags are undefined */

void helper_divb_AL(target_ulong t0)
{
    unsigned int num, den, q, r;

    num = (EAX & 0xffff);
    den = (t0 & 0xff);
    if (den == 0) {
        raise_exception(EXCP00_DIVZ);
    }
    q = (num / den);
    if (q > 0xff)
        raise_exception(EXCP00_DIVZ);
    q &= 0xff;
    r = (num % den) & 0xff;
    EAX = (EAX & ~0xffff) | (r << 8) | q;
}

void helper_idivb_AL(target_ulong t0)
{
    int num, den, q, r;

    num = (int16_t)EAX;
    den = (int8_t)t0;
    if (den == 0) {
        raise_exception(EXCP00_DIVZ);
    }
    q = (num / den);
    if (q != (int8_t)q)
        raise_exception(EXCP00_DIVZ);
    q &= 0xff;
    r = (num % den) & 0xff;
    EAX = (EAX & ~0xffff) | (r << 8) | q;
}

void helper_divw_AX(target_ulong t0)
{
    unsigned int num, den, q, r;

    num = (EAX & 0xffff) | ((EDX & 0xffff) << 16);
    den = (t0 & 0xffff);
    if (den == 0) {
        raise_exception(EXCP00_DIVZ);
    }
    q = (num / den);
    if (q > 0xffff)
        raise_exception(EXCP00_DIVZ);
    q &= 0xffff;
    r = (num % den) & 0xffff;
    EAX = (EAX & ~0xffff) | q;
    EDX = (EDX & ~0xffff) | r;
}

void helper_idivw_AX(target_ulong t0)
{
    int num, den, q, r;

    num = (EAX & 0xffff) | ((EDX & 0xffff) << 16);
    den = (int16_t)t0;
    if (den == 0) {
        raise_exception(EXCP00_DIVZ);
    }
    q = (num / den);
    if (q != (int16_t)q)
        raise_exception(EXCP00_DIVZ);
    q &= 0xffff;
    r = (num % den) & 0xffff;
    EAX = (EAX & ~0xffff) | q;
    EDX = (EDX & ~0xffff) | r;
}

void helper_divl_EAX(target_ulong t0)
B
bellard 已提交
1701
{
B
bellard 已提交
1702 1703
    unsigned int den, r;
    uint64_t num, q;
1704

B
bellard 已提交
1705
    num = ((uint32_t)EAX) | ((uint64_t)((uint32_t)EDX) << 32);
B
bellard 已提交
1706
    den = t0;
B
bellard 已提交
1707 1708 1709 1710
    if (den == 0) {
        raise_exception(EXCP00_DIVZ);
    }
#ifdef BUGGY_GCC_DIV64
B
bellard 已提交
1711
    r = div32(&q, num, den);
B
bellard 已提交
1712 1713 1714 1715
#else
    q = (num / den);
    r = (num % den);
#endif
B
bellard 已提交
1716 1717
    if (q > 0xffffffff)
        raise_exception(EXCP00_DIVZ);
B
bellard 已提交
1718 1719
    EAX = (uint32_t)q;
    EDX = (uint32_t)r;
B
bellard 已提交
1720 1721
}

B
bellard 已提交
1722
void helper_idivl_EAX(target_ulong t0)
B
bellard 已提交
1723
{
B
bellard 已提交
1724 1725
    int den, r;
    int64_t num, q;
1726

B
bellard 已提交
1727
    num = ((uint32_t)EAX) | ((uint64_t)((uint32_t)EDX) << 32);
B
bellard 已提交
1728
    den = t0;
B
bellard 已提交
1729 1730 1731 1732
    if (den == 0) {
        raise_exception(EXCP00_DIVZ);
    }
#ifdef BUGGY_GCC_DIV64
B
bellard 已提交
1733
    r = idiv32(&q, num, den);
B
bellard 已提交
1734 1735 1736 1737
#else
    q = (num / den);
    r = (num % den);
#endif
B
bellard 已提交
1738 1739
    if (q != (int32_t)q)
        raise_exception(EXCP00_DIVZ);
B
bellard 已提交
1740 1741
    EAX = (uint32_t)q;
    EDX = (uint32_t)r;
B
bellard 已提交
1742 1743
}

B
bellard 已提交
1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875
/* bcd */

/* XXX: exception */
void helper_aam(int base)
{
    int al, ah;
    al = EAX & 0xff;
    ah = al / base;
    al = al % base;
    EAX = (EAX & ~0xffff) | al | (ah << 8);
    CC_DST = al;
}

void helper_aad(int base)
{
    int al, ah;
    al = EAX & 0xff;
    ah = (EAX >> 8) & 0xff;
    al = ((ah * base) + al) & 0xff;
    EAX = (EAX & ~0xffff) | al;
    CC_DST = al;
}

void helper_aaa(void)
{
    int icarry;
    int al, ah, af;
    int eflags;

    eflags = cc_table[CC_OP].compute_all();
    af = eflags & CC_A;
    al = EAX & 0xff;
    ah = (EAX >> 8) & 0xff;

    icarry = (al > 0xf9);
    if (((al & 0x0f) > 9 ) || af) {
        al = (al + 6) & 0x0f;
        ah = (ah + 1 + icarry) & 0xff;
        eflags |= CC_C | CC_A;
    } else {
        eflags &= ~(CC_C | CC_A);
        al &= 0x0f;
    }
    EAX = (EAX & ~0xffff) | al | (ah << 8);
    CC_SRC = eflags;
    FORCE_RET();
}

void helper_aas(void)
{
    int icarry;
    int al, ah, af;
    int eflags;

    eflags = cc_table[CC_OP].compute_all();
    af = eflags & CC_A;
    al = EAX & 0xff;
    ah = (EAX >> 8) & 0xff;

    icarry = (al < 6);
    if (((al & 0x0f) > 9 ) || af) {
        al = (al - 6) & 0x0f;
        ah = (ah - 1 - icarry) & 0xff;
        eflags |= CC_C | CC_A;
    } else {
        eflags &= ~(CC_C | CC_A);
        al &= 0x0f;
    }
    EAX = (EAX & ~0xffff) | al | (ah << 8);
    CC_SRC = eflags;
    FORCE_RET();
}

void helper_daa(void)
{
    int al, af, cf;
    int eflags;

    eflags = cc_table[CC_OP].compute_all();
    cf = eflags & CC_C;
    af = eflags & CC_A;
    al = EAX & 0xff;

    eflags = 0;
    if (((al & 0x0f) > 9 ) || af) {
        al = (al + 6) & 0xff;
        eflags |= CC_A;
    }
    if ((al > 0x9f) || cf) {
        al = (al + 0x60) & 0xff;
        eflags |= CC_C;
    }
    EAX = (EAX & ~0xff) | al;
    /* well, speed is not an issue here, so we compute the flags by hand */
    eflags |= (al == 0) << 6; /* zf */
    eflags |= parity_table[al]; /* pf */
    eflags |= (al & 0x80); /* sf */
    CC_SRC = eflags;
    FORCE_RET();
}

void helper_das(void)
{
    int al, al1, af, cf;
    int eflags;

    eflags = cc_table[CC_OP].compute_all();
    cf = eflags & CC_C;
    af = eflags & CC_A;
    al = EAX & 0xff;

    eflags = 0;
    al1 = al;
    if (((al & 0x0f) > 9 ) || af) {
        eflags |= CC_A;
        if (al < 6 || cf)
            eflags |= CC_C;
        al = (al - 6) & 0xff;
    }
    if ((al1 > 0x99) || cf) {
        al = (al - 0x60) & 0xff;
        eflags |= CC_C;
    }
    EAX = (EAX & ~0xff) | al;
    /* well, speed is not an issue here, so we compute the flags by hand */
    eflags |= (al == 0) << 6; /* zf */
    eflags |= parity_table[al]; /* pf */
    eflags |= (al & 0x80); /* sf */
    CC_SRC = eflags;
    FORCE_RET();
}

1876
void helper_cmpxchg8b(target_ulong a0)
B
bellard 已提交
1877 1878 1879 1880 1881
{
    uint64_t d;
    int eflags;

    eflags = cc_table[CC_OP].compute_all();
1882
    d = ldq(a0);
B
bellard 已提交
1883
    if (d == (((uint64_t)EDX << 32) | EAX)) {
1884
        stq(a0, ((uint64_t)ECX << 32) | EBX);
B
bellard 已提交
1885 1886
        eflags |= CC_Z;
    } else {
1887 1888
        EDX = (uint32_t)(d >> 32);
        EAX = (uint32_t)d;
B
bellard 已提交
1889 1890 1891 1892 1893
        eflags &= ~CC_Z;
    }
    CC_SRC = eflags;
}

1894
void helper_single_step(void)
1895 1896 1897 1898 1899
{
    env->dr[6] |= 0x4000;
    raise_exception(EXCP01_SSTP);
}

B
bellard 已提交
1900 1901
void helper_cpuid(void)
{
1902 1903
    uint32_t index;
    index = (uint32_t)EAX;
1904

1905 1906
    /* test if maximum index reached */
    if (index & 0x80000000) {
1907
        if (index > env->cpuid_xlevel)
1908 1909
            index = env->cpuid_level;
    } else {
1910
        if (index > env->cpuid_level)
1911 1912
            index = env->cpuid_level;
    }
1913

1914
    switch(index) {
1915
    case 0:
1916
        EAX = env->cpuid_level;
B
bellard 已提交
1917 1918 1919
        EBX = env->cpuid_vendor1;
        EDX = env->cpuid_vendor2;
        ECX = env->cpuid_vendor3;
1920 1921
        break;
    case 1:
B
bellard 已提交
1922
        EAX = env->cpuid_version;
1923
        EBX = (env->cpuid_apic_id << 24) | 8 << 8; /* CLFLUSH size in quad words, Linux wants it. */
B
bellard 已提交
1924
        ECX = env->cpuid_ext_features;
B
bellard 已提交
1925
        EDX = env->cpuid_features;
1926
        break;
1927
    case 2:
1928
        /* cache info: needed for Pentium Pro compatibility */
T
ths 已提交
1929
        EAX = 1;
B
bellard 已提交
1930 1931
        EBX = 0;
        ECX = 0;
T
ths 已提交
1932
        EDX = 0x2c307d;
1933
        break;
B
bellard 已提交
1934
    case 0x80000000:
1935
        EAX = env->cpuid_xlevel;
B
bellard 已提交
1936 1937 1938 1939 1940 1941 1942
        EBX = env->cpuid_vendor1;
        EDX = env->cpuid_vendor2;
        ECX = env->cpuid_vendor3;
        break;
    case 0x80000001:
        EAX = env->cpuid_features;
        EBX = 0;
T
ths 已提交
1943
        ECX = env->cpuid_ext3_features;
1944 1945 1946 1947 1948 1949 1950 1951 1952
        EDX = env->cpuid_ext2_features;
        break;
    case 0x80000002:
    case 0x80000003:
    case 0x80000004:
        EAX = env->cpuid_model[(index - 0x80000002) * 4 + 0];
        EBX = env->cpuid_model[(index - 0x80000002) * 4 + 1];
        ECX = env->cpuid_model[(index - 0x80000002) * 4 + 2];
        EDX = env->cpuid_model[(index - 0x80000002) * 4 + 3];
B
bellard 已提交
1953
        break;
1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967
    case 0x80000005:
        /* cache info (L1 cache) */
        EAX = 0x01ff01ff;
        EBX = 0x01ff01ff;
        ECX = 0x40020140;
        EDX = 0x40020140;
        break;
    case 0x80000006:
        /* cache info (L2 cache) */
        EAX = 0;
        EBX = 0x42004200;
        ECX = 0x02008140;
        EDX = 0;
        break;
B
bellard 已提交
1968 1969
    case 0x80000008:
        /* virtual & phys address size in low 2 bytes. */
1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984
/* XXX: This value must match the one used in the MMU code. */ 
#if defined(TARGET_X86_64)
#  if defined(USE_KQEMU)
        EAX = 0x00003020;	/* 48 bits virtual, 32 bits physical */
#  else
/* XXX: The physical address space is limited to 42 bits in exec.c. */
        EAX = 0x00003028;	/* 48 bits virtual, 40 bits physical */
#  endif
#else
# if defined(USE_KQEMU)
        EAX = 0x00000020;	/* 32 bits physical */
#  else
        EAX = 0x00000024;	/* 36 bits physical */
#  endif
#endif
B
bellard 已提交
1985 1986 1987 1988
        EBX = 0;
        ECX = 0;
        EDX = 0;
        break;
1989 1990 1991 1992 1993 1994
    case 0x8000000A:
        EAX = 0x00000001;
        EBX = 0;
        ECX = 0;
        EDX = 0;
        break;
1995 1996 1997 1998 1999 2000 2001
    default:
        /* reserved values: zero */
        EAX = 0;
        EBX = 0;
        ECX = 0;
        EDX = 0;
        break;
B
bellard 已提交
2002 2003 2004
    }
}

2005
void helper_enter_level(int level, int data32, target_ulong t1)
B
bellard 已提交
2006
{
B
bellard 已提交
2007
    target_ulong ssp;
B
bellard 已提交
2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022
    uint32_t esp_mask, esp, ebp;

    esp_mask = get_sp_mask(env->segs[R_SS].flags);
    ssp = env->segs[R_SS].base;
    ebp = EBP;
    esp = ESP;
    if (data32) {
        /* 32 bit */
        esp -= 4;
        while (--level) {
            esp -= 4;
            ebp -= 4;
            stl(ssp + (esp & esp_mask), ldl(ssp + (ebp & esp_mask)));
        }
        esp -= 4;
2023
        stl(ssp + (esp & esp_mask), t1);
B
bellard 已提交
2024 2025 2026 2027 2028 2029 2030 2031 2032
    } else {
        /* 16 bit */
        esp -= 2;
        while (--level) {
            esp -= 2;
            ebp -= 2;
            stw(ssp + (esp & esp_mask), lduw(ssp + (ebp & esp_mask)));
        }
        esp -= 2;
2033
        stw(ssp + (esp & esp_mask), t1);
B
bellard 已提交
2034 2035 2036
    }
}

2037
#ifdef TARGET_X86_64
2038
void helper_enter64_level(int level, int data64, target_ulong t1)
2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052
{
    target_ulong esp, ebp;
    ebp = EBP;
    esp = ESP;

    if (data64) {
        /* 64 bit */
        esp -= 8;
        while (--level) {
            esp -= 8;
            ebp -= 8;
            stq(esp, ldq(ebp));
        }
        esp -= 8;
2053
        stq(esp, t1);
2054 2055 2056 2057 2058 2059 2060 2061 2062
    } else {
        /* 16 bit */
        esp -= 2;
        while (--level) {
            esp -= 2;
            ebp -= 2;
            stw(esp, lduw(ebp));
        }
        esp -= 2;
2063
        stw(esp, t1);
2064 2065 2066 2067
    }
}
#endif

B
bellard 已提交
2068
void helper_lldt(int selector)
B
bellard 已提交
2069 2070 2071
{
    SegmentCache *dt;
    uint32_t e1, e2;
B
bellard 已提交
2072 2073
    int index, entry_limit;
    target_ulong ptr;
2074

B
bellard 已提交
2075
    selector &= 0xffff;
B
bellard 已提交
2076 2077
    if ((selector & 0xfffc) == 0) {
        /* XXX: NULL selector case: invalid LDT */
B
bellard 已提交
2078
        env->ldt.base = 0;
B
bellard 已提交
2079 2080 2081 2082 2083 2084
        env->ldt.limit = 0;
    } else {
        if (selector & 0x4)
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
        dt = &env->gdt;
        index = selector & ~7;
B
bellard 已提交
2085 2086 2087 2088
#ifdef TARGET_X86_64
        if (env->hflags & HF_LMA_MASK)
            entry_limit = 15;
        else
2089
#endif
B
bellard 已提交
2090 2091
            entry_limit = 7;
        if ((index + entry_limit) > dt->limit)
B
bellard 已提交
2092 2093
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
        ptr = dt->base + index;
B
bellard 已提交
2094 2095
        e1 = ldl_kernel(ptr);
        e2 = ldl_kernel(ptr + 4);
B
bellard 已提交
2096 2097 2098 2099
        if ((e2 & DESC_S_MASK) || ((e2 >> DESC_TYPE_SHIFT) & 0xf) != 2)
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
        if (!(e2 & DESC_P_MASK))
            raise_exception_err(EXCP0B_NOSEG, selector & 0xfffc);
B
bellard 已提交
2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110
#ifdef TARGET_X86_64
        if (env->hflags & HF_LMA_MASK) {
            uint32_t e3;
            e3 = ldl_kernel(ptr + 8);
            load_seg_cache_raw_dt(&env->ldt, e1, e2);
            env->ldt.base |= (target_ulong)e3 << 32;
        } else
#endif
        {
            load_seg_cache_raw_dt(&env->ldt, e1, e2);
        }
B
bellard 已提交
2111 2112 2113 2114
    }
    env->ldt.selector = selector;
}

B
bellard 已提交
2115
void helper_ltr(int selector)
B
bellard 已提交
2116 2117 2118
{
    SegmentCache *dt;
    uint32_t e1, e2;
B
bellard 已提交
2119 2120
    int index, type, entry_limit;
    target_ulong ptr;
2121

B
bellard 已提交
2122
    selector &= 0xffff;
B
bellard 已提交
2123
    if ((selector & 0xfffc) == 0) {
B
bellard 已提交
2124 2125
        /* NULL selector case: invalid TR */
        env->tr.base = 0;
B
bellard 已提交
2126 2127 2128 2129 2130 2131 2132
        env->tr.limit = 0;
        env->tr.flags = 0;
    } else {
        if (selector & 0x4)
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
        dt = &env->gdt;
        index = selector & ~7;
B
bellard 已提交
2133 2134 2135 2136
#ifdef TARGET_X86_64
        if (env->hflags & HF_LMA_MASK)
            entry_limit = 15;
        else
2137
#endif
B
bellard 已提交
2138 2139
            entry_limit = 7;
        if ((index + entry_limit) > dt->limit)
B
bellard 已提交
2140 2141
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
        ptr = dt->base + index;
B
bellard 已提交
2142 2143
        e1 = ldl_kernel(ptr);
        e2 = ldl_kernel(ptr + 4);
B
bellard 已提交
2144
        type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
2145
        if ((e2 & DESC_S_MASK) ||
2146
            (type != 1 && type != 9))
B
bellard 已提交
2147 2148 2149
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
        if (!(e2 & DESC_P_MASK))
            raise_exception_err(EXCP0B_NOSEG, selector & 0xfffc);
B
bellard 已提交
2150 2151
#ifdef TARGET_X86_64
        if (env->hflags & HF_LMA_MASK) {
2152
            uint32_t e3, e4;
B
bellard 已提交
2153
            e3 = ldl_kernel(ptr + 8);
2154 2155 2156
            e4 = ldl_kernel(ptr + 12);
            if ((e4 >> DESC_TYPE_SHIFT) & 0xf)
                raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
B
bellard 已提交
2157 2158
            load_seg_cache_raw_dt(&env->tr, e1, e2);
            env->tr.base |= (target_ulong)e3 << 32;
2159
        } else
B
bellard 已提交
2160 2161 2162 2163
#endif
        {
            load_seg_cache_raw_dt(&env->tr, e1, e2);
        }
2164
        e2 |= DESC_TSS_BUSY_MASK;
B
bellard 已提交
2165
        stl_kernel(ptr + 4, e2);
B
bellard 已提交
2166 2167 2168 2169
    }
    env->tr.selector = selector;
}

2170
/* only works if protected mode and not VM86. seg_reg must be != R_CS */
B
bellard 已提交
2171
void helper_load_seg(int seg_reg, int selector)
B
bellard 已提交
2172 2173
{
    uint32_t e1, e2;
2174 2175 2176
    int cpl, dpl, rpl;
    SegmentCache *dt;
    int index;
B
bellard 已提交
2177
    target_ulong ptr;
2178

2179
    selector &= 0xffff;
2180
    cpl = env->hflags & HF_CPL_MASK;
B
bellard 已提交
2181 2182
    if ((selector & 0xfffc) == 0) {
        /* null selector case */
B
bellard 已提交
2183 2184
        if (seg_reg == R_SS
#ifdef TARGET_X86_64
2185
            && (!(env->hflags & HF_CS64_MASK) || cpl == 3)
B
bellard 已提交
2186 2187
#endif
            )
B
bellard 已提交
2188
            raise_exception_err(EXCP0D_GPF, 0);
B
bellard 已提交
2189
        cpu_x86_load_seg_cache(env, seg_reg, selector, 0, 0, 0);
B
bellard 已提交
2190
    } else {
2191

2192 2193 2194 2195 2196
        if (selector & 0x4)
            dt = &env->ldt;
        else
            dt = &env->gdt;
        index = selector & ~7;
2197
        if ((index + 7) > dt->limit)
B
bellard 已提交
2198
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
2199 2200 2201
        ptr = dt->base + index;
        e1 = ldl_kernel(ptr);
        e2 = ldl_kernel(ptr + 4);
2202

2203
        if (!(e2 & DESC_S_MASK))
B
bellard 已提交
2204
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
2205 2206
        rpl = selector & 3;
        dpl = (e2 >> DESC_DPL_SHIFT) & 3;
B
bellard 已提交
2207
        if (seg_reg == R_SS) {
2208
            /* must be writable segment */
2209
            if ((e2 & DESC_CS_MASK) || !(e2 & DESC_W_MASK))
B
bellard 已提交
2210
                raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
2211
            if (rpl != cpl || dpl != cpl)
2212
                raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
B
bellard 已提交
2213
        } else {
2214
            /* must be readable segment */
2215
            if ((e2 & (DESC_CS_MASK | DESC_R_MASK)) == DESC_CS_MASK)
B
bellard 已提交
2216
                raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
2217

2218 2219
            if (!(e2 & DESC_CS_MASK) || !(e2 & DESC_C_MASK)) {
                /* if not conforming code, test rights */
2220
                if (dpl < cpl || dpl < rpl)
2221 2222
                    raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
            }
B
bellard 已提交
2223 2224 2225 2226 2227 2228 2229 2230
        }

        if (!(e2 & DESC_P_MASK)) {
            if (seg_reg == R_SS)
                raise_exception_err(EXCP0C_STACK, selector & 0xfffc);
            else
                raise_exception_err(EXCP0B_NOSEG, selector & 0xfffc);
        }
2231 2232 2233 2234 2235 2236 2237

        /* set the access bit if not already set */
        if (!(e2 & DESC_A_MASK)) {
            e2 |= DESC_A_MASK;
            stl_kernel(ptr + 4, e2);
        }

2238
        cpu_x86_load_seg_cache(env, seg_reg, selector,
B
bellard 已提交
2239 2240 2241 2242
                       get_seg_base(e1, e2),
                       get_seg_limit(e1, e2),
                       e2);
#if 0
2243
        fprintf(logfile, "load_seg: sel=0x%04x base=0x%08lx limit=0x%08lx flags=%08x\n",
B
bellard 已提交
2244 2245 2246 2247 2248 2249
                selector, (unsigned long)sc->base, sc->limit, sc->flags);
#endif
    }
}

/* protected mode jump */
2250 2251
void helper_ljmp_protected(int new_cs, target_ulong new_eip,
                           int next_eip_addend)
B
bellard 已提交
2252
{
2253
    int gate_cs, type;
B
bellard 已提交
2254
    uint32_t e1, e2, cpl, dpl, rpl, limit;
2255
    target_ulong next_eip;
2256

B
bellard 已提交
2257 2258 2259 2260 2261 2262 2263 2264 2265
    if ((new_cs & 0xfffc) == 0)
        raise_exception_err(EXCP0D_GPF, 0);
    if (load_segment(&e1, &e2, new_cs) != 0)
        raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
    cpl = env->hflags & HF_CPL_MASK;
    if (e2 & DESC_S_MASK) {
        if (!(e2 & DESC_CS_MASK))
            raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
        dpl = (e2 >> DESC_DPL_SHIFT) & 3;
2266
        if (e2 & DESC_C_MASK) {
B
bellard 已提交
2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280
            /* conforming code segment */
            if (dpl > cpl)
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
        } else {
            /* non conforming code segment */
            rpl = new_cs & 3;
            if (rpl > cpl)
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
            if (dpl != cpl)
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
        }
        if (!(e2 & DESC_P_MASK))
            raise_exception_err(EXCP0B_NOSEG, new_cs & 0xfffc);
        limit = get_seg_limit(e1, e2);
2281
        if (new_eip > limit &&
B
bellard 已提交
2282
            !(env->hflags & HF_LMA_MASK) && !(e2 & DESC_L_MASK))
B
bellard 已提交
2283 2284 2285 2286 2287
            raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
        cpu_x86_load_seg_cache(env, R_CS, (new_cs & 0xfffc) | cpl,
                       get_seg_base(e1, e2), limit, e2);
        EIP = new_eip;
    } else {
2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
        /* jump to call or task gate */
        dpl = (e2 >> DESC_DPL_SHIFT) & 3;
        rpl = new_cs & 3;
        cpl = env->hflags & HF_CPL_MASK;
        type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
        switch(type) {
        case 1: /* 286 TSS */
        case 9: /* 386 TSS */
        case 5: /* task gate */
            if (dpl < cpl || dpl < rpl)
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
2299
            next_eip = env->eip + next_eip_addend;
B
bellard 已提交
2300
            switch_tss(new_cs, e1, e2, SWITCH_TSS_JMP, next_eip);
B
bellard 已提交
2301
            CC_OP = CC_OP_EFLAGS;
2302 2303 2304 2305 2306 2307 2308 2309
            break;
        case 4: /* 286 call gate */
        case 12: /* 386 call gate */
            if ((dpl < cpl) || (dpl < rpl))
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
            if (!(e2 & DESC_P_MASK))
                raise_exception_err(EXCP0B_NOSEG, new_cs & 0xfffc);
            gate_cs = e1 >> 16;
2310 2311 2312
            new_eip = (e1 & 0xffff);
            if (type == 12)
                new_eip |= (e2 & 0xffff0000);
2313 2314 2315 2316
            if (load_segment(&e1, &e2, gate_cs) != 0)
                raise_exception_err(EXCP0D_GPF, gate_cs & 0xfffc);
            dpl = (e2 >> DESC_DPL_SHIFT) & 3;
            /* must be code segment */
2317
            if (((e2 & (DESC_S_MASK | DESC_CS_MASK)) !=
2318 2319
                 (DESC_S_MASK | DESC_CS_MASK)))
                raise_exception_err(EXCP0D_GPF, gate_cs & 0xfffc);
2320
            if (((e2 & DESC_C_MASK) && (dpl > cpl)) ||
2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335
                (!(e2 & DESC_C_MASK) && (dpl != cpl)))
                raise_exception_err(EXCP0D_GPF, gate_cs & 0xfffc);
            if (!(e2 & DESC_P_MASK))
                raise_exception_err(EXCP0D_GPF, gate_cs & 0xfffc);
            limit = get_seg_limit(e1, e2);
            if (new_eip > limit)
                raise_exception_err(EXCP0D_GPF, 0);
            cpu_x86_load_seg_cache(env, R_CS, (gate_cs & 0xfffc) | cpl,
                                   get_seg_base(e1, e2), limit, e2);
            EIP = new_eip;
            break;
        default:
            raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
            break;
        }
B
bellard 已提交
2336 2337 2338 2339
    }
}

/* real mode call */
2340 2341
void helper_lcall_real(int new_cs, target_ulong new_eip1,
                       int shift, int next_eip)
B
bellard 已提交
2342
{
2343
    int new_eip;
B
bellard 已提交
2344
    uint32_t esp, esp_mask;
B
bellard 已提交
2345
    target_ulong ssp;
B
bellard 已提交
2346

2347
    new_eip = new_eip1;
B
bellard 已提交
2348
    esp = ESP;
2349
    esp_mask = get_sp_mask(env->segs[R_SS].flags);
B
bellard 已提交
2350 2351
    ssp = env->segs[R_SS].base;
    if (shift) {
2352 2353
        PUSHL(ssp, esp, esp_mask, env->segs[R_CS].selector);
        PUSHL(ssp, esp, esp_mask, next_eip);
B
bellard 已提交
2354
    } else {
2355 2356
        PUSHW(ssp, esp, esp_mask, env->segs[R_CS].selector);
        PUSHW(ssp, esp, esp_mask, next_eip);
B
bellard 已提交
2357 2358
    }

2359
    SET_ESP(esp, esp_mask);
B
bellard 已提交
2360 2361
    env->eip = new_eip;
    env->segs[R_CS].selector = new_cs;
B
bellard 已提交
2362
    env->segs[R_CS].base = (new_cs << 4);
B
bellard 已提交
2363 2364 2365
}

/* protected mode call */
2366 2367
void helper_lcall_protected(int new_cs, target_ulong new_eip, 
                            int shift, int next_eip_addend)
B
bellard 已提交
2368
{
2369
    int new_stack, i;
B
bellard 已提交
2370
    uint32_t e1, e2, cpl, dpl, rpl, selector, offset, param_count;
2371 2372
    uint32_t ss, ss_e1, ss_e2, sp, type, ss_dpl, sp_mask;
    uint32_t val, limit, old_sp_mask;
2373
    target_ulong ssp, old_ssp, next_eip;
2374

2375
    next_eip = env->eip + next_eip_addend;
B
bellard 已提交
2376
#ifdef DEBUG_PCALL
B
bellard 已提交
2377 2378
    if (loglevel & CPU_LOG_PCALL) {
        fprintf(logfile, "lcall %04x:%08x s=%d\n",
B
bellard 已提交
2379
                new_cs, (uint32_t)new_eip, shift);
B
bellard 已提交
2380
        cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
B
bellard 已提交
2381 2382
    }
#endif
B
bellard 已提交
2383 2384 2385 2386 2387
    if ((new_cs & 0xfffc) == 0)
        raise_exception_err(EXCP0D_GPF, 0);
    if (load_segment(&e1, &e2, new_cs) != 0)
        raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
    cpl = env->hflags & HF_CPL_MASK;
B
bellard 已提交
2388
#ifdef DEBUG_PCALL
B
bellard 已提交
2389
    if (loglevel & CPU_LOG_PCALL) {
B
bellard 已提交
2390 2391 2392
        fprintf(logfile, "desc=%08x:%08x\n", e1, e2);
    }
#endif
B
bellard 已提交
2393 2394 2395 2396
    if (e2 & DESC_S_MASK) {
        if (!(e2 & DESC_CS_MASK))
            raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
        dpl = (e2 >> DESC_DPL_SHIFT) & 3;
2397
        if (e2 & DESC_C_MASK) {
B
bellard 已提交
2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411
            /* conforming code segment */
            if (dpl > cpl)
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
        } else {
            /* non conforming code segment */
            rpl = new_cs & 3;
            if (rpl > cpl)
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
            if (dpl != cpl)
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
        }
        if (!(e2 & DESC_P_MASK))
            raise_exception_err(EXCP0B_NOSEG, new_cs & 0xfffc);

2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422
#ifdef TARGET_X86_64
        /* XXX: check 16/32 bit cases in long mode */
        if (shift == 2) {
            target_ulong rsp;
            /* 64 bit case */
            rsp = ESP;
            PUSHQ(rsp, env->segs[R_CS].selector);
            PUSHQ(rsp, next_eip);
            /* from this point, not restartable */
            ESP = rsp;
            cpu_x86_load_seg_cache(env, R_CS, (new_cs & 0xfffc) | cpl,
2423
                                   get_seg_base(e1, e2),
2424 2425
                                   get_seg_limit(e1, e2), e2);
            EIP = new_eip;
2426
        } else
2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438
#endif
        {
            sp = ESP;
            sp_mask = get_sp_mask(env->segs[R_SS].flags);
            ssp = env->segs[R_SS].base;
            if (shift) {
                PUSHL(ssp, sp, sp_mask, env->segs[R_CS].selector);
                PUSHL(ssp, sp, sp_mask, next_eip);
            } else {
                PUSHW(ssp, sp, sp_mask, env->segs[R_CS].selector);
                PUSHW(ssp, sp, sp_mask, next_eip);
            }
2439

2440 2441 2442 2443
            limit = get_seg_limit(e1, e2);
            if (new_eip > limit)
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
            /* from this point, not restartable */
2444
            SET_ESP(sp, sp_mask);
2445 2446 2447
            cpu_x86_load_seg_cache(env, R_CS, (new_cs & 0xfffc) | cpl,
                                   get_seg_base(e1, e2), limit, e2);
            EIP = new_eip;
B
bellard 已提交
2448 2449 2450 2451
        }
    } else {
        /* check gate type */
        type = (e2 >> DESC_TYPE_SHIFT) & 0x1f;
2452 2453
        dpl = (e2 >> DESC_DPL_SHIFT) & 3;
        rpl = new_cs & 3;
B
bellard 已提交
2454 2455 2456 2457
        switch(type) {
        case 1: /* available 286 TSS */
        case 9: /* available 386 TSS */
        case 5: /* task gate */
2458 2459
            if (dpl < cpl || dpl < rpl)
                raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
B
bellard 已提交
2460
            switch_tss(new_cs, e1, e2, SWITCH_TSS_CALL, next_eip);
B
bellard 已提交
2461
            CC_OP = CC_OP_EFLAGS;
2462
            return;
B
bellard 已提交
2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478
        case 4: /* 286 call gate */
        case 12: /* 386 call gate */
            break;
        default:
            raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
            break;
        }
        shift = type >> 3;

        if (dpl < cpl || dpl < rpl)
            raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
        /* check valid bit */
        if (!(e2 & DESC_P_MASK))
            raise_exception_err(EXCP0B_NOSEG,  new_cs & 0xfffc);
        selector = e1 >> 16;
        offset = (e2 & 0xffff0000) | (e1 & 0x0000ffff);
B
bellard 已提交
2479
        param_count = e2 & 0x1f;
B
bellard 已提交
2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493
        if ((selector & 0xfffc) == 0)
            raise_exception_err(EXCP0D_GPF, 0);

        if (load_segment(&e1, &e2, selector) != 0)
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
        if (!(e2 & DESC_S_MASK) || !(e2 & (DESC_CS_MASK)))
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
        dpl = (e2 >> DESC_DPL_SHIFT) & 3;
        if (dpl > cpl)
            raise_exception_err(EXCP0D_GPF, selector & 0xfffc);
        if (!(e2 & DESC_P_MASK))
            raise_exception_err(EXCP0B_NOSEG, selector & 0xfffc);

        if (!(e2 & DESC_C_MASK) && dpl < cpl) {
B
blueswir1 已提交
2494
            /* to inner privilege */
B
bellard 已提交
2495
            get_ss_esp_from_tss(&ss, &sp, dpl);
B
bellard 已提交
2496
#ifdef DEBUG_PCALL
B
bellard 已提交
2497
            if (loglevel & CPU_LOG_PCALL)
2498
                fprintf(logfile, "new ss:esp=%04x:%08x param_count=%d ESP=" TARGET_FMT_lx "\n",
B
bellard 已提交
2499 2500
                        ss, sp, param_count, ESP);
#endif
B
bellard 已提交
2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515
            if ((ss & 0xfffc) == 0)
                raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
            if ((ss & 3) != dpl)
                raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
            if (load_segment(&ss_e1, &ss_e2, ss) != 0)
                raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
            ss_dpl = (ss_e2 >> DESC_DPL_SHIFT) & 3;
            if (ss_dpl != dpl)
                raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
            if (!(ss_e2 & DESC_S_MASK) ||
                (ss_e2 & DESC_CS_MASK) ||
                !(ss_e2 & DESC_W_MASK))
                raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
            if (!(ss_e2 & DESC_P_MASK))
                raise_exception_err(EXCP0A_TSS, ss & 0xfffc);
2516

2517
            //            push_size = ((param_count * 2) + 8) << shift;
B
bellard 已提交
2518

2519 2520
            old_sp_mask = get_sp_mask(env->segs[R_SS].flags);
            old_ssp = env->segs[R_SS].base;
2521

2522 2523
            sp_mask = get_sp_mask(ss_e2);
            ssp = get_seg_base(ss_e1, ss_e2);
B
bellard 已提交
2524
            if (shift) {
2525 2526 2527 2528 2529
                PUSHL(ssp, sp, sp_mask, env->segs[R_SS].selector);
                PUSHL(ssp, sp, sp_mask, ESP);
                for(i = param_count - 1; i >= 0; i--) {
                    val = ldl_kernel(old_ssp + ((ESP + i * 4) & old_sp_mask));
                    PUSHL(ssp, sp, sp_mask, val);
B
bellard 已提交
2530 2531
                }
            } else {
2532 2533 2534 2535 2536
                PUSHW(ssp, sp, sp_mask, env->segs[R_SS].selector);
                PUSHW(ssp, sp, sp_mask, ESP);
                for(i = param_count - 1; i >= 0; i--) {
                    val = lduw_kernel(old_ssp + ((ESP + i * 2) & old_sp_mask));
                    PUSHW(ssp, sp, sp_mask, val);
B
bellard 已提交
2537 2538
                }
            }
2539
            new_stack = 1;
B
bellard 已提交
2540
        } else {
B
blueswir1 已提交
2541
            /* to same privilege */
2542 2543 2544 2545 2546
            sp = ESP;
            sp_mask = get_sp_mask(env->segs[R_SS].flags);
            ssp = env->segs[R_SS].base;
            //            push_size = (4 << shift);
            new_stack = 0;
B
bellard 已提交
2547 2548 2549
        }

        if (shift) {
2550 2551
            PUSHL(ssp, sp, sp_mask, env->segs[R_CS].selector);
            PUSHL(ssp, sp, sp_mask, next_eip);
B
bellard 已提交
2552
        } else {
2553 2554 2555 2556 2557 2558 2559 2560
            PUSHW(ssp, sp, sp_mask, env->segs[R_CS].selector);
            PUSHW(ssp, sp, sp_mask, next_eip);
        }

        /* from this point, not restartable */

        if (new_stack) {
            ss = (ss & ~3) | dpl;
2561
            cpu_x86_load_seg_cache(env, R_SS, ss,
2562 2563 2564
                                   ssp,
                                   get_seg_limit(ss_e1, ss_e2),
                                   ss_e2);
B
bellard 已提交
2565 2566 2567
        }

        selector = (selector & ~3) | dpl;
2568
        cpu_x86_load_seg_cache(env, R_CS, selector,
B
bellard 已提交
2569 2570 2571 2572
                       get_seg_base(e1, e2),
                       get_seg_limit(e1, e2),
                       e2);
        cpu_x86_set_cpl(env, dpl);
2573
        SET_ESP(sp, sp_mask);
B
bellard 已提交
2574 2575
        EIP = offset;
    }
B
bellard 已提交
2576 2577 2578 2579 2580 2581
#ifdef USE_KQEMU
    if (kqemu_is_ok(env)) {
        env->exception_index = -1;
        cpu_loop_exit();
    }
#endif
B
bellard 已提交
2582 2583
}

2584
/* real and vm86 mode iret */
B
bellard 已提交
2585 2586
void helper_iret_real(int shift)
{
2587
    uint32_t sp, new_cs, new_eip, new_eflags, sp_mask;
B
bellard 已提交
2588
    target_ulong ssp;
B
bellard 已提交
2589
    int eflags_mask;
2590

2591 2592 2593
    sp_mask = 0xffff; /* XXXX: use SS segment size ? */
    sp = ESP;
    ssp = env->segs[R_SS].base;
B
bellard 已提交
2594 2595
    if (shift == 1) {
        /* 32 bits */
2596 2597 2598 2599
        POPL(ssp, sp, sp_mask, new_eip);
        POPL(ssp, sp, sp_mask, new_cs);
        new_cs &= 0xffff;
        POPL(ssp, sp, sp_mask, new_eflags);
B
bellard 已提交
2600 2601
    } else {
        /* 16 bits */
2602 2603 2604
        POPW(ssp, sp, sp_mask, new_eip);
        POPW(ssp, sp, sp_mask, new_cs);
        POPW(ssp, sp, sp_mask, new_eflags);
B
bellard 已提交
2605
    }
B
bellard 已提交
2606
    ESP = (ESP & ~sp_mask) | (sp & sp_mask);
B
bellard 已提交
2607 2608
    load_seg_vm(R_CS, new_cs);
    env->eip = new_eip;
2609
    if (env->eflags & VM_MASK)
2610
        eflags_mask = TF_MASK | AC_MASK | ID_MASK | IF_MASK | RF_MASK | NT_MASK;
2611
    else
2612
        eflags_mask = TF_MASK | AC_MASK | ID_MASK | IF_MASK | IOPL_MASK | RF_MASK | NT_MASK;
B
bellard 已提交
2613 2614 2615
    if (shift == 0)
        eflags_mask &= 0xffff;
    load_eflags(new_eflags, eflags_mask);
A
aurel32 已提交
2616
    env->hflags &= ~HF_NMI_MASK;
B
bellard 已提交
2617 2618
}

2619 2620 2621 2622
static inline void validate_seg(int seg_reg, int cpl)
{
    int dpl;
    uint32_t e2;
2623 2624 2625 2626

    /* XXX: on x86_64, we do not want to nullify FS and GS because
       they may still contain a valid base. I would be interested to
       know how a real x86_64 CPU behaves */
2627
    if ((seg_reg == R_FS || seg_reg == R_GS) &&
2628 2629 2630
        (env->segs[seg_reg].selector & 0xfffc) == 0)
        return;

2631 2632 2633 2634 2635
    e2 = env->segs[seg_reg].flags;
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
    if (!(e2 & DESC_CS_MASK) || !(e2 & DESC_C_MASK)) {
        /* data or non conforming code segment */
        if (dpl < cpl) {
B
bellard 已提交
2636
            cpu_x86_load_seg_cache(env, seg_reg, 0, 0, 0, 0);
2637 2638 2639 2640
        }
    }
}

B
bellard 已提交
2641 2642 2643
/* protected mode iret */
static inline void helper_ret_protected(int shift, int is_iret, int addend)
{
B
bellard 已提交
2644
    uint32_t new_cs, new_eflags, new_ss;
B
bellard 已提交
2645 2646
    uint32_t new_es, new_ds, new_fs, new_gs;
    uint32_t e1, e2, ss_e1, ss_e2;
B
bellard 已提交
2647
    int cpl, dpl, rpl, eflags_mask, iopl;
B
bellard 已提交
2648
    target_ulong ssp, sp, new_eip, new_esp, sp_mask;
2649

B
bellard 已提交
2650 2651 2652 2653 2654 2655
#ifdef TARGET_X86_64
    if (shift == 2)
        sp_mask = -1;
    else
#endif
        sp_mask = get_sp_mask(env->segs[R_SS].flags);
B
bellard 已提交
2656
    sp = ESP;
2657
    ssp = env->segs[R_SS].base;
B
bellard 已提交
2658
    new_eflags = 0; /* avoid warning */
B
bellard 已提交
2659 2660 2661 2662 2663 2664 2665 2666 2667 2668
#ifdef TARGET_X86_64
    if (shift == 2) {
        POPQ(sp, new_eip);
        POPQ(sp, new_cs);
        new_cs &= 0xffff;
        if (is_iret) {
            POPQ(sp, new_eflags);
        }
    } else
#endif
B
bellard 已提交
2669 2670
    if (shift == 1) {
        /* 32 bits */
2671 2672 2673 2674 2675 2676 2677 2678
        POPL(ssp, sp, sp_mask, new_eip);
        POPL(ssp, sp, sp_mask, new_cs);
        new_cs &= 0xffff;
        if (is_iret) {
            POPL(ssp, sp, sp_mask, new_eflags);
            if (new_eflags & VM_MASK)
                goto return_to_vm86;
        }
B
bellard 已提交
2679 2680
    } else {
        /* 16 bits */
2681 2682
        POPW(ssp, sp, sp_mask, new_eip);
        POPW(ssp, sp, sp_mask, new_cs);
B
bellard 已提交
2683
        if (is_iret)
2684
            POPW(ssp, sp, sp_mask, new_eflags);
B
bellard 已提交
2685
    }
2686
#ifdef DEBUG_PCALL
B
bellard 已提交
2687
    if (loglevel & CPU_LOG_PCALL) {
B
bellard 已提交
2688
        fprintf(logfile, "lret new %04x:" TARGET_FMT_lx " s=%d addend=0x%x\n",
B
bellard 已提交
2689
                new_cs, new_eip, shift, addend);
B
bellard 已提交
2690
        cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP);
2691 2692
    }
#endif
B
bellard 已提交
2693 2694 2695 2696 2697 2698 2699 2700
    if ((new_cs & 0xfffc) == 0)
        raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
    if (load_segment(&e1, &e2, new_cs) != 0)
        raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
    if (!(e2 & DESC_S_MASK) ||
        !(e2 & DESC_CS_MASK))
        raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
    cpl = env->hflags & HF_CPL_MASK;
2701
    rpl = new_cs & 3;
B
bellard 已提交
2702 2703 2704
    if (rpl < cpl)
        raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
2705
    if (e2 & DESC_C_MASK) {
B
bellard 已提交
2706 2707 2708 2709 2710 2711 2712 2713
        if (dpl > rpl)
            raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
    } else {
        if (dpl != rpl)
            raise_exception_err(EXCP0D_GPF, new_cs & 0xfffc);
    }
    if (!(e2 & DESC_P_MASK))
        raise_exception_err(EXCP0B_NOSEG, new_cs & 0xfffc);
2714

2715
    sp += addend;
2716
    if (rpl == cpl && (!(env->hflags & HF_CS64_MASK) ||
B
bellard 已提交
2717
                       ((env->hflags & HF_CS64_MASK) && !is_iret))) {
B
bellard 已提交
2718
        /* return to same priledge level */
2719
        cpu_x86_load_seg_cache(env, R_CS, new_cs,
B
bellard 已提交
2720 2721 2722 2723
                       get_seg_base(e1, e2),
                       get_seg_limit(e1, e2),
                       e2);
    } else {
B
blueswir1 已提交
2724
        /* return to different privilege level */
B
bellard 已提交
2725 2726 2727 2728 2729 2730 2731
#ifdef TARGET_X86_64
        if (shift == 2) {
            POPQ(sp, new_esp);
            POPQ(sp, new_ss);
            new_ss &= 0xffff;
        } else
#endif
B
bellard 已提交
2732 2733
        if (shift == 1) {
            /* 32 bits */
2734 2735 2736
            POPL(ssp, sp, sp_mask, new_esp);
            POPL(ssp, sp, sp_mask, new_ss);
            new_ss &= 0xffff;
B
bellard 已提交
2737 2738
        } else {
            /* 16 bits */
2739 2740
            POPW(ssp, sp, sp_mask, new_esp);
            POPW(ssp, sp, sp_mask, new_ss);
B
bellard 已提交
2741
        }
B
bellard 已提交
2742 2743
#ifdef DEBUG_PCALL
        if (loglevel & CPU_LOG_PCALL) {
B
bellard 已提交
2744
            fprintf(logfile, "new ss:esp=%04x:" TARGET_FMT_lx "\n",
B
bellard 已提交
2745 2746 2747
                    new_ss, new_esp);
        }
#endif
2748 2749 2750
        if ((new_ss & 0xfffc) == 0) {
#ifdef TARGET_X86_64
            /* NULL ss is allowed in long mode if cpl != 3*/
2751
            /* XXX: test CS64 ? */
2752
            if ((env->hflags & HF_LMA_MASK) && rpl != 3) {
2753
                cpu_x86_load_seg_cache(env, R_SS, new_ss,
2754 2755 2756 2757
                                       0, 0xffffffff,
                                       DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
                                       DESC_S_MASK | (rpl << DESC_DPL_SHIFT) |
                                       DESC_W_MASK | DESC_A_MASK);
2758
                ss_e2 = DESC_B_MASK; /* XXX: should not be needed ? */
2759
            } else
2760 2761 2762 2763
#endif
            {
                raise_exception_err(EXCP0D_GPF, 0);
            }
B
bellard 已提交
2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777
        } else {
            if ((new_ss & 3) != rpl)
                raise_exception_err(EXCP0D_GPF, new_ss & 0xfffc);
            if (load_segment(&ss_e1, &ss_e2, new_ss) != 0)
                raise_exception_err(EXCP0D_GPF, new_ss & 0xfffc);
            if (!(ss_e2 & DESC_S_MASK) ||
                (ss_e2 & DESC_CS_MASK) ||
                !(ss_e2 & DESC_W_MASK))
                raise_exception_err(EXCP0D_GPF, new_ss & 0xfffc);
            dpl = (ss_e2 >> DESC_DPL_SHIFT) & 3;
            if (dpl != rpl)
                raise_exception_err(EXCP0D_GPF, new_ss & 0xfffc);
            if (!(ss_e2 & DESC_P_MASK))
                raise_exception_err(EXCP0B_NOSEG, new_ss & 0xfffc);
2778
            cpu_x86_load_seg_cache(env, R_SS, new_ss,
B
bellard 已提交
2779 2780 2781 2782
                                   get_seg_base(ss_e1, ss_e2),
                                   get_seg_limit(ss_e1, ss_e2),
                                   ss_e2);
        }
B
bellard 已提交
2783

2784
        cpu_x86_load_seg_cache(env, R_CS, new_cs,
B
bellard 已提交
2785 2786 2787 2788
                       get_seg_base(e1, e2),
                       get_seg_limit(e1, e2),
                       e2);
        cpu_x86_set_cpl(env, rpl);
2789
        sp = new_esp;
B
bellard 已提交
2790
#ifdef TARGET_X86_64
B
bellard 已提交
2791
        if (env->hflags & HF_CS64_MASK)
B
bellard 已提交
2792 2793 2794 2795
            sp_mask = -1;
        else
#endif
            sp_mask = get_sp_mask(ss_e2);
2796 2797

        /* validate data segments */
B
bellard 已提交
2798 2799 2800 2801
        validate_seg(R_ES, rpl);
        validate_seg(R_DS, rpl);
        validate_seg(R_FS, rpl);
        validate_seg(R_GS, rpl);
2802 2803

        sp += addend;
B
bellard 已提交
2804
    }
2805
    SET_ESP(sp, sp_mask);
B
bellard 已提交
2806 2807
    env->eip = new_eip;
    if (is_iret) {
B
bellard 已提交
2808
        /* NOTE: 'cpl' is the _old_ CPL */
2809
        eflags_mask = TF_MASK | AC_MASK | ID_MASK | RF_MASK | NT_MASK;
B
bellard 已提交
2810
        if (cpl == 0)
B
bellard 已提交
2811 2812 2813 2814
            eflags_mask |= IOPL_MASK;
        iopl = (env->eflags >> IOPL_SHIFT) & 3;
        if (cpl <= iopl)
            eflags_mask |= IF_MASK;
B
bellard 已提交
2815 2816 2817 2818 2819 2820 2821
        if (shift == 0)
            eflags_mask &= 0xffff;
        load_eflags(new_eflags, eflags_mask);
    }
    return;

 return_to_vm86:
2822 2823 2824 2825 2826 2827
    POPL(ssp, sp, sp_mask, new_esp);
    POPL(ssp, sp, sp_mask, new_ss);
    POPL(ssp, sp, sp_mask, new_es);
    POPL(ssp, sp, sp_mask, new_ds);
    POPL(ssp, sp, sp_mask, new_fs);
    POPL(ssp, sp, sp_mask, new_gs);
2828

B
bellard 已提交
2829
    /* modify processor state */
2830
    load_eflags(new_eflags, TF_MASK | AC_MASK | ID_MASK |
2831
                IF_MASK | IOPL_MASK | VM_MASK | NT_MASK | VIF_MASK | VIP_MASK);
2832
    load_seg_vm(R_CS, new_cs & 0xffff);
B
bellard 已提交
2833
    cpu_x86_set_cpl(env, 3);
2834 2835 2836 2837 2838
    load_seg_vm(R_SS, new_ss & 0xffff);
    load_seg_vm(R_ES, new_es & 0xffff);
    load_seg_vm(R_DS, new_ds & 0xffff);
    load_seg_vm(R_FS, new_fs & 0xffff);
    load_seg_vm(R_GS, new_gs & 0xffff);
B
bellard 已提交
2839

2840
    env->eip = new_eip & 0xffff;
B
bellard 已提交
2841 2842 2843
    ESP = new_esp;
}

B
bellard 已提交
2844
void helper_iret_protected(int shift, int next_eip)
B
bellard 已提交
2845
{
2846 2847
    int tss_selector, type;
    uint32_t e1, e2;
2848

2849 2850
    /* specific case for TSS */
    if (env->eflags & NT_MASK) {
B
bellard 已提交
2851 2852 2853 2854
#ifdef TARGET_X86_64
        if (env->hflags & HF_LMA_MASK)
            raise_exception_err(EXCP0D_GPF, 0);
#endif
2855 2856 2857 2858 2859 2860 2861 2862 2863
        tss_selector = lduw_kernel(env->tr.base + 0);
        if (tss_selector & 4)
            raise_exception_err(EXCP0A_TSS, tss_selector & 0xfffc);
        if (load_segment(&e1, &e2, tss_selector) != 0)
            raise_exception_err(EXCP0A_TSS, tss_selector & 0xfffc);
        type = (e2 >> DESC_TYPE_SHIFT) & 0x17;
        /* NOTE: we check both segment and busy TSS */
        if (type != 3)
            raise_exception_err(EXCP0A_TSS, tss_selector & 0xfffc);
B
bellard 已提交
2864
        switch_tss(tss_selector, e1, e2, SWITCH_TSS_IRET, next_eip);
2865 2866 2867
    } else {
        helper_ret_protected(shift, 1, 0);
    }
A
aurel32 已提交
2868
    env->hflags &= ~HF_NMI_MASK;
B
bellard 已提交
2869 2870 2871 2872 2873 2874 2875
#ifdef USE_KQEMU
    if (kqemu_is_ok(env)) {
        CC_OP = CC_OP_EFLAGS;
        env->exception_index = -1;
        cpu_loop_exit();
    }
#endif
B
bellard 已提交
2876 2877 2878 2879 2880
}

void helper_lret_protected(int shift, int addend)
{
    helper_ret_protected(shift, 0, addend);
B
bellard 已提交
2881 2882 2883 2884 2885 2886
#ifdef USE_KQEMU
    if (kqemu_is_ok(env)) {
        env->exception_index = -1;
        cpu_loop_exit();
    }
#endif
B
bellard 已提交
2887 2888
}

2889 2890 2891 2892 2893 2894 2895
void helper_sysenter(void)
{
    if (env->sysenter_cs == 0) {
        raise_exception_err(EXCP0D_GPF, 0);
    }
    env->eflags &= ~(VM_MASK | IF_MASK | RF_MASK);
    cpu_x86_set_cpl(env, 0);
2896 2897
    cpu_x86_load_seg_cache(env, R_CS, env->sysenter_cs & 0xfffc,
                           0, 0xffffffff,
2898 2899 2900
                           DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
                           DESC_S_MASK |
                           DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK);
2901
    cpu_x86_load_seg_cache(env, R_SS, (env->sysenter_cs + 8) & 0xfffc,
B
bellard 已提交
2902
                           0, 0xffffffff,
2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918
                           DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
                           DESC_S_MASK |
                           DESC_W_MASK | DESC_A_MASK);
    ESP = env->sysenter_esp;
    EIP = env->sysenter_eip;
}

void helper_sysexit(void)
{
    int cpl;

    cpl = env->hflags & HF_CPL_MASK;
    if (env->sysenter_cs == 0 || cpl != 0) {
        raise_exception_err(EXCP0D_GPF, 0);
    }
    cpu_x86_set_cpl(env, 3);
2919 2920
    cpu_x86_load_seg_cache(env, R_CS, ((env->sysenter_cs + 16) & 0xfffc) | 3,
                           0, 0xffffffff,
2921 2922 2923
                           DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
                           DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
                           DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK);
2924
    cpu_x86_load_seg_cache(env, R_SS, ((env->sysenter_cs + 24) & 0xfffc) | 3,
B
bellard 已提交
2925
                           0, 0xffffffff,
2926 2927 2928 2929 2930
                           DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
                           DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
                           DESC_W_MASK | DESC_A_MASK);
    ESP = ECX;
    EIP = EDX;
B
bellard 已提交
2931 2932 2933 2934 2935 2936
#ifdef USE_KQEMU
    if (kqemu_is_ok(env)) {
        env->exception_index = -1;
        cpu_loop_exit();
    }
#endif
2937 2938
}

2939
void helper_movl_crN_T0(int reg, target_ulong t0)
B
bellard 已提交
2940
{
2941
#if !defined(CONFIG_USER_ONLY)
B
bellard 已提交
2942 2943
    switch(reg) {
    case 0:
2944
        cpu_x86_update_cr0(env, t0);
B
bellard 已提交
2945 2946
        break;
    case 3:
2947
        cpu_x86_update_cr3(env, t0);
2948 2949
        break;
    case 4:
2950
        cpu_x86_update_cr4(env, t0);
2951
        break;
B
bellard 已提交
2952
    case 8:
2953 2954
        cpu_set_apic_tpr(env, t0);
        env->cr[8] = t0;
B
bellard 已提交
2955
        break;
2956
    default:
2957
        env->cr[reg] = t0;
B
bellard 已提交
2958 2959
        break;
    }
B
bellard 已提交
2960
#endif
B
bellard 已提交
2961 2962
}

2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983
void helper_lmsw(target_ulong t0)
{
    /* only 4 lower bits of CR0 are modified. PE cannot be set to zero
       if already set to one. */
    t0 = (env->cr[0] & ~0xe) | (t0 & 0xf);
    helper_movl_crN_T0(0, t0);
}

void helper_clts(void)
{
    env->cr[0] &= ~CR0_TS_MASK;
    env->hflags &= ~HF_TS_MASK;
}

#if !defined(CONFIG_USER_ONLY)
target_ulong helper_movtl_T0_cr8(void)
{
    return cpu_get_apic_tpr(env);
}
#endif

B
bellard 已提交
2984
/* XXX: do more */
2985
void helper_movl_drN_T0(int reg, target_ulong t0)
B
bellard 已提交
2986
{
2987
    env->dr[reg] = t0;
B
bellard 已提交
2988 2989
}

2990
void helper_invlpg(target_ulong addr)
B
bellard 已提交
2991 2992 2993 2994 2995 2996 2997
{
    cpu_x86_flush_tlb(env, addr);
}

void helper_rdtsc(void)
{
    uint64_t val;
B
bellard 已提交
2998 2999 3000 3001

    if ((env->cr[4] & CR4_TSD_MASK) && ((env->hflags & HF_CPL_MASK) != 0)) {
        raise_exception(EXCP0D_GPF);
    }
B
bellard 已提交
3002
    val = cpu_get_tsc(env);
B
bellard 已提交
3003 3004 3005 3006
    EAX = (uint32_t)(val);
    EDX = (uint32_t)(val >> 32);
}

3007 3008 3009 3010 3011 3012
void helper_rdpmc(void)
{
    if ((env->cr[4] & CR4_PCE_MASK) && ((env->hflags & HF_CPL_MASK) != 0)) {
        raise_exception(EXCP0D_GPF);
    }

3013 3014 3015 3016
    helper_svm_check_intercept_param(SVM_EXIT_RDPMC, 0);
    
    /* currently unimplemented */
    raise_exception_err(EXCP06_ILLOP, 0);
3017 3018
}

3019
#if defined(CONFIG_USER_ONLY)
B
bellard 已提交
3020 3021
void helper_wrmsr(void)
{
B
bellard 已提交
3022 3023
}

B
bellard 已提交
3024 3025 3026 3027
void helper_rdmsr(void)
{
}
#else
B
bellard 已提交
3028 3029
void helper_wrmsr(void)
{
B
bellard 已提交
3030 3031 3032 3033 3034
    uint64_t val;

    val = ((uint32_t)EAX) | ((uint64_t)((uint32_t)EDX) << 32);

    switch((uint32_t)ECX) {
B
bellard 已提交
3035
    case MSR_IA32_SYSENTER_CS:
B
bellard 已提交
3036
        env->sysenter_cs = val & 0xffff;
B
bellard 已提交
3037 3038
        break;
    case MSR_IA32_SYSENTER_ESP:
B
bellard 已提交
3039
        env->sysenter_esp = val;
B
bellard 已提交
3040 3041
        break;
    case MSR_IA32_SYSENTER_EIP:
B
bellard 已提交
3042 3043 3044 3045 3046 3047
        env->sysenter_eip = val;
        break;
    case MSR_IA32_APICBASE:
        cpu_set_apic_base(env, val);
        break;
    case MSR_EFER:
3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058
        {
            uint64_t update_mask;
            update_mask = 0;
            if (env->cpuid_ext2_features & CPUID_EXT2_SYSCALL)
                update_mask |= MSR_EFER_SCE;
            if (env->cpuid_ext2_features & CPUID_EXT2_LM)
                update_mask |= MSR_EFER_LME;
            if (env->cpuid_ext2_features & CPUID_EXT2_FFXSR)
                update_mask |= MSR_EFER_FFXSR;
            if (env->cpuid_ext2_features & CPUID_EXT2_NX)
                update_mask |= MSR_EFER_NXE;
3059
            env->efer = (env->efer & ~update_mask) |
3060 3061
            (val & update_mask);
        }
B
bellard 已提交
3062
        break;
B
bellard 已提交
3063 3064 3065
    case MSR_STAR:
        env->star = val;
        break;
3066 3067 3068
    case MSR_PAT:
        env->pat = val;
        break;
T
ths 已提交
3069 3070 3071
    case MSR_VM_HSAVE_PA:
        env->vm_hsave = val;
        break;
3072
#ifdef TARGET_X86_64
B
bellard 已提交
3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091
    case MSR_LSTAR:
        env->lstar = val;
        break;
    case MSR_CSTAR:
        env->cstar = val;
        break;
    case MSR_FMASK:
        env->fmask = val;
        break;
    case MSR_FSBASE:
        env->segs[R_FS].base = val;
        break;
    case MSR_GSBASE:
        env->segs[R_GS].base = val;
        break;
    case MSR_KERNELGSBASE:
        env->kernelgsbase = val;
        break;
#endif
B
bellard 已提交
3092 3093
    default:
        /* XXX: exception ? */
3094
        break;
B
bellard 已提交
3095 3096 3097 3098 3099
    }
}

void helper_rdmsr(void)
{
B
bellard 已提交
3100 3101
    uint64_t val;
    switch((uint32_t)ECX) {
B
bellard 已提交
3102
    case MSR_IA32_SYSENTER_CS:
B
bellard 已提交
3103
        val = env->sysenter_cs;
B
bellard 已提交
3104 3105
        break;
    case MSR_IA32_SYSENTER_ESP:
B
bellard 已提交
3106
        val = env->sysenter_esp;
B
bellard 已提交
3107 3108
        break;
    case MSR_IA32_SYSENTER_EIP:
B
bellard 已提交
3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119
        val = env->sysenter_eip;
        break;
    case MSR_IA32_APICBASE:
        val = cpu_get_apic_base(env);
        break;
    case MSR_EFER:
        val = env->efer;
        break;
    case MSR_STAR:
        val = env->star;
        break;
3120 3121 3122
    case MSR_PAT:
        val = env->pat;
        break;
T
ths 已提交
3123 3124 3125
    case MSR_VM_HSAVE_PA:
        val = env->vm_hsave;
        break;
3126
#ifdef TARGET_X86_64
B
bellard 已提交
3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140
    case MSR_LSTAR:
        val = env->lstar;
        break;
    case MSR_CSTAR:
        val = env->cstar;
        break;
    case MSR_FMASK:
        val = env->fmask;
        break;
    case MSR_FSBASE:
        val = env->segs[R_FS].base;
        break;
    case MSR_GSBASE:
        val = env->segs[R_GS].base;
B
bellard 已提交
3141
        break;
B
bellard 已提交
3142 3143 3144 3145
    case MSR_KERNELGSBASE:
        val = env->kernelgsbase;
        break;
#endif
B
bellard 已提交
3146 3147
    default:
        /* XXX: exception ? */
B
bellard 已提交
3148
        val = 0;
3149
        break;
B
bellard 已提交
3150
    }
B
bellard 已提交
3151 3152
    EAX = (uint32_t)(val);
    EDX = (uint32_t)(val >> 32);
B
bellard 已提交
3153
}
B
bellard 已提交
3154
#endif
B
bellard 已提交
3155

3156
uint32_t helper_lsl(uint32_t selector)
B
bellard 已提交
3157
{
B
bellard 已提交
3158
    unsigned int limit;
3159
    uint32_t e1, e2, eflags;
3160
    int rpl, dpl, cpl, type;
B
bellard 已提交
3161

B
bellard 已提交
3162
    selector &= 0xffff;
3163
    eflags = cc_table[CC_OP].compute_all();
B
bellard 已提交
3164
    if (load_segment(&e1, &e2, selector) != 0)
3165
        goto fail;
3166 3167 3168 3169 3170 3171 3172 3173
    rpl = selector & 3;
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
    cpl = env->hflags & HF_CPL_MASK;
    if (e2 & DESC_S_MASK) {
        if ((e2 & DESC_CS_MASK) && (e2 & DESC_C_MASK)) {
            /* conforming */
        } else {
            if (dpl < cpl || dpl < rpl)
3174
                goto fail;
3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185
        }
    } else {
        type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
        switch(type) {
        case 1:
        case 2:
        case 3:
        case 9:
        case 11:
            break;
        default:
3186
            goto fail;
3187
        }
3188 3189 3190
        if (dpl < cpl || dpl < rpl) {
        fail:
            CC_SRC = eflags & ~CC_Z;
3191
            return 0;
3192
        }
3193 3194
    }
    limit = get_seg_limit(e1, e2);
3195
    CC_SRC = eflags | CC_Z;
3196
    return limit;
B
bellard 已提交
3197 3198
}

3199
uint32_t helper_lar(uint32_t selector)
B
bellard 已提交
3200
{
3201
    uint32_t e1, e2, eflags;
3202
    int rpl, dpl, cpl, type;
B
bellard 已提交
3203

B
bellard 已提交
3204
    selector &= 0xffff;
3205
    eflags = cc_table[CC_OP].compute_all();
3206
    if ((selector & 0xfffc) == 0)
3207
        goto fail;
B
bellard 已提交
3208
    if (load_segment(&e1, &e2, selector) != 0)
3209
        goto fail;
3210 3211 3212 3213 3214 3215 3216 3217
    rpl = selector & 3;
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
    cpl = env->hflags & HF_CPL_MASK;
    if (e2 & DESC_S_MASK) {
        if ((e2 & DESC_CS_MASK) && (e2 & DESC_C_MASK)) {
            /* conforming */
        } else {
            if (dpl < cpl || dpl < rpl)
3218
                goto fail;
3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232
        }
    } else {
        type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
        switch(type) {
        case 1:
        case 2:
        case 3:
        case 4:
        case 5:
        case 9:
        case 11:
        case 12:
            break;
        default:
3233
            goto fail;
3234
        }
3235 3236 3237
        if (dpl < cpl || dpl < rpl) {
        fail:
            CC_SRC = eflags & ~CC_Z;
3238
            return 0;
3239
        }
3240
    }
3241
    CC_SRC = eflags | CC_Z;
3242
    return e2 & 0x00f0ff00;
B
bellard 已提交
3243 3244
}

B
bellard 已提交
3245
void helper_verr(uint32_t selector)
3246
{
3247
    uint32_t e1, e2, eflags;
3248 3249
    int rpl, dpl, cpl;

B
bellard 已提交
3250
    selector &= 0xffff;
3251
    eflags = cc_table[CC_OP].compute_all();
3252
    if ((selector & 0xfffc) == 0)
3253
        goto fail;
3254
    if (load_segment(&e1, &e2, selector) != 0)
3255
        goto fail;
3256
    if (!(e2 & DESC_S_MASK))
3257
        goto fail;
3258 3259 3260 3261 3262
    rpl = selector & 3;
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
    cpl = env->hflags & HF_CPL_MASK;
    if (e2 & DESC_CS_MASK) {
        if (!(e2 & DESC_R_MASK))
3263
            goto fail;
3264 3265
        if (!(e2 & DESC_C_MASK)) {
            if (dpl < cpl || dpl < rpl)
3266
                goto fail;
3267 3268
        }
    } else {
3269 3270 3271
        if (dpl < cpl || dpl < rpl) {
        fail:
            CC_SRC = eflags & ~CC_Z;
3272
            return;
3273
        }
3274
    }
3275
    CC_SRC = eflags | CC_Z;
3276 3277
}

B
bellard 已提交
3278
void helper_verw(uint32_t selector)
3279
{
3280
    uint32_t e1, e2, eflags;
3281 3282
    int rpl, dpl, cpl;

B
bellard 已提交
3283
    selector &= 0xffff;
3284
    eflags = cc_table[CC_OP].compute_all();
3285
    if ((selector & 0xfffc) == 0)
3286
        goto fail;
3287
    if (load_segment(&e1, &e2, selector) != 0)
3288
        goto fail;
3289
    if (!(e2 & DESC_S_MASK))
3290
        goto fail;
3291 3292 3293 3294
    rpl = selector & 3;
    dpl = (e2 >> DESC_DPL_SHIFT) & 3;
    cpl = env->hflags & HF_CPL_MASK;
    if (e2 & DESC_CS_MASK) {
3295
        goto fail;
3296 3297
    } else {
        if (dpl < cpl || dpl < rpl)
3298 3299 3300 3301
            goto fail;
        if (!(e2 & DESC_W_MASK)) {
        fail:
            CC_SRC = eflags & ~CC_Z;
3302
            return;
3303
        }
3304
    }
3305
    CC_SRC = eflags | CC_Z;
3306 3307
}

B
bellard 已提交
3308
/* x87 FPU helpers */
B
bellard 已提交
3309

3310
static void fpu_set_exception(int mask)
B
bellard 已提交
3311 3312 3313 3314 3315 3316
{
    env->fpus |= mask;
    if (env->fpus & (~env->fpuc & FPUC_EM))
        env->fpus |= FPUS_SE | FPUS_B;
}

B
bellard 已提交
3317
static inline CPU86_LDouble helper_fdiv(CPU86_LDouble a, CPU86_LDouble b)
B
bellard 已提交
3318
{
3319
    if (b == 0.0)
B
bellard 已提交
3320 3321 3322 3323 3324 3325 3326 3327
        fpu_set_exception(FPUS_ZE);
    return a / b;
}

void fpu_raise_exception(void)
{
    if (env->cr[0] & CR0_NE_MASK) {
        raise_exception(EXCP10_COPR);
3328 3329
    }
#if !defined(CONFIG_USER_ONLY)
B
bellard 已提交
3330 3331 3332 3333 3334 3335
    else {
        cpu_set_ferr(env);
    }
#endif
}

B
bellard 已提交
3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720
void helper_flds_FT0(uint32_t val)
{
    union {
        float32 f;
        uint32_t i;
    } u;
    u.i = val;
    FT0 = float32_to_floatx(u.f, &env->fp_status);
}

void helper_fldl_FT0(uint64_t val)
{
    union {
        float64 f;
        uint64_t i;
    } u;
    u.i = val;
    FT0 = float64_to_floatx(u.f, &env->fp_status);
}

void helper_fildl_FT0(int32_t val)
{
    FT0 = int32_to_floatx(val, &env->fp_status);
}

void helper_flds_ST0(uint32_t val)
{
    int new_fpstt;
    union {
        float32 f;
        uint32_t i;
    } u;
    new_fpstt = (env->fpstt - 1) & 7;
    u.i = val;
    env->fpregs[new_fpstt].d = float32_to_floatx(u.f, &env->fp_status);
    env->fpstt = new_fpstt;
    env->fptags[new_fpstt] = 0; /* validate stack entry */
}

void helper_fldl_ST0(uint64_t val)
{
    int new_fpstt;
    union {
        float64 f;
        uint64_t i;
    } u;
    new_fpstt = (env->fpstt - 1) & 7;
    u.i = val;
    env->fpregs[new_fpstt].d = float64_to_floatx(u.f, &env->fp_status);
    env->fpstt = new_fpstt;
    env->fptags[new_fpstt] = 0; /* validate stack entry */
}

void helper_fildl_ST0(int32_t val)
{
    int new_fpstt;
    new_fpstt = (env->fpstt - 1) & 7;
    env->fpregs[new_fpstt].d = int32_to_floatx(val, &env->fp_status);
    env->fpstt = new_fpstt;
    env->fptags[new_fpstt] = 0; /* validate stack entry */
}

void helper_fildll_ST0(int64_t val)
{
    int new_fpstt;
    new_fpstt = (env->fpstt - 1) & 7;
    env->fpregs[new_fpstt].d = int64_to_floatx(val, &env->fp_status);
    env->fpstt = new_fpstt;
    env->fptags[new_fpstt] = 0; /* validate stack entry */
}

uint32_t helper_fsts_ST0(void)
{
    union {
        float32 f;
        uint32_t i;
    } u;
    u.f = floatx_to_float32(ST0, &env->fp_status);
    return u.i;
}

uint64_t helper_fstl_ST0(void)
{
    union {
        float64 f;
        uint64_t i;
    } u;
    u.f = floatx_to_float64(ST0, &env->fp_status);
    return u.i;
}

int32_t helper_fist_ST0(void)
{
    int32_t val;
    val = floatx_to_int32(ST0, &env->fp_status);
    if (val != (int16_t)val)
        val = -32768;
    return val;
}

int32_t helper_fistl_ST0(void)
{
    int32_t val;
    val = floatx_to_int32(ST0, &env->fp_status);
    return val;
}

int64_t helper_fistll_ST0(void)
{
    int64_t val;
    val = floatx_to_int64(ST0, &env->fp_status);
    return val;
}

int32_t helper_fistt_ST0(void)
{
    int32_t val;
    val = floatx_to_int32_round_to_zero(ST0, &env->fp_status);
    if (val != (int16_t)val)
        val = -32768;
    return val;
}

int32_t helper_fisttl_ST0(void)
{
    int32_t val;
    val = floatx_to_int32_round_to_zero(ST0, &env->fp_status);
    return val;
}

int64_t helper_fisttll_ST0(void)
{
    int64_t val;
    val = floatx_to_int64_round_to_zero(ST0, &env->fp_status);
    return val;
}

void helper_fldt_ST0(target_ulong ptr)
{
    int new_fpstt;
    new_fpstt = (env->fpstt - 1) & 7;
    env->fpregs[new_fpstt].d = helper_fldt(ptr);
    env->fpstt = new_fpstt;
    env->fptags[new_fpstt] = 0; /* validate stack entry */
}

void helper_fstt_ST0(target_ulong ptr)
{
    helper_fstt(ST0, ptr);
}

void helper_fpush(void)
{
    fpush();
}

void helper_fpop(void)
{
    fpop();
}

void helper_fdecstp(void)
{
    env->fpstt = (env->fpstt - 1) & 7;
    env->fpus &= (~0x4700);
}

void helper_fincstp(void)
{
    env->fpstt = (env->fpstt + 1) & 7;
    env->fpus &= (~0x4700);
}

/* FPU move */

void helper_ffree_STN(int st_index)
{
    env->fptags[(env->fpstt + st_index) & 7] = 1;
}

void helper_fmov_ST0_FT0(void)
{
    ST0 = FT0;
}

void helper_fmov_FT0_STN(int st_index)
{
    FT0 = ST(st_index);
}

void helper_fmov_ST0_STN(int st_index)
{
    ST0 = ST(st_index);
}

void helper_fmov_STN_ST0(int st_index)
{
    ST(st_index) = ST0;
}

void helper_fxchg_ST0_STN(int st_index)
{
    CPU86_LDouble tmp;
    tmp = ST(st_index);
    ST(st_index) = ST0;
    ST0 = tmp;
}

/* FPU operations */

static const int fcom_ccval[4] = {0x0100, 0x4000, 0x0000, 0x4500};

void helper_fcom_ST0_FT0(void)
{
    int ret;

    ret = floatx_compare(ST0, FT0, &env->fp_status);
    env->fpus = (env->fpus & ~0x4500) | fcom_ccval[ret + 1];
    FORCE_RET();
}

void helper_fucom_ST0_FT0(void)
{
    int ret;

    ret = floatx_compare_quiet(ST0, FT0, &env->fp_status);
    env->fpus = (env->fpus & ~0x4500) | fcom_ccval[ret+ 1];
    FORCE_RET();
}

static const int fcomi_ccval[4] = {CC_C, CC_Z, 0, CC_Z | CC_P | CC_C};

void helper_fcomi_ST0_FT0(void)
{
    int eflags;
    int ret;

    ret = floatx_compare(ST0, FT0, &env->fp_status);
    eflags = cc_table[CC_OP].compute_all();
    eflags = (eflags & ~(CC_Z | CC_P | CC_C)) | fcomi_ccval[ret + 1];
    CC_SRC = eflags;
    FORCE_RET();
}

void helper_fucomi_ST0_FT0(void)
{
    int eflags;
    int ret;

    ret = floatx_compare_quiet(ST0, FT0, &env->fp_status);
    eflags = cc_table[CC_OP].compute_all();
    eflags = (eflags & ~(CC_Z | CC_P | CC_C)) | fcomi_ccval[ret + 1];
    CC_SRC = eflags;
    FORCE_RET();
}

void helper_fadd_ST0_FT0(void)
{
    ST0 += FT0;
}

void helper_fmul_ST0_FT0(void)
{
    ST0 *= FT0;
}

void helper_fsub_ST0_FT0(void)
{
    ST0 -= FT0;
}

void helper_fsubr_ST0_FT0(void)
{
    ST0 = FT0 - ST0;
}

void helper_fdiv_ST0_FT0(void)
{
    ST0 = helper_fdiv(ST0, FT0);
}

void helper_fdivr_ST0_FT0(void)
{
    ST0 = helper_fdiv(FT0, ST0);
}

/* fp operations between STN and ST0 */

void helper_fadd_STN_ST0(int st_index)
{
    ST(st_index) += ST0;
}

void helper_fmul_STN_ST0(int st_index)
{
    ST(st_index) *= ST0;
}

void helper_fsub_STN_ST0(int st_index)
{
    ST(st_index) -= ST0;
}

void helper_fsubr_STN_ST0(int st_index)
{
    CPU86_LDouble *p;
    p = &ST(st_index);
    *p = ST0 - *p;
}

void helper_fdiv_STN_ST0(int st_index)
{
    CPU86_LDouble *p;
    p = &ST(st_index);
    *p = helper_fdiv(*p, ST0);
}

void helper_fdivr_STN_ST0(int st_index)
{
    CPU86_LDouble *p;
    p = &ST(st_index);
    *p = helper_fdiv(ST0, *p);
}

/* misc FPU operations */
void helper_fchs_ST0(void)
{
    ST0 = floatx_chs(ST0);
}

void helper_fabs_ST0(void)
{
    ST0 = floatx_abs(ST0);
}

void helper_fld1_ST0(void)
{
    ST0 = f15rk[1];
}

void helper_fldl2t_ST0(void)
{
    ST0 = f15rk[6];
}

void helper_fldl2e_ST0(void)
{
    ST0 = f15rk[5];
}

void helper_fldpi_ST0(void)
{
    ST0 = f15rk[2];
}

void helper_fldlg2_ST0(void)
{
    ST0 = f15rk[3];
}

void helper_fldln2_ST0(void)
{
    ST0 = f15rk[4];
}

void helper_fldz_ST0(void)
{
    ST0 = f15rk[0];
}

void helper_fldz_FT0(void)
{
    FT0 = f15rk[0];
}

uint32_t helper_fnstsw(void)
{
    return (env->fpus & ~0x3800) | (env->fpstt & 0x7) << 11;
}

uint32_t helper_fnstcw(void)
{
    return env->fpuc;
}

B
bellard 已提交
3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758
static void update_fp_status(void)
{
    int rnd_type;

    /* set rounding mode */
    switch(env->fpuc & RC_MASK) {
    default:
    case RC_NEAR:
        rnd_type = float_round_nearest_even;
        break;
    case RC_DOWN:
        rnd_type = float_round_down;
        break;
    case RC_UP:
        rnd_type = float_round_up;
        break;
    case RC_CHOP:
        rnd_type = float_round_to_zero;
        break;
    }
    set_float_rounding_mode(rnd_type, &env->fp_status);
#ifdef FLOATX80
    switch((env->fpuc >> 8) & 3) {
    case 0:
        rnd_type = 32;
        break;
    case 2:
        rnd_type = 64;
        break;
    case 3:
    default:
        rnd_type = 80;
        break;
    }
    set_floatx80_rounding_precision(rnd_type, &env->fp_status);
#endif
}

B
bellard 已提交
3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791
void helper_fldcw(uint32_t val)
{
    env->fpuc = val;
    update_fp_status();
}

void helper_fclex(void)
{
    env->fpus &= 0x7f00;
}

void helper_fwait(void)
{
    if (env->fpus & FPUS_SE)
        fpu_raise_exception();
    FORCE_RET();
}

void helper_fninit(void)
{
    env->fpus = 0;
    env->fpstt = 0;
    env->fpuc = 0x37f;
    env->fptags[0] = 1;
    env->fptags[1] = 1;
    env->fptags[2] = 1;
    env->fptags[3] = 1;
    env->fptags[4] = 1;
    env->fptags[5] = 1;
    env->fptags[6] = 1;
    env->fptags[7] = 1;
}

B
bellard 已提交
3792 3793
/* BCD ops */

B
bellard 已提交
3794
void helper_fbld_ST0(target_ulong ptr)
B
bellard 已提交
3795 3796 3797 3798 3799 3800 3801 3802
{
    CPU86_LDouble tmp;
    uint64_t val;
    unsigned int v;
    int i;

    val = 0;
    for(i = 8; i >= 0; i--) {
B
bellard 已提交
3803
        v = ldub(ptr + i);
B
bellard 已提交
3804 3805 3806
        val = (val * 100) + ((v >> 4) * 10) + (v & 0xf);
    }
    tmp = val;
B
bellard 已提交
3807
    if (ldub(ptr + 9) & 0x80)
B
bellard 已提交
3808 3809 3810 3811 3812
        tmp = -tmp;
    fpush();
    ST0 = tmp;
}

B
bellard 已提交
3813
void helper_fbst_ST0(target_ulong ptr)
B
bellard 已提交
3814 3815
{
    int v;
B
bellard 已提交
3816
    target_ulong mem_ref, mem_end;
B
bellard 已提交
3817 3818
    int64_t val;

B
bellard 已提交
3819
    val = floatx_to_int64(ST0, &env->fp_status);
B
bellard 已提交
3820
    mem_ref = ptr;
B
bellard 已提交
3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848
    mem_end = mem_ref + 9;
    if (val < 0) {
        stb(mem_end, 0x80);
        val = -val;
    } else {
        stb(mem_end, 0x00);
    }
    while (mem_ref < mem_end) {
        if (val == 0)
            break;
        v = val % 100;
        val = val / 100;
        v = ((v / 10) << 4) | (v % 10);
        stb(mem_ref++, v);
    }
    while (mem_ref < mem_end) {
        stb(mem_ref++, 0);
    }
}

void helper_f2xm1(void)
{
    ST0 = pow(2.0,ST0) - 1.0;
}

void helper_fyl2x(void)
{
    CPU86_LDouble fptemp;
3849

B
bellard 已提交
3850 3851 3852 3853 3854
    fptemp = ST0;
    if (fptemp>0.0){
        fptemp = log(fptemp)/log(2.0);	 /* log2(ST) */
        ST1 *= fptemp;
        fpop();
3855
    } else {
B
bellard 已提交
3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905
        env->fpus &= (~0x4700);
        env->fpus |= 0x400;
    }
}

void helper_fptan(void)
{
    CPU86_LDouble fptemp;

    fptemp = ST0;
    if((fptemp > MAXTAN)||(fptemp < -MAXTAN)) {
        env->fpus |= 0x400;
    } else {
        ST0 = tan(fptemp);
        fpush();
        ST0 = 1.0;
        env->fpus &= (~0x400);  /* C2 <-- 0 */
        /* the above code is for  |arg| < 2**52 only */
    }
}

void helper_fpatan(void)
{
    CPU86_LDouble fptemp, fpsrcop;

    fpsrcop = ST1;
    fptemp = ST0;
    ST1 = atan2(fpsrcop,fptemp);
    fpop();
}

void helper_fxtract(void)
{
    CPU86_LDoubleU temp;
    unsigned int expdif;

    temp.d = ST0;
    expdif = EXPD(temp) - EXPBIAS;
    /*DP exponent bias*/
    ST0 = expdif;
    fpush();
    BIASEXPONENT(temp);
    ST0 = temp.d;
}

void helper_fprem1(void)
{
    CPU86_LDouble dblq, fpsrcop, fptemp;
    CPU86_LDoubleU fpsrcop1, fptemp1;
    int expdif;
3906 3907 3908 3909 3910 3911 3912
    signed long long int q;

    if (isinf(ST0) || isnan(ST0) || isnan(ST1) || (ST1 == 0.0)) {
        ST0 = 0.0 / 0.0; /* NaN */
        env->fpus &= (~0x4700); /* (C3,C2,C1,C0) <-- 0000 */
        return;
    }
B
bellard 已提交
3913 3914 3915 3916 3917 3918

    fpsrcop = ST0;
    fptemp = ST1;
    fpsrcop1.d = fpsrcop;
    fptemp1.d = fptemp;
    expdif = EXPD(fpsrcop1) - EXPD(fptemp1);
3919 3920 3921 3922 3923 3924 3925 3926

    if (expdif < 0) {
        /* optimisation? taken from the AMD docs */
        env->fpus &= (~0x4700); /* (C3,C2,C1,C0) <-- 0000 */
        /* ST0 is unchanged */
        return;
    }

B
bellard 已提交
3927 3928
    if (expdif < 53) {
        dblq = fpsrcop / fptemp;
3929 3930 3931 3932 3933 3934 3935 3936 3937 3938
        /* round dblq towards nearest integer */
        dblq = rint(dblq);
        ST0 = fpsrcop - fptemp * dblq;

        /* convert dblq to q by truncating towards zero */
        if (dblq < 0.0)
           q = (signed long long int)(-dblq);
        else
           q = (signed long long int)dblq;

B
bellard 已提交
3939
        env->fpus &= (~0x4700); /* (C3,C2,C1,C0) <-- 0000 */
3940 3941 3942 3943
                                /* (C0,C3,C1) <-- (q2,q1,q0) */
        env->fpus |= (q & 0x4) << (8 - 2);  /* (C0) <-- q2 */
        env->fpus |= (q & 0x2) << (14 - 1); /* (C3) <-- q1 */
        env->fpus |= (q & 0x1) << (9 - 0);  /* (C1) <-- q0 */
B
bellard 已提交
3944 3945
    } else {
        env->fpus |= 0x400;  /* C2 <-- 1 */
3946
        fptemp = pow(2.0, expdif - 50);
B
bellard 已提交
3947
        fpsrcop = (ST0 / ST1) / fptemp;
3948 3949 3950
        /* fpsrcop = integer obtained by chopping */
        fpsrcop = (fpsrcop < 0.0) ?
                  -(floor(fabs(fpsrcop))) : floor(fpsrcop);
B
bellard 已提交
3951 3952 3953 3954 3955 3956 3957 3958 3959
        ST0 -= (ST1 * fpsrcop * fptemp);
    }
}

void helper_fprem(void)
{
    CPU86_LDouble dblq, fpsrcop, fptemp;
    CPU86_LDoubleU fpsrcop1, fptemp1;
    int expdif;
3960 3961 3962 3963 3964 3965 3966 3967 3968 3969
    signed long long int q;

    if (isinf(ST0) || isnan(ST0) || isnan(ST1) || (ST1 == 0.0)) {
       ST0 = 0.0 / 0.0; /* NaN */
       env->fpus &= (~0x4700); /* (C3,C2,C1,C0) <-- 0000 */
       return;
    }

    fpsrcop = (CPU86_LDouble)ST0;
    fptemp = (CPU86_LDouble)ST1;
B
bellard 已提交
3970 3971 3972
    fpsrcop1.d = fpsrcop;
    fptemp1.d = fptemp;
    expdif = EXPD(fpsrcop1) - EXPD(fptemp1);
3973 3974 3975 3976 3977 3978 3979 3980

    if (expdif < 0) {
        /* optimisation? taken from the AMD docs */
        env->fpus &= (~0x4700); /* (C3,C2,C1,C0) <-- 0000 */
        /* ST0 is unchanged */
        return;
    }

B
bellard 已提交
3981
    if ( expdif < 53 ) {
3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992
        dblq = fpsrcop/*ST0*/ / fptemp/*ST1*/;
        /* round dblq towards zero */
        dblq = (dblq < 0.0) ? ceil(dblq) : floor(dblq);
        ST0 = fpsrcop/*ST0*/ - fptemp * dblq;

        /* convert dblq to q by truncating towards zero */
        if (dblq < 0.0)
           q = (signed long long int)(-dblq);
        else
           q = (signed long long int)dblq;

B
bellard 已提交
3993
        env->fpus &= (~0x4700); /* (C3,C2,C1,C0) <-- 0000 */
3994 3995 3996 3997
                                /* (C0,C3,C1) <-- (q2,q1,q0) */
        env->fpus |= (q & 0x4) << (8 - 2);  /* (C0) <-- q2 */
        env->fpus |= (q & 0x2) << (14 - 1); /* (C3) <-- q1 */
        env->fpus |= (q & 0x1) << (9 - 0);  /* (C1) <-- q0 */
B
bellard 已提交
3998
    } else {
3999
        int N = 32 + (expdif % 32); /* as per AMD docs */
B
bellard 已提交
4000
        env->fpus |= 0x400;  /* C2 <-- 1 */
4001
        fptemp = pow(2.0, (double)(expdif - N));
B
bellard 已提交
4002 4003
        fpsrcop = (ST0 / ST1) / fptemp;
        /* fpsrcop = integer obtained by chopping */
4004 4005
        fpsrcop = (fpsrcop < 0.0) ?
                  -(floor(fabs(fpsrcop))) : floor(fpsrcop);
B
bellard 已提交
4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018
        ST0 -= (ST1 * fpsrcop * fptemp);
    }
}

void helper_fyl2xp1(void)
{
    CPU86_LDouble fptemp;

    fptemp = ST0;
    if ((fptemp+1.0)>0.0) {
        fptemp = log(fptemp+1.0) / log(2.0); /* log2(ST+1.0) */
        ST1 *= fptemp;
        fpop();
4019
    } else {
B
bellard 已提交
4020 4021 4022 4023 4024 4025 4026 4027 4028 4029
        env->fpus &= (~0x4700);
        env->fpus |= 0x400;
    }
}

void helper_fsqrt(void)
{
    CPU86_LDouble fptemp;

    fptemp = ST0;
4030
    if (fptemp<0.0) {
B
bellard 已提交
4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054
        env->fpus &= (~0x4700);  /* (C3,C2,C1,C0) <-- 0000 */
        env->fpus |= 0x400;
    }
    ST0 = sqrt(fptemp);
}

void helper_fsincos(void)
{
    CPU86_LDouble fptemp;

    fptemp = ST0;
    if ((fptemp > MAXTAN)||(fptemp < -MAXTAN)) {
        env->fpus |= 0x400;
    } else {
        ST0 = sin(fptemp);
        fpush();
        ST0 = cos(fptemp);
        env->fpus &= (~0x400);  /* C2 <-- 0 */
        /* the above code is for  |arg| < 2**63 only */
    }
}

void helper_frndint(void)
{
B
bellard 已提交
4055
    ST0 = floatx_round_to_int(ST0, &env->fp_status);
B
bellard 已提交
4056 4057 4058 4059
}

void helper_fscale(void)
{
4060
    ST0 = ldexp (ST0, (int)(ST1));
B
bellard 已提交
4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101
}

void helper_fsin(void)
{
    CPU86_LDouble fptemp;

    fptemp = ST0;
    if ((fptemp > MAXTAN)||(fptemp < -MAXTAN)) {
        env->fpus |= 0x400;
    } else {
        ST0 = sin(fptemp);
        env->fpus &= (~0x400);  /* C2 <-- 0 */
        /* the above code is for  |arg| < 2**53 only */
    }
}

void helper_fcos(void)
{
    CPU86_LDouble fptemp;

    fptemp = ST0;
    if((fptemp > MAXTAN)||(fptemp < -MAXTAN)) {
        env->fpus |= 0x400;
    } else {
        ST0 = cos(fptemp);
        env->fpus &= (~0x400);  /* C2 <-- 0 */
        /* the above code is for  |arg5 < 2**63 only */
    }
}

void helper_fxam_ST0(void)
{
    CPU86_LDoubleU temp;
    int expdif;

    temp.d = ST0;

    env->fpus &= (~0x4700);  /* (C3,C2,C1,C0) <-- 0000 */
    if (SIGND(temp))
        env->fpus |= 0x200; /* C1 <-- 1 */

B
bellard 已提交
4102
    /* XXX: test fptags too */
B
bellard 已提交
4103 4104
    expdif = EXPD(temp);
    if (expdif == MAXEXPD) {
B
bellard 已提交
4105 4106 4107
#ifdef USE_X86LDOUBLE
        if (MANTD(temp) == 0x8000000000000000ULL)
#else
B
bellard 已提交
4108
        if (MANTD(temp) == 0)
B
bellard 已提交
4109
#endif
B
bellard 已提交
4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122
            env->fpus |=  0x500 /*Infinity*/;
        else
            env->fpus |=  0x100 /*NaN*/;
    } else if (expdif == 0) {
        if (MANTD(temp) == 0)
            env->fpus |=  0x4000 /*Zero*/;
        else
            env->fpus |= 0x4400 /*Denormal*/;
    } else {
        env->fpus |= 0x400;
    }
}

B
bellard 已提交
4123
void helper_fstenv(target_ulong ptr, int data32)
B
bellard 已提交
4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135
{
    int fpus, fptag, exp, i;
    uint64_t mant;
    CPU86_LDoubleU tmp;

    fpus = (env->fpus & ~0x3800) | (env->fpstt & 0x7) << 11;
    fptag = 0;
    for (i=7; i>=0; i--) {
	fptag <<= 2;
	if (env->fptags[i]) {
            fptag |= 3;
	} else {
B
bellard 已提交
4136
            tmp.d = env->fpregs[i].d;
B
bellard 已提交
4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156
            exp = EXPD(tmp);
            mant = MANTD(tmp);
            if (exp == 0 && mant == 0) {
                /* zero */
	        fptag |= 1;
	    } else if (exp == 0 || exp == MAXEXPD
#ifdef USE_X86LDOUBLE
                       || (mant & (1LL << 63)) == 0
#endif
                       ) {
                /* NaNs, infinity, denormal */
                fptag |= 2;
            }
        }
    }
    if (data32) {
        /* 32 bit */
        stl(ptr, env->fpuc);
        stl(ptr + 4, fpus);
        stl(ptr + 8, fptag);
B
fpu fix  
bellard 已提交
4157 4158 4159 4160
        stl(ptr + 12, 0); /* fpip */
        stl(ptr + 16, 0); /* fpcs */
        stl(ptr + 20, 0); /* fpoo */
        stl(ptr + 24, 0); /* fpos */
B
bellard 已提交
4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172
    } else {
        /* 16 bit */
        stw(ptr, env->fpuc);
        stw(ptr + 2, fpus);
        stw(ptr + 4, fptag);
        stw(ptr + 6, 0);
        stw(ptr + 8, 0);
        stw(ptr + 10, 0);
        stw(ptr + 12, 0);
    }
}

B
bellard 已提交
4173
void helper_fldenv(target_ulong ptr, int data32)
B
bellard 已提交
4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188
{
    int i, fpus, fptag;

    if (data32) {
	env->fpuc = lduw(ptr);
        fpus = lduw(ptr + 4);
        fptag = lduw(ptr + 8);
    }
    else {
	env->fpuc = lduw(ptr);
        fpus = lduw(ptr + 2);
        fptag = lduw(ptr + 4);
    }
    env->fpstt = (fpus >> 11) & 7;
    env->fpus = fpus & ~0x3800;
B
fpu fix  
bellard 已提交
4189
    for(i = 0;i < 8; i++) {
B
bellard 已提交
4190 4191 4192 4193 4194
        env->fptags[i] = ((fptag & 3) == 3);
        fptag >>= 2;
    }
}

B
bellard 已提交
4195
void helper_fsave(target_ulong ptr, int data32)
B
bellard 已提交
4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222
{
    CPU86_LDouble tmp;
    int i;

    helper_fstenv(ptr, data32);

    ptr += (14 << data32);
    for(i = 0;i < 8; i++) {
        tmp = ST(i);
        helper_fstt(tmp, ptr);
        ptr += 10;
    }

    /* fninit */
    env->fpus = 0;
    env->fpstt = 0;
    env->fpuc = 0x37f;
    env->fptags[0] = 1;
    env->fptags[1] = 1;
    env->fptags[2] = 1;
    env->fptags[3] = 1;
    env->fptags[4] = 1;
    env->fptags[5] = 1;
    env->fptags[6] = 1;
    env->fptags[7] = 1;
}

B
bellard 已提交
4223
void helper_frstor(target_ulong ptr, int data32)
B
bellard 已提交
4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237
{
    CPU86_LDouble tmp;
    int i;

    helper_fldenv(ptr, data32);
    ptr += (14 << data32);

    for(i = 0;i < 8; i++) {
        tmp = helper_fldt(ptr);
        ST(i) = tmp;
        ptr += 10;
    }
}

B
bellard 已提交
4238 4239 4240 4241 4242 4243 4244 4245 4246
void helper_fxsave(target_ulong ptr, int data64)
{
    int fpus, fptag, i, nb_xmm_regs;
    CPU86_LDouble tmp;
    target_ulong addr;

    fpus = (env->fpus & ~0x3800) | (env->fpstt & 0x7) << 11;
    fptag = 0;
    for(i = 0; i < 8; i++) {
B
bellard 已提交
4247
        fptag |= (env->fptags[i] << i);
B
bellard 已提交
4248 4249 4250
    }
    stw(ptr, env->fpuc);
    stw(ptr + 2, fpus);
B
bellard 已提交
4251
    stw(ptr + 4, fptag ^ 0xff);
B
bellard 已提交
4252 4253 4254 4255 4256 4257 4258

    addr = ptr + 0x20;
    for(i = 0;i < 8; i++) {
        tmp = ST(i);
        helper_fstt(tmp, addr);
        addr += 16;
    }
4259

B
bellard 已提交
4260
    if (env->cr[4] & CR4_OSFXSR_MASK) {
4261
        /* XXX: finish it */
B
bellard 已提交
4262
        stl(ptr + 0x18, env->mxcsr); /* mxcsr */
B
bellard 已提交
4263
        stl(ptr + 0x1c, 0x0000ffff); /* mxcsr_mask */
B
bellard 已提交
4264 4265 4266
        nb_xmm_regs = 8 << data64;
        addr = ptr + 0xa0;
        for(i = 0; i < nb_xmm_regs; i++) {
4267 4268
            stq(addr, env->xmm_regs[i].XMM_Q(0));
            stq(addr + 8, env->xmm_regs[i].XMM_Q(1));
B
bellard 已提交
4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281
            addr += 16;
        }
    }
}

void helper_fxrstor(target_ulong ptr, int data64)
{
    int i, fpus, fptag, nb_xmm_regs;
    CPU86_LDouble tmp;
    target_ulong addr;

    env->fpuc = lduw(ptr);
    fpus = lduw(ptr + 2);
B
bellard 已提交
4282
    fptag = lduw(ptr + 4);
B
bellard 已提交
4283 4284 4285 4286
    env->fpstt = (fpus >> 11) & 7;
    env->fpus = fpus & ~0x3800;
    fptag ^= 0xff;
    for(i = 0;i < 8; i++) {
B
bellard 已提交
4287
        env->fptags[i] = ((fptag >> i) & 1);
B
bellard 已提交
4288 4289 4290 4291 4292 4293 4294 4295 4296 4297
    }

    addr = ptr + 0x20;
    for(i = 0;i < 8; i++) {
        tmp = helper_fldt(addr);
        ST(i) = tmp;
        addr += 16;
    }

    if (env->cr[4] & CR4_OSFXSR_MASK) {
B
bellard 已提交
4298
        /* XXX: finish it */
B
bellard 已提交
4299
        env->mxcsr = ldl(ptr + 0x18);
B
bellard 已提交
4300 4301 4302 4303
        //ldl(ptr + 0x1c);
        nb_xmm_regs = 8 << data64;
        addr = ptr + 0xa0;
        for(i = 0; i < nb_xmm_regs; i++) {
4304 4305
            env->xmm_regs[i].XMM_Q(0) = ldq(addr);
            env->xmm_regs[i].XMM_Q(1) = ldq(addr + 8);
B
bellard 已提交
4306 4307 4308 4309
            addr += 16;
        }
    }
}
4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366

#ifndef USE_X86LDOUBLE

void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f)
{
    CPU86_LDoubleU temp;
    int e;

    temp.d = f;
    /* mantissa */
    *pmant = (MANTD(temp) << 11) | (1LL << 63);
    /* exponent + sign */
    e = EXPD(temp) - EXPBIAS + 16383;
    e |= SIGND(temp) >> 16;
    *pexp = e;
}

CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper)
{
    CPU86_LDoubleU temp;
    int e;
    uint64_t ll;

    /* XXX: handle overflow ? */
    e = (upper & 0x7fff) - 16383 + EXPBIAS; /* exponent */
    e |= (upper >> 4) & 0x800; /* sign */
    ll = (mant >> 11) & ((1LL << 52) - 1);
#ifdef __arm__
    temp.l.upper = (e << 20) | (ll >> 32);
    temp.l.lower = ll;
#else
    temp.ll = ll | ((uint64_t)e << 52);
#endif
    return temp.d;
}

#else

void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f)
{
    CPU86_LDoubleU temp;

    temp.d = f;
    *pmant = temp.l.lower;
    *pexp = temp.l.upper;
}

CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper)
{
    CPU86_LDoubleU temp;

    temp.l.upper = upper;
    temp.l.lower = mant;
    return temp.d;
}
#endif

B
bellard 已提交
4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386
#ifdef TARGET_X86_64

//#define DEBUG_MULDIV

static void add128(uint64_t *plow, uint64_t *phigh, uint64_t a, uint64_t b)
{
    *plow += a;
    /* carry test */
    if (*plow < a)
        (*phigh)++;
    *phigh += b;
}

static void neg128(uint64_t *plow, uint64_t *phigh)
{
    *plow = ~ *plow;
    *phigh = ~ *phigh;
    add128(plow, phigh, 1, 0);
}

B
bellard 已提交
4387 4388
/* return TRUE if overflow */
static int div64(uint64_t *plow, uint64_t *phigh, uint64_t b)
B
bellard 已提交
4389 4390
{
    uint64_t q, r, a1, a0;
B
bellard 已提交
4391
    int i, qb, ab;
B
bellard 已提交
4392 4393 4394 4395 4396 4397 4398 4399 4400

    a0 = *plow;
    a1 = *phigh;
    if (a1 == 0) {
        q = a0 / b;
        r = a0 % b;
        *plow = q;
        *phigh = r;
    } else {
B
bellard 已提交
4401 4402
        if (a1 >= b)
            return 1;
B
bellard 已提交
4403 4404
        /* XXX: use a better algorithm */
        for(i = 0; i < 64; i++) {
B
bellard 已提交
4405
            ab = a1 >> 63;
4406
            a1 = (a1 << 1) | (a0 >> 63);
B
bellard 已提交
4407
            if (ab || a1 >= b) {
B
bellard 已提交
4408 4409 4410 4411 4412 4413 4414
                a1 -= b;
                qb = 1;
            } else {
                qb = 0;
            }
            a0 = (a0 << 1) | qb;
        }
4415
#if defined(DEBUG_MULDIV)
B
bellard 已提交
4416
        printf("div: 0x%016" PRIx64 "%016" PRIx64 " / 0x%016" PRIx64 ": q=0x%016" PRIx64 " r=0x%016" PRIx64 "\n",
B
bellard 已提交
4417 4418 4419 4420 4421
               *phigh, *plow, b, a0, a1);
#endif
        *plow = a0;
        *phigh = a1;
    }
B
bellard 已提交
4422
    return 0;
B
bellard 已提交
4423 4424
}

B
bellard 已提交
4425 4426
/* return TRUE if overflow */
static int idiv64(uint64_t *plow, uint64_t *phigh, int64_t b)
B
bellard 已提交
4427 4428 4429 4430 4431 4432 4433 4434
{
    int sa, sb;
    sa = ((int64_t)*phigh < 0);
    if (sa)
        neg128(plow, phigh);
    sb = (b < 0);
    if (sb)
        b = -b;
B
bellard 已提交
4435 4436 4437 4438 4439
    if (div64(plow, phigh, b) != 0)
        return 1;
    if (sa ^ sb) {
        if (*plow > (1ULL << 63))
            return 1;
B
bellard 已提交
4440
        *plow = - *plow;
B
bellard 已提交
4441 4442 4443 4444
    } else {
        if (*plow >= (1ULL << 63))
            return 1;
    }
B
bellard 已提交
4445
    if (sa)
B
bellard 已提交
4446
        *phigh = - *phigh;
B
bellard 已提交
4447
    return 0;
B
bellard 已提交
4448 4449
}

4450
void helper_mulq_EAX_T0(target_ulong t0)
B
bellard 已提交
4451 4452 4453
{
    uint64_t r0, r1;

4454
    mulu64(&r0, &r1, EAX, t0);
B
bellard 已提交
4455 4456 4457 4458 4459 4460
    EAX = r0;
    EDX = r1;
    CC_DST = r0;
    CC_SRC = r1;
}

4461
void helper_imulq_EAX_T0(target_ulong t0)
B
bellard 已提交
4462 4463 4464
{
    uint64_t r0, r1;

4465
    muls64(&r0, &r1, EAX, t0);
B
bellard 已提交
4466 4467 4468
    EAX = r0;
    EDX = r1;
    CC_DST = r0;
4469
    CC_SRC = ((int64_t)r1 != ((int64_t)r0 >> 63));
B
bellard 已提交
4470 4471
}

4472
target_ulong helper_imulq_T0_T1(target_ulong t0, target_ulong t1)
B
bellard 已提交
4473 4474 4475
{
    uint64_t r0, r1;

4476
    muls64(&r0, &r1, t0, t1);
B
bellard 已提交
4477 4478
    CC_DST = r0;
    CC_SRC = ((int64_t)r1 != ((int64_t)r0 >> 63));
4479
    return r0;
B
bellard 已提交
4480 4481
}

B
bellard 已提交
4482
void helper_divq_EAX(target_ulong t0)
B
bellard 已提交
4483 4484
{
    uint64_t r0, r1;
B
bellard 已提交
4485
    if (t0 == 0) {
B
bellard 已提交
4486 4487 4488 4489
        raise_exception(EXCP00_DIVZ);
    }
    r0 = EAX;
    r1 = EDX;
B
bellard 已提交
4490
    if (div64(&r0, &r1, t0))
B
bellard 已提交
4491
        raise_exception(EXCP00_DIVZ);
B
bellard 已提交
4492 4493 4494 4495
    EAX = r0;
    EDX = r1;
}

B
bellard 已提交
4496
void helper_idivq_EAX(target_ulong t0)
B
bellard 已提交
4497 4498
{
    uint64_t r0, r1;
B
bellard 已提交
4499
    if (t0 == 0) {
B
bellard 已提交
4500 4501 4502 4503
        raise_exception(EXCP00_DIVZ);
    }
    r0 = EAX;
    r1 = EDX;
B
bellard 已提交
4504
    if (idiv64(&r0, &r1, t0))
B
bellard 已提交
4505
        raise_exception(EXCP00_DIVZ);
B
bellard 已提交
4506 4507 4508 4509 4510
    EAX = r0;
    EDX = r1;
}
#endif

B
bellard 已提交
4511 4512 4513 4514 4515 4516 4517 4518
void helper_hlt(void)
{
    env->hflags &= ~HF_INHIBIT_IRQ_MASK; /* needed if sti is just before */
    env->hflags |= HF_HALTED_MASK;
    env->exception_index = EXCP_HLT;
    cpu_loop_exit();
}

B
bellard 已提交
4519
void helper_monitor(target_ulong ptr)
B
bellard 已提交
4520
{
4521
    if ((uint32_t)ECX != 0)
B
bellard 已提交
4522 4523 4524 4525 4526 4527
        raise_exception(EXCP0D_GPF);
    /* XXX: store address ? */
}

void helper_mwait(void)
{
4528
    if ((uint32_t)ECX != 0)
B
bellard 已提交
4529 4530 4531 4532 4533 4534 4535 4536 4537 4538
        raise_exception(EXCP0D_GPF);
    /* XXX: not complete but not completely erroneous */
    if (env->cpu_index != 0 || env->next_cpu != NULL) {
        /* more than one CPU: do not sleep because another CPU may
           wake this one */
    } else {
        helper_hlt();
    }
}

B
bellard 已提交
4539
void helper_debug(void)
B
bellard 已提交
4540
{
B
bellard 已提交
4541 4542
    env->exception_index = EXCP_DEBUG;
    cpu_loop_exit();
B
bellard 已提交
4543 4544
}

B
bellard 已提交
4545
void helper_raise_interrupt(int intno, int next_eip_addend)
B
bellard 已提交
4546
{
B
bellard 已提交
4547
    raise_interrupt(intno, 1, 0, next_eip_addend);
B
bellard 已提交
4548 4549
}

B
bellard 已提交
4550
void helper_raise_exception(int exception_index)
B
bellard 已提交
4551
{
B
bellard 已提交
4552 4553
    raise_exception(exception_index);
}
B
bellard 已提交
4554

B
bellard 已提交
4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576
void helper_cli(void)
{
    env->eflags &= ~IF_MASK;
}

void helper_sti(void)
{
    env->eflags |= IF_MASK;
}

#if 0
/* vm86plus instructions */
void helper_cli_vm(void)
{
    env->eflags &= ~VIF_MASK;
}

void helper_sti_vm(void)
{
    env->eflags |= VIF_MASK;
    if (env->eflags & VIP_MASK) {
        raise_exception(EXCP0D_GPF);
B
bellard 已提交
4577
    }
B
bellard 已提交
4578
}
B
bellard 已提交
4579
#endif
B
bellard 已提交
4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590

void helper_set_inhibit_irq(void)
{
    env->hflags |= HF_INHIBIT_IRQ_MASK;
}

void helper_reset_inhibit_irq(void)
{
    env->hflags &= ~HF_INHIBIT_IRQ_MASK;
}

4591
void helper_boundw(target_ulong a0, int v)
B
bellard 已提交
4592
{
4593 4594 4595 4596
    int low, high;
    low = ldsw(a0);
    high = ldsw(a0 + 2);
    v = (int16_t)v;
B
bellard 已提交
4597 4598 4599 4600 4601 4602
    if (v < low || v > high) {
        raise_exception(EXCP05_BOUND);
    }
    FORCE_RET();
}

4603
void helper_boundl(target_ulong a0, int v)
B
bellard 已提交
4604
{
4605 4606 4607
    int low, high;
    low = ldl(a0);
    high = ldl(a0 + 4);
B
bellard 已提交
4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621
    if (v < low || v > high) {
        raise_exception(EXCP05_BOUND);
    }
    FORCE_RET();
}

static float approx_rsqrt(float a)
{
    return 1.0 / sqrt(a);
}

static float approx_rcp(float a)
{
    return 1.0 / a;
B
bellard 已提交
4622
}
B
bellard 已提交
4623

4624
#if !defined(CONFIG_USER_ONLY)
B
bellard 已提交
4625 4626

#define MMUSUFFIX _mmu
4627 4628 4629 4630 4631
#ifdef __s390__
# define GETPC() ((void*)((unsigned long)__builtin_return_address(0) & 0x7fffffffUL))
#else
# define GETPC() (__builtin_return_address(0))
#endif
B
bellard 已提交
4632

B
bellard 已提交
4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644
#define SHIFT 0
#include "softmmu_template.h"

#define SHIFT 1
#include "softmmu_template.h"

#define SHIFT 2
#include "softmmu_template.h"

#define SHIFT 3
#include "softmmu_template.h"

B
bellard 已提交
4645 4646 4647 4648 4649 4650
#endif

/* try to fill the TLB and return an exception if error. If retaddr is
   NULL, it means that the function was called in C code (i.e. not
   from generated code or from helper.c) */
/* XXX: fix it to restore all registers */
4651
void tlb_fill(target_ulong addr, int is_write, int mmu_idx, void *retaddr)
B
bellard 已提交
4652 4653 4654 4655
{
    TranslationBlock *tb;
    int ret;
    unsigned long pc;
B
bellard 已提交
4656 4657 4658 4659 4660 4661 4662
    CPUX86State *saved_env;

    /* XXX: hack to restore env in all cases, even if not called from
       generated code */
    saved_env = env;
    env = cpu_single_env;

4663
    ret = cpu_x86_handle_mmu_fault(env, addr, is_write, mmu_idx, 1);
B
bellard 已提交
4664
    if (ret) {
B
bellard 已提交
4665 4666 4667 4668 4669 4670 4671
        if (retaddr) {
            /* now we have a real cpu fault */
            pc = (unsigned long)retaddr;
            tb = tb_find_pc(pc);
            if (tb) {
                /* the PC is inside the translated code. It means that we have
                   a virtual CPU fault */
B
bellard 已提交
4672
                cpu_restore_state(tb, env, pc, NULL);
B
bellard 已提交
4673
            }
B
bellard 已提交
4674
        }
B
bellard 已提交
4675
        if (retaddr)
B
bellard 已提交
4676
            raise_exception_err(env->exception_index, env->error_code);
B
bellard 已提交
4677
        else
B
bellard 已提交
4678
            raise_exception_err_norestore(env->exception_index, env->error_code);
B
bellard 已提交
4679
    }
B
bellard 已提交
4680
    env = saved_env;
B
bellard 已提交
4681
}
T
ths 已提交
4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697


/* Secure Virtual Machine helpers */

void helper_stgi(void)
{
    env->hflags |= HF_GIF_MASK;
}

void helper_clgi(void)
{
    env->hflags &= ~HF_GIF_MASK;
}

#if defined(CONFIG_USER_ONLY)

4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719
void helper_vmrun(void) 
{ 
}
void helper_vmmcall(void) 
{ 
}
void helper_vmload(void) 
{ 
}
void helper_vmsave(void) 
{ 
}
void helper_skinit(void) 
{ 
}
void helper_invlpga(void) 
{ 
}
void helper_vmexit(uint32_t exit_code, uint64_t exit_info_1) 
{ 
}
void helper_svm_check_intercept_param(uint32_t type, uint64_t param)
T
ths 已提交
4720 4721 4722
{
}

4723 4724 4725 4726
void helper_svm_check_io(uint32_t port, uint32_t param, 
                         uint32_t next_eip_addend)
{
}
T
ths 已提交
4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744
#else

static inline uint32_t
vmcb2cpu_attrib(uint16_t vmcb_attrib, uint32_t vmcb_base, uint32_t vmcb_limit)
{
    return    ((vmcb_attrib & 0x00ff) << 8)          /* Type, S, DPL, P */
	    | ((vmcb_attrib & 0x0f00) << 12)         /* AVL, L, DB, G */
	    | ((vmcb_base >> 16) & 0xff)             /* Base 23-16 */
	    | (vmcb_base & 0xff000000)               /* Base 31-24 */
	    | (vmcb_limit & 0xf0000);                /* Limit 19-16 */
}

static inline uint16_t cpu2vmcb_attrib(uint32_t cpu_attrib)
{
    return    ((cpu_attrib >> 8) & 0xff)             /* Type, S, DPL, P */
	    | ((cpu_attrib & 0xf00000) >> 12);       /* AVL, L, DB, G */
}

B
bellard 已提交
4745
void helper_vmrun(void)
T
ths 已提交
4746
{
B
bellard 已提交
4747
    target_ulong addr;
T
ths 已提交
4748 4749 4750
    uint32_t event_inj;
    uint32_t int_ctl;

B
bellard 已提交
4751
    addr = EAX;
T
ths 已提交
4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810
    if (loglevel & CPU_LOG_TB_IN_ASM)
        fprintf(logfile,"vmrun! " TARGET_FMT_lx "\n", addr);

    env->vm_vmcb = addr;

    /* save the current CPU state in the hsave page */
    stq_phys(env->vm_hsave + offsetof(struct vmcb, save.gdtr.base), env->gdt.base);
    stl_phys(env->vm_hsave + offsetof(struct vmcb, save.gdtr.limit), env->gdt.limit);

    stq_phys(env->vm_hsave + offsetof(struct vmcb, save.idtr.base), env->idt.base);
    stl_phys(env->vm_hsave + offsetof(struct vmcb, save.idtr.limit), env->idt.limit);

    stq_phys(env->vm_hsave + offsetof(struct vmcb, save.cr0), env->cr[0]);
    stq_phys(env->vm_hsave + offsetof(struct vmcb, save.cr2), env->cr[2]);
    stq_phys(env->vm_hsave + offsetof(struct vmcb, save.cr3), env->cr[3]);
    stq_phys(env->vm_hsave + offsetof(struct vmcb, save.cr4), env->cr[4]);
    stq_phys(env->vm_hsave + offsetof(struct vmcb, save.cr8), env->cr[8]);
    stq_phys(env->vm_hsave + offsetof(struct vmcb, save.dr6), env->dr[6]);
    stq_phys(env->vm_hsave + offsetof(struct vmcb, save.dr7), env->dr[7]);

    stq_phys(env->vm_hsave + offsetof(struct vmcb, save.efer), env->efer);
    stq_phys(env->vm_hsave + offsetof(struct vmcb, save.rflags), compute_eflags());

    SVM_SAVE_SEG(env->vm_hsave, segs[R_ES], es);
    SVM_SAVE_SEG(env->vm_hsave, segs[R_CS], cs);
    SVM_SAVE_SEG(env->vm_hsave, segs[R_SS], ss);
    SVM_SAVE_SEG(env->vm_hsave, segs[R_DS], ds);

    stq_phys(env->vm_hsave + offsetof(struct vmcb, save.rip), EIP);
    stq_phys(env->vm_hsave + offsetof(struct vmcb, save.rsp), ESP);
    stq_phys(env->vm_hsave + offsetof(struct vmcb, save.rax), EAX);

    /* load the interception bitmaps so we do not need to access the
       vmcb in svm mode */
    /* We shift all the intercept bits so we can OR them with the TB
       flags later on */
    env->intercept            = (ldq_phys(env->vm_vmcb + offsetof(struct vmcb, control.intercept)) << INTERCEPT_INTR) | INTERCEPT_SVM_MASK;
    env->intercept_cr_read    = lduw_phys(env->vm_vmcb + offsetof(struct vmcb, control.intercept_cr_read));
    env->intercept_cr_write   = lduw_phys(env->vm_vmcb + offsetof(struct vmcb, control.intercept_cr_write));
    env->intercept_dr_read    = lduw_phys(env->vm_vmcb + offsetof(struct vmcb, control.intercept_dr_read));
    env->intercept_dr_write   = lduw_phys(env->vm_vmcb + offsetof(struct vmcb, control.intercept_dr_write));
    env->intercept_exceptions = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.intercept_exceptions));

    env->gdt.base  = ldq_phys(env->vm_vmcb + offsetof(struct vmcb, save.gdtr.base));
    env->gdt.limit = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, save.gdtr.limit));

    env->idt.base  = ldq_phys(env->vm_vmcb + offsetof(struct vmcb, save.idtr.base));
    env->idt.limit = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, save.idtr.limit));

    /* clear exit_info_2 so we behave like the real hardware */
    stq_phys(env->vm_vmcb + offsetof(struct vmcb, control.exit_info_2), 0);

    cpu_x86_update_cr0(env, ldq_phys(env->vm_vmcb + offsetof(struct vmcb, save.cr0)));
    cpu_x86_update_cr4(env, ldq_phys(env->vm_vmcb + offsetof(struct vmcb, save.cr4)));
    cpu_x86_update_cr3(env, ldq_phys(env->vm_vmcb + offsetof(struct vmcb, save.cr3)));
    env->cr[2] = ldq_phys(env->vm_vmcb + offsetof(struct vmcb, save.cr2));
    int_ctl = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl));
    if (int_ctl & V_INTR_MASKING_MASK) {
        env->cr[8] = int_ctl & V_TPR_MASK;
4811
        cpu_set_apic_tpr(env, env->cr[8]);
T
ths 已提交
4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868
        if (env->eflags & IF_MASK)
            env->hflags |= HF_HIF_MASK;
    }

#ifdef TARGET_X86_64
    env->efer = ldq_phys(env->vm_vmcb + offsetof(struct vmcb, save.efer));
    env->hflags &= ~HF_LMA_MASK;
    if (env->efer & MSR_EFER_LMA)
       env->hflags |= HF_LMA_MASK;
#endif
    env->eflags = 0;
    load_eflags(ldq_phys(env->vm_vmcb + offsetof(struct vmcb, save.rflags)),
                ~(CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C | DF_MASK));
    CC_OP = CC_OP_EFLAGS;
    CC_DST = 0xffffffff;

    SVM_LOAD_SEG(env->vm_vmcb, ES, es);
    SVM_LOAD_SEG(env->vm_vmcb, CS, cs);
    SVM_LOAD_SEG(env->vm_vmcb, SS, ss);
    SVM_LOAD_SEG(env->vm_vmcb, DS, ds);

    EIP = ldq_phys(env->vm_vmcb + offsetof(struct vmcb, save.rip));
    env->eip = EIP;
    ESP = ldq_phys(env->vm_vmcb + offsetof(struct vmcb, save.rsp));
    EAX = ldq_phys(env->vm_vmcb + offsetof(struct vmcb, save.rax));
    env->dr[7] = ldq_phys(env->vm_vmcb + offsetof(struct vmcb, save.dr7));
    env->dr[6] = ldq_phys(env->vm_vmcb + offsetof(struct vmcb, save.dr6));
    cpu_x86_set_cpl(env, ldub_phys(env->vm_vmcb + offsetof(struct vmcb, save.cpl)));

    /* FIXME: guest state consistency checks */

    switch(ldub_phys(env->vm_vmcb + offsetof(struct vmcb, control.tlb_ctl))) {
        case TLB_CONTROL_DO_NOTHING:
            break;
        case TLB_CONTROL_FLUSH_ALL_ASID:
            /* FIXME: this is not 100% correct but should work for now */
            tlb_flush(env, 1);
        break;
    }

    helper_stgi();

    /* maybe we need to inject an event */
    event_inj = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.event_inj));
    if (event_inj & SVM_EVTINJ_VALID) {
        uint8_t vector = event_inj & SVM_EVTINJ_VEC_MASK;
        uint16_t valid_err = event_inj & SVM_EVTINJ_VALID_ERR;
        uint32_t event_inj_err = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.event_inj_err));
        stl_phys(env->vm_vmcb + offsetof(struct vmcb, control.event_inj), event_inj & ~SVM_EVTINJ_VALID);

        if (loglevel & CPU_LOG_TB_IN_ASM)
            fprintf(logfile, "Injecting(%#hx): ", valid_err);
        /* FIXME: need to implement valid_err */
        switch (event_inj & SVM_EVTINJ_TYPE_MASK) {
        case SVM_EVTINJ_TYPE_INTR:
                env->exception_index = vector;
                env->error_code = event_inj_err;
4869
                env->exception_is_int = 0;
T
ths 已提交
4870 4871 4872 4873 4874 4875 4876
                env->exception_next_eip = -1;
                if (loglevel & CPU_LOG_TB_IN_ASM)
                    fprintf(logfile, "INTR");
                break;
        case SVM_EVTINJ_TYPE_NMI:
                env->exception_index = vector;
                env->error_code = event_inj_err;
4877
                env->exception_is_int = 0;
T
ths 已提交
4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901
                env->exception_next_eip = EIP;
                if (loglevel & CPU_LOG_TB_IN_ASM)
                    fprintf(logfile, "NMI");
                break;
        case SVM_EVTINJ_TYPE_EXEPT:
                env->exception_index = vector;
                env->error_code = event_inj_err;
                env->exception_is_int = 0;
                env->exception_next_eip = -1;
                if (loglevel & CPU_LOG_TB_IN_ASM)
                    fprintf(logfile, "EXEPT");
                break;
        case SVM_EVTINJ_TYPE_SOFT:
                env->exception_index = vector;
                env->error_code = event_inj_err;
                env->exception_is_int = 1;
                env->exception_next_eip = EIP;
                if (loglevel & CPU_LOG_TB_IN_ASM)
                    fprintf(logfile, "SOFT");
                break;
        }
        if (loglevel & CPU_LOG_TB_IN_ASM)
            fprintf(logfile, " %#x %#x\n", env->exception_index, env->error_code);
    }
T
ths 已提交
4902
    if ((int_ctl & V_IRQ_MASK) || (env->intercept & INTERCEPT_VINTR)) {
T
ths 已提交
4903
        env->interrupt_request |= CPU_INTERRUPT_VIRQ;
T
ths 已提交
4904
    }
T
ths 已提交
4905 4906 4907 4908 4909 4910 4911 4912 4913 4914

    cpu_loop_exit();
}

void helper_vmmcall(void)
{
    if (loglevel & CPU_LOG_TB_IN_ASM)
        fprintf(logfile,"vmmcall!\n");
}

B
bellard 已提交
4915
void helper_vmload(void)
T
ths 已提交
4916
{
B
bellard 已提交
4917 4918
    target_ulong addr;
    addr = EAX;
T
ths 已提交
4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940
    if (loglevel & CPU_LOG_TB_IN_ASM)
        fprintf(logfile,"vmload! " TARGET_FMT_lx "\nFS: %016" PRIx64 " | " TARGET_FMT_lx "\n",
                addr, ldq_phys(addr + offsetof(struct vmcb, save.fs.base)),
                env->segs[R_FS].base);

    SVM_LOAD_SEG2(addr, segs[R_FS], fs);
    SVM_LOAD_SEG2(addr, segs[R_GS], gs);
    SVM_LOAD_SEG2(addr, tr, tr);
    SVM_LOAD_SEG2(addr, ldt, ldtr);

#ifdef TARGET_X86_64
    env->kernelgsbase = ldq_phys(addr + offsetof(struct vmcb, save.kernel_gs_base));
    env->lstar = ldq_phys(addr + offsetof(struct vmcb, save.lstar));
    env->cstar = ldq_phys(addr + offsetof(struct vmcb, save.cstar));
    env->fmask = ldq_phys(addr + offsetof(struct vmcb, save.sfmask));
#endif
    env->star = ldq_phys(addr + offsetof(struct vmcb, save.star));
    env->sysenter_cs = ldq_phys(addr + offsetof(struct vmcb, save.sysenter_cs));
    env->sysenter_esp = ldq_phys(addr + offsetof(struct vmcb, save.sysenter_esp));
    env->sysenter_eip = ldq_phys(addr + offsetof(struct vmcb, save.sysenter_eip));
}

B
bellard 已提交
4941
void helper_vmsave(void)
T
ths 已提交
4942
{
B
bellard 已提交
4943 4944
    target_ulong addr;
    addr = EAX;
T
ths 已提交
4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977
    if (loglevel & CPU_LOG_TB_IN_ASM)
        fprintf(logfile,"vmsave! " TARGET_FMT_lx "\nFS: %016" PRIx64 " | " TARGET_FMT_lx "\n",
                addr, ldq_phys(addr + offsetof(struct vmcb, save.fs.base)),
                env->segs[R_FS].base);

    SVM_SAVE_SEG(addr, segs[R_FS], fs);
    SVM_SAVE_SEG(addr, segs[R_GS], gs);
    SVM_SAVE_SEG(addr, tr, tr);
    SVM_SAVE_SEG(addr, ldt, ldtr);

#ifdef TARGET_X86_64
    stq_phys(addr + offsetof(struct vmcb, save.kernel_gs_base), env->kernelgsbase);
    stq_phys(addr + offsetof(struct vmcb, save.lstar), env->lstar);
    stq_phys(addr + offsetof(struct vmcb, save.cstar), env->cstar);
    stq_phys(addr + offsetof(struct vmcb, save.sfmask), env->fmask);
#endif
    stq_phys(addr + offsetof(struct vmcb, save.star), env->star);
    stq_phys(addr + offsetof(struct vmcb, save.sysenter_cs), env->sysenter_cs);
    stq_phys(addr + offsetof(struct vmcb, save.sysenter_esp), env->sysenter_esp);
    stq_phys(addr + offsetof(struct vmcb, save.sysenter_eip), env->sysenter_eip);
}

void helper_skinit(void)
{
    if (loglevel & CPU_LOG_TB_IN_ASM)
        fprintf(logfile,"skinit!\n");
}

void helper_invlpga(void)
{
    tlb_flush(env, 0);
}

4978
void helper_svm_check_intercept_param(uint32_t type, uint64_t param)
T
ths 已提交
4979 4980 4981 4982
{
    switch(type) {
    case SVM_EXIT_READ_CR0 ... SVM_EXIT_READ_CR0 + 8:
        if (INTERCEPTEDw(_cr_read, (1 << (type - SVM_EXIT_READ_CR0)))) {
4983
            helper_vmexit(type, param);
T
ths 已提交
4984 4985 4986 4987
        }
        break;
    case SVM_EXIT_READ_DR0 ... SVM_EXIT_READ_DR0 + 8:
        if (INTERCEPTEDw(_dr_read, (1 << (type - SVM_EXIT_READ_DR0)))) {
4988
            helper_vmexit(type, param);
T
ths 已提交
4989 4990 4991 4992
        }
        break;
    case SVM_EXIT_WRITE_CR0 ... SVM_EXIT_WRITE_CR0 + 8:
        if (INTERCEPTEDw(_cr_write, (1 << (type - SVM_EXIT_WRITE_CR0)))) {
4993
            helper_vmexit(type, param);
T
ths 已提交
4994 4995 4996 4997
        }
        break;
    case SVM_EXIT_WRITE_DR0 ... SVM_EXIT_WRITE_DR0 + 8:
        if (INTERCEPTEDw(_dr_write, (1 << (type - SVM_EXIT_WRITE_DR0)))) {
4998
            helper_vmexit(type, param);
T
ths 已提交
4999 5000 5001 5002
        }
        break;
    case SVM_EXIT_EXCP_BASE ... SVM_EXIT_EXCP_BASE + 16:
        if (INTERCEPTEDl(_exceptions, (1 << (type - SVM_EXIT_EXCP_BASE)))) {
5003
            helper_vmexit(type, param);
T
ths 已提交
5004 5005 5006 5007 5008 5009 5010 5011 5012
        }
        break;
    case SVM_EXIT_IOIO:
        break;

    case SVM_EXIT_MSR:
        if (INTERCEPTED(1ULL << INTERCEPT_MSR_PROT)) {
            /* FIXME: this should be read in at vmrun (faster this way?) */
            uint64_t addr = ldq_phys(env->vm_vmcb + offsetof(struct vmcb, control.msrpm_base_pa));
5013
            uint32_t t0, t1;
T
ths 已提交
5014 5015
            switch((uint32_t)ECX) {
            case 0 ... 0x1fff:
5016 5017
                t0 = (ECX * 2) % 8;
                t1 = ECX / 8;
T
ths 已提交
5018 5019
                break;
            case 0xc0000000 ... 0xc0001fff:
5020 5021 5022
                t0 = (8192 + ECX - 0xc0000000) * 2;
                t1 = (t0 / 8);
                t0 %= 8;
T
ths 已提交
5023 5024
                break;
            case 0xc0010000 ... 0xc0011fff:
5025 5026 5027
                t0 = (16384 + ECX - 0xc0010000) * 2;
                t1 = (t0 / 8);
                t0 %= 8;
T
ths 已提交
5028 5029
                break;
            default:
5030 5031 5032 5033
                helper_vmexit(type, param);
                t0 = 0;
                t1 = 0;
                break;
T
ths 已提交
5034
            }
5035 5036
            if (ldub_phys(addr + t1) & ((1 << param) << t0))
                helper_vmexit(type, param);
T
ths 已提交
5037 5038 5039 5040
        }
        break;
    default:
        if (INTERCEPTED((1ULL << ((type - SVM_EXIT_INTR) + INTERCEPT_INTR)))) {
5041
            helper_vmexit(type, param);
T
ths 已提交
5042 5043 5044 5045 5046
        }
        break;
    }
}

5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064
void helper_svm_check_io(uint32_t port, uint32_t param, 
                         uint32_t next_eip_addend)
{
    if (INTERCEPTED(1ULL << INTERCEPT_IOIO_PROT)) {
        /* FIXME: this should be read in at vmrun (faster this way?) */
        uint64_t addr = ldq_phys(env->vm_vmcb + offsetof(struct vmcb, control.iopm_base_pa));
        uint16_t mask = (1 << ((param >> 4) & 7)) - 1;
        if(lduw_phys(addr + port / 8) & (mask << (port & 7))) {
            /* next EIP */
            stq_phys(env->vm_vmcb + offsetof(struct vmcb, control.exit_info_2), 
                     env->eip + next_eip_addend);
            helper_vmexit(SVM_EXIT_IOIO, param | (port << 16));
        }
    }
}

/* Note: currently only 32 bits of exit_code are used */
void helper_vmexit(uint32_t exit_code, uint64_t exit_info_1)
T
ths 已提交
5065 5066 5067 5068
{
    uint32_t int_ctl;

    if (loglevel & CPU_LOG_TB_IN_ASM)
5069
        fprintf(logfile,"vmexit(%08x, %016" PRIx64 ", %016" PRIx64 ", " TARGET_FMT_lx ")!\n",
T
ths 已提交
5070 5071 5072 5073
                exit_code, exit_info_1,
                ldq_phys(env->vm_vmcb + offsetof(struct vmcb, control.exit_info_2)),
                EIP);

T
ths 已提交
5074 5075 5076 5077 5078 5079 5080
    if(env->hflags & HF_INHIBIT_IRQ_MASK) {
        stl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_state), SVM_INTERRUPT_SHADOW_MASK);
        env->hflags &= ~HF_INHIBIT_IRQ_MASK;
    } else {
        stl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_state), 0);
    }

T
ths 已提交
5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125 5126 5127
    /* Save the VM state in the vmcb */
    SVM_SAVE_SEG(env->vm_vmcb, segs[R_ES], es);
    SVM_SAVE_SEG(env->vm_vmcb, segs[R_CS], cs);
    SVM_SAVE_SEG(env->vm_vmcb, segs[R_SS], ss);
    SVM_SAVE_SEG(env->vm_vmcb, segs[R_DS], ds);

    stq_phys(env->vm_vmcb + offsetof(struct vmcb, save.gdtr.base), env->gdt.base);
    stl_phys(env->vm_vmcb + offsetof(struct vmcb, save.gdtr.limit), env->gdt.limit);

    stq_phys(env->vm_vmcb + offsetof(struct vmcb, save.idtr.base), env->idt.base);
    stl_phys(env->vm_vmcb + offsetof(struct vmcb, save.idtr.limit), env->idt.limit);

    stq_phys(env->vm_vmcb + offsetof(struct vmcb, save.efer), env->efer);
    stq_phys(env->vm_vmcb + offsetof(struct vmcb, save.cr0), env->cr[0]);
    stq_phys(env->vm_vmcb + offsetof(struct vmcb, save.cr2), env->cr[2]);
    stq_phys(env->vm_vmcb + offsetof(struct vmcb, save.cr3), env->cr[3]);
    stq_phys(env->vm_vmcb + offsetof(struct vmcb, save.cr4), env->cr[4]);

    if ((int_ctl = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl))) & V_INTR_MASKING_MASK) {
        int_ctl &= ~V_TPR_MASK;
        int_ctl |= env->cr[8] & V_TPR_MASK;
        stl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_ctl), int_ctl);
    }

    stq_phys(env->vm_vmcb + offsetof(struct vmcb, save.rflags), compute_eflags());
    stq_phys(env->vm_vmcb + offsetof(struct vmcb, save.rip), env->eip);
    stq_phys(env->vm_vmcb + offsetof(struct vmcb, save.rsp), ESP);
    stq_phys(env->vm_vmcb + offsetof(struct vmcb, save.rax), EAX);
    stq_phys(env->vm_vmcb + offsetof(struct vmcb, save.dr7), env->dr[7]);
    stq_phys(env->vm_vmcb + offsetof(struct vmcb, save.dr6), env->dr[6]);
    stb_phys(env->vm_vmcb + offsetof(struct vmcb, save.cpl), env->hflags & HF_CPL_MASK);

    /* Reload the host state from vm_hsave */
    env->hflags &= ~HF_HIF_MASK;
    env->intercept = 0;
    env->intercept_exceptions = 0;
    env->interrupt_request &= ~CPU_INTERRUPT_VIRQ;

    env->gdt.base  = ldq_phys(env->vm_hsave + offsetof(struct vmcb, save.gdtr.base));
    env->gdt.limit = ldl_phys(env->vm_hsave + offsetof(struct vmcb, save.gdtr.limit));

    env->idt.base  = ldq_phys(env->vm_hsave + offsetof(struct vmcb, save.idtr.base));
    env->idt.limit = ldl_phys(env->vm_hsave + offsetof(struct vmcb, save.idtr.limit));

    cpu_x86_update_cr0(env, ldq_phys(env->vm_hsave + offsetof(struct vmcb, save.cr0)) | CR0_PE_MASK);
    cpu_x86_update_cr4(env, ldq_phys(env->vm_hsave + offsetof(struct vmcb, save.cr4)));
    cpu_x86_update_cr3(env, ldq_phys(env->vm_hsave + offsetof(struct vmcb, save.cr3)));
5128
    if (int_ctl & V_INTR_MASKING_MASK) {
T
ths 已提交
5129
        env->cr[8] = ldq_phys(env->vm_hsave + offsetof(struct vmcb, save.cr8));
5130 5131
        cpu_set_apic_tpr(env, env->cr[8]);
    }
T
ths 已提交
5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158
    /* we need to set the efer after the crs so the hidden flags get set properly */
#ifdef TARGET_X86_64
    env->efer  = ldq_phys(env->vm_hsave + offsetof(struct vmcb, save.efer));
    env->hflags &= ~HF_LMA_MASK;
    if (env->efer & MSR_EFER_LMA)
       env->hflags |= HF_LMA_MASK;
#endif

    env->eflags = 0;
    load_eflags(ldq_phys(env->vm_hsave + offsetof(struct vmcb, save.rflags)),
                ~(CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C | DF_MASK));
    CC_OP = CC_OP_EFLAGS;

    SVM_LOAD_SEG(env->vm_hsave, ES, es);
    SVM_LOAD_SEG(env->vm_hsave, CS, cs);
    SVM_LOAD_SEG(env->vm_hsave, SS, ss);
    SVM_LOAD_SEG(env->vm_hsave, DS, ds);

    EIP = ldq_phys(env->vm_hsave + offsetof(struct vmcb, save.rip));
    ESP = ldq_phys(env->vm_hsave + offsetof(struct vmcb, save.rsp));
    EAX = ldq_phys(env->vm_hsave + offsetof(struct vmcb, save.rax));

    env->dr[6] = ldq_phys(env->vm_hsave + offsetof(struct vmcb, save.dr6));
    env->dr[7] = ldq_phys(env->vm_hsave + offsetof(struct vmcb, save.dr7));

    /* other setups */
    cpu_x86_set_cpl(env, 0);
5159
    stq_phys(env->vm_vmcb + offsetof(struct vmcb, control.exit_code), exit_code);
T
ths 已提交
5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193
    stq_phys(env->vm_vmcb + offsetof(struct vmcb, control.exit_info_1), exit_info_1);

    helper_clgi();
    /* FIXME: Resets the current ASID register to zero (host ASID). */

    /* Clears the V_IRQ and V_INTR_MASKING bits inside the processor. */

    /* Clears the TSC_OFFSET inside the processor. */

    /* If the host is in PAE mode, the processor reloads the host's PDPEs
       from the page table indicated the host's CR3. If the PDPEs contain
       illegal state, the processor causes a shutdown. */

    /* Forces CR0.PE = 1, RFLAGS.VM = 0. */
    env->cr[0] |= CR0_PE_MASK;
    env->eflags &= ~VM_MASK;

    /* Disables all breakpoints in the host DR7 register. */

    /* Checks the reloaded host state for consistency. */

    /* If the host's rIP reloaded by #VMEXIT is outside the limit of the
       host's code segment or non-canonical (in the case of long mode), a
       #GP fault is delivered inside the host.) */

    /* remove any pending exception */
    env->exception_index = -1;
    env->error_code = 0;
    env->old_exception = -1;

    cpu_loop_exit();
}

#endif
B
bellard 已提交
5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222

/* MMX/SSE */
/* XXX: optimize by storing fptt and fptags in the static cpu state */
void helper_enter_mmx(void)
{
    env->fpstt = 0;
    *(uint32_t *)(env->fptags) = 0;
    *(uint32_t *)(env->fptags + 4) = 0;
}

void helper_emms(void)
{
    /* set to empty state */
    *(uint32_t *)(env->fptags) = 0x01010101;
    *(uint32_t *)(env->fptags + 4) = 0x01010101;
}

/* XXX: suppress */
void helper_movq(uint64_t *d, uint64_t *s)
{
    *d = *s;
}

#define SHIFT 0
#include "ops_sse.h"

#define SHIFT 1
#include "ops_sse.h"