sh_pci.c 4.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * SuperH on-chip PCIC emulation.
 *
 * Copyright (c) 2008 Takashi YOSHII
 *
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
A
Aurelien Jarno 已提交
24
#include "sysbus.h"
25 26
#include "sh.h"
#include "pci.h"
27
#include "pci_host.h"
28
#include "bswap.h"
29
#include "exec-memory.h"
30

A
Aurelien Jarno 已提交
31 32
typedef struct SHPCIState {
    SysBusDevice busdev;
33 34
    PCIBus *bus;
    PCIDevice *dev;
A
Aurelien Jarno 已提交
35 36
    qemu_irq irq[4];
    int memconfig;
37 38 39
    uint32_t par;
    uint32_t mbr;
    uint32_t iobr;
A
Aurelien Jarno 已提交
40
} SHPCIState;
41

A
Anthony Liguori 已提交
42
static void sh_pci_reg_write (void *p, target_phys_addr_t addr, uint32_t val)
43
{
A
Aurelien Jarno 已提交
44
    SHPCIState *pcic = p;
45 46 47 48 49 50 51 52
    switch(addr) {
    case 0 ... 0xfc:
        cpu_to_le32w((uint32_t*)(pcic->dev->config + addr), val);
        break;
    case 0x1c0:
        pcic->par = val;
        break;
    case 0x1c4:
53
        pcic->mbr = val & 0xff000001;
54 55
        break;
    case 0x1c8:
56 57 58 59
        if ((val & 0xfffc0000) != (pcic->iobr & 0xfffc0000)) {
            cpu_register_physical_memory(pcic->iobr & 0xfffc0000, 0x40000,
                                         IO_MEM_UNASSIGNED);
            pcic->iobr = val & 0xfffc0001;
60
            isa_mmio_init(pcic->iobr & 0xfffc0000, 0x40000);
61
        }
62 63 64 65 66 67 68
        break;
    case 0x220:
        pci_data_write(pcic->bus, pcic->par, val, 4);
        break;
    }
}

A
Anthony Liguori 已提交
69
static uint32_t sh_pci_reg_read (void *p, target_phys_addr_t addr)
70
{
A
Aurelien Jarno 已提交
71
    SHPCIState *pcic = p;
72 73 74 75 76
    switch(addr) {
    case 0 ... 0xfc:
        return le32_to_cpup((uint32_t*)(pcic->dev->config + addr));
    case 0x1c0:
        return pcic->par;
77 78 79 80
    case 0x1c4:
        return pcic->mbr;
    case 0x1c8:
        return pcic->iobr;
81 82 83 84 85 86 87
    case 0x220:
        return pci_data_read(pcic->bus, pcic->par, 4);
    }
    return 0;
}

typedef struct {
88 89
    CPUReadMemoryFunc * const r[3];
    CPUWriteMemoryFunc * const w[3];
90 91 92 93 94 95 96
} MemOp;

static MemOp sh_pci_reg = {
    { NULL, NULL, sh_pci_reg_read },
    { NULL, NULL, sh_pci_reg_write },
};

A
Aurelien Jarno 已提交
97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130
static int sh_pci_map_irq(PCIDevice *d, int irq_num)
{
    return (d->devfn >> 3);
}

static void sh_pci_set_irq(void *opaque, int irq_num, int level)
{
    qemu_irq *pic = opaque;

    qemu_set_irq(pic[irq_num], level);
}

static void sh_pci_map(SysBusDevice *dev, target_phys_addr_t base)
{
    SHPCIState *s = FROM_SYSBUS(SHPCIState, dev);

    cpu_register_physical_memory(P4ADDR(base), 0x224, s->memconfig);
    cpu_register_physical_memory(A7ADDR(base), 0x224, s->memconfig);

    s->iobr = 0xfe240000;
    isa_mmio_init(s->iobr, 0x40000);
}

static int sh_pci_init_device(SysBusDevice *dev)
{
    SHPCIState *s;
    int i;

    s = FROM_SYSBUS(SHPCIState, dev);
    for (i = 0; i < 4; i++) {
        sysbus_init_irq(dev, &s->irq[i]);
    }
    s->bus = pci_register_bus(&s->busdev.qdev, "pci",
                              sh_pci_set_irq, sh_pci_map_irq,
131 132 133
                              s->irq,
                              get_system_memory(),
                              get_system_io(),
134
                              PCI_DEVFN(0, 0), 4);
A
Aurelien Jarno 已提交
135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153
    s->memconfig = cpu_register_io_memory(sh_pci_reg.r, sh_pci_reg.w,
                                          s, DEVICE_NATIVE_ENDIAN);
    sysbus_init_mmio_cb(dev, 0x224, sh_pci_map);
    s->dev = pci_create_simple(s->bus, PCI_DEVFN(0, 0), "sh_pci_host");
    return 0;
}

static int sh_pci_host_init(PCIDevice *d)
{
    pci_set_word(d->config + PCI_COMMAND, PCI_COMMAND_WAIT);
    pci_set_word(d->config + PCI_STATUS, PCI_STATUS_CAP_LIST |
                 PCI_STATUS_FAST_BACK | PCI_STATUS_DEVSEL_MEDIUM);
    return 0;
}

static PCIDeviceInfo sh_pci_host_info = {
    .qdev.name = "sh_pci_host",
    .qdev.size = sizeof(PCIDevice),
    .init      = sh_pci_host_init,
154 155
    .vendor_id = PCI_VENDOR_ID_HITACHI,
    .device_id = PCI_DEVICE_ID_HITACHI_SH7751R,
A
Aurelien Jarno 已提交
156 157 158
};

static void sh_pci_register_devices(void)
159
{
A
Aurelien Jarno 已提交
160 161 162
    sysbus_register_dev("sh_pci", sizeof(SHPCIState),
                        sh_pci_init_device);
    pci_qdev_register(&sh_pci_host_info);
163
}
A
Aurelien Jarno 已提交
164 165

device_init(sh_pci_register_devices)