You need to sign in or sign up before continuing.
spapr.h 2.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * QEMU SPAPR PCI BUS definitions
 *
 * Copyright (c) 2011 Alexey Kardashevskiy <aik@au1.ibm.com>
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
 */
#if !defined(__HW_SPAPR_H__)
#error Please include spapr.h before this file!
#endif

#if !defined(__HW_SPAPR_PCI_H__)
#define __HW_SPAPR_PCI_H__

26 27
#include "hw/pci/pci.h"
#include "hw/pci/pci_host.h"
P
Paolo Bonzini 已提交
28
#include "hw/ppc/xics.h"
29

30 31
#define SPAPR_MSIX_MAX_DEVS 32

32 33 34 35 36
#define TYPE_SPAPR_PCI_HOST_BRIDGE "spapr-pci-host-bridge"

#define SPAPR_PCI_HOST_BRIDGE(obj) \
    OBJECT_CHECK(sPAPRPHBState, (obj), TYPE_SPAPR_PCI_HOST_BRIDGE)

37
typedef struct sPAPRPHBState {
A
Andreas Färber 已提交
38
    PCIHostState parent_obj;
39

40
    int32_t index;
41
    uint64_t buid;
42
    char *dtbusname;
43 44

    MemoryRegion memspace, iospace;
A
Avi Kivity 已提交
45 46
    hwaddr mem_win_addr, mem_win_size, io_win_addr, io_win_size;
    hwaddr msi_win_addr;
47
    MemoryRegion memwindow, iowindow, msiwindow;
48

49 50 51
    uint32_t dma_liobn;
    uint64_t dma_window_start;
    uint64_t dma_window_size;
52
    sPAPRTCETable *tcet;
53
    AddressSpace iommu_as;
54

55
    struct spapr_pci_lsi {
56
        uint32_t irq;
57
    } lsi_table[PCI_NUM_PINS];
58

59
    struct spapr_pci_msi {
60 61
        uint32_t config_addr;
        uint32_t irq;
62
        uint32_t nvec;
63 64
    } msi_table[SPAPR_MSIX_MAX_DEVS];

65 66 67
    QLIST_ENTRY(sPAPRPHBState) list;
} sPAPRPHBState;

68 69 70 71 72 73 74 75 76 77 78 79
#define SPAPR_PCI_BASE_BUID          0x800000020000000ULL

#define SPAPR_PCI_WINDOW_BASE        0x10000000000ULL
#define SPAPR_PCI_WINDOW_SPACING     0x1000000000ULL
#define SPAPR_PCI_MMIO_WIN_OFF       0xA0000000
#define SPAPR_PCI_MMIO_WIN_SIZE      0x20000000
#define SPAPR_PCI_IO_WIN_OFF         0x80000000
#define SPAPR_PCI_IO_WIN_SIZE        0x10000
#define SPAPR_PCI_MSI_WIN_OFF        0x90000000

#define SPAPR_PCI_MEM_WIN_BUS_OFFSET 0x80000000ULL

80 81 82 83 84
static inline qemu_irq spapr_phb_lsi_qirq(struct sPAPRPHBState *phb, int pin)
{
    return xics_get_qirq(spapr->icp, phb->lsi_table[pin].irq);
}

85
PCIHostState *spapr_create_phb(sPAPREnvironment *spapr, int index);
86

87 88 89
int spapr_populate_pci_dt(sPAPRPHBState *phb,
                          uint32_t xics_phandle,
                          void *fdt);
90

91 92
void spapr_pci_rtas_init(void);

93
#endif /* __HW_SPAPR_PCI_H__ */