cpu.c 3.2 KB
Newer Older
A
Andreas Färber 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * QEMU MIPS CPU
 *
 * Copyright (c) 2012 SUSE LINUX Products GmbH
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2.1 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, see
 * <http://www.gnu.org/licenses/lgpl-2.1.html>
 */

#include "cpu.h"
#include "qemu-common.h"


25 26 27 28 29 30 31 32 33 34 35 36 37
static void mips_cpu_set_pc(CPUState *cs, vaddr value)
{
    MIPSCPU *cpu = MIPS_CPU(cs);
    CPUMIPSState *env = &cpu->env;

    env->active_tc.PC = value & ~(target_ulong)1;
    if (value & 1) {
        env->hflags |= MIPS_HFLAG_M16;
    } else {
        env->hflags &= ~(MIPS_HFLAG_M16);
    }
}

38 39 40 41 42 43 44 45 46 47
static void mips_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb)
{
    MIPSCPU *cpu = MIPS_CPU(cs);
    CPUMIPSState *env = &cpu->env;

    env->active_tc.PC = tb->pc;
    env->hflags &= ~MIPS_HFLAG_BMASK;
    env->hflags |= tb->flags & MIPS_HFLAG_BMASK;
}

A
Andreas Färber 已提交
48 49 50 51 52 53 54 55 56
/* CPUClass::reset() */
static void mips_cpu_reset(CPUState *s)
{
    MIPSCPU *cpu = MIPS_CPU(s);
    MIPSCPUClass *mcc = MIPS_CPU_GET_CLASS(cpu);
    CPUMIPSState *env = &cpu->env;

    mcc->parent_reset(s);

57 58 59
    memset(env, 0, offsetof(CPUMIPSState, breakpoints));
    tlb_flush(env, 1);

A
Andreas Färber 已提交
60 61 62
    cpu_state_reset(env);
}

63 64 65 66 67 68 69 70 71 72
static void mips_cpu_realizefn(DeviceState *dev, Error **errp)
{
    MIPSCPU *cpu = MIPS_CPU(dev);
    MIPSCPUClass *mcc = MIPS_CPU_GET_CLASS(dev);

    cpu_reset(CPU(cpu));

    mcc->parent_realize(dev, errp);
}

73 74
static void mips_cpu_initfn(Object *obj)
{
75
    CPUState *cs = CPU(obj);
76 77 78
    MIPSCPU *cpu = MIPS_CPU(obj);
    CPUMIPSState *env = &cpu->env;

79
    cs->env_ptr = env;
80
    cpu_exec_init(env);
81 82 83 84

    if (tcg_enabled()) {
        mips_tcg_init();
    }
85 86
}

A
Andreas Färber 已提交
87 88 89 90
static void mips_cpu_class_init(ObjectClass *c, void *data)
{
    MIPSCPUClass *mcc = MIPS_CPU_CLASS(c);
    CPUClass *cc = CPU_CLASS(c);
91 92 93 94
    DeviceClass *dc = DEVICE_CLASS(c);

    mcc->parent_realize = dc->realize;
    dc->realize = mips_cpu_realizefn;
A
Andreas Färber 已提交
95 96 97

    mcc->parent_reset = cc->reset;
    cc->reset = mips_cpu_reset;
98 99

    cc->do_interrupt = mips_cpu_do_interrupt;
100
    cc->dump_state = mips_cpu_dump_state;
101
    cc->set_pc = mips_cpu_set_pc;
102
    cc->synchronize_from_tb = mips_cpu_synchronize_from_tb;
103 104 105 106
#ifndef CONFIG_USER_ONLY
    cc->do_unassigned_access = mips_cpu_unassigned_access;
    cc->get_phys_page_debug = mips_cpu_get_phys_page_debug;
#endif
107 108

    cc->gdb_num_core_regs = 73;
A
Andreas Färber 已提交
109 110 111 112 113 114
}

static const TypeInfo mips_cpu_type_info = {
    .name = TYPE_MIPS_CPU,
    .parent = TYPE_CPU,
    .instance_size = sizeof(MIPSCPU),
115
    .instance_init = mips_cpu_initfn,
A
Andreas Färber 已提交
116 117 118 119 120 121 122 123 124 125 126
    .abstract = false,
    .class_size = sizeof(MIPSCPUClass),
    .class_init = mips_cpu_class_init,
};

static void mips_cpu_register_types(void)
{
    type_register_static(&mips_cpu_type_info);
}

type_init(mips_cpu_register_types)