mips_malta.c 41.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * QEMU Malta board support
 *
 * Copyright (c) 2006 Aurelien Jarno
 *
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */

P
Peter Maydell 已提交
25
#include "qemu/osdep.h"
26 27
#include "qemu-common.h"
#include "cpu.h"
28
#include "hw/hw.h"
P
Paolo Bonzini 已提交
29 30 31
#include "hw/i386/pc.h"
#include "hw/char/serial.h"
#include "hw/block/fdc.h"
P
Paolo Bonzini 已提交
32
#include "net/net.h"
33
#include "hw/boards.h"
P
Paolo Bonzini 已提交
34
#include "hw/i2c/smbus.h"
35
#include "sysemu/block-backend.h"
P
Paolo Bonzini 已提交
36 37 38
#include "hw/block/flash.h"
#include "hw/mips/mips.h"
#include "hw/mips/cpudevs.h"
39
#include "hw/pci/pci.h"
40 41
#include "sysemu/sysemu.h"
#include "sysemu/arch_init.h"
42
#include "qemu/log.h"
P
Paolo Bonzini 已提交
43
#include "hw/mips/bios.h"
44 45
#include "hw/ide.h"
#include "hw/loader.h"
B
Blue Swirl 已提交
46
#include "elf.h"
P
Paolo Bonzini 已提交
47 48
#include "hw/timer/mc146818rtc.h"
#include "hw/timer/i8254.h"
49
#include "sysemu/blockdev.h"
50
#include "exec/address-spaces.h"
51
#include "hw/sysbus.h"             /* SysBusDevice */
52
#include "qemu/host-utils.h"
53
#include "sysemu/qtest.h"
54
#include "qemu/error-report.h"
55
#include "hw/empty_slot.h"
J
James Hogan 已提交
56
#include "sysemu/kvm.h"
57
#include "exec/semihost.h"
58
#include "hw/mips/cps.h"
59

T
ths 已提交
60 61
//#define DEBUG_BOARD_INIT

62
#define ENVP_ADDR		0x80002000l
63 64 65
#define ENVP_NB_ENTRIES	 	16
#define ENVP_ENTRY_SIZE	 	256

66 67 68 69 70 71 72
/* Hardware addresses */
#define FLASH_ADDRESS 0x1e000000ULL
#define FPGA_ADDRESS  0x1f000000ULL
#define RESET_ADDRESS 0x1fc00000ULL

#define FLASH_SIZE    0x400000

T
ths 已提交
73 74
#define MAX_IDE_BUS 2

75
typedef struct {
A
Avi Kivity 已提交
76 77 78
    MemoryRegion iomem;
    MemoryRegion iomem_lo; /* 0 - 0x900 */
    MemoryRegion iomem_hi; /* 0xa00 - 0x100000 */
79 80 81
    uint32_t leds;
    uint32_t brk;
    uint32_t gpout;
82
    uint32_t i2cin;
83 84 85
    uint32_t i2coe;
    uint32_t i2cout;
    uint32_t i2csel;
86
    CharBackend display;
87
    char display_text[9];
T
ths 已提交
88
    SerialState *uart;
89
    bool display_inited;
90 91
} MaltaFPGAState;

A
Andreas Färber 已提交
92 93 94
#define TYPE_MIPS_MALTA "mips-malta"
#define MIPS_MALTA(obj) OBJECT_CHECK(MaltaState, (obj), TYPE_MIPS_MALTA)

95
typedef struct {
A
Andreas Färber 已提交
96 97
    SysBusDevice parent_obj;

98
    MIPSCPSState *cps;
99 100 101
    qemu_irq *i8259;
} MaltaState;

B
Blue Swirl 已提交
102
static ISADevice *pit;
103

104
static struct _loaderparams {
105
    int ram_size, ram_low_size;
106 107 108 109 110
    const char *kernel_filename;
    const char *kernel_cmdline;
    const char *initrd_filename;
} loaderparams;

111 112 113 114 115 116 117
/* Malta FPGA */
static void malta_fpga_update_display(void *opaque)
{
    char leds_text[9];
    int i;
    MaltaFPGAState *s = opaque;

T
ths 已提交
118 119 120 121 122
    for (i = 7 ; i >= 0 ; i--) {
        if (s->leds & (1 << i))
            leds_text[i] = '#';
        else
            leds_text[i] = ' ';
123
    }
T
ths 已提交
124 125
    leds_text[8] = '\0';

126
    qemu_chr_fe_printf(&s->display, "\e[H\n\n|\e[32m%-8.8s\e[00m|\r\n",
127
                       leds_text);
128
    qemu_chr_fe_printf(&s->display, "\n\n\n\n|\e[31m%-8.8s\e[00m|",
129
                       s->display_text);
130 131
}

132 133 134 135 136 137 138 139 140 141 142 143 144
/*
 * EEPROM 24C01 / 24C02 emulation.
 *
 * Emulation for serial EEPROMs:
 * 24C01 - 1024 bit (128 x 8)
 * 24C02 - 2048 bit (256 x 8)
 *
 * Typical device names include Microchip 24C02SC or SGS Thomson ST24C02.
 */

//~ #define DEBUG

#if defined(DEBUG)
145
#  define logout(fmt, ...) fprintf(stderr, "MALTA\t%-24s" fmt, __func__, ## __VA_ARGS__)
146
#else
147
#  define logout(fmt, ...) ((void)0)
148 149
#endif

A
Anthony Liguori 已提交
150
struct _eeprom24c0x_t {
151 152 153 154 155 156 157 158 159 160 161
  uint8_t tick;
  uint8_t address;
  uint8_t command;
  uint8_t ack;
  uint8_t scl;
  uint8_t sda;
  uint8_t data;
  //~ uint16_t size;
  uint8_t contents[256];
};

A
Anthony Liguori 已提交
162
typedef struct _eeprom24c0x_t eeprom24c0x_t;
163

164
static eeprom24c0x_t spd_eeprom = {
165
    .contents = {
166
        /* 00000000: */ 0x80,0x08,0xFF,0x0D,0x0A,0xFF,0x40,0x00,
167
        /* 00000008: */ 0x01,0x75,0x54,0x00,0x82,0x08,0x00,0x01,
168 169
        /* 00000010: */ 0x8F,0x04,0x02,0x01,0x01,0x00,0x00,0x00,
        /* 00000018: */ 0x00,0x00,0x00,0x14,0x0F,0x14,0x2D,0xFF,
170 171 172 173 174 175 176 177 178 179 180 181 182 183 184
        /* 00000020: */ 0x15,0x08,0x15,0x08,0x00,0x00,0x00,0x00,
        /* 00000028: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000030: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000038: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x12,0xD0,
        /* 00000040: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000048: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000050: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000058: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000060: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000068: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000070: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
        /* 00000078: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x64,0xF4,
    },
};

185
static void generate_eeprom_spd(uint8_t *eeprom, ram_addr_t ram_size)
186 187
{
    enum { SDR = 0x4, DDR2 = 0x8 } type;
188
    uint8_t *spd = spd_eeprom.contents;
189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232
    uint8_t nbanks = 0;
    uint16_t density = 0;
    int i;

    /* work in terms of MB */
    ram_size >>= 20;

    while ((ram_size >= 4) && (nbanks <= 2)) {
        int sz_log2 = MIN(31 - clz32(ram_size), 14);
        nbanks++;
        density |= 1 << (sz_log2 - 2);
        ram_size -= 1 << sz_log2;
    }

    /* split to 2 banks if possible */
    if ((nbanks == 1) && (density > 1)) {
        nbanks++;
        density >>= 1;
    }

    if (density & 0xff00) {
        density = (density & 0xe0) | ((density >> 8) & 0x1f);
        type = DDR2;
    } else if (!(density & 0x1f)) {
        type = DDR2;
    } else {
        type = SDR;
    }

    if (ram_size) {
        fprintf(stderr, "Warning: SPD cannot represent final %dMB"
                " of SDRAM\n", (int)ram_size);
    }

    /* fill in SPD memory information */
    spd[2] = type;
    spd[5] = nbanks;
    spd[31] = density;

    /* checksum */
    spd[63] = 0;
    for (i = 0; i < 63; i++) {
        spd[63] += spd[i];
    }
233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266

    /* copy for SMBUS */
    memcpy(eeprom, spd, sizeof(spd_eeprom.contents));
}

static void generate_eeprom_serial(uint8_t *eeprom)
{
    int i, pos = 0;
    uint8_t mac[6] = { 0x00 };
    uint8_t sn[5] = { 0x01, 0x23, 0x45, 0x67, 0x89 };

    /* version */
    eeprom[pos++] = 0x01;

    /* count */
    eeprom[pos++] = 0x02;

    /* MAC address */
    eeprom[pos++] = 0x01; /* MAC */
    eeprom[pos++] = 0x06; /* length */
    memcpy(&eeprom[pos], mac, sizeof(mac));
    pos += sizeof(mac);

    /* serial number */
    eeprom[pos++] = 0x02; /* serial */
    eeprom[pos++] = 0x05; /* length */
    memcpy(&eeprom[pos], sn, sizeof(sn));
    pos += sizeof(sn);

    /* checksum */
    eeprom[pos] = 0;
    for (i = 0; i < pos; i++) {
        eeprom[pos] += eeprom[i];
    }
267 268
}

269
static uint8_t eeprom24c0x_read(eeprom24c0x_t *eeprom)
270 271
{
    logout("%u: scl = %u, sda = %u, data = 0x%02x\n",
272 273
        eeprom->tick, eeprom->scl, eeprom->sda, eeprom->data);
    return eeprom->sda;
274 275
}

276
static void eeprom24c0x_write(eeprom24c0x_t *eeprom, int scl, int sda)
277
{
278
    if (eeprom->scl && scl && (eeprom->sda != sda)) {
279
        logout("%u: scl = %u->%u, sda = %u->%u i2c %s\n",
280 281
                eeprom->tick, eeprom->scl, scl, eeprom->sda, sda,
                sda ? "stop" : "start");
282
        if (!sda) {
283 284
            eeprom->tick = 1;
            eeprom->command = 0;
285
        }
286
    } else if (eeprom->tick == 0 && !eeprom->ack) {
287 288
        /* Waiting for start. */
        logout("%u: scl = %u->%u, sda = %u->%u wait for i2c start\n",
289 290
                eeprom->tick, eeprom->scl, scl, eeprom->sda, sda);
    } else if (!eeprom->scl && scl) {
291
        logout("%u: scl = %u->%u, sda = %u->%u trigger bit\n",
292 293
                eeprom->tick, eeprom->scl, scl, eeprom->sda, sda);
        if (eeprom->ack) {
294 295
            logout("\ti2c ack bit = 0\n");
            sda = 0;
296 297
            eeprom->ack = 0;
        } else if (eeprom->sda == sda) {
298 299
            uint8_t bit = (sda != 0);
            logout("\ti2c bit = %d\n", bit);
300 301 302 303 304 305 306 307
            if (eeprom->tick < 9) {
                eeprom->command <<= 1;
                eeprom->command += bit;
                eeprom->tick++;
                if (eeprom->tick == 9) {
                    logout("\tcommand 0x%04x, %s\n", eeprom->command,
                           bit ? "read" : "write");
                    eeprom->ack = 1;
308
                }
309 310 311
            } else if (eeprom->tick < 17) {
                if (eeprom->command & 1) {
                    sda = ((eeprom->data & 0x80) != 0);
312
                }
313 314 315 316 317 318 319 320 321 322
                eeprom->address <<= 1;
                eeprom->address += bit;
                eeprom->tick++;
                eeprom->data <<= 1;
                if (eeprom->tick == 17) {
                    eeprom->data = eeprom->contents[eeprom->address];
                    logout("\taddress 0x%04x, data 0x%02x\n",
                           eeprom->address, eeprom->data);
                    eeprom->ack = 1;
                    eeprom->tick = 0;
323
                }
324
            } else if (eeprom->tick >= 17) {
325 326 327 328 329 330
                sda = 0;
            }
        } else {
            logout("\tsda changed with raising scl\n");
        }
    } else {
331 332
        logout("%u: scl = %u->%u, sda = %u->%u\n", eeprom->tick, eeprom->scl,
               scl, eeprom->sda, sda);
333
    }
334 335
    eeprom->scl = scl;
    eeprom->sda = sda;
336 337
}

A
Avi Kivity 已提交
338
static uint64_t malta_fpga_read(void *opaque, hwaddr addr,
A
Avi Kivity 已提交
339
                                unsigned size)
340 341 342 343 344 345 346 347 348 349 350 351
{
    MaltaFPGAState *s = opaque;
    uint32_t val = 0;
    uint32_t saddr;

    saddr = (addr & 0xfffff);

    switch (saddr) {

    /* SWITCH Register */
    case 0x00200:
        val = 0x00000000;		/* All switches closed */
A
Aurelien Jarno 已提交
352
        break;
353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377

    /* STATUS Register */
    case 0x00208:
#ifdef TARGET_WORDS_BIGENDIAN
        val = 0x00000012;
#else
        val = 0x00000010;
#endif
        break;

    /* JMPRS Register */
    case 0x00210:
        val = 0x00;
        break;

    /* LEDBAR Register */
    case 0x00408:
        val = s->leds;
        break;

    /* BRKRES Register */
    case 0x00508:
        val = s->brk;
        break;

T
ths 已提交
378
    /* UART Registers are handled directly by the serial device */
T
ths 已提交
379

380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397
    /* GPOUT Register */
    case 0x00a00:
        val = s->gpout;
        break;

    /* XXX: implement a real I2C controller */

    /* GPINP Register */
    case 0x00a08:
        /* IN = OUT until a real I2C control is implemented */
        if (s->i2csel)
            val = s->i2cout;
        else
            val = 0x00;
        break;

    /* I2CINP Register */
    case 0x00b00:
398
        val = ((s->i2cin & ~1) | eeprom24c0x_read(&spd_eeprom));
399 400 401 402 403 404 405 406 407 408 409 410 411 412
        break;

    /* I2COE Register */
    case 0x00b08:
        val = s->i2coe;
        break;

    /* I2COUT Register */
    case 0x00b10:
        val = s->i2cout;
        break;

    /* I2CSEL Register */
    case 0x00b18:
413
        val = s->i2csel;
414 415 416 417
        break;

    default:
#if 0
T
ths 已提交
418
        printf ("malta_fpga_read: Bad register offset 0x" TARGET_FMT_lx "\n",
A
Aurelien Jarno 已提交
419
                addr);
420 421 422 423 424 425
#endif
        break;
    }
    return val;
}

A
Avi Kivity 已提交
426
static void malta_fpga_write(void *opaque, hwaddr addr,
A
Avi Kivity 已提交
427
                             uint64_t val, unsigned size)
428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446
{
    MaltaFPGAState *s = opaque;
    uint32_t saddr;

    saddr = (addr & 0xfffff);

    switch (saddr) {

    /* SWITCH Register */
    case 0x00200:
        break;

    /* JMPRS Register */
    case 0x00210:
        break;

    /* LEDBAR Register */
    case 0x00408:
        s->leds = val & 0xff;
S
Stefan Weil 已提交
447
        malta_fpga_update_display(s);
448 449 450 451
        break;

    /* ASCIIWORD Register */
    case 0x00410:
A
Avi Kivity 已提交
452
        snprintf(s->display_text, 9, "%08X", (uint32_t)val);
453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471
        malta_fpga_update_display(s);
        break;

    /* ASCIIPOS0 to ASCIIPOS7 Registers */
    case 0x00418:
    case 0x00420:
    case 0x00428:
    case 0x00430:
    case 0x00438:
    case 0x00440:
    case 0x00448:
    case 0x00450:
        s->display_text[(saddr - 0x00418) >> 3] = (char) val;
        malta_fpga_update_display(s);
        break;

    /* SOFTRES Register */
    case 0x00500:
        if (val == 0x42)
472
            qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
473 474 475 476 477 478 479
        break;

    /* BRKRES Register */
    case 0x00508:
        s->brk = val & 0xff;
        break;

T
ths 已提交
480
    /* UART Registers are handled directly by the serial device */
T
ths 已提交
481

482 483 484 485 486 487 488 489 490 491 492 493
    /* GPOUT Register */
    case 0x00a00:
        s->gpout = val & 0xff;
        break;

    /* I2COE Register */
    case 0x00b08:
        s->i2coe = val & 0x03;
        break;

    /* I2COUT Register */
    case 0x00b10:
494
        eeprom24c0x_write(&spd_eeprom, val & 0x02, val & 0x01);
495
        s->i2cout = val;
496 497 498 499
        break;

    /* I2CSEL Register */
    case 0x00b18:
500
        s->i2csel = val & 0x01;
501 502 503 504
        break;

    default:
#if 0
T
ths 已提交
505
        printf ("malta_fpga_write: Bad register offset 0x" TARGET_FMT_lx "\n",
A
Aurelien Jarno 已提交
506
                addr);
507 508 509 510 511
#endif
        break;
    }
}

A
Avi Kivity 已提交
512 513 514 515
static const MemoryRegionOps malta_fpga_ops = {
    .read = malta_fpga_read,
    .write = malta_fpga_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
516 517
};

518
static void malta_fpga_reset(void *opaque)
519 520 521 522 523 524
{
    MaltaFPGAState *s = opaque;

    s->leds   = 0x00;
    s->brk    = 0x0a;
    s->gpout  = 0x00;
525
    s->i2cin  = 0x3;
526 527 528 529 530 531
    s->i2coe  = 0x0;
    s->i2cout = 0x3;
    s->i2csel = 0x1;

    s->display_text[8] = '\0';
    snprintf(s->display_text, 9, "        ");
532 533
}

534
static void malta_fgpa_display_event(void *opaque, int event)
535
{
536 537 538
    MaltaFPGAState *s = opaque;

    if (event == CHR_EVENT_OPENED && !s->display_inited) {
539 540 541 542 543 544 545 546 547
        qemu_chr_fe_printf(&s->display, "\e[HMalta LEDBAR\r\n");
        qemu_chr_fe_printf(&s->display, "+--------+\r\n");
        qemu_chr_fe_printf(&s->display, "+        +\r\n");
        qemu_chr_fe_printf(&s->display, "+--------+\r\n");
        qemu_chr_fe_printf(&s->display, "\n");
        qemu_chr_fe_printf(&s->display, "Malta ASCII\r\n");
        qemu_chr_fe_printf(&s->display, "+--------+\r\n");
        qemu_chr_fe_printf(&s->display, "+        +\r\n");
        qemu_chr_fe_printf(&s->display, "+--------+\r\n");
548 549
        s->display_inited = true;
    }
550 551
}

A
Avi Kivity 已提交
552
static MaltaFPGAState *malta_fpga_init(MemoryRegion *address_space,
553
         hwaddr base, qemu_irq uart_irq, Chardev *uart_chr)
554 555
{
    MaltaFPGAState *s;
556
    Chardev *chr;
557

558
    s = (MaltaFPGAState *)g_malloc0(sizeof(MaltaFPGAState));
559

560
    memory_region_init_io(&s->iomem, NULL, &malta_fpga_ops, s,
A
Avi Kivity 已提交
561
                          "malta-fpga", 0x100000);
562
    memory_region_init_alias(&s->iomem_lo, NULL, "malta-fpga",
A
Avi Kivity 已提交
563
                             &s->iomem, 0, 0x900);
564
    memory_region_init_alias(&s->iomem_hi, NULL, "malta-fpga",
A
Avi Kivity 已提交
565
                             &s->iomem, 0xa00, 0x10000-0xa00);
T
ths 已提交
566

A
Avi Kivity 已提交
567 568
    memory_region_add_subregion(address_space, base, &s->iomem_lo);
    memory_region_add_subregion(address_space, base + 0xa00, &s->iomem_hi);
569

570
    chr = qemu_chr_new("fpga", "vc:320x200");
571 572
    qemu_chr_fe_init(&s->display, chr, NULL);
    qemu_chr_fe_set_handlers(&s->display, NULL, NULL,
573
                             malta_fgpa_display_event, s, NULL, true);
574

575 576
    s->uart = serial_mm_init(address_space, base + 0x900, 3, uart_irq,
                             230400, uart_chr, DEVICE_NATIVE_ENDIAN);
T
ths 已提交
577

578
    malta_fpga_reset(s);
579
    qemu_register_reset(malta_fpga_reset, s);
580 581 582 583 584

    return s;
}

/* Network support */
585
static void network_init(PCIBus *pci_bus)
586 587 588 589
{
    int i;

    for(i = 0; i < nb_nics; i++) {
590
        NICInfo *nd = &nd_table[i];
591
        const char *default_devaddr = NULL;
592 593

        if (i == 0 && (!nd->model || strcmp(nd->model, "pcnet") == 0))
594
            /* The malta board has a PCNet card using PCI SLOT 11 */
595
            default_devaddr = "0b";
596

597
        pci_nic_init_nofail(nd, pci_bus, "pcnet", default_devaddr);
598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622
    }
}

/* ROM and pseudo bootloader

   The following code implements a very very simple bootloader. It first
   loads the registers a0 to a3 to the values expected by the OS, and
   then jump at the kernel address.

   The bootloader should pass the locations of the kernel arguments and
   environment variables tables. Those tables contain the 32-bit address
   of NULL terminated strings. The environment variables table should be
   terminated by a NULL address.

   For a simpler implementation, the number of kernel arguments is fixed
   to two (the name of the kernel and the command line), and the two
   tables are actually the same one.

   The registers a0 to a3 should contain the following values:
     a0 - number of kernel arguments
     a1 - 32-bit address of the kernel arguments table
     a2 - 32-bit address of the environment variables table
     a3 - RAM size in bytes
*/

623 624
static void write_bootloader(uint8_t *base, int64_t run_addr,
                             int64_t kernel_entry)
625 626 627 628
{
    uint32_t *p;

    /* Small bootloader */
P
pbrook 已提交
629
    p = (uint32_t *)base;
J
James Hogan 已提交
630 631 632

    stl_p(p++, 0x08000000 |                                      /* j 0x1fc00580 */
                 ((run_addr + 0x580) & 0x0fffffff) >> 2);
633
    stl_p(p++, 0x00000000);                                      /* nop */
634

635
    /* YAMON service vector */
J
James Hogan 已提交
636 637 638 639 640 641 642 643 644 645 646 647 648
    stl_p(base + 0x500, run_addr + 0x0580);      /* start: */
    stl_p(base + 0x504, run_addr + 0x083c);      /* print_count: */
    stl_p(base + 0x520, run_addr + 0x0580);      /* start: */
    stl_p(base + 0x52c, run_addr + 0x0800);      /* flush_cache: */
    stl_p(base + 0x534, run_addr + 0x0808);      /* print: */
    stl_p(base + 0x538, run_addr + 0x0800);      /* reg_cpu_isr: */
    stl_p(base + 0x53c, run_addr + 0x0800);      /* unred_cpu_isr: */
    stl_p(base + 0x540, run_addr + 0x0800);      /* reg_ic_isr: */
    stl_p(base + 0x544, run_addr + 0x0800);      /* unred_ic_isr: */
    stl_p(base + 0x548, run_addr + 0x0800);      /* reg_esr: */
    stl_p(base + 0x54c, run_addr + 0x0800);      /* unreg_esr: */
    stl_p(base + 0x550, run_addr + 0x0800);      /* getchar: */
    stl_p(base + 0x554, run_addr + 0x0800);      /* syscon_read: */
649 650


651
    /* Second part of the bootloader */
P
pbrook 已提交
652
    p = (uint32_t *) (base + 0x580);
653 654 655 656 657 658 659

    if (semihosting_get_argc()) {
        /* Preserve a0 content as arguments have been passed */
        stl_p(p++, 0x00000000);                         /* nop */
    } else {
        stl_p(p++, 0x24040002);                         /* addiu a0, zero, 2 */
    }
660 661 662 663 664 665
    stl_p(p++, 0x3c1d0000 | (((ENVP_ADDR - 64) >> 16) & 0xffff)); /* lui sp, high(ENVP_ADDR) */
    stl_p(p++, 0x37bd0000 | ((ENVP_ADDR - 64) & 0xffff));        /* ori sp, sp, low(ENVP_ADDR) */
    stl_p(p++, 0x3c050000 | ((ENVP_ADDR >> 16) & 0xffff));       /* lui a1, high(ENVP_ADDR) */
    stl_p(p++, 0x34a50000 | (ENVP_ADDR & 0xffff));               /* ori a1, a1, low(ENVP_ADDR) */
    stl_p(p++, 0x3c060000 | (((ENVP_ADDR + 8) >> 16) & 0xffff)); /* lui a2, high(ENVP_ADDR + 8) */
    stl_p(p++, 0x34c60000 | ((ENVP_ADDR + 8) & 0xffff));         /* ori a2, a2, low(ENVP_ADDR + 8) */
666 667
    stl_p(p++, 0x3c070000 | (loaderparams.ram_low_size >> 16));     /* lui a3, high(ram_low_size) */
    stl_p(p++, 0x34e70000 | (loaderparams.ram_low_size & 0xffff));  /* ori a3, a3, low(ram_low_size) */
668 669

    /* Load BAR registers as done by YAMON */
670
    stl_p(p++, 0x3c09b400);                                      /* lui t1, 0xb400 */
T
ths 已提交
671 672

#ifdef TARGET_WORDS_BIGENDIAN
673
    stl_p(p++, 0x3c08df00);                                      /* lui t0, 0xdf00 */
T
ths 已提交
674
#else
675
    stl_p(p++, 0x340800df);                                      /* ori t0, r0, 0x00df */
T
ths 已提交
676
#endif
677
    stl_p(p++, 0xad280068);                                      /* sw t0, 0x0068(t1) */
T
ths 已提交
678

679
    stl_p(p++, 0x3c09bbe0);                                      /* lui t1, 0xbbe0 */
680 681

#ifdef TARGET_WORDS_BIGENDIAN
682
    stl_p(p++, 0x3c08c000);                                      /* lui t0, 0xc000 */
683
#else
684
    stl_p(p++, 0x340800c0);                                      /* ori t0, r0, 0x00c0 */
685
#endif
686
    stl_p(p++, 0xad280048);                                      /* sw t0, 0x0048(t1) */
687
#ifdef TARGET_WORDS_BIGENDIAN
688
    stl_p(p++, 0x3c084000);                                      /* lui t0, 0x4000 */
689
#else
690
    stl_p(p++, 0x34080040);                                      /* ori t0, r0, 0x0040 */
691
#endif
692
    stl_p(p++, 0xad280050);                                      /* sw t0, 0x0050(t1) */
693 694

#ifdef TARGET_WORDS_BIGENDIAN
695
    stl_p(p++, 0x3c088000);                                      /* lui t0, 0x8000 */
696
#else
697
    stl_p(p++, 0x34080080);                                      /* ori t0, r0, 0x0080 */
698
#endif
699
    stl_p(p++, 0xad280058);                                      /* sw t0, 0x0058(t1) */
700
#ifdef TARGET_WORDS_BIGENDIAN
701
    stl_p(p++, 0x3c083f00);                                      /* lui t0, 0x3f00 */
702
#else
703
    stl_p(p++, 0x3408003f);                                      /* ori t0, r0, 0x003f */
704
#endif
705
    stl_p(p++, 0xad280060);                                      /* sw t0, 0x0060(t1) */
706 707

#ifdef TARGET_WORDS_BIGENDIAN
708
    stl_p(p++, 0x3c08c100);                                      /* lui t0, 0xc100 */
709
#else
710
    stl_p(p++, 0x340800c1);                                      /* ori t0, r0, 0x00c1 */
711
#endif
712
    stl_p(p++, 0xad280080);                                      /* sw t0, 0x0080(t1) */
713
#ifdef TARGET_WORDS_BIGENDIAN
714
    stl_p(p++, 0x3c085e00);                                      /* lui t0, 0x5e00 */
715
#else
716
    stl_p(p++, 0x3408005e);                                      /* ori t0, r0, 0x005e */
717
#endif
718
    stl_p(p++, 0xad280088);                                      /* sw t0, 0x0088(t1) */
719 720

    /* Jump to kernel code */
721 722
    stl_p(p++, 0x3c1f0000 | ((kernel_entry >> 16) & 0xffff));    /* lui ra, high(kernel_entry) */
    stl_p(p++, 0x37ff0000 | (kernel_entry & 0xffff));            /* ori ra, ra, low(kernel_entry) */
723
    stl_p(p++, 0x03e00009);                                      /* jalr ra */
724
    stl_p(p++, 0x00000000);                                      /* nop */
725 726

    /* YAMON subroutines */
P
pbrook 已提交
727
    p = (uint32_t *) (base + 0x800);
728
    stl_p(p++, 0x03e00009);                                     /* jalr ra */
729
    stl_p(p++, 0x24020000);                                     /* li v0,0 */
J
James Hogan 已提交
730
    /* 808 YAMON print */
731 732 733 734 735 736 737 738 739
    stl_p(p++, 0x03e06821);                                     /* move t5,ra */
    stl_p(p++, 0x00805821);                                     /* move t3,a0 */
    stl_p(p++, 0x00a05021);                                     /* move t2,a1 */
    stl_p(p++, 0x91440000);                                     /* lbu a0,0(t2) */
    stl_p(p++, 0x254a0001);                                     /* addiu t2,t2,1 */
    stl_p(p++, 0x10800005);                                     /* beqz a0,834 */
    stl_p(p++, 0x00000000);                                     /* nop */
    stl_p(p++, 0x0ff0021c);                                     /* jal 870 */
    stl_p(p++, 0x00000000);                                     /* nop */
740
    stl_p(p++, 0x1000fff9);                                     /* b 814 */
741
    stl_p(p++, 0x00000000);                                     /* nop */
742
    stl_p(p++, 0x01a00009);                                     /* jalr t5 */
743
    stl_p(p++, 0x01602021);                                     /* move a0,t3 */
744
    /* 0x83c YAMON print_count */
745 746 747 748 749 750 751 752 753 754 755
    stl_p(p++, 0x03e06821);                                     /* move t5,ra */
    stl_p(p++, 0x00805821);                                     /* move t3,a0 */
    stl_p(p++, 0x00a05021);                                     /* move t2,a1 */
    stl_p(p++, 0x00c06021);                                     /* move t4,a2 */
    stl_p(p++, 0x91440000);                                     /* lbu a0,0(t2) */
    stl_p(p++, 0x0ff0021c);                                     /* jal 870 */
    stl_p(p++, 0x00000000);                                     /* nop */
    stl_p(p++, 0x254a0001);                                     /* addiu t2,t2,1 */
    stl_p(p++, 0x258cffff);                                     /* addiu t4,t4,-1 */
    stl_p(p++, 0x1580fffa);                                     /* bnez t4,84c */
    stl_p(p++, 0x00000000);                                     /* nop */
756
    stl_p(p++, 0x01a00009);                                     /* jalr t5 */
757
    stl_p(p++, 0x01602021);                                     /* move a0,t3 */
758
    /* 0x870 */
759 760 761 762 763 764 765
    stl_p(p++, 0x3c08b800);                                     /* lui t0,0xb400 */
    stl_p(p++, 0x350803f8);                                     /* ori t0,t0,0x3f8 */
    stl_p(p++, 0x91090005);                                     /* lbu t1,5(t0) */
    stl_p(p++, 0x00000000);                                     /* nop */
    stl_p(p++, 0x31290040);                                     /* andi t1,t1,0x40 */
    stl_p(p++, 0x1120fffc);                                     /* beqz t1,878 <outch+0x8> */
    stl_p(p++, 0x00000000);                                     /* nop */
766
    stl_p(p++, 0x03e00009);                                     /* jalr ra */
767
    stl_p(p++, 0xa1040000);                                     /* sb a0,0(t0) */
768

769 770
}

S
Stefan Weil 已提交
771 772
static void GCC_FMT_ATTR(3, 4) prom_set(uint32_t* prom_buf, int index,
                                        const char *string, ...)
773 774
{
    va_list ap;
775
    int32_t table_addr;
776 777 778 779 780

    if (index >= ENVP_NB_ENTRIES)
        return;

    if (string == NULL) {
A
Aurelien Jarno 已提交
781
        prom_buf[index] = 0;
782 783 784
        return;
    }

A
Aurelien Jarno 已提交
785 786
    table_addr = sizeof(int32_t) * ENVP_NB_ENTRIES + index * ENVP_ENTRY_SIZE;
    prom_buf[index] = tswap32(ENVP_ADDR + table_addr);
787 788

    va_start(ap, string);
A
Aurelien Jarno 已提交
789
    vsnprintf((char *)prom_buf + table_addr, ENVP_ENTRY_SIZE, string, ap);
790 791 792 793
    va_end(ap);
}

/* Kernel */
A
Aurelien Jarno 已提交
794
static int64_t load_kernel (void)
795
{
796
    int64_t kernel_entry, kernel_high;
797
    long initrd_size;
A
Anthony Liguori 已提交
798
    ram_addr_t initrd_offset;
B
Blue Swirl 已提交
799
    int big_endian;
A
Aurelien Jarno 已提交
800 801 802
    uint32_t *prom_buf;
    long prom_size;
    int prom_index = 0;
J
James Hogan 已提交
803
    uint64_t (*xlate_to_kseg0) (void *opaque, uint64_t addr);
B
Blue Swirl 已提交
804 805 806 807 808 809

#ifdef TARGET_WORDS_BIGENDIAN
    big_endian = 1;
#else
    big_endian = 0;
#endif
810

811 812
    if (load_elf(loaderparams.kernel_filename, cpu_mips_kseg0_to_phys, NULL,
                 (uint64_t *)&kernel_entry, NULL, (uint64_t *)&kernel_high,
813
                 big_endian, EM_MIPS, 1, 0) < 0) {
814
        fprintf(stderr, "qemu: could not load kernel '%s'\n",
815
                loaderparams.kernel_filename);
T
ths 已提交
816
        exit(1);
817
    }
818 819

    /* Sanity check where the kernel has been linked */
J
James Hogan 已提交
820
    if (kvm_enabled()) {
821 822 823 824 825 826
        if (kernel_entry & 0x80000000ll) {
            error_report("KVM guest kernels must be linked in useg. "
                         "Did you forget to enable CONFIG_KVM_GUEST?");
            exit(1);
        }

J
James Hogan 已提交
827 828
        xlate_to_kseg0 = cpu_mips_kvm_um_phys_to_kseg0;
    } else {
829 830 831 832 833 834
        if (!(kernel_entry & 0x80000000ll)) {
            error_report("KVM guest kernels aren't supported with TCG. "
                         "Did you unintentionally enable CONFIG_KVM_GUEST?");
            exit(1);
        }

J
James Hogan 已提交
835 836
        xlate_to_kseg0 = cpu_mips_phys_to_kseg0;
    }
837 838 839

    /* load initrd */
    initrd_size = 0;
T
ths 已提交
840
    initrd_offset = 0;
841 842
    if (loaderparams.initrd_filename) {
        initrd_size = get_image_size (loaderparams.initrd_filename);
T
ths 已提交
843
        if (initrd_size > 0) {
844 845 846
            initrd_offset = (loaderparams.ram_low_size - initrd_size
                             - ~INITRD_PAGE_MASK) & INITRD_PAGE_MASK;
            if (kernel_high >= initrd_offset) {
T
ths 已提交
847 848
                fprintf(stderr,
                        "qemu: memory too small for initial ram disk '%s'\n",
849
                        loaderparams.initrd_filename);
T
ths 已提交
850 851
                exit(1);
            }
852 853 854
            initrd_size = load_image_targphys(loaderparams.initrd_filename,
                                              initrd_offset,
                                              ram_size - initrd_offset);
T
ths 已提交
855
        }
856 857
        if (initrd_size == (target_ulong) -1) {
            fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
858
                    loaderparams.initrd_filename);
859 860 861 862
            exit(1);
        }
    }

A
Aurelien Jarno 已提交
863 864
    /* Setup prom parameters. */
    prom_size = ENVP_NB_ENTRIES * (sizeof(int32_t) + ENVP_ENTRY_SIZE);
865
    prom_buf = g_malloc(prom_size);
A
Aurelien Jarno 已提交
866

S
Stefan Weil 已提交
867
    prom_set(prom_buf, prom_index++, "%s", loaderparams.kernel_filename);
A
Aurelien Jarno 已提交
868
    if (initrd_size > 0) {
869
        prom_set(prom_buf, prom_index++, "rd_start=0x%" PRIx64 " rd_size=%li %s",
J
James Hogan 已提交
870
                 xlate_to_kseg0(NULL, initrd_offset), initrd_size,
871
                 loaderparams.kernel_cmdline);
A
Aurelien Jarno 已提交
872
    } else {
S
Stefan Weil 已提交
873
        prom_set(prom_buf, prom_index++, "%s", loaderparams.kernel_cmdline);
A
Aurelien Jarno 已提交
874 875 876
    }

    prom_set(prom_buf, prom_index++, "memsize");
877 878 879 880
    prom_set(prom_buf, prom_index++, "%u", loaderparams.ram_low_size);

    prom_set(prom_buf, prom_index++, "ememsize");
    prom_set(prom_buf, prom_index++, "%u", loaderparams.ram_size);
J
James Hogan 已提交
881

A
Aurelien Jarno 已提交
882 883 884 885 886
    prom_set(prom_buf, prom_index++, "modetty0");
    prom_set(prom_buf, prom_index++, "38400n8r");
    prom_set(prom_buf, prom_index++, NULL);

    rom_add_blob_fixed("prom", prom_buf, prom_size,
887
                       cpu_mips_kseg0_to_phys(NULL, ENVP_ADDR));
888

G
Gonglei 已提交
889
    g_free(prom_buf);
T
ths 已提交
890
    return kernel_entry;
891 892
}

893
static void malta_mips_config(MIPSCPU *cpu)
894
{
895 896 897
    CPUMIPSState *env = &cpu->env;
    CPUState *cs = CPU(cpu);

898
    env->mvp->CP0_MVPConf0 |= ((smp_cpus - 1) << CP0MVPC0_PVPE) |
899
                         ((smp_cpus * cs->nr_threads - 1) << CP0MVPC0_PTC);
900 901
}

902 903
static void main_cpu_reset(void *opaque)
{
904 905 906 907
    MIPSCPU *cpu = opaque;
    CPUMIPSState *env = &cpu->env;

    cpu_reset(CPU(cpu));
908

A
Aurelien Jarno 已提交
909
    /* The bootloader does not need to be rewritten as it is located in a
910 911
       read only location. The kernel location and the arguments table
       location does not change. */
912
    if (loaderparams.kernel_filename) {
913
        env->CP0_Status &= ~(1 << CP0St_ERL);
T
ths 已提交
914
    }
915

916
    malta_mips_config(cpu);
J
James Hogan 已提交
917 918 919

    if (kvm_enabled()) {
        /* Start running from the bootloader we wrote to end of RAM */
920
        env->active_tc.PC = 0x40000000 + loaderparams.ram_low_size;
J
James Hogan 已提交
921
    }
922 923
}

924 925
static void create_cpu_without_cps(const char *cpu_model,
                                   qemu_irq *cbus_irq, qemu_irq *i8259_irq)
926 927 928 929 930 931 932 933 934 935 936 937 938
{
    CPUMIPSState *env;
    MIPSCPU *cpu;
    int i;

    for (i = 0; i < smp_cpus; i++) {
        cpu = cpu_mips_init(cpu_model);
        if (cpu == NULL) {
            fprintf(stderr, "Unable to find CPU definition\n");
            exit(1);
        }

        /* Init internal devices */
939 940
        cpu_mips_irq_init_cpu(cpu);
        cpu_mips_clock_init(cpu);
941 942 943 944 945 946 947 948 949
        qemu_register_reset(main_cpu_reset, cpu);
    }

    cpu = MIPS_CPU(first_cpu);
    env = &cpu->env;
    *i8259_irq = env->irq[2];
    *cbus_irq = env->irq[4];
}

950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968
static void create_cps(MaltaState *s, const char *cpu_model,
                       qemu_irq *cbus_irq, qemu_irq *i8259_irq)
{
    Error *err = NULL;
    s->cps = g_new0(MIPSCPSState, 1);

    object_initialize(s->cps, sizeof(MIPSCPSState), TYPE_MIPS_CPS);
    qdev_set_parent_bus(DEVICE(s->cps), sysbus_get_default());

    object_property_set_str(OBJECT(s->cps), cpu_model, "cpu-model", &err);
    object_property_set_int(OBJECT(s->cps), smp_cpus, "num-vp", &err);
    object_property_set_bool(OBJECT(s->cps), true, "realized", &err);
    if (err != NULL) {
        error_report("%s", error_get_pretty(err));
        exit(1);
    }

    sysbus_mmio_map_overlap(SYS_BUS_DEVICE(s->cps), 0, 0, 1);

969
    *i8259_irq = get_cps_irq(s->cps, 3);
970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990
    *cbus_irq = NULL;
}

static void create_cpu(MaltaState *s, const char *cpu_model,
                       qemu_irq *cbus_irq, qemu_irq *i8259_irq)
{
    if (cpu_model == NULL) {
#ifdef TARGET_MIPS64
        cpu_model = "20Kc";
#else
        cpu_model = "24Kf";
#endif
    }

    if ((smp_cpus > 1) && cpu_supports_cps_smp(cpu_model)) {
        create_cps(s, cpu_model, cbus_irq, i8259_irq);
    } else {
        create_cpu_without_cps(cpu_model, cbus_irq, i8259_irq);
    }
}

991
static
992
void mips_malta_init(MachineState *machine)
993
{
994
    ram_addr_t ram_size = machine->ram_size;
J
James Hogan 已提交
995
    ram_addr_t ram_low_size;
996 997 998
    const char *kernel_filename = machine->kernel_filename;
    const char *kernel_cmdline = machine->kernel_cmdline;
    const char *initrd_filename = machine->initrd_filename;
P
Paul Brook 已提交
999
    char *filename;
1000 1001
    pflash_t *fl;
    MemoryRegion *system_memory = get_system_memory();
P
Paul Burton 已提交
1002 1003 1004
    MemoryRegion *ram_high = g_new(MemoryRegion, 1);
    MemoryRegion *ram_low_preio = g_new(MemoryRegion, 1);
    MemoryRegion *ram_low_postio;
1005
    MemoryRegion *bios, *bios_copy = g_new(MemoryRegion, 1);
1006
    target_long bios_size = FLASH_SIZE;
1007 1008
    const size_t smbus_eeprom_size = 8 * 256;
    uint8_t *smbus_eeprom_buf = g_malloc0(smbus_eeprom_size);
J
James Hogan 已提交
1009
    int64_t kernel_entry, bootloader_run_addr;
1010
    PCIBus *pci_bus;
1011
    ISABus *isa_bus;
1012
    qemu_irq *isa_irq;
1013
    qemu_irq cbus_irq, i8259_irq;
T
ths 已提交
1014
    int piix4_devfn;
A
Andreas Färber 已提交
1015
    I2CBus *smbus;
T
ths 已提交
1016
    int i;
G
Gerd Hoffmann 已提交
1017
    DriveInfo *dinfo;
1018
    DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
G
Gerd Hoffmann 已提交
1019
    DriveInfo *fd[MAX_FD];
T
ths 已提交
1020
    int fl_idx = 0;
1021
    int fl_sectors = bios_size >> 16;
1022
    int be;
1023

A
Andreas Färber 已提交
1024 1025
    DeviceState *dev = qdev_create(NULL, TYPE_MIPS_MALTA);
    MaltaState *s = MIPS_MALTA(dev);
1026

1027 1028 1029 1030 1031
    /* The whole address space decoded by the GT-64120A doesn't generate
       exception when accessing invalid memory. Create an empty slot to
       emulate this feature. */
    empty_slot_init(0, 0x20000000);

1032 1033
    qdev_init_nofail(dev);

1034 1035 1036 1037 1038
    /* Make sure the first 3 serial ports are associated with a device. */
    for(i = 0; i < 3; i++) {
        if (!serial_hds[i]) {
            char label[32];
            snprintf(label, sizeof(label), "serial%d", i);
M
Marc-André Lureau 已提交
1039
            serial_hds[i] = qemu_chr_new(label, "null");
1040 1041 1042
        }
    }

1043 1044
    /* create CPU */
    create_cpu(s, machine->cpu_model, &cbus_irq, &i8259_irq);
1045 1046

    /* allocate RAM */
P
Paul Burton 已提交
1047
    if (ram_size > (2048u << 20)) {
1048
        fprintf(stderr,
P
Paul Burton 已提交
1049
                "qemu: Too much memory for this machine: %d MB, maximum 2048 MB\n",
1050 1051 1052
                ((unsigned int)ram_size / (1 << 20)));
        exit(1);
    }
P
Paul Burton 已提交
1053 1054

    /* register RAM at high address where it is undisturbed by IO */
1055 1056
    memory_region_allocate_system_memory(ram_high, NULL, "mips_malta.ram",
                                         ram_size);
P
Paul Burton 已提交
1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072
    memory_region_add_subregion(system_memory, 0x80000000, ram_high);

    /* alias for pre IO hole access */
    memory_region_init_alias(ram_low_preio, NULL, "mips_malta_low_preio.ram",
                             ram_high, 0, MIN(ram_size, (256 << 20)));
    memory_region_add_subregion(system_memory, 0, ram_low_preio);

    /* alias for post IO hole access, if there is enough RAM */
    if (ram_size > (512 << 20)) {
        ram_low_postio = g_new(MemoryRegion, 1);
        memory_region_init_alias(ram_low_postio, NULL,
                                 "mips_malta_low_postio.ram",
                                 ram_high, 512 << 20,
                                 ram_size - (512 << 20));
        memory_region_add_subregion(system_memory, 512 << 20, ram_low_postio);
    }
1073

1074
    /* generate SPD EEPROM data */
1075 1076
    generate_eeprom_spd(&smbus_eeprom_buf[0 * 256], ram_size);
    generate_eeprom_serial(&smbus_eeprom_buf[6 * 256]);
1077

1078 1079 1080 1081 1082
#ifdef TARGET_WORDS_BIGENDIAN
    be = 1;
#else
    be = 0;
#endif
1083
    /* FPGA */
1084
    /* The CBUS UART is attached to the MIPS CPU INT2 pin, ie interrupt 4 */
1085
    malta_fpga_init(system_memory, FPGA_ADDRESS, cbus_irq, serial_hds[2]);
1086

1087 1088 1089 1090 1091 1092
    /* Load firmware in flash / BIOS. */
    dinfo = drive_get(IF_PFLASH, 0, fl_idx);
#ifdef DEBUG_BOARD_INIT
    if (dinfo) {
        printf("Register parallel flash %d size " TARGET_FMT_lx " at "
               "addr %08llx '%s' %x\n",
1093
               fl_idx, bios_size, FLASH_ADDRESS,
1094
               blk_name(dinfo->bdrv), fl_sectors);
1095 1096
    }
#endif
1097
    fl = pflash_cfi01_register(FLASH_ADDRESS, NULL, "mips_malta.bios",
1098
                               BIOS_SIZE,
1099
                               dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
1100 1101 1102 1103
                               65536, fl_sectors,
                               4, 0x0000, 0x0000, 0x0000, 0x0000, be);
    bios = pflash_cfi01_get_memory(fl);
    fl_idx++;
T
ths 已提交
1104
    if (kernel_filename) {
J
James Hogan 已提交
1105
        ram_low_size = MIN(ram_size, 256 << 20);
1106
        /* For KVM we reserve 1MB of RAM for running bootloader */
J
James Hogan 已提交
1107 1108 1109 1110 1111 1112 1113
        if (kvm_enabled()) {
            ram_low_size -= 0x100000;
            bootloader_run_addr = 0x40000000 + ram_low_size;
        } else {
            bootloader_run_addr = 0xbfc00000;
        }

T
ths 已提交
1114
        /* Write a small bootloader to the flash location. */
1115 1116
        loaderparams.ram_size = ram_size;
        loaderparams.ram_low_size = ram_low_size;
T
ths 已提交
1117 1118 1119
        loaderparams.kernel_filename = kernel_filename;
        loaderparams.kernel_cmdline = kernel_cmdline;
        loaderparams.initrd_filename = initrd_filename;
A
Aurelien Jarno 已提交
1120
        kernel_entry = load_kernel();
J
James Hogan 已提交
1121

1122
        write_bootloader(memory_region_get_ram_ptr(bios),
J
James Hogan 已提交
1123 1124 1125
                         bootloader_run_addr, kernel_entry);
        if (kvm_enabled()) {
            /* Write the bootloader code @ the end of RAM, 1MB reserved */
1126
            write_bootloader(memory_region_get_ram_ptr(ram_low_preio) +
J
James Hogan 已提交
1127 1128 1129
                                    ram_low_size,
                             bootloader_run_addr, kernel_entry);
        }
T
ths 已提交
1130
    } else {
1131
        /* The flash region isn't executable from a KVM guest */
1132 1133
        if (kvm_enabled()) {
            error_report("KVM enabled but no -kernel argument was specified. "
1134
                         "Booting from flash is not supported with KVM.");
1135 1136
            exit(1);
        }
1137 1138
        /* Load firmware from flash. */
        if (!dinfo) {
T
ths 已提交
1139
            /* Load a BIOS image. */
1140
            if (bios_name == NULL) {
T
ths 已提交
1141
                bios_name = BIOS_FILENAME;
1142
            }
P
Paul Brook 已提交
1143 1144
            filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
            if (filename) {
1145
                bios_size = load_image_targphys(filename, FLASH_ADDRESS,
P
Paul Brook 已提交
1146
                                                BIOS_SIZE);
1147
                g_free(filename);
P
Paul Brook 已提交
1148 1149 1150
            } else {
                bios_size = -1;
            }
1151 1152
            if ((bios_size < 0 || bios_size > BIOS_SIZE) &&
                !kernel_filename && !qtest_enabled()) {
1153 1154 1155
                error_report("Could not load MIPS bios '%s', and no "
                             "-kernel argument was specified", bios_name);
                exit(1);
T
ths 已提交
1156
            }
1157
        }
T
ths 已提交
1158 1159 1160 1161
        /* In little endian mode the 32bit words in the bios are swapped,
           a neat trick which allows bi-endian firmware. */
#ifndef TARGET_WORDS_BIGENDIAN
        {
1162 1163 1164 1165
            uint32_t *end, *addr = rom_ptr(FLASH_ADDRESS);
            if (!addr) {
                addr = memory_region_get_ram_ptr(bios);
            }
1166
            end = (void *)addr + MIN(bios_size, 0x3e0000);
P
pbrook 已提交
1167 1168
            while (addr < end) {
                bswap32s(addr);
1169
                addr++;
T
ths 已提交
1170 1171 1172
            }
        }
#endif
1173 1174
    }

1175 1176 1177 1178 1179 1180
    /*
     * Map the BIOS at a 2nd physical location, as on the real board.
     * Copy it so that we can patch in the MIPS revision, which cannot be
     * handled by an overlapping region as the resulting ROM code subpage
     * regions are not executable.
     */
1181
    memory_region_init_ram(bios_copy, NULL, "bios.1fc", BIOS_SIZE,
1182
                           &error_fatal);
1183
    if (!rom_copy(memory_region_get_ram_ptr(bios_copy),
1184
                  FLASH_ADDRESS, BIOS_SIZE)) {
1185
        memcpy(memory_region_get_ram_ptr(bios_copy),
1186
               memory_region_get_ram_ptr(bios), BIOS_SIZE);
1187 1188 1189
    }
    memory_region_set_readonly(bios_copy, true);
    memory_region_add_subregion(system_memory, RESET_ADDRESS, bios_copy);
1190

1191 1192
    /* Board ID = 0x420 (Malta Board with CoreLV) */
    stl_p(memory_region_get_ram_ptr(bios_copy) + 0x10, 0x00000420);
1193

1194 1195 1196 1197 1198 1199 1200
    /*
     * We have a circular dependency problem: pci_bus depends on isa_irq,
     * isa_irq is provided by i8259, i8259 depends on ISA, ISA depends
     * on piix4, and piix4 depends on pci_bus.  To stop the cycle we have
     * qemu_irq_proxy() adds an extra bit of indirection, allowing us
     * to resolve the isa_irq -> i8259 dependency after i8259 is initialized.
     */
1201
    isa_irq = qemu_irq_proxy(&s->i8259, 16);
1202 1203

    /* Northbridge */
1204
    pci_bus = gt64120_register(isa_irq);
1205 1206

    /* Southbridge */
1207
    ide_drive_get(hd, ARRAY_SIZE(hd));
T
ths 已提交
1208

1209
    piix4_devfn = piix4_init(pci_bus, &isa_bus, 80);
1210 1211 1212

    /* Interrupt controller */
    /* The 8259 is attached to the MIPS CPU INT0 pin, ie interrupt 2 */
1213
    s->i8259 = i8259_init(isa_bus, i8259_irq);
1214

1215
    isa_bus_irqs(isa_bus, s->i8259);
1216
    pci_piix4_ide_init(pci_bus, hd, piix4_devfn + 1);
1217
    pci_create_simple(pci_bus, piix4_devfn + 2, "piix4-usb-uhci");
1218
    smbus = piix4_pm_init(pci_bus, piix4_devfn + 3, 0x1100,
1219
                          isa_get_irq(NULL, 9), NULL, 0, NULL);
1220 1221
    smbus_eeprom_init(smbus, 8, smbus_eeprom_buf, smbus_eeprom_size);
    g_free(smbus_eeprom_buf);
1222
    pit = pit_init(isa_bus, 0x40, 0, NULL);
1223
    DMA_init(isa_bus, 0);
1224 1225

    /* Super I/O */
1226
    isa_create_simple(isa_bus, "i8042");
B
Blue Swirl 已提交
1227

1228
    rtc_init(isa_bus, 2000, NULL);
1229
    serial_hds_isa_init(isa_bus, 0, 2);
1230 1231
    parallel_hds_isa_init(isa_bus, 1);

T
ths 已提交
1232
    for(i = 0; i < MAX_FD; i++) {
G
Gerd Hoffmann 已提交
1233
        fd[i] = drive_get(IF_FLOPPY, 0, i);
T
ths 已提交
1234
    }
1235
    fdctrl_init_isa(isa_bus, fd);
1236 1237

    /* Network card */
1238
    network_init(pci_bus);
T
ths 已提交
1239 1240

    /* Optional PCI video card */
1241
    pci_vga_init(pci_bus);
1242 1243
}

1244 1245 1246 1247 1248
static int mips_malta_sysbus_device_init(SysBusDevice *sysbusdev)
{
    return 0;
}

1249 1250 1251 1252 1253 1254 1255
static void mips_malta_class_init(ObjectClass *klass, void *data)
{
    SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);

    k->init = mips_malta_sysbus_device_init;
}

1256
static const TypeInfo mips_malta_device = {
A
Andreas Färber 已提交
1257
    .name          = TYPE_MIPS_MALTA,
1258 1259 1260
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(MaltaState),
    .class_init    = mips_malta_class_init,
1261 1262
};

1263
static void mips_malta_machine_init(MachineClass *mc)
1264
{
1265 1266
    mc->desc = "MIPS Malta Core LV";
    mc->init = mips_malta_init;
1267
    mc->block_default_type = IF_IDE;
1268 1269
    mc->max_cpus = 16;
    mc->is_default = 1;
1270 1271
}

1272 1273 1274
DEFINE_MACHINE("malta", mips_malta_machine_init)

static void mips_malta_register_types(void)
1275
{
1276
    type_register_static(&mips_malta_device);
1277 1278
}

A
Andreas Färber 已提交
1279
type_init(mips_malta_register_types)