cpu.h 9.6 KB
Newer Older
B
bellard 已提交
1 2 3
#if !defined (__MIPS_CPU_H__)
#define __MIPS_CPU_H__

B
bellard 已提交
4 5
#define TARGET_HAS_ICE 1

6 7
#define ELF_MACHINE	EM_MIPS

8
#include "config.h"
B
bellard 已提交
9 10 11 12
#include "mips-defs.h"
#include "cpu-defs.h"
#include "softfloat.h"

B
bellard 已提交
13 14
// uint_fast8_t and uint_fast16_t not in <sys/int_types.h>
// XXX: move that elsewhere
T
ths 已提交
15
#if defined(HOST_SOLARIS) && HOST_SOLARIS < 10
B
bellard 已提交
16 17 18 19
typedef unsigned char           uint_fast8_t;
typedef unsigned int            uint_fast16_t;
#endif

B
bellard 已提交
20 21
typedef union fpr_t fpr_t;
union fpr_t {
B
bellard 已提交
22 23 24 25
    float64  fd;   /* ieee double precision */
    float32  fs[2];/* ieee single precision */
    uint64_t d;    /* binary single fixed-point */
    uint32_t w[2]; /* binary single fixed-point */
B
bellard 已提交
26
};
B
bellard 已提交
27 28 29 30 31 32 33 34
/* define FP_ENDIAN_IDX to access the same location
 * in the fpr_t union regardless of the host endianess
 */
#if defined(WORDS_BIGENDIAN)
#  define FP_ENDIAN_IDX 1
#else
#  define FP_ENDIAN_IDX 0
#endif
B
bellard 已提交
35 36 37 38 39

#if defined(MIPS_USES_R4K_TLB)
typedef struct tlb_t tlb_t;
struct tlb_t {
    target_ulong VPN;
T
ths 已提交
40
    uint32_t PageMask;
41 42 43 44 45 46 47 48
    uint_fast8_t ASID;
    uint_fast16_t G:1;
    uint_fast16_t C0:3;
    uint_fast16_t C1:3;
    uint_fast16_t V0:1;
    uint_fast16_t V1:1;
    uint_fast16_t D0:1;
    uint_fast16_t D1:1;
B
bellard 已提交
49 50 51 52 53 54 55 56 57 58
    target_ulong PFN[2];
};
#endif

typedef struct CPUMIPSState CPUMIPSState;
struct CPUMIPSState {
    /* General integer registers */
    target_ulong gpr[32];
    /* Special registers */
    target_ulong PC;
59 60 61 62 63 64
#if TARGET_LONG_BITS > HOST_LONG_BITS
    target_ulong t0;
    target_ulong t1;
    target_ulong t2;
#endif
    target_ulong HI, LO;
B
bellard 已提交
65
    /* Floating point registers */
T
ths 已提交
66
    fpr_t fpr[32];
B
bellard 已提交
67 68 69 70 71 72 73 74 75 76 77 78 79
#define FPR(cpu, n) ((fpr_t*)&(cpu)->fpr[(n) / 2])
#define FPR_FD(cpu, n) (FPR(cpu, n)->fd)
#define FPR_FS(cpu, n) (FPR(cpu, n)->fs[((n) & 1) ^ FP_ENDIAN_IDX])
#define FPR_D(cpu, n)  (FPR(cpu, n)->d)
#define FPR_W(cpu, n)  (FPR(cpu, n)->w[((n) & 1) ^ FP_ENDIAN_IDX])

#ifndef USE_HOST_FLOAT_REGS
    fpr_t ft0;
    fpr_t ft1;
    fpr_t ft2;
#endif
    float_status fp_status;
    /* fpu implementation/revision register */
B
bellard 已提交
80
    uint32_t fcr0;
B
bellard 已提交
81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97
    /* fcsr */
    uint32_t fcr31;
#define SET_FP_COND(reg)     do { (reg) |= (1<<23); } while(0)
#define CLEAR_FP_COND(reg)   do { (reg) &= ~(1<<23); } while(0)
#define IS_FP_COND_SET(reg)  (((reg) & (1<<23)) != 0)
#define GET_FP_CAUSE(reg)    (((reg) >> 12) & 0x3f)
#define GET_FP_ENABLE(reg)   (((reg) >>  7) & 0x1f)
#define GET_FP_FLAGS(reg)    (((reg) >>  2) & 0x1f)
#define SET_FP_CAUSE(reg,v)  do { (reg) = ((reg) & ~(0x3f << 12)) | ((v) << 12); } while(0)
#define SET_FP_ENABLE(reg,v) do { (reg) = ((reg) & ~(0x1f <<  7)) | ((v) << 7); } while(0)
#define SET_FP_FLAGS(reg,v)  do { (reg) = ((reg) & ~(0x1f <<  2)) | ((v) << 2); } while(0)
#define FP_INEXACT        1
#define FP_UNDERFLOW      2
#define FP_OVERFLOW       4
#define FP_DIV0           8
#define FP_INVALID        16
#define FP_UNIMPLEMENTED  32
98

B
bellard 已提交
99
#if defined(MIPS_USES_R4K_TLB)
100 101
    tlb_t tlb[MIPS_TLB_MAX];
    uint32_t tlb_in_use;
102
    uint32_t nb_tlb;
B
bellard 已提交
103
#endif
T
ths 已提交
104 105 106 107 108 109 110 111 112
    int32_t CP0_Index;
    int32_t CP0_Random;
    target_ulong CP0_EntryLo0;
    target_ulong CP0_EntryLo1;
    target_ulong CP0_Context;
    int32_t CP0_PageMask;
    int32_t CP0_PageGrain;
    int32_t CP0_Wired;
    int32_t CP0_HWREna;
113
    target_ulong CP0_BadVAddr;
T
ths 已提交
114 115 116 117
    int32_t CP0_Count;
    target_ulong CP0_EntryHi;
    int32_t CP0_Compare;
    int32_t CP0_Status;
B
bellard 已提交
118 119 120 121 122
#define CP0St_CU3   31
#define CP0St_CU2   30
#define CP0St_CU1   29
#define CP0St_CU0   28
#define CP0St_RP    27
B
bellard 已提交
123
#define CP0St_FR    26
B
bellard 已提交
124
#define CP0St_RE    25
125 126
#define CP0St_MX    24
#define CP0St_PX    23
B
bellard 已提交
127 128 129 130 131
#define CP0St_BEV   22
#define CP0St_TS    21
#define CP0St_SR    20
#define CP0St_NMI   19
#define CP0St_IM    8
132 133 134
#define CP0St_KX    7
#define CP0St_SX    6
#define CP0St_UX    5
B
bellard 已提交
135
#define CP0St_UM    4
136
#define CP0St_R0    3
B
bellard 已提交
137 138 139
#define CP0St_ERL   2
#define CP0St_EXL   1
#define CP0St_IE    0
T
ths 已提交
140 141 142 143
    int32_t CP0_IntCtl;
    int32_t CP0_SRSCtl;
    int32_t CP0_SRSMap;
    int32_t CP0_Cause;
144 145 146 147 148
#define CP0Ca_BD   31
#define CP0Ca_TI   30
#define CP0Ca_CE   28
#define CP0Ca_DC   27
#define CP0Ca_PCI  26
B
bellard 已提交
149
#define CP0Ca_IV   23
150 151
#define CP0Ca_WP   22
#define CP0Ca_IP    8
152
#define CP0Ca_IP_mask 0x0000FF00
153
#define CP0Ca_EC    2
154
    target_ulong CP0_EPC;
T
ths 已提交
155
    int32_t CP0_PRid;
156
    int32_t CP0_EBase;
T
ths 已提交
157
    int32_t CP0_Config0;
B
bellard 已提交
158 159 160 161 162 163 164 165 166 167
#define CP0C0_M    31
#define CP0C0_K23  28
#define CP0C0_KU   25
#define CP0C0_MDU  20
#define CP0C0_MM   17
#define CP0C0_BM   16
#define CP0C0_BE   15
#define CP0C0_AT   13
#define CP0C0_AR   10
#define CP0C0_MT   7
168
#define CP0C0_VI   3
B
bellard 已提交
169
#define CP0C0_K0   0
T
ths 已提交
170
    int32_t CP0_Config1;
171
#define CP0C1_M    31
B
bellard 已提交
172 173 174 175 176 177 178
#define CP0C1_MMU  25
#define CP0C1_IS   22
#define CP0C1_IL   19
#define CP0C1_IA   16
#define CP0C1_DS   13
#define CP0C1_DL   10
#define CP0C1_DA   7
179 180
#define CP0C1_C2   6
#define CP0C1_MD   5
B
bellard 已提交
181 182 183 184 185
#define CP0C1_PC   4
#define CP0C1_WR   3
#define CP0C1_CA   2
#define CP0C1_EP   1
#define CP0C1_FP   0
T
ths 已提交
186
    int32_t CP0_Config2;
187 188 189 190 191 192 193 194 195
#define CP0C2_M    31
#define CP0C2_TU   28
#define CP0C2_TS   24
#define CP0C2_TL   20
#define CP0C2_TA   16
#define CP0C2_SU   12
#define CP0C2_SS   8
#define CP0C2_SL   4
#define CP0C2_SA   0
T
ths 已提交
196
    int32_t CP0_Config3;
197 198 199 200 201 202 203 204 205
#define CP0C3_M    31
#define CP0C3_DSPP 10
#define CP0C3_LPA  7
#define CP0C3_VEIC 6
#define CP0C3_VInt 5
#define CP0C3_SP   4
#define CP0C3_MT   2
#define CP0C3_SM   1
#define CP0C3_TL   0
206 207
    int32_t CP0_Config6;
    int32_t CP0_Config7;
208
    target_ulong CP0_LLAddr;
T
ths 已提交
209 210 211 212 213
    target_ulong CP0_WatchLo;
    int32_t CP0_WatchHi;
    target_ulong CP0_XContext;
    int32_t CP0_Framemask;
    int32_t CP0_Debug;
B
bellard 已提交
214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231
#define CPDB_DBD   31
#define CP0DB_DM   30
#define CP0DB_LSNM 28
#define CP0DB_Doze 27
#define CP0DB_Halt 26
#define CP0DB_CNT  25
#define CP0DB_IBEP 24
#define CP0DB_DBEP 21
#define CP0DB_IEXI 20
#define CP0DB_VER  15
#define CP0DB_DEC  10
#define CP0DB_SSt  8
#define CP0DB_DINT 5
#define CP0DB_DIB  4
#define CP0DB_DDBS 3
#define CP0DB_DDBL 2
#define CP0DB_DBp  1
#define CP0DB_DSS  0
232
    target_ulong CP0_DEPC;
T
ths 已提交
233 234 235 236 237
    int32_t CP0_Performance0;
    int32_t CP0_TagLo;
    int32_t CP0_DataLo;
    int32_t CP0_TagHi;
    int32_t CP0_DataHi;
238
    target_ulong CP0_ErrorEPC;
T
ths 已提交
239
    int32_t CP0_DESAVE;
B
bellard 已提交
240 241 242 243 244 245 246 247
    /* Qemu */
    int interrupt_request;
    jmp_buf jmp_env;
    int exception_index;
    int error_code;
    int user_mode_only; /* user mode only simulation */
    uint32_t hflags;    /* CPU State */
    /* TMASK defines different execution modes */
248
#define MIPS_HFLAG_TMASK  0x007F
B
bellard 已提交
249 250 251 252 253
#define MIPS_HFLAG_MODE   0x001F /* execution modes                    */
#define MIPS_HFLAG_UM     0x0001 /* user mode                          */
#define MIPS_HFLAG_DM     0x0008 /* Debug mode                         */
#define MIPS_HFLAG_SM     0x0010 /* Supervisor mode                    */
#define MIPS_HFLAG_RE     0x0040 /* Reversed endianness                */
B
bellard 已提交
254 255 256 257 258 259 260 261 262
    /* If translation is interrupted between the branch instruction and
     * the delay slot, record what type of branch it is so that we can
     * resume translation properly.  It might be possible to reduce
     * this from three bits to two.  */
#define MIPS_HFLAG_BMASK  0x0380
#define MIPS_HFLAG_B      0x0080 /* Unconditional branch               */
#define MIPS_HFLAG_BC     0x0100 /* Conditional branch                 */
#define MIPS_HFLAG_BL     0x0180 /* Likely branch                      */
#define MIPS_HFLAG_BR     0x0200 /* branch to register (can't link TB) */
B
bellard 已提交
263 264
    target_ulong btarget;        /* Jump / branch target               */
    int bcond;                   /* Branch condition (if needed)       */
265

B
bellard 已提交
266 267
    int halted; /* TRUE if the CPU is in suspend state */

268 269 270
    int SYNCI_Step; /* Address step size for SYNCI */
    int CCRes; /* Cycle count resolution/divisor */

271 272
#if defined(CONFIG_USER_ONLY)
    target_ulong tls_value;
P
pbrook 已提交
273 274
#else
    void *irq[8];
275 276
#endif

277
    CPU_COMMON
278 279 280 281 282 283 284

    int ram_size;
    const char *kernel_filename;
    const char *kernel_cmdline;
    const char *initrd_filename;

    struct QEMUTimer *timer; /* Internal timer */
B
bellard 已提交
285 286
};

287 288 289 290 291
typedef struct mips_def_t mips_def_t;
int mips_find_by_name (const unsigned char *name, mips_def_t **def);
void mips_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
int cpu_mips_register (CPUMIPSState *env, mips_def_t *def);

B
bellard 已提交
292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327
#include "cpu-all.h"

/* Memory access type :
 * may be needed for precise access rights control and precise exceptions.
 */
enum {
    /* 1 bit to define user level / supervisor access */
    ACCESS_USER  = 0x00,
    ACCESS_SUPER = 0x01,
    /* 1 bit to indicate direction */
    ACCESS_STORE = 0x02,
    /* Type of instruction that generated the access */
    ACCESS_CODE  = 0x10, /* Code fetch access                */
    ACCESS_INT   = 0x20, /* Integer load/store access        */
    ACCESS_FLOAT = 0x30, /* floating point load/store access */
};

/* Exceptions */
enum {
    EXCP_NONE          = -1,
    EXCP_RESET         = 0,
    EXCP_SRESET,
    EXCP_DSS,
    EXCP_DINT,
    EXCP_NMI,
    EXCP_MCHECK,
    EXCP_EXT_INTERRUPT,
    EXCP_DFWATCH,
    EXCP_DIB, /* 8 */
    EXCP_IWATCH,
    EXCP_AdEL,
    EXCP_AdES,
    EXCP_TLBF,
    EXCP_IBE,
    EXCP_DBp,
    EXCP_SYSCALL,
B
bellard 已提交
328 329
    EXCP_BREAK, /* 16 */
    EXCP_CpU,
B
bellard 已提交
330 331 332 333 334
    EXCP_RI,
    EXCP_OVERFLOW,
    EXCP_TRAP,
    EXCP_DDBS,
    EXCP_DWATCH,
B
bellard 已提交
335 336
    EXCP_LAE,
    EXCP_SAE, /* 24 */
B
bellard 已提交
337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354
    EXCP_LTLBL,
    EXCP_TLBL,
    EXCP_TLBS,
    EXCP_DBE,
    EXCP_DDBL,
    EXCP_MTCP0         = 0x104, /* mtmsr instruction:               */
                                /* may change privilege level       */
    EXCP_BRANCH        = 0x108, /* branch instruction               */
    EXCP_ERET          = 0x10C, /* return from interrupt            */
    EXCP_SYSCALL_USER  = 0x110, /* System call in user mode only    */
    EXCP_FLUSH         = 0x109,
};

int cpu_mips_exec(CPUMIPSState *s);
CPUMIPSState *cpu_mips_init(void);
uint32_t cpu_mips_get_clock (void);

#endif /* !defined (__MIPS_CPU_H__) */