stellaris.c 40.3 KB
Newer Older
P
pbrook 已提交
1
/*
A
aurel32 已提交
2
 * Luminary Micro Stellaris peripherals
P
pbrook 已提交
3 4 5 6
 *
 * Copyright (c) 2006 CodeSourcery.
 * Written by Paul Brook
 *
M
Matthew Fernandez 已提交
7
 * This code is licensed under the GPL.
P
pbrook 已提交
8 9
 */

10 11
#include "hw/sysbus.h"
#include "hw/ssi.h"
12 13
#include "hw/arm/arm.h"
#include "hw/devices.h"
14
#include "qemu/timer.h"
P
Paolo Bonzini 已提交
15
#include "hw/i2c/i2c.h"
P
Paolo Bonzini 已提交
16
#include "net/net.h"
17
#include "hw/boards.h"
18
#include "exec/address-spaces.h"
P
pbrook 已提交
19

P
pbrook 已提交
20 21 22 23 24 25 26 27 28 29 30 31
#define GPIO_A 0
#define GPIO_B 1
#define GPIO_C 2
#define GPIO_D 3
#define GPIO_E 4
#define GPIO_F 5
#define GPIO_G 6

#define BP_OLED_I2C  0x01
#define BP_OLED_SSI  0x02
#define BP_GAMEPAD   0x04

32 33
#define NUM_IRQ_LINES 64

P
pbrook 已提交
34 35 36 37 38 39 40 41 42
typedef const struct {
    const char *name;
    uint32_t did0;
    uint32_t did1;
    uint32_t dc0;
    uint32_t dc1;
    uint32_t dc2;
    uint32_t dc3;
    uint32_t dc4;
P
pbrook 已提交
43
    uint32_t peripherals;
P
pbrook 已提交
44 45 46 47
} stellaris_board_info;

/* General purpose timer module.  */

48 49 50 51
#define TYPE_STELLARIS_GPTM "stellaris-gptm"
#define STELLARIS_GPTM(obj) \
    OBJECT_CHECK(gptm_state, (obj), TYPE_STELLARIS_GPTM)

P
pbrook 已提交
52
typedef struct gptm_state {
53 54
    SysBusDevice parent_obj;

55
    MemoryRegion iomem;
P
pbrook 已提交
56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
    uint32_t config;
    uint32_t mode[2];
    uint32_t control;
    uint32_t state;
    uint32_t mask;
    uint32_t load[2];
    uint32_t match[2];
    uint32_t prescale[2];
    uint32_t match_prescale[2];
    uint32_t rtc;
    int64_t tick[2];
    struct gptm_state *opaque[2];
    QEMUTimer *timer[2];
    /* The timers have an alternate output used to trigger the ADC.  */
    qemu_irq trigger;
    qemu_irq irq;
} gptm_state;

static void gptm_update_irq(gptm_state *s)
{
    int level;
    level = (s->state & s->mask) != 0;
    qemu_set_irq(s->irq, level);
}

static void gptm_stop(gptm_state *s, int n)
{
83
    timer_del(s->timer[n]);
P
pbrook 已提交
84 85 86 87 88 89
}

static void gptm_reload(gptm_state *s, int n, int reset)
{
    int64_t tick;
    if (reset)
90
        tick = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
P
pbrook 已提交
91 92 93 94 95 96 97
    else
        tick = s->tick[n];

    if (s->config == 0) {
        /* 32-bit CountDown.  */
        uint32_t count;
        count = s->load[0] | (s->load[1] << 16);
P
pbrook 已提交
98
        tick += (int64_t)count * system_clock_scale;
P
pbrook 已提交
99 100
    } else if (s->config == 1) {
        /* 32-bit RTC.  1Hz tick.  */
101
        tick += get_ticks_per_sec();
P
pbrook 已提交
102 103 104
    } else if (s->mode[n] == 0xa) {
        /* PWM mode.  Not implemented.  */
    } else {
P
Paul Brook 已提交
105
        hw_error("TODO: 16-bit timer mode 0x%x\n", s->mode[n]);
P
pbrook 已提交
106 107
    }
    s->tick[n] = tick;
108
    timer_mod(s->timer[n], tick);
P
pbrook 已提交
109 110 111 112 113 114 115 116 117 118 119 120 121 122
}

static void gptm_tick(void *opaque)
{
    gptm_state **p = (gptm_state **)opaque;
    gptm_state *s;
    int n;

    s = *p;
    n = p - s->opaque;
    if (s->config == 0) {
        s->state |= 1;
        if ((s->control & 0x20)) {
            /* Output trigger.  */
P
Paul Brook 已提交
123
	    qemu_irq_pulse(s->trigger);
P
pbrook 已提交
124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
        }
        if (s->mode[0] & 1) {
            /* One-shot.  */
            s->control &= ~1;
        } else {
            /* Periodic.  */
            gptm_reload(s, 0, 0);
        }
    } else if (s->config == 1) {
        /* RTC.  */
        uint32_t match;
        s->rtc++;
        match = s->match[0] | (s->match[1] << 16);
        if (s->rtc > match)
            s->rtc = 0;
        if (s->rtc == 0) {
            s->state |= 8;
        }
        gptm_reload(s, 0, 0);
    } else if (s->mode[n] == 0xa) {
        /* PWM mode.  Not implemented.  */
    } else {
P
Paul Brook 已提交
146
        hw_error("TODO: 16-bit timer mode 0x%x\n", s->mode[n]);
P
pbrook 已提交
147 148 149 150
    }
    gptm_update_irq(s);
}

A
Avi Kivity 已提交
151
static uint64_t gptm_read(void *opaque, hwaddr offset,
152
                          unsigned size)
P
pbrook 已提交
153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189
{
    gptm_state *s = (gptm_state *)opaque;

    switch (offset) {
    case 0x00: /* CFG */
        return s->config;
    case 0x04: /* TAMR */
        return s->mode[0];
    case 0x08: /* TBMR */
        return s->mode[1];
    case 0x0c: /* CTL */
        return s->control;
    case 0x18: /* IMR */
        return s->mask;
    case 0x1c: /* RIS */
        return s->state;
    case 0x20: /* MIS */
        return s->state & s->mask;
    case 0x24: /* CR */
        return 0;
    case 0x28: /* TAILR */
        return s->load[0] | ((s->config < 4) ? (s->load[1] << 16) : 0);
    case 0x2c: /* TBILR */
        return s->load[1];
    case 0x30: /* TAMARCHR */
        return s->match[0] | ((s->config < 4) ? (s->match[1] << 16) : 0);
    case 0x34: /* TBMATCHR */
        return s->match[1];
    case 0x38: /* TAPR */
        return s->prescale[0];
    case 0x3c: /* TBPR */
        return s->prescale[1];
    case 0x40: /* TAPMR */
        return s->match_prescale[0];
    case 0x44: /* TBPMR */
        return s->match_prescale[1];
    case 0x48: /* TAR */
190
        if (s->config == 1) {
P
pbrook 已提交
191
            return s->rtc;
192 193 194 195
        }
        qemu_log_mask(LOG_UNIMP,
                      "GPTM: read of TAR but timer read not supported");
        return 0;
P
pbrook 已提交
196
    case 0x4c: /* TBR */
197 198 199
        qemu_log_mask(LOG_UNIMP,
                      "GPTM: read of TBR but timer read not supported");
        return 0;
P
pbrook 已提交
200
    default:
201 202
        qemu_log_mask(LOG_GUEST_ERROR,
                      "GPTM: read at bad offset 0x%x\n", (int)offset);
P
pbrook 已提交
203 204 205 206
        return 0;
    }
}

A
Avi Kivity 已提交
207
static void gptm_write(void *opaque, hwaddr offset,
208
                       uint64_t value, unsigned size)
P
pbrook 已提交
209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
{
    gptm_state *s = (gptm_state *)opaque;
    uint32_t oldval;

    /* The timers should be disabled before changing the configuration.
       We take advantage of this and defer everything until the timer
       is enabled.  */
    switch (offset) {
    case 0x00: /* CFG */
        s->config = value;
        break;
    case 0x04: /* TAMR */
        s->mode[0] = value;
        break;
    case 0x08: /* TBMR */
        s->mode[1] = value;
        break;
    case 0x0c: /* CTL */
        oldval = s->control;
        s->control = value;
        /* TODO: Implement pause.  */
        if ((oldval ^ value) & 1) {
            if (value & 1) {
                gptm_reload(s, 0, 1);
            } else {
                gptm_stop(s, 0);
            }
        }
        if (((oldval ^ value) & 0x100) && s->config >= 4) {
            if (value & 0x100) {
                gptm_reload(s, 1, 1);
            } else {
                gptm_stop(s, 1);
            }
        }
        break;
    case 0x18: /* IMR */
        s->mask = value & 0x77;
        gptm_update_irq(s);
        break;
    case 0x24: /* CR */
        s->state &= ~value;
        break;
    case 0x28: /* TAILR */
        s->load[0] = value & 0xffff;
        if (s->config < 4) {
            s->load[1] = value >> 16;
        }
        break;
    case 0x2c: /* TBILR */
        s->load[1] = value & 0xffff;
        break;
    case 0x30: /* TAMARCHR */
        s->match[0] = value & 0xffff;
        if (s->config < 4) {
            s->match[1] = value >> 16;
        }
        break;
    case 0x34: /* TBMATCHR */
        s->match[1] = value >> 16;
        break;
    case 0x38: /* TAPR */
        s->prescale[0] = value;
        break;
    case 0x3c: /* TBPR */
        s->prescale[1] = value;
        break;
    case 0x40: /* TAPMR */
        s->match_prescale[0] = value;
        break;
    case 0x44: /* TBPMR */
        s->match_prescale[0] = value;
        break;
    default:
P
Paul Brook 已提交
283
        hw_error("gptm_write: Bad offset 0x%x\n", (int)offset);
P
pbrook 已提交
284 285 286 287
    }
    gptm_update_irq(s);
}

288 289 290 291
static const MemoryRegionOps gptm_ops = {
    .read = gptm_read,
    .write = gptm_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
P
pbrook 已提交
292 293
};

J
Juan Quintela 已提交
294 295 296 297
static const VMStateDescription vmstate_stellaris_gptm = {
    .name = "stellaris_gptm",
    .version_id = 1,
    .minimum_version_id = 1,
298
    .fields = (VMStateField[]) {
J
Juan Quintela 已提交
299 300 301 302 303
        VMSTATE_UINT32(config, gptm_state),
        VMSTATE_UINT32_ARRAY(mode, gptm_state, 2),
        VMSTATE_UINT32(control, gptm_state),
        VMSTATE_UINT32(state, gptm_state),
        VMSTATE_UINT32(mask, gptm_state),
304
        VMSTATE_UNUSED(8),
J
Juan Quintela 已提交
305 306 307 308 309 310
        VMSTATE_UINT32_ARRAY(load, gptm_state, 2),
        VMSTATE_UINT32_ARRAY(match, gptm_state, 2),
        VMSTATE_UINT32_ARRAY(prescale, gptm_state, 2),
        VMSTATE_UINT32_ARRAY(match_prescale, gptm_state, 2),
        VMSTATE_UINT32(rtc, gptm_state),
        VMSTATE_INT64_ARRAY(tick, gptm_state, 2),
311
        VMSTATE_TIMER_PTR_ARRAY(timer, gptm_state, 2),
J
Juan Quintela 已提交
312 313 314
        VMSTATE_END_OF_LIST()
    }
};
P
pbrook 已提交
315

316
static int stellaris_gptm_init(SysBusDevice *sbd)
P
pbrook 已提交
317
{
318 319
    DeviceState *dev = DEVICE(sbd);
    gptm_state *s = STELLARIS_GPTM(dev);
P
pbrook 已提交
320

321 322
    sysbus_init_irq(sbd, &s->irq);
    qdev_init_gpio_out(dev, &s->trigger, 1);
P
pbrook 已提交
323

324
    memory_region_init_io(&s->iomem, OBJECT(s), &gptm_ops, s,
325
                          "gptm", 0x1000);
326
    sysbus_init_mmio(sbd, &s->iomem);
P
Paul Brook 已提交
327 328

    s->opaque[0] = s->opaque[1] = s;
329 330
    s->timer[0] = timer_new_ns(QEMU_CLOCK_VIRTUAL, gptm_tick, &s->opaque[0]);
    s->timer[1] = timer_new_ns(QEMU_CLOCK_VIRTUAL, gptm_tick, &s->opaque[1]);
331
    vmstate_register(dev, -1, &vmstate_stellaris_gptm, s);
332
    return 0;
P
pbrook 已提交
333 334 335 336 337 338
}


/* System controller.  */

typedef struct {
339
    MemoryRegion iomem;
P
pbrook 已提交
340 341 342 343 344 345
    uint32_t pborctl;
    uint32_t ldopctl;
    uint32_t int_status;
    uint32_t int_mask;
    uint32_t resc;
    uint32_t rcc;
346
    uint32_t rcc2;
P
pbrook 已提交
347 348 349 350 351
    uint32_t rcgc[3];
    uint32_t scgc[3];
    uint32_t dcgc[3];
    uint32_t clkvclr;
    uint32_t ldoarst;
P
pbrook 已提交
352 353
    uint32_t user0;
    uint32_t user1;
P
pbrook 已提交
354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400
    qemu_irq irq;
    stellaris_board_info *board;
} ssys_state;

static void ssys_update(ssys_state *s)
{
  qemu_set_irq(s->irq, (s->int_status & s->int_mask) != 0);
}

static uint32_t pllcfg_sandstorm[16] = {
    0x31c0, /* 1 Mhz */
    0x1ae0, /* 1.8432 Mhz */
    0x18c0, /* 2 Mhz */
    0xd573, /* 2.4576 Mhz */
    0x37a6, /* 3.57954 Mhz */
    0x1ae2, /* 3.6864 Mhz */
    0x0c40, /* 4 Mhz */
    0x98bc, /* 4.906 Mhz */
    0x935b, /* 4.9152 Mhz */
    0x09c0, /* 5 Mhz */
    0x4dee, /* 5.12 Mhz */
    0x0c41, /* 6 Mhz */
    0x75db, /* 6.144 Mhz */
    0x1ae6, /* 7.3728 Mhz */
    0x0600, /* 8 Mhz */
    0x585b /* 8.192 Mhz */
};

static uint32_t pllcfg_fury[16] = {
    0x3200, /* 1 Mhz */
    0x1b20, /* 1.8432 Mhz */
    0x1900, /* 2 Mhz */
    0xf42b, /* 2.4576 Mhz */
    0x37e3, /* 3.57954 Mhz */
    0x1b21, /* 3.6864 Mhz */
    0x0c80, /* 4 Mhz */
    0x98ee, /* 4.906 Mhz */
    0xd5b4, /* 4.9152 Mhz */
    0x0a00, /* 5 Mhz */
    0x4e27, /* 5.12 Mhz */
    0x1902, /* 6 Mhz */
    0xec1c, /* 6.144 Mhz */
    0x1b23, /* 7.3728 Mhz */
    0x0640, /* 8 Mhz */
    0xb11c /* 8.192 Mhz */
};

401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426
#define DID0_VER_MASK        0x70000000
#define DID0_VER_0           0x00000000
#define DID0_VER_1           0x10000000

#define DID0_CLASS_MASK      0x00FF0000
#define DID0_CLASS_SANDSTORM 0x00000000
#define DID0_CLASS_FURY      0x00010000

static int ssys_board_class(const ssys_state *s)
{
    uint32_t did0 = s->board->did0;
    switch (did0 & DID0_VER_MASK) {
    case DID0_VER_0:
        return DID0_CLASS_SANDSTORM;
    case DID0_VER_1:
        switch (did0 & DID0_CLASS_MASK) {
        case DID0_CLASS_SANDSTORM:
        case DID0_CLASS_FURY:
            return did0 & DID0_CLASS_MASK;
        }
        /* for unknown classes, fall through */
    default:
        hw_error("ssys_board_class: Unknown class 0x%08x\n", did0);
    }
}

A
Avi Kivity 已提交
427
static uint64_t ssys_read(void *opaque, hwaddr offset,
428
                          unsigned size)
P
pbrook 已提交
429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470
{
    ssys_state *s = (ssys_state *)opaque;

    switch (offset) {
    case 0x000: /* DID0 */
        return s->board->did0;
    case 0x004: /* DID1 */
        return s->board->did1;
    case 0x008: /* DC0 */
        return s->board->dc0;
    case 0x010: /* DC1 */
        return s->board->dc1;
    case 0x014: /* DC2 */
        return s->board->dc2;
    case 0x018: /* DC3 */
        return s->board->dc3;
    case 0x01c: /* DC4 */
        return s->board->dc4;
    case 0x030: /* PBORCTL */
        return s->pborctl;
    case 0x034: /* LDOPCTL */
        return s->ldopctl;
    case 0x040: /* SRCR0 */
        return 0;
    case 0x044: /* SRCR1 */
        return 0;
    case 0x048: /* SRCR2 */
        return 0;
    case 0x050: /* RIS */
        return s->int_status;
    case 0x054: /* IMC */
        return s->int_mask;
    case 0x058: /* MISC */
        return s->int_status & s->int_mask;
    case 0x05c: /* RESC */
        return s->resc;
    case 0x060: /* RCC */
        return s->rcc;
    case 0x064: /* PLLCFG */
        {
            int xtal;
            xtal = (s->rcc >> 6) & 0xf;
471 472
            switch (ssys_board_class(s)) {
            case DID0_CLASS_FURY:
P
pbrook 已提交
473
                return pllcfg_fury[xtal];
474
            case DID0_CLASS_SANDSTORM:
P
pbrook 已提交
475
                return pllcfg_sandstorm[xtal];
476 477 478
            default:
                hw_error("ssys_read: Unhandled class for PLLCFG read.\n");
                return 0;
P
pbrook 已提交
479 480
            }
        }
481 482
    case 0x070: /* RCC2 */
        return s->rcc2;
P
pbrook 已提交
483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504
    case 0x100: /* RCGC0 */
        return s->rcgc[0];
    case 0x104: /* RCGC1 */
        return s->rcgc[1];
    case 0x108: /* RCGC2 */
        return s->rcgc[2];
    case 0x110: /* SCGC0 */
        return s->scgc[0];
    case 0x114: /* SCGC1 */
        return s->scgc[1];
    case 0x118: /* SCGC2 */
        return s->scgc[2];
    case 0x120: /* DCGC0 */
        return s->dcgc[0];
    case 0x124: /* DCGC1 */
        return s->dcgc[1];
    case 0x128: /* DCGC2 */
        return s->dcgc[2];
    case 0x150: /* CLKVCLR */
        return s->clkvclr;
    case 0x160: /* LDOARST */
        return s->ldoarst;
P
pbrook 已提交
505 506 507 508
    case 0x1e0: /* USER0 */
        return s->user0;
    case 0x1e4: /* USER1 */
        return s->user1;
P
pbrook 已提交
509
    default:
P
Paul Brook 已提交
510
        hw_error("ssys_read: Bad offset 0x%x\n", (int)offset);
P
pbrook 已提交
511 512 513 514
        return 0;
    }
}

515 516 517 518 519 520 521 522
static bool ssys_use_rcc2(ssys_state *s)
{
    return (s->rcc2 >> 31) & 0x1;
}

/*
 * Caculate the sys. clock period in ms.
 */
P
pbrook 已提交
523 524
static void ssys_calculate_system_clock(ssys_state *s)
{
525 526 527 528 529
    if (ssys_use_rcc2(s)) {
        system_clock_scale = 5 * (((s->rcc2 >> 23) & 0x3f) + 1);
    } else {
        system_clock_scale = 5 * (((s->rcc >> 23) & 0xf) + 1);
    }
P
pbrook 已提交
530 531
}

A
Avi Kivity 已提交
532
static void ssys_write(void *opaque, hwaddr offset,
533
                       uint64_t value, unsigned size)
P
pbrook 已提交
534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
{
    ssys_state *s = (ssys_state *)opaque;

    switch (offset) {
    case 0x030: /* PBORCTL */
        s->pborctl = value & 0xffff;
        break;
    case 0x034: /* LDOPCTL */
        s->ldopctl = value & 0x1f;
        break;
    case 0x040: /* SRCR0 */
    case 0x044: /* SRCR1 */
    case 0x048: /* SRCR2 */
        fprintf(stderr, "Peripheral reset not implemented\n");
        break;
    case 0x054: /* IMC */
        s->int_mask = value & 0x7f;
        break;
    case 0x058: /* MISC */
        s->int_status &= ~value;
        break;
    case 0x05c: /* RESC */
        s->resc = value & 0x3f;
        break;
    case 0x060: /* RCC */
        if ((s->rcc & (1 << 13)) != 0 && (value & (1 << 13)) == 0) {
            /* PLL enable.  */
            s->int_status |= (1 << 6);
        }
        s->rcc = value;
P
pbrook 已提交
564
        ssys_calculate_system_clock(s);
P
pbrook 已提交
565
        break;
566 567 568 569 570 571 572 573 574 575 576 577
    case 0x070: /* RCC2 */
        if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) {
            break;
        }

        if ((s->rcc2 & (1 << 13)) != 0 && (value & (1 << 13)) == 0) {
            /* PLL enable.  */
            s->int_status |= (1 << 6);
        }
        s->rcc2 = value;
        ssys_calculate_system_clock(s);
        break;
P
pbrook 已提交
578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611
    case 0x100: /* RCGC0 */
        s->rcgc[0] = value;
        break;
    case 0x104: /* RCGC1 */
        s->rcgc[1] = value;
        break;
    case 0x108: /* RCGC2 */
        s->rcgc[2] = value;
        break;
    case 0x110: /* SCGC0 */
        s->scgc[0] = value;
        break;
    case 0x114: /* SCGC1 */
        s->scgc[1] = value;
        break;
    case 0x118: /* SCGC2 */
        s->scgc[2] = value;
        break;
    case 0x120: /* DCGC0 */
        s->dcgc[0] = value;
        break;
    case 0x124: /* DCGC1 */
        s->dcgc[1] = value;
        break;
    case 0x128: /* DCGC2 */
        s->dcgc[2] = value;
        break;
    case 0x150: /* CLKVCLR */
        s->clkvclr = value;
        break;
    case 0x160: /* LDOARST */
        s->ldoarst = value;
        break;
    default:
P
Paul Brook 已提交
612
        hw_error("ssys_write: Bad offset 0x%x\n", (int)offset);
P
pbrook 已提交
613 614 615 616
    }
    ssys_update(s);
}

617 618 619 620
static const MemoryRegionOps ssys_ops = {
    .read = ssys_read,
    .write = ssys_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
P
pbrook 已提交
621 622
};

623
static void ssys_reset(void *opaque)
P
pbrook 已提交
624 625 626 627 628
{
    ssys_state *s = (ssys_state *)opaque;

    s->pborctl = 0x7ffd;
    s->rcc = 0x078e3ac0;
629 630 631 632 633 634

    if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) {
        s->rcc2 = 0;
    } else {
        s->rcc2 = 0x07802810;
    }
P
pbrook 已提交
635 636 637
    s->rcgc[0] = 1;
    s->scgc[0] = 1;
    s->dcgc[0] = 1;
638
    ssys_calculate_system_clock(s);
P
pbrook 已提交
639 640
}

J
Juan Quintela 已提交
641
static int stellaris_sys_post_load(void *opaque, int version_id)
P
pbrook 已提交
642
{
J
Juan Quintela 已提交
643
    ssys_state *s = opaque;
P
pbrook 已提交
644 645 646 647 648 649

    ssys_calculate_system_clock(s);

    return 0;
}

J
Juan Quintela 已提交
650 651
static const VMStateDescription vmstate_stellaris_sys = {
    .name = "stellaris_sys",
652
    .version_id = 2,
J
Juan Quintela 已提交
653 654
    .minimum_version_id = 1,
    .post_load = stellaris_sys_post_load,
655
    .fields = (VMStateField[]) {
J
Juan Quintela 已提交
656 657 658 659 660 661
        VMSTATE_UINT32(pborctl, ssys_state),
        VMSTATE_UINT32(ldopctl, ssys_state),
        VMSTATE_UINT32(int_mask, ssys_state),
        VMSTATE_UINT32(int_status, ssys_state),
        VMSTATE_UINT32(resc, ssys_state),
        VMSTATE_UINT32(rcc, ssys_state),
662
        VMSTATE_UINT32_V(rcc2, ssys_state, 2),
J
Juan Quintela 已提交
663 664 665 666 667 668 669 670 671
        VMSTATE_UINT32_ARRAY(rcgc, ssys_state, 3),
        VMSTATE_UINT32_ARRAY(scgc, ssys_state, 3),
        VMSTATE_UINT32_ARRAY(dcgc, ssys_state, 3),
        VMSTATE_UINT32(clkvclr, ssys_state),
        VMSTATE_UINT32(ldoarst, ssys_state),
        VMSTATE_END_OF_LIST()
    }
};

672 673 674
static int stellaris_sys_init(uint32_t base, qemu_irq irq,
                              stellaris_board_info * board,
                              uint8_t *macaddr)
P
pbrook 已提交
675 676 677
{
    ssys_state *s;

678
    s = g_new0(ssys_state, 1);
P
pbrook 已提交
679 680
    s->irq = irq;
    s->board = board;
P
pbrook 已提交
681 682 683
    /* Most devices come preprogrammed with a MAC address in the user data. */
    s->user0 = macaddr[0] | (macaddr[1] << 8) | (macaddr[2] << 16);
    s->user1 = macaddr[3] | (macaddr[4] << 8) | (macaddr[5] << 16);
P
pbrook 已提交
684

685
    memory_region_init_io(&s->iomem, NULL, &ssys_ops, s, "ssys", 0x00001000);
686
    memory_region_add_subregion(get_system_memory(), base, &s->iomem);
P
pbrook 已提交
687
    ssys_reset(s);
J
Juan Quintela 已提交
688
    vmstate_register(NULL, -1, &vmstate_stellaris_sys, s);
689
    return 0;
P
pbrook 已提交
690 691 692 693 694
}


/* I2C controller.  */

695 696 697 698
#define TYPE_STELLARIS_I2C "stellaris-i2c"
#define STELLARIS_I2C(obj) \
    OBJECT_CHECK(stellaris_i2c_state, (obj), TYPE_STELLARIS_I2C)

P
pbrook 已提交
699
typedef struct {
700 701
    SysBusDevice parent_obj;

A
Andreas Färber 已提交
702
    I2CBus *bus;
P
pbrook 已提交
703
    qemu_irq irq;
704
    MemoryRegion iomem;
P
pbrook 已提交
705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721
    uint32_t msa;
    uint32_t mcs;
    uint32_t mdr;
    uint32_t mtpr;
    uint32_t mimr;
    uint32_t mris;
    uint32_t mcr;
} stellaris_i2c_state;

#define STELLARIS_I2C_MCS_BUSY    0x01
#define STELLARIS_I2C_MCS_ERROR   0x02
#define STELLARIS_I2C_MCS_ADRACK  0x04
#define STELLARIS_I2C_MCS_DATACK  0x08
#define STELLARIS_I2C_MCS_ARBLST  0x10
#define STELLARIS_I2C_MCS_IDLE    0x20
#define STELLARIS_I2C_MCS_BUSBSY  0x40

A
Avi Kivity 已提交
722
static uint64_t stellaris_i2c_read(void *opaque, hwaddr offset,
723
                                   unsigned size)
P
pbrook 已提交
724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745
{
    stellaris_i2c_state *s = (stellaris_i2c_state *)opaque;

    switch (offset) {
    case 0x00: /* MSA */
        return s->msa;
    case 0x04: /* MCS */
        /* We don't emulate timing, so the controller is never busy.  */
        return s->mcs | STELLARIS_I2C_MCS_IDLE;
    case 0x08: /* MDR */
        return s->mdr;
    case 0x0c: /* MTPR */
        return s->mtpr;
    case 0x10: /* MIMR */
        return s->mimr;
    case 0x14: /* MRIS */
        return s->mris;
    case 0x18: /* MMIS */
        return s->mris & s->mimr;
    case 0x20: /* MCR */
        return s->mcr;
    default:
P
Paul Brook 已提交
746
        hw_error("strllaris_i2c_read: Bad offset 0x%x\n", (int)offset);
P
pbrook 已提交
747 748 749 750 751 752 753 754 755 756 757 758
        return 0;
    }
}

static void stellaris_i2c_update(stellaris_i2c_state *s)
{
    int level;

    level = (s->mris & s->mimr) != 0;
    qemu_set_irq(s->irq, level);
}

A
Avi Kivity 已提交
759
static void stellaris_i2c_write(void *opaque, hwaddr offset,
760
                                uint64_t value, unsigned size)
P
pbrook 已提交
761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821
{
    stellaris_i2c_state *s = (stellaris_i2c_state *)opaque;

    switch (offset) {
    case 0x00: /* MSA */
        s->msa = value & 0xff;
        break;
    case 0x04: /* MCS */
        if ((s->mcr & 0x10) == 0) {
            /* Disabled.  Do nothing.  */
            break;
        }
        /* Grab the bus if this is starting a transfer.  */
        if ((value & 2) && (s->mcs & STELLARIS_I2C_MCS_BUSBSY) == 0) {
            if (i2c_start_transfer(s->bus, s->msa >> 1, s->msa & 1)) {
                s->mcs |= STELLARIS_I2C_MCS_ARBLST;
            } else {
                s->mcs &= ~STELLARIS_I2C_MCS_ARBLST;
                s->mcs |= STELLARIS_I2C_MCS_BUSBSY;
            }
        }
        /* If we don't have the bus then indicate an error.  */
        if (!i2c_bus_busy(s->bus)
                || (s->mcs & STELLARIS_I2C_MCS_BUSBSY) == 0) {
            s->mcs |= STELLARIS_I2C_MCS_ERROR;
            break;
        }
        s->mcs &= ~STELLARIS_I2C_MCS_ERROR;
        if (value & 1) {
            /* Transfer a byte.  */
            /* TODO: Handle errors.  */
            if (s->msa & 1) {
                /* Recv */
                s->mdr = i2c_recv(s->bus) & 0xff;
            } else {
                /* Send */
                i2c_send(s->bus, s->mdr);
            }
            /* Raise an interrupt.  */
            s->mris |= 1;
        }
        if (value & 4) {
            /* Finish transfer.  */
            i2c_end_transfer(s->bus);
            s->mcs &= ~STELLARIS_I2C_MCS_BUSBSY;
        }
        break;
    case 0x08: /* MDR */
        s->mdr = value & 0xff;
        break;
    case 0x0c: /* MTPR */
        s->mtpr = value & 0xff;
        break;
    case 0x10: /* MIMR */
        s->mimr = 1;
        break;
    case 0x1c: /* MICR */
        s->mris &= ~value;
        break;
    case 0x20: /* MCR */
        if (value & 1)
P
Paul Brook 已提交
822
            hw_error(
P
pbrook 已提交
823 824
                      "stellaris_i2c_write: Loopback not implemented\n");
        if (value & 0x20)
P
Paul Brook 已提交
825
            hw_error(
P
pbrook 已提交
826 827 828 829
                      "stellaris_i2c_write: Slave mode not implemented\n");
        s->mcr = value & 0x31;
        break;
    default:
P
Paul Brook 已提交
830
        hw_error("stellaris_i2c_write: Bad offset 0x%x\n",
P
pbrook 已提交
831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850
                  (int)offset);
    }
    stellaris_i2c_update(s);
}

static void stellaris_i2c_reset(stellaris_i2c_state *s)
{
    if (s->mcs & STELLARIS_I2C_MCS_BUSBSY)
        i2c_end_transfer(s->bus);

    s->msa = 0;
    s->mcs = 0;
    s->mdr = 0;
    s->mtpr = 1;
    s->mimr = 0;
    s->mris = 0;
    s->mcr = 0;
    stellaris_i2c_update(s);
}

851 852 853 854
static const MemoryRegionOps stellaris_i2c_ops = {
    .read = stellaris_i2c_read,
    .write = stellaris_i2c_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
P
pbrook 已提交
855 856
};

J
Juan Quintela 已提交
857 858 859 860
static const VMStateDescription vmstate_stellaris_i2c = {
    .name = "stellaris_i2c",
    .version_id = 1,
    .minimum_version_id = 1,
861
    .fields = (VMStateField[]) {
J
Juan Quintela 已提交
862 863 864 865 866 867 868 869 870 871
        VMSTATE_UINT32(msa, stellaris_i2c_state),
        VMSTATE_UINT32(mcs, stellaris_i2c_state),
        VMSTATE_UINT32(mdr, stellaris_i2c_state),
        VMSTATE_UINT32(mtpr, stellaris_i2c_state),
        VMSTATE_UINT32(mimr, stellaris_i2c_state),
        VMSTATE_UINT32(mris, stellaris_i2c_state),
        VMSTATE_UINT32(mcr, stellaris_i2c_state),
        VMSTATE_END_OF_LIST()
    }
};
P
pbrook 已提交
872

873
static int stellaris_i2c_init(SysBusDevice *sbd)
P
pbrook 已提交
874
{
875 876
    DeviceState *dev = DEVICE(sbd);
    stellaris_i2c_state *s = STELLARIS_I2C(dev);
A
Andreas Färber 已提交
877
    I2CBus *bus;
P
pbrook 已提交
878

879 880
    sysbus_init_irq(sbd, &s->irq);
    bus = i2c_init_bus(dev, "i2c");
P
pbrook 已提交
881 882
    s->bus = bus;

883
    memory_region_init_io(&s->iomem, OBJECT(s), &stellaris_i2c_ops, s,
884
                          "i2c", 0x1000);
885
    sysbus_init_mmio(sbd, &s->iomem);
P
pbrook 已提交
886 887
    /* ??? For now we only implement the master interface.  */
    stellaris_i2c_reset(s);
888
    vmstate_register(dev, -1, &vmstate_stellaris_i2c, s);
889
    return 0;
P
pbrook 已提交
890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905
}

/* Analogue to Digital Converter.  This is only partially implemented,
   enough for applications that use a combined ADC and timer tick.  */

#define STELLARIS_ADC_EM_CONTROLLER 0
#define STELLARIS_ADC_EM_COMP       1
#define STELLARIS_ADC_EM_EXTERNAL   4
#define STELLARIS_ADC_EM_TIMER      5
#define STELLARIS_ADC_EM_PWM0       6
#define STELLARIS_ADC_EM_PWM1       7
#define STELLARIS_ADC_EM_PWM2       8

#define STELLARIS_ADC_FIFO_EMPTY    0x0100
#define STELLARIS_ADC_FIFO_FULL     0x1000

906 907 908 909 910 911 912
#define TYPE_STELLARIS_ADC "stellaris-adc"
#define STELLARIS_ADC(obj) \
    OBJECT_CHECK(stellaris_adc_state, (obj), TYPE_STELLARIS_ADC)

typedef struct StellarisADCState {
    SysBusDevice parent_obj;

913
    MemoryRegion iomem;
P
pbrook 已提交
914 915 916 917 918 919 920 921 922 923 924 925 926 927
    uint32_t actss;
    uint32_t ris;
    uint32_t im;
    uint32_t emux;
    uint32_t ostat;
    uint32_t ustat;
    uint32_t sspri;
    uint32_t sac;
    struct {
        uint32_t state;
        uint32_t data[16];
    } fifo[4];
    uint32_t ssmux[4];
    uint32_t ssctl[4];
P
pbrook 已提交
928
    uint32_t noise;
929
    qemu_irq irq[4];
P
pbrook 已提交
930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952
} stellaris_adc_state;

static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n)
{
    int tail;

    tail = s->fifo[n].state & 0xf;
    if (s->fifo[n].state & STELLARIS_ADC_FIFO_EMPTY) {
        s->ustat |= 1 << n;
    } else {
        s->fifo[n].state = (s->fifo[n].state & ~0xf) | ((tail + 1) & 0xf);
        s->fifo[n].state &= ~STELLARIS_ADC_FIFO_FULL;
        if (tail + 1 == ((s->fifo[n].state >> 4) & 0xf))
            s->fifo[n].state |= STELLARIS_ADC_FIFO_EMPTY;
    }
    return s->fifo[n].data[tail];
}

static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n,
                                     uint32_t value)
{
    int head;

953 954
    /* TODO: Real hardware has limited size FIFOs.  We have a full 16 entry 
       FIFO fir each sequencer.  */
P
pbrook 已提交
955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970
    head = (s->fifo[n].state >> 4) & 0xf;
    if (s->fifo[n].state & STELLARIS_ADC_FIFO_FULL) {
        s->ostat |= 1 << n;
        return;
    }
    s->fifo[n].data[head] = value;
    head = (head + 1) & 0xf;
    s->fifo[n].state &= ~STELLARIS_ADC_FIFO_EMPTY;
    s->fifo[n].state = (s->fifo[n].state & ~0xf0) | (head << 4);
    if ((s->fifo[n].state & 0xf) == head)
        s->fifo[n].state |= STELLARIS_ADC_FIFO_FULL;
}

static void stellaris_adc_update(stellaris_adc_state *s)
{
    int level;
971
    int n;
P
pbrook 已提交
972

973 974 975 976
    for (n = 0; n < 4; n++) {
        level = (s->ris & s->im & (1 << n)) != 0;
        qemu_set_irq(s->irq[n], level);
    }
P
pbrook 已提交
977 978 979 980 981
}

static void stellaris_adc_trigger(void *opaque, int irq, int level)
{
    stellaris_adc_state *s = (stellaris_adc_state *)opaque;
982
    int n;
P
pbrook 已提交
983

984 985 986 987
    for (n = 0; n < 4; n++) {
        if ((s->actss & (1 << n)) == 0) {
            continue;
        }
P
pbrook 已提交
988

989 990 991 992 993 994 995 996 997 998 999 1000
        if (((s->emux >> (n * 4)) & 0xff) != 5) {
            continue;
        }

        /* Some applications use the ADC as a random number source, so introduce
           some variation into the signal.  */
        s->noise = s->noise * 314159 + 1;
        /* ??? actual inputs not implemented.  Return an arbitrary value.  */
        stellaris_adc_fifo_write(s, n, 0x200 + ((s->noise >> 16) & 7));
        s->ris |= (1 << n);
        stellaris_adc_update(s);
    }
P
pbrook 已提交
1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013
}

static void stellaris_adc_reset(stellaris_adc_state *s)
{
    int n;

    for (n = 0; n < 4; n++) {
        s->ssmux[n] = 0;
        s->ssctl[n] = 0;
        s->fifo[n].state = STELLARIS_ADC_FIFO_EMPTY;
    }
}

A
Avi Kivity 已提交
1014
static uint64_t stellaris_adc_read(void *opaque, hwaddr offset,
1015
                                   unsigned size)
P
pbrook 已提交
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055
{
    stellaris_adc_state *s = (stellaris_adc_state *)opaque;

    /* TODO: Implement this.  */
    if (offset >= 0x40 && offset < 0xc0) {
        int n;
        n = (offset - 0x40) >> 5;
        switch (offset & 0x1f) {
        case 0x00: /* SSMUX */
            return s->ssmux[n];
        case 0x04: /* SSCTL */
            return s->ssctl[n];
        case 0x08: /* SSFIFO */
            return stellaris_adc_fifo_read(s, n);
        case 0x0c: /* SSFSTAT */
            return s->fifo[n].state;
        default:
            break;
        }
    }
    switch (offset) {
    case 0x00: /* ACTSS */
        return s->actss;
    case 0x04: /* RIS */
        return s->ris;
    case 0x08: /* IM */
        return s->im;
    case 0x0c: /* ISC */
        return s->ris & s->im;
    case 0x10: /* OSTAT */
        return s->ostat;
    case 0x14: /* EMUX */
        return s->emux;
    case 0x18: /* USTAT */
        return s->ustat;
    case 0x20: /* SSPRI */
        return s->sspri;
    case 0x30: /* SAC */
        return s->sac;
    default:
P
Paul Brook 已提交
1056
        hw_error("strllaris_adc_read: Bad offset 0x%x\n",
P
pbrook 已提交
1057 1058 1059 1060 1061
                  (int)offset);
        return 0;
    }
}

A
Avi Kivity 已提交
1062
static void stellaris_adc_write(void *opaque, hwaddr offset,
1063
                                uint64_t value, unsigned size)
P
pbrook 已提交
1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
{
    stellaris_adc_state *s = (stellaris_adc_state *)opaque;

    /* TODO: Implement this.  */
    if (offset >= 0x40 && offset < 0xc0) {
        int n;
        n = (offset - 0x40) >> 5;
        switch (offset & 0x1f) {
        case 0x00: /* SSMUX */
            s->ssmux[n] = value & 0x33333333;
            return;
        case 0x04: /* SSCTL */
            if (value != 6) {
1077
                hw_error("ADC: Unimplemented sequence %" PRIx64 "\n",
P
pbrook 已提交
1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
                          value);
            }
            s->ssctl[n] = value;
            return;
        default:
            break;
        }
    }
    switch (offset) {
    case 0x00: /* ACTSS */
        s->actss = value & 0xf;
        break;
    case 0x08: /* IM */
        s->im = value;
        break;
    case 0x0c: /* ISC */
        s->ris &= ~value;
        break;
    case 0x10: /* OSTAT */
        s->ostat &= ~value;
        break;
    case 0x14: /* EMUX */
        s->emux = value;
        break;
    case 0x18: /* USTAT */
        s->ustat &= ~value;
        break;
    case 0x20: /* SSPRI */
        s->sspri = value;
        break;
    case 0x28: /* PSSI */
P
Paul Brook 已提交
1109
        hw_error("Not implemented:  ADC sample initiate\n");
P
pbrook 已提交
1110 1111 1112 1113 1114
        break;
    case 0x30: /* SAC */
        s->sac = value;
        break;
    default:
P
Paul Brook 已提交
1115
        hw_error("stellaris_adc_write: Bad offset 0x%x\n", (int)offset);
P
pbrook 已提交
1116 1117 1118 1119
    }
    stellaris_adc_update(s);
}

1120 1121 1122 1123
static const MemoryRegionOps stellaris_adc_ops = {
    .read = stellaris_adc_read,
    .write = stellaris_adc_write,
    .endianness = DEVICE_NATIVE_ENDIAN,
P
pbrook 已提交
1124 1125
};

J
Juan Quintela 已提交
1126 1127 1128 1129
static const VMStateDescription vmstate_stellaris_adc = {
    .name = "stellaris_adc",
    .version_id = 1,
    .minimum_version_id = 1,
1130
    .fields = (VMStateField[]) {
J
Juan Quintela 已提交
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
        VMSTATE_UINT32(actss, stellaris_adc_state),
        VMSTATE_UINT32(ris, stellaris_adc_state),
        VMSTATE_UINT32(im, stellaris_adc_state),
        VMSTATE_UINT32(emux, stellaris_adc_state),
        VMSTATE_UINT32(ostat, stellaris_adc_state),
        VMSTATE_UINT32(ustat, stellaris_adc_state),
        VMSTATE_UINT32(sspri, stellaris_adc_state),
        VMSTATE_UINT32(sac, stellaris_adc_state),
        VMSTATE_UINT32(fifo[0].state, stellaris_adc_state),
        VMSTATE_UINT32_ARRAY(fifo[0].data, stellaris_adc_state, 16),
        VMSTATE_UINT32(ssmux[0], stellaris_adc_state),
        VMSTATE_UINT32(ssctl[0], stellaris_adc_state),
        VMSTATE_UINT32(fifo[1].state, stellaris_adc_state),
        VMSTATE_UINT32_ARRAY(fifo[1].data, stellaris_adc_state, 16),
        VMSTATE_UINT32(ssmux[1], stellaris_adc_state),
        VMSTATE_UINT32(ssctl[1], stellaris_adc_state),
        VMSTATE_UINT32(fifo[2].state, stellaris_adc_state),
        VMSTATE_UINT32_ARRAY(fifo[2].data, stellaris_adc_state, 16),
        VMSTATE_UINT32(ssmux[2], stellaris_adc_state),
        VMSTATE_UINT32(ssctl[2], stellaris_adc_state),
        VMSTATE_UINT32(fifo[3].state, stellaris_adc_state),
        VMSTATE_UINT32_ARRAY(fifo[3].data, stellaris_adc_state, 16),
        VMSTATE_UINT32(ssmux[3], stellaris_adc_state),
        VMSTATE_UINT32(ssctl[3], stellaris_adc_state),
        VMSTATE_UINT32(noise, stellaris_adc_state),
        VMSTATE_END_OF_LIST()
P
pbrook 已提交
1157
    }
J
Juan Quintela 已提交
1158
};
P
pbrook 已提交
1159

1160
static int stellaris_adc_init(SysBusDevice *sbd)
P
pbrook 已提交
1161
{
1162 1163
    DeviceState *dev = DEVICE(sbd);
    stellaris_adc_state *s = STELLARIS_ADC(dev);
1164
    int n;
P
pbrook 已提交
1165

1166
    for (n = 0; n < 4; n++) {
1167
        sysbus_init_irq(sbd, &s->irq[n]);
1168
    }
P
pbrook 已提交
1169

1170
    memory_region_init_io(&s->iomem, OBJECT(s), &stellaris_adc_ops, s,
1171
                          "adc", 0x1000);
1172
    sysbus_init_mmio(sbd, &s->iomem);
P
pbrook 已提交
1173
    stellaris_adc_reset(s);
1174 1175
    qdev_init_gpio_in(dev, stellaris_adc_trigger, 1);
    vmstate_register(dev, -1, &vmstate_stellaris_adc, s);
1176
    return 0;
P
pbrook 已提交
1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
}

/* Board init.  */
static stellaris_board_info stellaris_boards[] = {
  { "LM3S811EVB",
    0,
    0x0032000e,
    0x001f001f, /* dc0 */
    0x001132bf,
    0x01071013,
    0x3f0f01ff,
    0x0000001f,
P
pbrook 已提交
1189
    BP_OLED_I2C
P
pbrook 已提交
1190 1191 1192 1193 1194 1195 1196 1197 1198
  },
  { "LM3S6965EVB",
    0x10010002,
    0x1073402e,
    0x00ff007f, /* dc0 */
    0x001133ff,
    0x030f5317,
    0x0f0f87ff,
    0x5000007f,
P
pbrook 已提交
1199
    BP_OLED_SSI | BP_GAMEPAD
P
pbrook 已提交
1200 1201 1202 1203
  }
};

static void stellaris_init(const char *kernel_filename, const char *cpu_model,
1204
                           stellaris_board_info *board)
P
pbrook 已提交
1205 1206 1207 1208 1209 1210 1211 1212 1213
{
    static const int uart_irq[] = {5, 6, 33, 34};
    static const int timer_irq[] = {19, 21, 23, 35};
    static const uint32_t gpio_addr[7] =
      { 0x40004000, 0x40005000, 0x40006000, 0x40007000,
        0x40024000, 0x40025000, 0x40026000};
    static const int gpio_irq[7] = {0, 1, 2, 3, 4, 30, 31};

    qemu_irq *pic;
P
Paul Brook 已提交
1214 1215 1216
    DeviceState *gpio_dev[7];
    qemu_irq gpio_in[7][8];
    qemu_irq gpio_out[7][8];
P
pbrook 已提交
1217 1218 1219
    qemu_irq adc;
    int sram_size;
    int flash_size;
A
Andreas Färber 已提交
1220
    I2CBus *i2c;
P
Paul Brook 已提交
1221
    DeviceState *dev;
P
pbrook 已提交
1222
    int i;
P
Paul Brook 已提交
1223
    int j;
P
pbrook 已提交
1224

1225 1226 1227 1228 1229 1230 1231 1232 1233
    MemoryRegion *sram = g_new(MemoryRegion, 1);
    MemoryRegion *flash = g_new(MemoryRegion, 1);
    MemoryRegion *system_memory = get_system_memory();

    flash_size = (((board->dc0 & 0xffff) + 1) << 1) * 1024;
    sram_size = ((board->dc0 >> 18) + 1) * 1024;

    /* Flash programming is done via the SCU, so pretend it is ROM.  */
    memory_region_init_ram(flash, NULL, "stellaris.flash", flash_size,
1234
                           &error_fatal);
1235 1236 1237 1238 1239
    vmstate_register_ram_global(flash);
    memory_region_set_readonly(flash, true);
    memory_region_add_subregion(system_memory, 0, flash);

    memory_region_init_ram(sram, NULL, "stellaris.sram", sram_size,
1240
                           &error_fatal);
1241 1242 1243
    vmstate_register_ram_global(sram);
    memory_region_add_subregion(system_memory, 0x20000000, sram);

1244 1245
    pic = armv7m_init(system_memory, flash_size, NUM_IRQ_LINES,
                      kernel_filename, cpu_model);
P
pbrook 已提交
1246 1247

    if (board->dc1 & (1 << 16)) {
1248
        dev = sysbus_create_varargs(TYPE_STELLARIS_ADC, 0x40038000,
P
Paul Brook 已提交
1249 1250
                                    pic[14], pic[15], pic[16], pic[17], NULL);
        adc = qdev_get_gpio_in(dev, 0);
P
pbrook 已提交
1251 1252 1253 1254 1255
    } else {
        adc = NULL;
    }
    for (i = 0; i < 4; i++) {
        if (board->dc2 & (0x10000 << i)) {
1256
            dev = sysbus_create_simple(TYPE_STELLARIS_GPTM,
P
Paul Brook 已提交
1257 1258 1259 1260 1261
                                       0x40030000 + i * 0x1000,
                                       pic[timer_irq[i]]);
            /* TODO: This is incorrect, but we get away with it because
               the ADC output is only ever pulsed.  */
            qdev_connect_gpio_out(dev, 0, adc);
P
pbrook 已提交
1262 1263 1264
        }
    }

1265
    stellaris_sys_init(0x400fe000, pic[28], board, nd_table[0].macaddr.a);
P
pbrook 已提交
1266 1267 1268

    for (i = 0; i < 7; i++) {
        if (board->dc4 & (1 << i)) {
1269
            gpio_dev[i] = sysbus_create_simple("pl061_luminary", gpio_addr[i],
P
Paul Brook 已提交
1270 1271 1272 1273 1274
                                               pic[gpio_irq[i]]);
            for (j = 0; j < 8; j++) {
                gpio_in[i][j] = qdev_get_gpio_in(gpio_dev[i], j);
                gpio_out[i][j] = NULL;
            }
P
pbrook 已提交
1275 1276 1277 1278
        }
    }

    if (board->dc2 & (1 << 12)) {
1279
        dev = sysbus_create_simple(TYPE_STELLARIS_I2C, 0x40020000, pic[8]);
A
Andreas Färber 已提交
1280
        i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
P
pbrook 已提交
1281
        if (board->peripherals & BP_OLED_I2C) {
P
Paul Brook 已提交
1282
            i2c_create_slave(i2c, "ssd0303", 0x3d);
P
pbrook 已提交
1283 1284 1285 1286 1287
        }
    }

    for (i = 0; i < 4; i++) {
        if (board->dc2 & (1 << i)) {
P
Paul Brook 已提交
1288 1289
            sysbus_create_simple("pl011_luminary", 0x4000c000 + i * 0x1000,
                                 pic[uart_irq[i]]);
P
pbrook 已提交
1290 1291 1292
        }
    }
    if (board->dc2 & (1 << 4)) {
P
Paul Brook 已提交
1293
        dev = sysbus_create_simple("pl022", 0x40008000, pic[7]);
P
pbrook 已提交
1294
        if (board->peripherals & BP_OLED_SSI) {
P
Paul Brook 已提交
1295
            void *bus;
1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
            DeviceState *sddev;
            DeviceState *ssddev;

            /* Some boards have both an OLED controller and SD card connected to
             * the same SSI port, with the SD card chip select connected to a
             * GPIO pin.  Technically the OLED chip select is connected to the
             * SSI Fss pin.  We do not bother emulating that as both devices
             * should never be selected simultaneously, and our OLED controller
             * ignores stray 0xff commands that occur when deselecting the SD
             * card.
             */
P
Paul Brook 已提交
1307 1308
            bus = qdev_get_child_bus(dev, "ssi");

1309 1310
            sddev = ssi_create_slave(bus, "ssi-sd");
            ssddev = ssi_create_slave(bus, "ssd0323");
P
Peter Crosthwaite 已提交
1311 1312 1313 1314
            gpio_out[GPIO_D][0] = qemu_irq_split(
                    qdev_get_gpio_in_named(sddev, SSI_GPIO_CS, 0),
                    qdev_get_gpio_in_named(ssddev, SSI_GPIO_CS, 0));
            gpio_out[GPIO_C][7] = qdev_get_gpio_in(ssddev, 0);
P
pbrook 已提交
1315 1316 1317

            /* Make sure the select pin is high.  */
            qemu_irq_raise(gpio_out[GPIO_D][0]);
P
pbrook 已提交
1318 1319
        }
    }
P
Paul Brook 已提交
1320 1321 1322 1323 1324 1325
    if (board->dc4 & (1 << 28)) {
        DeviceState *enet;

        qemu_check_nic_model(&nd_table[0], "stellaris");

        enet = qdev_create(NULL, "stellaris_enet");
1326
        qdev_set_nic_properties(enet, &nd_table[0]);
M
Markus Armbruster 已提交
1327
        qdev_init_nofail(enet);
1328 1329
        sysbus_mmio_map(SYS_BUS_DEVICE(enet), 0, 0x40048000);
        sysbus_connect_irq(SYS_BUS_DEVICE(enet), 0, pic[42]);
P
Paul Brook 已提交
1330
    }
P
pbrook 已提交
1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
    if (board->peripherals & BP_GAMEPAD) {
        qemu_irq gpad_irq[5];
        static const int gpad_keycode[5] = { 0xc8, 0xd0, 0xcb, 0xcd, 0x1d };

        gpad_irq[0] = qemu_irq_invert(gpio_in[GPIO_E][0]); /* up */
        gpad_irq[1] = qemu_irq_invert(gpio_in[GPIO_E][1]); /* down */
        gpad_irq[2] = qemu_irq_invert(gpio_in[GPIO_E][2]); /* left */
        gpad_irq[3] = qemu_irq_invert(gpio_in[GPIO_E][3]); /* right */
        gpad_irq[4] = qemu_irq_invert(gpio_in[GPIO_F][1]); /* select */

        stellaris_gamepad_init(5, gpad_irq, gpad_keycode);
    }
P
Paul Brook 已提交
1343 1344 1345 1346 1347 1348 1349 1350 1351
    for (i = 0; i < 7; i++) {
        if (board->dc4 & (1 << i)) {
            for (j = 0; j < 8; j++) {
                if (gpio_out[i][j]) {
                    qdev_connect_gpio_out(gpio_dev[i], j, gpio_out[i][j]);
                }
            }
        }
    }
P
pbrook 已提交
1352 1353 1354
}

/* FIXME: Figure out how to generate these from stellaris_boards.  */
1355
static void lm3s811evb_init(MachineState *machine)
P
pbrook 已提交
1356
{
1357 1358
    const char *cpu_model = machine->cpu_model;
    const char *kernel_filename = machine->kernel_filename;
1359
    stellaris_init(kernel_filename, cpu_model, &stellaris_boards[0]);
P
pbrook 已提交
1360 1361
}

1362
static void lm3s6965evb_init(MachineState *machine)
P
pbrook 已提交
1363
{
1364 1365
    const char *cpu_model = machine->cpu_model;
    const char *kernel_filename = machine->kernel_filename;
1366
    stellaris_init(kernel_filename, cpu_model, &stellaris_boards[1]);
P
pbrook 已提交
1367 1368
}

1369
static void lm3s811evb_class_init(ObjectClass *oc, void *data)
1370
{
1371 1372
    MachineClass *mc = MACHINE_CLASS(oc);

1373 1374 1375
    mc->desc = "Stellaris LM3S811EVB";
    mc->init = lm3s811evb_init;
}
P
pbrook 已提交
1376

1377 1378 1379 1380 1381
static const TypeInfo lm3s811evb_type = {
    .name = MACHINE_TYPE_NAME("lm3s811evb"),
    .parent = TYPE_MACHINE,
    .class_init = lm3s811evb_class_init,
};
P
Paul Brook 已提交
1382

1383
static void lm3s6965evb_class_init(ObjectClass *oc, void *data)
1384
{
1385 1386
    MachineClass *mc = MACHINE_CLASS(oc);

1387 1388
    mc->desc = "Stellaris LM3S6965EVB";
    mc->init = lm3s6965evb_init;
1389 1390
}

1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403
static const TypeInfo lm3s6965evb_type = {
    .name = MACHINE_TYPE_NAME("lm3s6965evb"),
    .parent = TYPE_MACHINE,
    .class_init = lm3s6965evb_class_init,
};

static void stellaris_machine_init(void)
{
    type_register_static(&lm3s811evb_type);
    type_register_static(&lm3s6965evb_type);
}

machine_init(stellaris_machine_init)
1404

1405 1406 1407 1408 1409 1410 1411
static void stellaris_i2c_class_init(ObjectClass *klass, void *data)
{
    SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);

    sdc->init = stellaris_i2c_init;
}

1412
static const TypeInfo stellaris_i2c_info = {
1413
    .name          = TYPE_STELLARIS_I2C,
1414 1415 1416
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(stellaris_i2c_state),
    .class_init    = stellaris_i2c_class_init,
1417 1418 1419 1420 1421 1422 1423 1424 1425
};

static void stellaris_gptm_class_init(ObjectClass *klass, void *data)
{
    SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);

    sdc->init = stellaris_gptm_init;
}

1426
static const TypeInfo stellaris_gptm_info = {
1427
    .name          = TYPE_STELLARIS_GPTM,
1428 1429 1430
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(gptm_state),
    .class_init    = stellaris_gptm_class_init,
1431 1432 1433 1434 1435 1436 1437 1438 1439
};

static void stellaris_adc_class_init(ObjectClass *klass, void *data)
{
    SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);

    sdc->init = stellaris_adc_init;
}

1440
static const TypeInfo stellaris_adc_info = {
1441
    .name          = TYPE_STELLARIS_ADC,
1442 1443 1444
    .parent        = TYPE_SYS_BUS_DEVICE,
    .instance_size = sizeof(stellaris_adc_state),
    .class_init    = stellaris_adc_class_init,
1445 1446
};

A
Andreas Färber 已提交
1447
static void stellaris_register_types(void)
P
Paul Brook 已提交
1448
{
1449 1450 1451
    type_register_static(&stellaris_i2c_info);
    type_register_static(&stellaris_gptm_info);
    type_register_static(&stellaris_adc_info);
P
Paul Brook 已提交
1452 1453
}

A
Andreas Färber 已提交
1454
type_init(stellaris_register_types)