helper.c 95.8 KB
Newer Older
B
bellard 已提交
1
#include "cpu.h"
P
pbrook 已提交
2
#include "gdbstub.h"
L
Lluís 已提交
3
#include "helper.h"
4
#include "host-utils.h"
P
Paul Brook 已提交
5
#if !defined(CONFIG_USER_ONLY)
P
Paul Brook 已提交
6
#include "hw/loader.h"
P
Paul Brook 已提交
7
#endif
P
Peter Maydell 已提交
8 9 10 11 12 13 14 15 16 17
#include "sysemu.h"

static uint32_t cortexa15_cp15_c0_c1[8] = {
    0x00001131, 0x00011011, 0x02010555, 0x00000000,
    0x10201105, 0x20000000, 0x01240000, 0x02102211
};

static uint32_t cortexa15_cp15_c0_c2[8] = {
    0x02101110, 0x13112111, 0x21232041, 0x11112131, 0x10011142, 0, 0, 0
};
P
pbrook 已提交
18

P
Paul Brook 已提交
19 20 21 22 23 24
static uint32_t cortexa9_cp15_c0_c1[8] =
{ 0x1031, 0x11, 0x000, 0, 0x00100103, 0x20000000, 0x01230000, 0x00002111 };

static uint32_t cortexa9_cp15_c0_c2[8] =
{ 0x00101111, 0x13112111, 0x21232041, 0x11112131, 0x00111142, 0, 0, 0 };

P
pbrook 已提交
25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41
static uint32_t cortexa8_cp15_c0_c1[8] =
{ 0x1031, 0x11, 0x400, 0, 0x31100003, 0x20000000, 0x01202000, 0x11 };

static uint32_t cortexa8_cp15_c0_c2[8] =
{ 0x00101111, 0x12112111, 0x21232031, 0x11112131, 0x00111142, 0, 0, 0 };

static uint32_t mpcore_cp15_c0_c1[8] =
{ 0x111, 0x1, 0, 0x2, 0x01100103, 0x10020302, 0x01222000, 0 };

static uint32_t mpcore_cp15_c0_c2[8] =
{ 0x00100011, 0x12002111, 0x11221011, 0x01102131, 0x141, 0, 0, 0 };

static uint32_t arm1136_cp15_c0_c1[8] =
{ 0x111, 0x1, 0x2, 0x3, 0x01130003, 0x10030302, 0x01222110, 0 };

static uint32_t arm1136_cp15_c0_c2[8] =
{ 0x00140011, 0x12002111, 0x11231111, 0x01102131, 0x141, 0, 0, 0 };
B
bellard 已提交
42

43 44 45 46 47 48
static uint32_t arm1176_cp15_c0_c1[8] =
{ 0x111, 0x11, 0x33, 0, 0x01130003, 0x10030302, 0x01222100, 0 };

static uint32_t arm1176_cp15_c0_c2[8] =
{ 0x0140011, 0x12002111, 0x11231121, 0x01102131, 0x01141, 0, 0, 0 };

49 50 51 52 53 54 55 56 57
static inline void set_feature(CPUARMState *env, int feature)
{
    env->features |= 1u << feature;
}

static void cpu_reset_model_id(CPUARMState *env, uint32_t id)
{
    switch (id) {
    case ARM_CPUID_ARM926:
58
        set_feature(env, ARM_FEATURE_V5);
59 60
        set_feature(env, ARM_FEATURE_VFP);
        env->vfp.xregs[ARM_VFP_FPSID] = 0x41011090;
61
        env->cp15.c0_cachetype = 0x1dd20d2;
62
        env->cp15.c1_sys = 0x00090078;
63
        break;
P
pbrook 已提交
64
    case ARM_CPUID_ARM946:
65
        set_feature(env, ARM_FEATURE_V5);
P
pbrook 已提交
66 67
        set_feature(env, ARM_FEATURE_MPU);
        env->cp15.c0_cachetype = 0x0f004006;
68
        env->cp15.c1_sys = 0x00000078;
P
pbrook 已提交
69
        break;
70
    case ARM_CPUID_ARM1026:
71
        set_feature(env, ARM_FEATURE_V5);
72 73 74
        set_feature(env, ARM_FEATURE_VFP);
        set_feature(env, ARM_FEATURE_AUXCR);
        env->vfp.xregs[ARM_VFP_FPSID] = 0x410110a0;
75
        env->cp15.c0_cachetype = 0x1dd20d2;
76
        env->cp15.c1_sys = 0x00090078;
77
        break;
P
pbrook 已提交
78
    case ARM_CPUID_ARM1136:
79 80 81 82 83 84 85 86
        /* This is the 1136 r1, which is a v6K core */
        set_feature(env, ARM_FEATURE_V6K);
        /* Fall through */
    case ARM_CPUID_ARM1136_R2:
        /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an
         * older core than plain "arm1136". In particular this does not
         * have the v6K features.
         */
P
pbrook 已提交
87 88
        set_feature(env, ARM_FEATURE_V6);
        set_feature(env, ARM_FEATURE_VFP);
89 90 91 92
        /* These ID register values are correct for 1136 but may be wrong
         * for 1136_r2 (in particular r0p2 does not actually implement most
         * of the ID registers).
         */
P
pbrook 已提交
93 94 95 96
        env->vfp.xregs[ARM_VFP_FPSID] = 0x410120b4;
        env->vfp.xregs[ARM_VFP_MVFR0] = 0x11111111;
        env->vfp.xregs[ARM_VFP_MVFR1] = 0x00000000;
        memcpy(env->cp15.c0_c1, arm1136_cp15_c0_c1, 8 * sizeof(uint32_t));
97
        memcpy(env->cp15.c0_c2, arm1136_cp15_c0_c2, 8 * sizeof(uint32_t));
P
pbrook 已提交
98
        env->cp15.c0_cachetype = 0x1dd20d2;
99
        env->cp15.c1_sys = 0x00050078;
P
pbrook 已提交
100
        break;
101 102 103
    case ARM_CPUID_ARM1176:
        set_feature(env, ARM_FEATURE_V6K);
        set_feature(env, ARM_FEATURE_VFP);
104
        set_feature(env, ARM_FEATURE_VAPA);
105 106 107 108 109 110 111 112
        env->vfp.xregs[ARM_VFP_FPSID] = 0x410120b5;
        env->vfp.xregs[ARM_VFP_MVFR0] = 0x11111111;
        env->vfp.xregs[ARM_VFP_MVFR1] = 0x00000000;
        memcpy(env->cp15.c0_c1, arm1176_cp15_c0_c1, 8 * sizeof(uint32_t));
        memcpy(env->cp15.c0_c2, arm1176_cp15_c0_c2, 8 * sizeof(uint32_t));
        env->cp15.c0_cachetype = 0x1dd20d2;
        env->cp15.c1_sys = 0x00050078;
        break;
P
pbrook 已提交
113 114 115
    case ARM_CPUID_ARM11MPCORE:
        set_feature(env, ARM_FEATURE_V6K);
        set_feature(env, ARM_FEATURE_VFP);
116
        set_feature(env, ARM_FEATURE_VAPA);
P
pbrook 已提交
117 118 119 120
        env->vfp.xregs[ARM_VFP_FPSID] = 0x410120b4;
        env->vfp.xregs[ARM_VFP_MVFR0] = 0x11111111;
        env->vfp.xregs[ARM_VFP_MVFR1] = 0x00000000;
        memcpy(env->cp15.c0_c1, mpcore_cp15_c0_c1, 8 * sizeof(uint32_t));
121
        memcpy(env->cp15.c0_c2, mpcore_cp15_c0_c2, 8 * sizeof(uint32_t));
P
pbrook 已提交
122 123 124 125 126 127
        env->cp15.c0_cachetype = 0x1dd20d2;
        break;
    case ARM_CPUID_CORTEXA8:
        set_feature(env, ARM_FEATURE_V7);
        set_feature(env, ARM_FEATURE_VFP3);
        set_feature(env, ARM_FEATURE_NEON);
128
        set_feature(env, ARM_FEATURE_THUMB2EE);
P
pbrook 已提交
129 130 131 132
        env->vfp.xregs[ARM_VFP_FPSID] = 0x410330c0;
        env->vfp.xregs[ARM_VFP_MVFR0] = 0x11110222;
        env->vfp.xregs[ARM_VFP_MVFR1] = 0x00011100;
        memcpy(env->cp15.c0_c1, cortexa8_cp15_c0_c1, 8 * sizeof(uint32_t));
133
        memcpy(env->cp15.c0_c2, cortexa8_cp15_c0_c2, 8 * sizeof(uint32_t));
P
pbrook 已提交
134 135 136 137 138
        env->cp15.c0_cachetype = 0x82048004;
        env->cp15.c0_clid = (1 << 27) | (2 << 24) | 3;
        env->cp15.c0_ccsid[0] = 0xe007e01a; /* 16k L1 dcache. */
        env->cp15.c0_ccsid[1] = 0x2007e01a; /* 16k L1 icache. */
        env->cp15.c0_ccsid[2] = 0xf0000000; /* No L2 icache. */
139
        env->cp15.c1_sys = 0x00c50078;
P
pbrook 已提交
140
        break;
P
Paul Brook 已提交
141 142 143 144 145 146
    case ARM_CPUID_CORTEXA9:
        set_feature(env, ARM_FEATURE_V7);
        set_feature(env, ARM_FEATURE_VFP3);
        set_feature(env, ARM_FEATURE_VFP_FP16);
        set_feature(env, ARM_FEATURE_NEON);
        set_feature(env, ARM_FEATURE_THUMB2EE);
147 148 149 150 151
        /* Note that A9 supports the MP extensions even for
         * A9UP and single-core A9MP (which are both different
         * and valid configurations; we don't model A9UP).
         */
        set_feature(env, ARM_FEATURE_V7MP);
152
        env->vfp.xregs[ARM_VFP_FPSID] = 0x41033090;
P
Paul Brook 已提交
153 154 155 156 157 158 159 160
        env->vfp.xregs[ARM_VFP_MVFR0] = 0x11110222;
        env->vfp.xregs[ARM_VFP_MVFR1] = 0x01111111;
        memcpy(env->cp15.c0_c1, cortexa9_cp15_c0_c1, 8 * sizeof(uint32_t));
        memcpy(env->cp15.c0_c2, cortexa9_cp15_c0_c2, 8 * sizeof(uint32_t));
        env->cp15.c0_cachetype = 0x80038003;
        env->cp15.c0_clid = (1 << 27) | (1 << 24) | 3;
        env->cp15.c0_ccsid[0] = 0xe00fe015; /* 16k L1 dcache. */
        env->cp15.c0_ccsid[1] = 0x200fe015; /* 16k L1 icache. */
161
        env->cp15.c1_sys = 0x00c50078;
P
Paul Brook 已提交
162
        break;
P
Peter Maydell 已提交
163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183
    case ARM_CPUID_CORTEXA15:
        set_feature(env, ARM_FEATURE_V7);
        set_feature(env, ARM_FEATURE_VFP4);
        set_feature(env, ARM_FEATURE_VFP_FP16);
        set_feature(env, ARM_FEATURE_NEON);
        set_feature(env, ARM_FEATURE_THUMB2EE);
        set_feature(env, ARM_FEATURE_ARM_DIV);
        set_feature(env, ARM_FEATURE_V7MP);
        set_feature(env, ARM_FEATURE_GENERIC_TIMER);
        env->vfp.xregs[ARM_VFP_FPSID] = 0x410430f0;
        env->vfp.xregs[ARM_VFP_MVFR0] = 0x10110222;
        env->vfp.xregs[ARM_VFP_MVFR1] = 0x11111111;
        memcpy(env->cp15.c0_c1, cortexa15_cp15_c0_c1, 8 * sizeof(uint32_t));
        memcpy(env->cp15.c0_c2, cortexa15_cp15_c0_c2, 8 * sizeof(uint32_t));
        env->cp15.c0_cachetype = 0x8444c004;
        env->cp15.c0_clid = 0x0a200023;
        env->cp15.c0_ccsid[0] = 0x701fe00a; /* 32K L1 dcache */
        env->cp15.c0_ccsid[1] = 0x201fe00a; /* 32K L1 icache */
        env->cp15.c0_ccsid[2] = 0x711fe07a; /* 4096K L2 unified cache */
        env->cp15.c1_sys = 0x00c50078;
        break;
P
pbrook 已提交
184 185 186 187 188 189
    case ARM_CPUID_CORTEXM3:
        set_feature(env, ARM_FEATURE_V7);
        set_feature(env, ARM_FEATURE_M);
        break;
    case ARM_CPUID_ANY: /* For userspace emulation.  */
        set_feature(env, ARM_FEATURE_V7);
190
        set_feature(env, ARM_FEATURE_VFP4);
P
Paul Brook 已提交
191
        set_feature(env, ARM_FEATURE_VFP_FP16);
P
pbrook 已提交
192
        set_feature(env, ARM_FEATURE_NEON);
193
        set_feature(env, ARM_FEATURE_THUMB2EE);
194
        set_feature(env, ARM_FEATURE_ARM_DIV);
195
        set_feature(env, ARM_FEATURE_V7MP);
P
pbrook 已提交
196
        break;
197 198
    case ARM_CPUID_TI915T:
    case ARM_CPUID_TI925T:
199
        set_feature(env, ARM_FEATURE_V4T);
200 201 202 203 204 205
        set_feature(env, ARM_FEATURE_OMAPCP);
        env->cp15.c0_cachetype = 0x5109149;
        env->cp15.c1_sys = 0x00000070;
        env->cp15.c15_i_max = 0x000;
        env->cp15.c15_i_min = 0xff0;
        break;
206 207 208 209 210
    case ARM_CPUID_PXA250:
    case ARM_CPUID_PXA255:
    case ARM_CPUID_PXA260:
    case ARM_CPUID_PXA261:
    case ARM_CPUID_PXA262:
211
        set_feature(env, ARM_FEATURE_V5);
212 213 214
        set_feature(env, ARM_FEATURE_XSCALE);
        /* JTAG_ID is ((id << 28) | 0x09265013) */
        env->cp15.c0_cachetype = 0xd172172;
215
        env->cp15.c1_sys = 0x00000078;
216 217 218 219 220 221 222
        break;
    case ARM_CPUID_PXA270_A0:
    case ARM_CPUID_PXA270_A1:
    case ARM_CPUID_PXA270_B0:
    case ARM_CPUID_PXA270_B1:
    case ARM_CPUID_PXA270_C0:
    case ARM_CPUID_PXA270_C5:
223
        set_feature(env, ARM_FEATURE_V5);
224 225
        set_feature(env, ARM_FEATURE_XSCALE);
        /* JTAG_ID is ((id << 28) | 0x09265013) */
226 227
        set_feature(env, ARM_FEATURE_IWMMXT);
        env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q';
228
        env->cp15.c0_cachetype = 0xd172172;
229
        env->cp15.c1_sys = 0x00000078;
230
        break;
231 232 233 234 235
    case ARM_CPUID_SA1100:
    case ARM_CPUID_SA1110:
        set_feature(env, ARM_FEATURE_STRONGARM);
        env->cp15.c1_sys = 0x00000070;
        break;
236 237 238 239
    default:
        cpu_abort(env, "Bad CPU ID: %x\n", id);
        break;
    }
240 241 242 243

    /* Some features automatically imply others: */
    if (arm_feature(env, ARM_FEATURE_V7)) {
        set_feature(env, ARM_FEATURE_VAPA);
244
        set_feature(env, ARM_FEATURE_THUMB2);
245 246 247 248 249
        if (!arm_feature(env, ARM_FEATURE_M)) {
            set_feature(env, ARM_FEATURE_V6K);
        } else {
            set_feature(env, ARM_FEATURE_V6);
        }
250
    }
251 252
    if (arm_feature(env, ARM_FEATURE_V6K)) {
        set_feature(env, ARM_FEATURE_V6);
253
        set_feature(env, ARM_FEATURE_MVFR);
254
    }
255 256
    if (arm_feature(env, ARM_FEATURE_V6)) {
        set_feature(env, ARM_FEATURE_V5);
257 258 259
        if (!arm_feature(env, ARM_FEATURE_M)) {
            set_feature(env, ARM_FEATURE_AUXCR);
        }
260
    }
261 262 263
    if (arm_feature(env, ARM_FEATURE_V5)) {
        set_feature(env, ARM_FEATURE_V4T);
    }
264 265 266
    if (arm_feature(env, ARM_FEATURE_M)) {
        set_feature(env, ARM_FEATURE_THUMB_DIV);
    }
267 268 269
    if (arm_feature(env, ARM_FEATURE_ARM_DIV)) {
        set_feature(env, ARM_FEATURE_THUMB_DIV);
    }
270 271 272
    if (arm_feature(env, ARM_FEATURE_VFP4)) {
        set_feature(env, ARM_FEATURE_VFP3);
    }
273 274 275
    if (arm_feature(env, ARM_FEATURE_VFP3)) {
        set_feature(env, ARM_FEATURE_VFP);
    }
276 277
}

278 279 280 281
/* TODO Move contents into arm_cpu_reset() in cpu.c,
 *      once cpu_reset_model_id() is eliminated,
 *      and then forward to cpu_reset() here.
 */
282
void cpu_state_reset(CPUARMState *env)
P
pbrook 已提交
283
{
284
    uint32_t id;
285
    uint32_t tmp = 0;
286
    ARMCPU *cpu = arm_env_get_cpu(env);
A
aliguori 已提交
287 288 289 290 291 292

    if (qemu_loglevel_mask(CPU_LOG_RESET)) {
        qemu_log("CPU Reset (CPU %d)\n", env->cpu_index);
        log_cpu_state(env, 0);
    }

293
    id = cpu->midr;
294
    tmp = env->cp15.c15_config_base_address;
295 296 297
    memset(env, 0, offsetof(CPUARMState, breakpoints));
    if (id)
        cpu_reset_model_id(env, id);
298
    env->cp15.c15_config_base_address = tmp;
299
    env->cp15.c0_cpuid = cpu->midr;
P
pbrook 已提交
300 301
#if defined (CONFIG_USER_ONLY)
    env->uncached_cpsr = ARM_CPU_MODE_USR;
302
    /* For user mode we must enable access to coprocessors */
P
pbrook 已提交
303
    env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30;
304 305 306 307 308
    if (arm_feature(env, ARM_FEATURE_IWMMXT)) {
        env->cp15.c15_cpar = 3;
    } else if (arm_feature(env, ARM_FEATURE_XSCALE)) {
        env->cp15.c15_cpar = 1;
    }
P
pbrook 已提交
309 310 311
#else
    /* SVC mode with interrupts disabled.  */
    env->uncached_cpsr = ARM_CPU_MODE_SVC | CPSR_A | CPSR_F | CPSR_I;
P
pbrook 已提交
312
    /* On ARMv7-M the CPSR_I is the value of the PRIMASK register, and is
P
Paul Brook 已提交
313 314 315 316
       clear at reset.  Initial SP and PC are loaded from ROM.  */
    if (IS_M(env)) {
        uint32_t pc;
        uint8_t *rom;
P
pbrook 已提交
317
        env->uncached_cpsr &= ~CPSR_I;
P
Paul Brook 已提交
318 319 320 321
        rom = rom_ptr(0);
        if (rom) {
            /* We should really use ldl_phys here, in case the guest
               modified flash and reset itself.  However images
A
Andreas Färber 已提交
322
               loaded via -kernel have not been copied yet, so load the
P
Paul Brook 已提交
323 324 325 326 327 328 329
               values directly from there.  */
            env->regs[13] = ldl_p(rom);
            pc = ldl_p(rom + 4);
            env->thumb = pc & 1;
            env->regs[15] = pc & ~1;
        }
    }
P
pbrook 已提交
330
    env->vfp.xregs[ARM_VFP_FPEXC] = 0;
331
    env->cp15.c2_base_mask = 0xffffc000u;
332 333 334 335
    /* v7 performance monitor control register: same implementor
     * field as main ID register, and we implement no event counters.
     */
    env->cp15.c9_pmcr = (id & 0xff000000);
P
pbrook 已提交
336
#endif
337 338 339
    set_flush_to_zero(1, &env->vfp.standard_fp_status);
    set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status);
    set_default_nan_mode(1, &env->vfp.standard_fp_status);
340 341 342 343
    set_float_detect_tininess(float_tininess_before_rounding,
                              &env->vfp.fp_status);
    set_float_detect_tininess(float_tininess_before_rounding,
                              &env->vfp.standard_fp_status);
344
    tlb_flush(env, 1);
345
    /* Reset is a state change for some CPUARMState fields which we
346 347 348 349
     * bake assumptions about into translated code, so we need to
     * tb_flush().
     */
    tb_flush(env);
P
pbrook 已提交
350 351
}

352
static int vfp_gdb_get_reg(CPUARMState *env, uint8_t *buf, int reg)
P
pbrook 已提交
353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378
{
    int nregs;

    /* VFP data registers are always little-endian.  */
    nregs = arm_feature(env, ARM_FEATURE_VFP3) ? 32 : 16;
    if (reg < nregs) {
        stfq_le_p(buf, env->vfp.regs[reg]);
        return 8;
    }
    if (arm_feature(env, ARM_FEATURE_NEON)) {
        /* Aliases for Q regs.  */
        nregs += 16;
        if (reg < nregs) {
            stfq_le_p(buf, env->vfp.regs[(reg - 32) * 2]);
            stfq_le_p(buf + 8, env->vfp.regs[(reg - 32) * 2 + 1]);
            return 16;
        }
    }
    switch (reg - nregs) {
    case 0: stl_p(buf, env->vfp.xregs[ARM_VFP_FPSID]); return 4;
    case 1: stl_p(buf, env->vfp.xregs[ARM_VFP_FPSCR]); return 4;
    case 2: stl_p(buf, env->vfp.xregs[ARM_VFP_FPEXC]); return 4;
    }
    return 0;
}

379
static int vfp_gdb_set_reg(CPUARMState *env, uint8_t *buf, int reg)
P
pbrook 已提交
380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398
{
    int nregs;

    nregs = arm_feature(env, ARM_FEATURE_VFP3) ? 32 : 16;
    if (reg < nregs) {
        env->vfp.regs[reg] = ldfq_le_p(buf);
        return 8;
    }
    if (arm_feature(env, ARM_FEATURE_NEON)) {
        nregs += 16;
        if (reg < nregs) {
            env->vfp.regs[(reg - 32) * 2] = ldfq_le_p(buf);
            env->vfp.regs[(reg - 32) * 2 + 1] = ldfq_le_p(buf + 8);
            return 16;
        }
    }
    switch (reg - nregs) {
    case 0: env->vfp.xregs[ARM_VFP_FPSID] = ldl_p(buf); return 4;
    case 1: env->vfp.xregs[ARM_VFP_FPSCR] = ldl_p(buf); return 4;
399
    case 2: env->vfp.xregs[ARM_VFP_FPEXC] = ldl_p(buf) & (1 << 30); return 4;
P
pbrook 已提交
400 401 402 403
    }
    return 0;
}

B
bellard 已提交
404
CPUARMState *cpu_arm_init(const char *cpu_model)
P
pbrook 已提交
405
{
406
    ARMCPU *cpu;
P
pbrook 已提交
407
    CPUARMState *env;
P
pbrook 已提交
408
    static int inited = 0;
P
pbrook 已提交
409

410
    if (!object_class_by_name(cpu_model)) {
B
bellard 已提交
411
        return NULL;
412 413
    }
    cpu = ARM_CPU(object_new(cpu_model));
414
    env = &cpu->env;
415 416
    env->cpu_model_str = cpu_model;

417
    if (tcg_enabled() && !inited) {
P
pbrook 已提交
418 419 420 421
        inited = 1;
        arm_translate_init();
    }

422
    cpu_state_reset(env);
P
pbrook 已提交
423 424 425 426 427 428 429 430 431 432
    if (arm_feature(env, ARM_FEATURE_NEON)) {
        gdb_register_coprocessor(env, vfp_gdb_get_reg, vfp_gdb_set_reg,
                                 51, "arm-neon.xml", 0);
    } else if (arm_feature(env, ARM_FEATURE_VFP3)) {
        gdb_register_coprocessor(env, vfp_gdb_get_reg, vfp_gdb_set_reg,
                                 35, "arm-vfp3.xml", 0);
    } else if (arm_feature(env, ARM_FEATURE_VFP)) {
        gdb_register_coprocessor(env, vfp_gdb_get_reg, vfp_gdb_set_reg,
                                 19, "arm-vfp.xml", 0);
    }
433
    qemu_init_vcpu(env);
P
pbrook 已提交
434 435 436
    return env;
}

437 438 439 440
typedef struct ARMCPUListState {
    fprintf_function cpu_fprintf;
    FILE *file;
} ARMCPUListState;
P
pbrook 已提交
441

442 443
/* Sort alphabetically by type name, except for "any". */
static gint arm_cpu_list_compare(gconstpointer a, gconstpointer b)
P
pbrook 已提交
444
{
445 446 447
    ObjectClass *class_a = (ObjectClass *)a;
    ObjectClass *class_b = (ObjectClass *)b;
    const char *name_a, *name_b;
P
pbrook 已提交
448

449 450 451 452 453 454 455 456
    name_a = object_class_get_name(class_a);
    name_b = object_class_get_name(class_b);
    if (strcmp(name_a, "any") == 0) {
        return 1;
    } else if (strcmp(name_b, "any") == 0) {
        return -1;
    } else {
        return strcmp(name_a, name_b);
P
pbrook 已提交
457 458 459
    }
}

460
static void arm_cpu_list_entry(gpointer data, gpointer user_data)
P
pbrook 已提交
461
{
462 463
    ObjectClass *oc = data;
    ARMCPUListState *s = user_data;
P
pbrook 已提交
464

465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481
    (*s->cpu_fprintf)(s->file, "  %s\n",
                      object_class_get_name(oc));
}

void arm_cpu_list(FILE *f, fprintf_function cpu_fprintf)
{
    ARMCPUListState s = {
        .file = f,
        .cpu_fprintf = cpu_fprintf,
    };
    GSList *list;

    list = object_class_get_list(TYPE_ARM_CPU, false);
    list = g_slist_sort(list, arm_cpu_list_compare);
    (*cpu_fprintf)(f, "Available CPUs:\n");
    g_slist_foreach(list, arm_cpu_list_entry, &s);
    g_slist_free(list);
P
pbrook 已提交
482 483
}

484
static int bad_mode_switch(CPUARMState *env, int mode)
485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503
{
    /* Return true if it is not valid for us to switch to
     * this CPU mode (ie all the UNPREDICTABLE cases in
     * the ARM ARM CPSRWriteByInstr pseudocode).
     */
    switch (mode) {
    case ARM_CPU_MODE_USR:
    case ARM_CPU_MODE_SYS:
    case ARM_CPU_MODE_SVC:
    case ARM_CPU_MODE_ABT:
    case ARM_CPU_MODE_UND:
    case ARM_CPU_MODE_IRQ:
    case ARM_CPU_MODE_FIQ:
        return 0;
    default:
        return 1;
    }
}

504 505 506
uint32_t cpsr_read(CPUARMState *env)
{
    int ZF;
P
pbrook 已提交
507 508
    ZF = (env->ZF == 0);
    return env->uncached_cpsr | (env->NF & 0x80000000) | (ZF << 30) |
509 510 511 512 513 514 515 516 517
        (env->CF << 29) | ((env->VF & 0x80000000) >> 3) | (env->QF << 27)
        | (env->thumb << 5) | ((env->condexec_bits & 3) << 25)
        | ((env->condexec_bits & 0xfc) << 8)
        | (env->GE << 16);
}

void cpsr_write(CPUARMState *env, uint32_t val, uint32_t mask)
{
    if (mask & CPSR_NZCV) {
P
pbrook 已提交
518 519
        env->ZF = (~val) & CPSR_Z;
        env->NF = val;
520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539
        env->CF = (val >> 29) & 1;
        env->VF = (val << 3) & 0x80000000;
    }
    if (mask & CPSR_Q)
        env->QF = ((val & CPSR_Q) != 0);
    if (mask & CPSR_T)
        env->thumb = ((val & CPSR_T) != 0);
    if (mask & CPSR_IT_0_1) {
        env->condexec_bits &= ~3;
        env->condexec_bits |= (val >> 25) & 3;
    }
    if (mask & CPSR_IT_2_7) {
        env->condexec_bits &= 3;
        env->condexec_bits |= (val >> 8) & 0xfc;
    }
    if (mask & CPSR_GE) {
        env->GE = (val >> 16) & 0xf;
    }

    if ((env->uncached_cpsr ^ val) & mask & CPSR_M) {
540 541 542 543 544 545 546 547 548
        if (bad_mode_switch(env, val & CPSR_M)) {
            /* Attempt to switch to an invalid mode: this is UNPREDICTABLE.
             * We choose to ignore the attempt and leave the CPSR M field
             * untouched.
             */
            mask &= ~CPSR_M;
        } else {
            switch_mode(env, val & CPSR_M);
        }
549 550 551 552 553
    }
    mask &= ~CACHED_CPSR_BITS;
    env->uncached_cpsr = (env->uncached_cpsr & ~mask) | (val & mask);
}

P
pbrook 已提交
554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570
/* Sign/zero extend */
uint32_t HELPER(sxtb16)(uint32_t x)
{
    uint32_t res;
    res = (uint16_t)(int8_t)x;
    res |= (uint32_t)(int8_t)(x >> 16) << 16;
    return res;
}

uint32_t HELPER(uxtb16)(uint32_t x)
{
    uint32_t res;
    res = (uint16_t)(uint8_t)x;
    res |= (uint32_t)(uint8_t)(x >> 16) << 16;
    return res;
}

P
pbrook 已提交
571 572
uint32_t HELPER(clz)(uint32_t x)
{
573
    return clz32(x);
P
pbrook 已提交
574 575
}

P
pbrook 已提交
576 577 578 579
int32_t HELPER(sdiv)(int32_t num, int32_t den)
{
    if (den == 0)
      return 0;
A
Aurelien Jarno 已提交
580 581
    if (num == INT_MIN && den == -1)
      return INT_MIN;
P
pbrook 已提交
582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606
    return num / den;
}

uint32_t HELPER(udiv)(uint32_t num, uint32_t den)
{
    if (den == 0)
      return 0;
    return num / den;
}

uint32_t HELPER(rbit)(uint32_t x)
{
    x =  ((x & 0xff000000) >> 24)
       | ((x & 0x00ff0000) >> 8)
       | ((x & 0x0000ff00) << 8)
       | ((x & 0x000000ff) << 24);
    x =  ((x & 0xf0f0f0f0) >> 4)
       | ((x & 0x0f0f0f0f) << 4);
    x =  ((x & 0x88888888) >> 3)
       | ((x & 0x44444444) >> 1)
       | ((x & 0x22222222) << 1)
       | ((x & 0x11111111) << 3);
    return x;
}

P
pbrook 已提交
607 608 609 610 611
uint32_t HELPER(abs)(uint32_t x)
{
    return ((int32_t)x < 0) ? -x : x;
}

612
#if defined(CONFIG_USER_ONLY)
B
bellard 已提交
613

614
void do_interrupt (CPUARMState *env)
B
bellard 已提交
615 616 617 618
{
    env->exception_index = -1;
}

619
int cpu_arm_handle_mmu_fault (CPUARMState *env, target_ulong address, int rw,
620
                              int mmu_idx)
B
bellard 已提交
621 622 623 624 625 626 627 628 629 630 631 632
{
    if (rw == 2) {
        env->exception_index = EXCP_PREFETCH_ABORT;
        env->cp15.c6_insn = address;
    } else {
        env->exception_index = EXCP_DATA_ABORT;
        env->cp15.c6_data = address;
    }
    return 1;
}

/* These should probably raise undefined insn exceptions.  */
633
void HELPER(set_cp)(CPUARMState *env, uint32_t insn, uint32_t val)
634 635 636 637 638 639
{
    int op1 = (insn >> 8) & 0xf;
    cpu_abort(env, "cp%i insn %08x\n", op1, insn);
    return;
}

640
uint32_t HELPER(get_cp)(CPUARMState *env, uint32_t insn)
641 642 643 644 645 646
{
    int op1 = (insn >> 8) & 0xf;
    cpu_abort(env, "cp%i insn %08x\n", op1, insn);
    return 0;
}

647
void HELPER(set_cp15)(CPUARMState *env, uint32_t insn, uint32_t val)
B
bellard 已提交
648 649 650 651
{
    cpu_abort(env, "cp15 insn %08x\n", insn);
}

652
uint32_t HELPER(get_cp15)(CPUARMState *env, uint32_t insn)
B
bellard 已提交
653 654 655 656
{
    cpu_abort(env, "cp15 insn %08x\n", insn);
}

P
pbrook 已提交
657
/* These should probably raise undefined insn exceptions.  */
658
void HELPER(v7m_msr)(CPUARMState *env, uint32_t reg, uint32_t val)
P
pbrook 已提交
659 660 661 662
{
    cpu_abort(env, "v7m_mrs %d\n", reg);
}

663
uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg)
P
pbrook 已提交
664 665 666 667 668
{
    cpu_abort(env, "v7m_mrs %d\n", reg);
    return 0;
}

669
void switch_mode(CPUARMState *env, int mode)
B
bellard 已提交
670 671 672 673 674
{
    if (mode != ARM_CPU_MODE_USR)
        cpu_abort(env, "Tried to switch out of user mode\n");
}

675
void HELPER(set_r13_banked)(CPUARMState *env, uint32_t mode, uint32_t val)
P
pbrook 已提交
676 677 678 679
{
    cpu_abort(env, "banked r13 write\n");
}

680
uint32_t HELPER(get_r13_banked)(CPUARMState *env, uint32_t mode)
P
pbrook 已提交
681 682 683 684 685
{
    cpu_abort(env, "banked r13 read\n");
    return 0;
}

B
bellard 已提交
686 687 688
#else

/* Map CPU modes onto saved register banks.  */
689
static inline int bank_number(CPUARMState *env, int mode)
B
bellard 已提交
690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705
{
    switch (mode) {
    case ARM_CPU_MODE_USR:
    case ARM_CPU_MODE_SYS:
        return 0;
    case ARM_CPU_MODE_SVC:
        return 1;
    case ARM_CPU_MODE_ABT:
        return 2;
    case ARM_CPU_MODE_UND:
        return 3;
    case ARM_CPU_MODE_IRQ:
        return 4;
    case ARM_CPU_MODE_FIQ:
        return 5;
    }
706
    cpu_abort(env, "Bad mode %x\n", mode);
B
bellard 已提交
707 708 709
    return -1;
}

710
void switch_mode(CPUARMState *env, int mode)
B
bellard 已提交
711 712 713 714 715 716 717 718 719 720
{
    int old_mode;
    int i;

    old_mode = env->uncached_cpsr & CPSR_M;
    if (mode == old_mode)
        return;

    if (old_mode == ARM_CPU_MODE_FIQ) {
        memcpy (env->fiq_regs, env->regs + 8, 5 * sizeof(uint32_t));
P
pbrook 已提交
721
        memcpy (env->regs + 8, env->usr_regs, 5 * sizeof(uint32_t));
B
bellard 已提交
722 723
    } else if (mode == ARM_CPU_MODE_FIQ) {
        memcpy (env->usr_regs, env->regs + 8, 5 * sizeof(uint32_t));
P
pbrook 已提交
724
        memcpy (env->regs + 8, env->fiq_regs, 5 * sizeof(uint32_t));
B
bellard 已提交
725 726
    }

727
    i = bank_number(env, old_mode);
B
bellard 已提交
728 729 730 731
    env->banked_r13[i] = env->regs[13];
    env->banked_r14[i] = env->regs[14];
    env->banked_spsr[i] = env->spsr;

732
    i = bank_number(env, mode);
B
bellard 已提交
733 734 735 736 737
    env->regs[13] = env->banked_r13[i];
    env->regs[14] = env->banked_r14[i];
    env->spsr = env->banked_spsr[i];
}

P
pbrook 已提交
738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770
static void v7m_push(CPUARMState *env, uint32_t val)
{
    env->regs[13] -= 4;
    stl_phys(env->regs[13], val);
}

static uint32_t v7m_pop(CPUARMState *env)
{
    uint32_t val;
    val = ldl_phys(env->regs[13]);
    env->regs[13] += 4;
    return val;
}

/* Switch to V7M main or process stack pointer.  */
static void switch_v7m_sp(CPUARMState *env, int process)
{
    uint32_t tmp;
    if (env->v7m.current_sp != process) {
        tmp = env->v7m.other_sp;
        env->v7m.other_sp = env->regs[13];
        env->regs[13] = tmp;
        env->v7m.current_sp = process;
    }
}

static void do_v7m_exception_exit(CPUARMState *env)
{
    uint32_t type;
    uint32_t xpsr;

    type = env->regs[15];
    if (env->v7m.exception != 0)
P
Paul Brook 已提交
771
        armv7m_nvic_complete_irq(env->nvic, env->v7m.exception);
P
pbrook 已提交
772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794

    /* Switch to the target stack.  */
    switch_v7m_sp(env, (type & 4) != 0);
    /* Pop registers.  */
    env->regs[0] = v7m_pop(env);
    env->regs[1] = v7m_pop(env);
    env->regs[2] = v7m_pop(env);
    env->regs[3] = v7m_pop(env);
    env->regs[12] = v7m_pop(env);
    env->regs[14] = v7m_pop(env);
    env->regs[15] = v7m_pop(env);
    xpsr = v7m_pop(env);
    xpsr_write(env, xpsr, 0xfffffdff);
    /* Undo stack alignment.  */
    if (xpsr & 0x200)
        env->regs[13] |= 4;
    /* ??? The exception return type specifies Thread/Handler mode.  However
       this is also implied by the xPSR value. Not sure what to do
       if there is a mismatch.  */
    /* ??? Likewise for mismatches between the CONTROL register and the stack
       pointer.  */
}

A
aurel32 已提交
795
static void do_interrupt_v7m(CPUARMState *env)
P
pbrook 已提交
796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812
{
    uint32_t xpsr = xpsr_read(env);
    uint32_t lr;
    uint32_t addr;

    lr = 0xfffffff1;
    if (env->v7m.current_sp)
        lr |= 4;
    if (env->v7m.exception == 0)
        lr |= 8;

    /* For exceptions we just mark as pending on the NVIC, and let that
       handle it.  */
    /* TODO: Need to escalate if the current priority is higher than the
       one we're raising.  */
    switch (env->exception_index) {
    case EXCP_UDEF:
P
Paul Brook 已提交
813
        armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_USAGE);
P
pbrook 已提交
814 815 816
        return;
    case EXCP_SWI:
        env->regs[15] += 2;
P
Paul Brook 已提交
817
        armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_SVC);
P
pbrook 已提交
818 819 820
        return;
    case EXCP_PREFETCH_ABORT:
    case EXCP_DATA_ABORT:
P
Paul Brook 已提交
821
        armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_MEM);
P
pbrook 已提交
822 823
        return;
    case EXCP_BKPT:
P
pbrook 已提交
824 825
        if (semihosting_enabled) {
            int nr;
P
Paul Brook 已提交
826
            nr = arm_lduw_code(env->regs[15], env->bswap_code) & 0xff;
P
pbrook 已提交
827 828 829 830 831 832
            if (nr == 0xab) {
                env->regs[15] += 2;
                env->regs[0] = do_arm_semihosting(env);
                return;
            }
        }
P
Paul Brook 已提交
833
        armv7m_nvic_set_pending(env->nvic, ARMV7M_EXCP_DEBUG);
P
pbrook 已提交
834 835
        return;
    case EXCP_IRQ:
P
Paul Brook 已提交
836
        env->v7m.exception = armv7m_nvic_acknowledge_irq(env->nvic);
P
pbrook 已提交
837 838 839 840 841 842 843 844 845 846 847 848 849
        break;
    case EXCP_EXCEPTION_EXIT:
        do_v7m_exception_exit(env);
        return;
    default:
        cpu_abort(env, "Unhandled exception 0x%x\n", env->exception_index);
        return; /* Never happens.  Keep compiler happy.  */
    }

    /* Align stack pointer.  */
    /* ??? Should only do this if Configuration Control Register
       STACKALIGN bit is set.  */
    if (env->regs[13] & 4) {
P
pbrook 已提交
850
        env->regs[13] -= 4;
P
pbrook 已提交
851 852
        xpsr |= 0x200;
    }
B
balrog 已提交
853
    /* Switch to the handler mode.  */
P
pbrook 已提交
854 855 856 857 858 859 860 861 862
    v7m_push(env, xpsr);
    v7m_push(env, env->regs[15]);
    v7m_push(env, env->regs[14]);
    v7m_push(env, env->regs[12]);
    v7m_push(env, env->regs[3]);
    v7m_push(env, env->regs[2]);
    v7m_push(env, env->regs[1]);
    v7m_push(env, env->regs[0]);
    switch_v7m_sp(env, 0);
863 864
    /* Clear IT bits */
    env->condexec_bits = 0;
P
pbrook 已提交
865 866 867 868 869 870
    env->regs[14] = lr;
    addr = ldl_phys(env->v7m.vecbase + env->v7m.exception * 4);
    env->regs[15] = addr & 0xfffffffe;
    env->thumb = addr & 1;
}

B
bellard 已提交
871 872 873 874 875 876 877 878
/* Handle a CPU exception.  */
void do_interrupt(CPUARMState *env)
{
    uint32_t addr;
    uint32_t mask;
    int new_mode;
    uint32_t offset;

P
pbrook 已提交
879 880 881 882
    if (IS_M(env)) {
        do_interrupt_v7m(env);
        return;
    }
B
bellard 已提交
883 884 885 886 887 888 889 890 891 892 893 894
    /* TODO: Vectored interrupt controller.  */
    switch (env->exception_index) {
    case EXCP_UDEF:
        new_mode = ARM_CPU_MODE_UND;
        addr = 0x04;
        mask = CPSR_I;
        if (env->thumb)
            offset = 2;
        else
            offset = 4;
        break;
    case EXCP_SWI:
895 896 897
        if (semihosting_enabled) {
            /* Check for semihosting interrupt.  */
            if (env->thumb) {
P
Paul Brook 已提交
898
                mask = arm_lduw_code(env->regs[15] - 2, env->bswap_code) & 0xff;
899
            } else {
P
Paul Brook 已提交
900 901
                mask = arm_ldl_code(env->regs[15] - 4, env->bswap_code)
                    & 0xffffff;
902 903 904 905 906 907 908 909 910 911
            }
            /* Only intercept calls from privileged modes, to provide some
               semblance of security.  */
            if (((mask == 0x123456 && !env->thumb)
                    || (mask == 0xab && env->thumb))
                  && (env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR) {
                env->regs[0] = do_arm_semihosting(env);
                return;
            }
        }
B
bellard 已提交
912 913 914
        new_mode = ARM_CPU_MODE_SVC;
        addr = 0x08;
        mask = CPSR_I;
915
        /* The PC already points to the next instruction.  */
B
bellard 已提交
916 917
        offset = 0;
        break;
P
pbrook 已提交
918
    case EXCP_BKPT:
P
pbrook 已提交
919
        /* See if this is a semihosting syscall.  */
P
pbrook 已提交
920
        if (env->thumb && semihosting_enabled) {
P
Paul Brook 已提交
921
            mask = arm_lduw_code(env->regs[15], env->bswap_code) & 0xff;
P
pbrook 已提交
922 923 924 925 926 927 928
            if (mask == 0xab
                  && (env->uncached_cpsr & CPSR_M) != ARM_CPU_MODE_USR) {
                env->regs[15] += 2;
                env->regs[0] = do_arm_semihosting(env);
                return;
            }
        }
929
        env->cp15.c5_insn = 2;
P
pbrook 已提交
930 931
        /* Fall through to prefetch abort.  */
    case EXCP_PREFETCH_ABORT:
B
bellard 已提交
932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966
        new_mode = ARM_CPU_MODE_ABT;
        addr = 0x0c;
        mask = CPSR_A | CPSR_I;
        offset = 4;
        break;
    case EXCP_DATA_ABORT:
        new_mode = ARM_CPU_MODE_ABT;
        addr = 0x10;
        mask = CPSR_A | CPSR_I;
        offset = 8;
        break;
    case EXCP_IRQ:
        new_mode = ARM_CPU_MODE_IRQ;
        addr = 0x18;
        /* Disable IRQ and imprecise data aborts.  */
        mask = CPSR_A | CPSR_I;
        offset = 4;
        break;
    case EXCP_FIQ:
        new_mode = ARM_CPU_MODE_FIQ;
        addr = 0x1c;
        /* Disable FIQ, IRQ and imprecise data aborts.  */
        mask = CPSR_A | CPSR_I | CPSR_F;
        offset = 4;
        break;
    default:
        cpu_abort(env, "Unhandled exception 0x%x\n", env->exception_index);
        return; /* Never happens.  Keep compiler happy.  */
    }
    /* High vectors.  */
    if (env->cp15.c1_sys & (1 << 13)) {
        addr += 0xffff0000;
    }
    switch_mode (env, new_mode);
    env->spsr = cpsr_read(env);
P
pbrook 已提交
967 968
    /* Clear IT bits.  */
    env->condexec_bits = 0;
969
    /* Switch to the new mode, and to the correct instruction set.  */
970
    env->uncached_cpsr = (env->uncached_cpsr & ~CPSR_M) | new_mode;
B
bellard 已提交
971
    env->uncached_cpsr |= mask;
972 973 974 975 976
    /* this is a lie, as the was no c1_sys on V4T/V5, but who cares
     * and we should just guard the thumb mode on V4 */
    if (arm_feature(env, ARM_FEATURE_V4T)) {
        env->thumb = (env->cp15.c1_sys & (1 << 30)) != 0;
    }
B
bellard 已提交
977 978 979 980 981 982 983 984
    env->regs[14] = env->regs[15] + offset;
    env->regs[15] = addr;
    env->interrupt_request |= CPU_INTERRUPT_EXITTB;
}

/* Check section/page access permissions.
   Returns the page protection flags, or zero if the access is not
   permitted.  */
985
static inline int check_ap(CPUARMState *env, int ap, int domain_prot,
986
                           int access_type, int is_user)
B
bellard 已提交
987
{
P
pbrook 已提交
988 989
  int prot_ro;

990
  if (domain_prot == 3) {
B
bellard 已提交
991
    return PAGE_READ | PAGE_WRITE;
992
  }
B
bellard 已提交
993

P
pbrook 已提交
994 995 996 997 998
  if (access_type == 1)
      prot_ro = 0;
  else
      prot_ro = PAGE_READ;

B
bellard 已提交
999 1000
  switch (ap) {
  case 0:
P
pbrook 已提交
1001
      if (access_type == 1)
B
bellard 已提交
1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
          return 0;
      switch ((env->cp15.c1_sys >> 8) & 3) {
      case 1:
          return is_user ? 0 : PAGE_READ;
      case 2:
          return PAGE_READ;
      default:
          return 0;
      }
  case 1:
      return is_user ? 0 : PAGE_READ | PAGE_WRITE;
  case 2:
      if (is_user)
P
pbrook 已提交
1015
          return prot_ro;
B
bellard 已提交
1016 1017 1018 1019
      else
          return PAGE_READ | PAGE_WRITE;
  case 3:
      return PAGE_READ | PAGE_WRITE;
P
pbrook 已提交
1020
  case 4: /* Reserved.  */
P
pbrook 已提交
1021 1022 1023 1024 1025
      return 0;
  case 5:
      return is_user ? 0 : prot_ro;
  case 6:
      return prot_ro;
P
pbrook 已提交
1026
  case 7:
1027
      if (!arm_feature (env, ARM_FEATURE_V6K))
P
pbrook 已提交
1028 1029
          return 0;
      return prot_ro;
B
bellard 已提交
1030 1031 1032 1033 1034
  default:
      abort();
  }
}

1035
static uint32_t get_level1_table_address(CPUARMState *env, uint32_t address)
1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
{
    uint32_t table;

    if (address & env->cp15.c2_mask)
        table = env->cp15.c2_base1 & 0xffffc000;
    else
        table = env->cp15.c2_base0 & env->cp15.c2_base_mask;

    table |= (address >> 18) & 0x3ffc;
    return table;
}

1048
static int get_phys_addr_v5(CPUARMState *env, uint32_t address, int access_type,
P
Paul Brook 已提交
1049 1050
			    int is_user, uint32_t *phys_ptr, int *prot,
                            target_ulong *page_size)
B
bellard 已提交
1051 1052 1053 1054 1055 1056 1057
{
    int code;
    uint32_t table;
    uint32_t desc;
    int type;
    int ap;
    int domain;
1058
    int domain_prot;
B
bellard 已提交
1059 1060
    uint32_t phys_addr;

P
pbrook 已提交
1061 1062
    /* Pagetable walk.  */
    /* Lookup l1 descriptor.  */
1063
    table = get_level1_table_address(env, address);
P
pbrook 已提交
1064 1065
    desc = ldl_phys(table);
    type = (desc & 3);
1066 1067
    domain = (desc >> 5) & 0x0f;
    domain_prot = (env->cp15.c3 >> (domain * 2)) & 3;
P
pbrook 已提交
1068
    if (type == 0) {
1069
        /* Section translation fault.  */
P
pbrook 已提交
1070 1071 1072
        code = 5;
        goto do_fault;
    }
1073
    if (domain_prot == 0 || domain_prot == 2) {
P
pbrook 已提交
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
        if (type == 2)
            code = 9; /* Section domain fault.  */
        else
            code = 11; /* Page domain fault.  */
        goto do_fault;
    }
    if (type == 2) {
        /* 1Mb section.  */
        phys_addr = (desc & 0xfff00000) | (address & 0x000fffff);
        ap = (desc >> 10) & 3;
        code = 13;
P
Paul Brook 已提交
1085
        *page_size = 1024 * 1024;
P
pbrook 已提交
1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102
    } else {
        /* Lookup l2 entry.  */
	if (type == 1) {
	    /* Coarse pagetable.  */
	    table = (desc & 0xfffffc00) | ((address >> 10) & 0x3fc);
	} else {
	    /* Fine pagetable.  */
	    table = (desc & 0xfffff000) | ((address >> 8) & 0xffc);
	}
        desc = ldl_phys(table);
        switch (desc & 3) {
        case 0: /* Page translation fault.  */
            code = 7;
            goto do_fault;
        case 1: /* 64k page.  */
            phys_addr = (desc & 0xffff0000) | (address & 0xffff);
            ap = (desc >> (4 + ((address >> 13) & 6))) & 3;
P
Paul Brook 已提交
1103
            *page_size = 0x10000;
P
pbrook 已提交
1104
            break;
P
pbrook 已提交
1105 1106 1107
        case 2: /* 4k page.  */
            phys_addr = (desc & 0xfffff000) | (address & 0xfff);
            ap = (desc >> (4 + ((address >> 13) & 6))) & 3;
P
Paul Brook 已提交
1108
            *page_size = 0x1000;
P
pbrook 已提交
1109
            break;
P
pbrook 已提交
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
        case 3: /* 1k page.  */
	    if (type == 1) {
		if (arm_feature(env, ARM_FEATURE_XSCALE)) {
		    phys_addr = (desc & 0xfffff000) | (address & 0xfff);
		} else {
		    /* Page translation fault.  */
		    code = 7;
		    goto do_fault;
		}
	    } else {
		phys_addr = (desc & 0xfffffc00) | (address & 0x3ff);
	    }
            ap = (desc >> 4) & 3;
P
Paul Brook 已提交
1123
            *page_size = 0x400;
P
pbrook 已提交
1124 1125
            break;
        default:
P
pbrook 已提交
1126 1127
            /* Never happens, but compiler isn't smart enough to tell.  */
            abort();
P
pbrook 已提交
1128
        }
P
pbrook 已提交
1129 1130
        code = 15;
    }
1131
    *prot = check_ap(env, ap, domain_prot, access_type, is_user);
P
pbrook 已提交
1132 1133 1134 1135
    if (!*prot) {
        /* Access permission fault.  */
        goto do_fault;
    }
1136
    *prot |= PAGE_EXEC;
P
pbrook 已提交
1137 1138 1139 1140 1141 1142
    *phys_ptr = phys_addr;
    return 0;
do_fault:
    return code | (domain << 4);
}

1143
static int get_phys_addr_v6(CPUARMState *env, uint32_t address, int access_type,
P
Paul Brook 已提交
1144 1145
			    int is_user, uint32_t *phys_ptr, int *prot,
                            target_ulong *page_size)
P
pbrook 已提交
1146 1147 1148 1149 1150 1151 1152 1153
{
    int code;
    uint32_t table;
    uint32_t desc;
    uint32_t xn;
    int type;
    int ap;
    int domain;
1154
    int domain_prot;
P
pbrook 已提交
1155 1156 1157 1158
    uint32_t phys_addr;

    /* Pagetable walk.  */
    /* Lookup l1 descriptor.  */
1159
    table = get_level1_table_address(env, address);
P
pbrook 已提交
1160 1161 1162
    desc = ldl_phys(table);
    type = (desc & 3);
    if (type == 0) {
1163
        /* Section translation fault.  */
P
pbrook 已提交
1164 1165 1166 1167 1168 1169
        code = 5;
        domain = 0;
        goto do_fault;
    } else if (type == 2 && (desc & (1 << 18))) {
        /* Supersection.  */
        domain = 0;
B
bellard 已提交
1170
    } else {
P
pbrook 已提交
1171
        /* Section or page.  */
1172
        domain = (desc >> 5) & 0x0f;
P
pbrook 已提交
1173
    }
1174 1175
    domain_prot = (env->cp15.c3 >> (domain * 2)) & 3;
    if (domain_prot == 0 || domain_prot == 2) {
P
pbrook 已提交
1176 1177 1178 1179 1180 1181 1182 1183 1184 1185
        if (type == 2)
            code = 9; /* Section domain fault.  */
        else
            code = 11; /* Page domain fault.  */
        goto do_fault;
    }
    if (type == 2) {
        if (desc & (1 << 18)) {
            /* Supersection.  */
            phys_addr = (desc & 0xff000000) | (address & 0x00ffffff);
P
Paul Brook 已提交
1186
            *page_size = 0x1000000;
B
bellard 已提交
1187
        } else {
P
pbrook 已提交
1188 1189
            /* Section.  */
            phys_addr = (desc & 0xfff00000) | (address & 0x000fffff);
P
Paul Brook 已提交
1190
            *page_size = 0x100000;
B
bellard 已提交
1191
        }
P
pbrook 已提交
1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202
        ap = ((desc >> 10) & 3) | ((desc >> 13) & 4);
        xn = desc & (1 << 4);
        code = 13;
    } else {
        /* Lookup l2 entry.  */
        table = (desc & 0xfffffc00) | ((address >> 10) & 0x3fc);
        desc = ldl_phys(table);
        ap = ((desc >> 4) & 3) | ((desc >> 7) & 4);
        switch (desc & 3) {
        case 0: /* Page translation fault.  */
            code = 7;
B
bellard 已提交
1203
            goto do_fault;
P
pbrook 已提交
1204 1205 1206
        case 1: /* 64k page.  */
            phys_addr = (desc & 0xffff0000) | (address & 0xffff);
            xn = desc & (1 << 15);
P
Paul Brook 已提交
1207
            *page_size = 0x10000;
P
pbrook 已提交
1208 1209 1210 1211
            break;
        case 2: case 3: /* 4k page.  */
            phys_addr = (desc & 0xfffff000) | (address & 0xfff);
            xn = desc & 1;
P
Paul Brook 已提交
1212
            *page_size = 0x1000;
P
pbrook 已提交
1213 1214 1215 1216
            break;
        default:
            /* Never happens, but compiler isn't smart enough to tell.  */
            abort();
B
bellard 已提交
1217
        }
P
pbrook 已提交
1218 1219
        code = 15;
    }
1220
    if (domain_prot == 3) {
1221 1222 1223 1224
        *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
    } else {
        if (xn && access_type == 2)
            goto do_fault;
P
pbrook 已提交
1225

1226 1227 1228 1229 1230 1231
        /* The simplified model uses AP[0] as an access control bit.  */
        if ((env->cp15.c1_sys & (1 << 29)) && (ap & 1) == 0) {
            /* Access flag fault.  */
            code = (code == 15) ? 6 : 3;
            goto do_fault;
        }
1232
        *prot = check_ap(env, ap, domain_prot, access_type, is_user);
1233 1234 1235 1236 1237 1238 1239
        if (!*prot) {
            /* Access permission fault.  */
            goto do_fault;
        }
        if (!xn) {
            *prot |= PAGE_EXEC;
        }
1240
    }
P
pbrook 已提交
1241
    *phys_ptr = phys_addr;
B
bellard 已提交
1242 1243 1244 1245 1246
    return 0;
do_fault:
    return code | (domain << 4);
}

1247
static int get_phys_addr_mpu(CPUARMState *env, uint32_t address, int access_type,
P
pbrook 已提交
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
			     int is_user, uint32_t *phys_ptr, int *prot)
{
    int n;
    uint32_t mask;
    uint32_t base;

    *phys_ptr = address;
    for (n = 7; n >= 0; n--) {
	base = env->cp15.c6_region[n];
	if ((base & 1) == 0)
	    continue;
	mask = 1 << ((base >> 1) & 0x1f);
	/* Keep this shift separate from the above to avoid an
	   (undefined) << 32.  */
	mask = (mask << 1) - 1;
	if (((base ^ address) & ~mask) == 0)
	    break;
    }
    if (n < 0)
	return 2;

    if (access_type == 2) {
	mask = env->cp15.c5_insn;
    } else {
	mask = env->cp15.c5_data;
    }
    mask = (mask >> (n * 4)) & 0xf;
    switch (mask) {
    case 0:
	return 1;
    case 1:
	if (is_user)
	  return 1;
	*prot = PAGE_READ | PAGE_WRITE;
	break;
    case 2:
	*prot = PAGE_READ;
	if (!is_user)
	    *prot |= PAGE_WRITE;
	break;
    case 3:
	*prot = PAGE_READ | PAGE_WRITE;
	break;
    case 5:
	if (is_user)
	    return 1;
	*prot = PAGE_READ;
	break;
    case 6:
	*prot = PAGE_READ;
	break;
    default:
	/* Bad permission.  */
	return 1;
    }
1303
    *prot |= PAGE_EXEC;
P
pbrook 已提交
1304 1305 1306
    return 0;
}

1307
static inline int get_phys_addr(CPUARMState *env, uint32_t address,
P
pbrook 已提交
1308
                                int access_type, int is_user,
P
Paul Brook 已提交
1309 1310
                                uint32_t *phys_ptr, int *prot,
                                target_ulong *page_size)
P
pbrook 已提交
1311 1312 1313 1314 1315 1316 1317 1318
{
    /* Fast Context Switch Extension.  */
    if (address < 0x02000000)
        address += env->cp15.c13_fcse;

    if ((env->cp15.c1_sys & 1) == 0) {
        /* MMU/MPU disabled.  */
        *phys_ptr = address;
1319
        *prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC;
P
Paul Brook 已提交
1320
        *page_size = TARGET_PAGE_SIZE;
P
pbrook 已提交
1321 1322
        return 0;
    } else if (arm_feature(env, ARM_FEATURE_MPU)) {
P
Paul Brook 已提交
1323
        *page_size = TARGET_PAGE_SIZE;
P
pbrook 已提交
1324 1325 1326 1327
	return get_phys_addr_mpu(env, address, access_type, is_user, phys_ptr,
				 prot);
    } else if (env->cp15.c1_sys & (1 << 23)) {
        return get_phys_addr_v6(env, address, access_type, is_user, phys_ptr,
P
Paul Brook 已提交
1328
                                prot, page_size);
P
pbrook 已提交
1329 1330
    } else {
        return get_phys_addr_v5(env, address, access_type, is_user, phys_ptr,
P
Paul Brook 已提交
1331
                                prot, page_size);
P
pbrook 已提交
1332 1333 1334
    }
}

1335
int cpu_arm_handle_mmu_fault (CPUARMState *env, target_ulong address,
1336
                              int access_type, int mmu_idx)
B
bellard 已提交
1337 1338
{
    uint32_t phys_addr;
P
Paul Brook 已提交
1339
    target_ulong page_size;
B
bellard 已提交
1340
    int prot;
1341
    int ret, is_user;
B
bellard 已提交
1342

1343
    is_user = mmu_idx == MMU_USER_IDX;
P
Paul Brook 已提交
1344 1345
    ret = get_phys_addr(env, address, access_type, is_user, &phys_addr, &prot,
                        &page_size);
B
bellard 已提交
1346 1347 1348 1349
    if (ret == 0) {
        /* Map a single [sub]page.  */
        phys_addr &= ~(uint32_t)0x3ff;
        address &= ~(uint32_t)0x3ff;
1350
        tlb_set_page (env, address, phys_addr, prot, mmu_idx, page_size);
P
Paul Brook 已提交
1351
        return 0;
B
bellard 已提交
1352 1353 1354 1355 1356 1357 1358 1359
    }

    if (access_type == 2) {
        env->cp15.c5_insn = ret;
        env->cp15.c6_insn = address;
        env->exception_index = EXCP_PREFETCH_ABORT;
    } else {
        env->cp15.c5_data = ret;
P
pbrook 已提交
1360 1361
        if (access_type == 1 && arm_feature(env, ARM_FEATURE_V6))
            env->cp15.c5_data |= (1 << 11);
B
bellard 已提交
1362 1363 1364 1365 1366 1367
        env->cp15.c6_data = address;
        env->exception_index = EXCP_DATA_ABORT;
    }
    return 1;
}

1368
target_phys_addr_t cpu_get_phys_page_debug(CPUARMState *env, target_ulong addr)
B
bellard 已提交
1369 1370
{
    uint32_t phys_addr;
P
Paul Brook 已提交
1371
    target_ulong page_size;
B
bellard 已提交
1372 1373 1374
    int prot;
    int ret;

P
Paul Brook 已提交
1375
    ret = get_phys_addr(env, addr, 0, 0, &phys_addr, &prot, &page_size);
B
bellard 已提交
1376 1377 1378 1379 1380 1381 1382

    if (ret != 0)
        return -1;

    return phys_addr;
}

1383
void HELPER(set_cp)(CPUARMState *env, uint32_t insn, uint32_t val)
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394
{
    int cp_num = (insn >> 8) & 0xf;
    int cp_info = (insn >> 5) & 7;
    int src = (insn >> 16) & 0xf;
    int operand = insn & 0xf;

    if (env->cp[cp_num].cp_write)
        env->cp[cp_num].cp_write(env->cp[cp_num].opaque,
                                 cp_info, src, operand, val);
}

1395
uint32_t HELPER(get_cp)(CPUARMState *env, uint32_t insn)
1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407
{
    int cp_num = (insn >> 8) & 0xf;
    int cp_info = (insn >> 5) & 7;
    int dest = (insn >> 16) & 0xf;
    int operand = insn & 0xf;

    if (env->cp[cp_num].cp_read)
        return env->cp[cp_num].cp_read(env->cp[cp_num].opaque,
                                       cp_info, dest, operand);
    return 0;
}

P
pbrook 已提交
1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437
/* Return basic MPU access permission bits.  */
static uint32_t simple_mpu_ap_bits(uint32_t val)
{
    uint32_t ret;
    uint32_t mask;
    int i;
    ret = 0;
    mask = 3;
    for (i = 0; i < 16; i += 2) {
        ret |= (val >> i) & mask;
        mask <<= 2;
    }
    return ret;
}

/* Pad basic MPU access permission bits to extended format.  */
static uint32_t extended_mpu_ap_bits(uint32_t val)
{
    uint32_t ret;
    uint32_t mask;
    int i;
    ret = 0;
    mask = 3;
    for (i = 0; i < 16; i += 2) {
        ret |= (val & mask) << i;
        mask <<= 2;
    }
    return ret;
}

1438
void HELPER(set_cp15)(CPUARMState *env, uint32_t insn, uint32_t val)
B
bellard 已提交
1439
{
P
pbrook 已提交
1440 1441 1442
    int op1;
    int op2;
    int crm;
B
bellard 已提交
1443

P
pbrook 已提交
1444
    op1 = (insn >> 21) & 7;
B
bellard 已提交
1445
    op2 = (insn >> 5) & 7;
P
pbrook 已提交
1446
    crm = insn & 0xf;
B
bellard 已提交
1447
    switch ((insn >> 16) & 0xf) {
P
pbrook 已提交
1448 1449
    case 0:
        /* ID codes.  */
1450 1451
        if (arm_feature(env, ARM_FEATURE_XSCALE))
            break;
1452 1453
        if (arm_feature(env, ARM_FEATURE_OMAPCP))
            break;
P
pbrook 已提交
1454 1455 1456 1457 1458
        if (arm_feature(env, ARM_FEATURE_V7)
                && op1 == 2 && crm == 0 && op2 == 0) {
            env->cp15.c0_cssel = val & 0xf;
            break;
        }
B
bellard 已提交
1459 1460
        goto bad_reg;
    case 1: /* System configuration.  */
1461 1462 1463 1464 1465
        if (arm_feature(env, ARM_FEATURE_V7)
                && op1 == 0 && crm == 1 && op2 == 0) {
            env->cp15.c1_scr = val;
            break;
        }
1466 1467
        if (arm_feature(env, ARM_FEATURE_OMAPCP))
            op2 = 0;
B
bellard 已提交
1468 1469
        switch (op2) {
        case 0:
P
pbrook 已提交
1470
            if (!arm_feature(env, ARM_FEATURE_XSCALE) || crm == 0)
1471
                env->cp15.c1_sys = val;
B
bellard 已提交
1472 1473 1474 1475
            /* ??? Lots of these bits are not implemented.  */
            /* This may enable/disable the MMU, so do a TLB flush.  */
            tlb_flush(env, 1);
            break;
1476
        case 1: /* Auxiliary control register.  */
1477 1478
            if (arm_feature(env, ARM_FEATURE_XSCALE)) {
                env->cp15.c1_xscaleauxcr = val;
1479
                break;
1480
            }
P
pbrook 已提交
1481 1482
            /* Not implemented.  */
            break;
B
bellard 已提交
1483
        case 2:
1484 1485
            if (arm_feature(env, ARM_FEATURE_XSCALE))
                goto bad_reg;
1486 1487 1488 1489 1490
            if (env->cp15.c1_coproc != val) {
                env->cp15.c1_coproc = val;
                /* ??? Is this safe when called from within a TB?  */
                tb_flush(env);
            }
1491
            break;
B
bellard 已提交
1492 1493 1494 1495
        default:
            goto bad_reg;
        }
        break;
P
pbrook 已提交
1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508
    case 2: /* MMU Page table control / MPU cache control.  */
        if (arm_feature(env, ARM_FEATURE_MPU)) {
            switch (op2) {
            case 0:
                env->cp15.c2_data = val;
                break;
            case 1:
                env->cp15.c2_insn = val;
                break;
            default:
                goto bad_reg;
            }
        } else {
P
pbrook 已提交
1509 1510 1511 1512 1513 1514 1515 1516
	    switch (op2) {
	    case 0:
		env->cp15.c2_base0 = val;
		break;
	    case 1:
		env->cp15.c2_base1 = val;
		break;
	    case 2:
1517 1518
                val &= 7;
                env->cp15.c2_control = val;
P
pbrook 已提交
1519
		env->cp15.c2_mask = ~(((uint32_t)0xffffffffu) >> val);
1520
                env->cp15.c2_base_mask = ~((uint32_t)0x3fffu >> val);
P
pbrook 已提交
1521 1522 1523 1524
		break;
	    default:
		goto bad_reg;
	    }
P
pbrook 已提交
1525
        }
B
bellard 已提交
1526
        break;
P
pbrook 已提交
1527
    case 3: /* MMU Domain access control / MPU write buffer control.  */
B
bellard 已提交
1528
        env->cp15.c3 = val;
1529
        tlb_flush(env, 1); /* Flush TLB as domain not tracked in TLB */
B
bellard 已提交
1530 1531 1532
        break;
    case 4: /* Reserved.  */
        goto bad_reg;
P
pbrook 已提交
1533
    case 5: /* MMU Fault status / MPU access permission.  */
1534 1535
        if (arm_feature(env, ARM_FEATURE_OMAPCP))
            op2 = 0;
B
bellard 已提交
1536 1537
        switch (op2) {
        case 0:
P
pbrook 已提交
1538 1539
            if (arm_feature(env, ARM_FEATURE_MPU))
                val = extended_mpu_ap_bits(val);
B
bellard 已提交
1540 1541 1542
            env->cp15.c5_data = val;
            break;
        case 1:
P
pbrook 已提交
1543 1544
            if (arm_feature(env, ARM_FEATURE_MPU))
                val = extended_mpu_ap_bits(val);
B
bellard 已提交
1545 1546
            env->cp15.c5_insn = val;
            break;
P
pbrook 已提交
1547 1548 1549 1550
        case 2:
            if (!arm_feature(env, ARM_FEATURE_MPU))
                goto bad_reg;
            env->cp15.c5_data = val;
B
bellard 已提交
1551
            break;
P
pbrook 已提交
1552 1553 1554 1555
        case 3:
            if (!arm_feature(env, ARM_FEATURE_MPU))
                goto bad_reg;
            env->cp15.c5_insn = val;
B
bellard 已提交
1556 1557 1558 1559 1560
            break;
        default:
            goto bad_reg;
        }
        break;
P
pbrook 已提交
1561 1562 1563 1564 1565 1566
    case 6: /* MMU Fault address / MPU base/size.  */
        if (arm_feature(env, ARM_FEATURE_MPU)) {
            if (crm >= 8)
                goto bad_reg;
            env->cp15.c6_region[crm] = val;
        } else {
1567 1568
            if (arm_feature(env, ARM_FEATURE_OMAPCP))
                op2 = 0;
P
pbrook 已提交
1569 1570 1571 1572
            switch (op2) {
            case 0:
                env->cp15.c6_data = val;
                break;
P
pbrook 已提交
1573 1574
            case 1: /* ??? This is WFAR on armv6 */
            case 2:
P
pbrook 已提交
1575 1576 1577 1578 1579 1580 1581
                env->cp15.c6_insn = val;
                break;
            default:
                goto bad_reg;
            }
        }
        break;
B
bellard 已提交
1582
    case 7: /* Cache control.  */
1583 1584
        env->cp15.c15_i_max = 0x000;
        env->cp15.c15_i_min = 0xff0;
1585 1586 1587 1588
        if (op1 != 0) {
            goto bad_reg;
        }
        /* No cache, so nothing to do except VA->PA translations. */
1589
        if (arm_feature(env, ARM_FEATURE_VAPA)) {
1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627
            switch (crm) {
            case 4:
                if (arm_feature(env, ARM_FEATURE_V7)) {
                    env->cp15.c7_par = val & 0xfffff6ff;
                } else {
                    env->cp15.c7_par = val & 0xfffff1ff;
                }
                break;
            case 8: {
                uint32_t phys_addr;
                target_ulong page_size;
                int prot;
                int ret, is_user = op2 & 2;
                int access_type = op2 & 1;

                if (op2 & 4) {
                    /* Other states are only available with TrustZone */
                    goto bad_reg;
                }
                ret = get_phys_addr(env, val, access_type, is_user,
                                    &phys_addr, &prot, &page_size);
                if (ret == 0) {
                    /* We do not set any attribute bits in the PAR */
                    if (page_size == (1 << 24)
                        && arm_feature(env, ARM_FEATURE_V7)) {
                        env->cp15.c7_par = (phys_addr & 0xff000000) | 1 << 1;
                    } else {
                        env->cp15.c7_par = phys_addr & 0xfffff000;
                    }
                } else {
                    env->cp15.c7_par = ((ret & (10 << 1)) >> 5) |
                                       ((ret & (12 << 1)) >> 6) |
                                       ((ret & 0xf) << 1) | 1;
                }
                break;
            }
            }
        }
B
bellard 已提交
1628 1629 1630
        break;
    case 8: /* MMU TLB control.  */
        switch (op2) {
1631 1632
        case 0: /* Invalidate all (TLBIALL) */
            tlb_flush(env, 1);
B
bellard 已提交
1633
            break;
1634
        case 1: /* Invalidate single TLB entry by MVA and ASID (TLBIMVA) */
P
Paul Brook 已提交
1635
            tlb_flush_page(env, val & TARGET_PAGE_MASK);
B
bellard 已提交
1636
            break;
1637
        case 2: /* Invalidate by ASID (TLBIASID) */
P
pbrook 已提交
1638 1639
            tlb_flush(env, val == 0);
            break;
1640 1641
        case 3: /* Invalidate single entry by MVA, all ASIDs (TLBIMVAA) */
            tlb_flush_page(env, val & TARGET_PAGE_MASK);
P
pbrook 已提交
1642
            break;
B
bellard 已提交
1643 1644 1645 1646
        default:
            goto bad_reg;
        }
        break;
P
pbrook 已提交
1647
    case 9:
1648 1649
        if (arm_feature(env, ARM_FEATURE_OMAPCP))
            break;
1650 1651
        if (arm_feature(env, ARM_FEATURE_STRONGARM))
            break; /* Ignore ReadBuffer access */
P
pbrook 已提交
1652 1653
        switch (crm) {
        case 0: /* Cache lockdown.  */
P
pbrook 已提交
1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673
	    switch (op1) {
	    case 0: /* L1 cache.  */
		switch (op2) {
		case 0:
		    env->cp15.c9_data = val;
		    break;
		case 1:
		    env->cp15.c9_insn = val;
		    break;
		default:
		    goto bad_reg;
		}
		break;
	    case 1: /* L2 cache.  */
		/* Ignore writes to L2 lockdown/auxiliary registers.  */
		break;
	    default:
		goto bad_reg;
	    }
	    break;
P
pbrook 已提交
1674 1675 1676
        case 1: /* TCM memory region registers.  */
            /* Not implemented.  */
            goto bad_reg;
1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751
        case 12: /* Performance monitor control */
            /* Performance monitors are implementation defined in v7,
             * but with an ARM recommended set of registers, which we
             * follow (although we don't actually implement any counters)
             */
            if (!arm_feature(env, ARM_FEATURE_V7)) {
                goto bad_reg;
            }
            switch (op2) {
            case 0: /* performance monitor control register */
                /* only the DP, X, D and E bits are writable */
                env->cp15.c9_pmcr &= ~0x39;
                env->cp15.c9_pmcr |= (val & 0x39);
                break;
            case 1: /* Count enable set register */
                val &= (1 << 31);
                env->cp15.c9_pmcnten |= val;
                break;
            case 2: /* Count enable clear */
                val &= (1 << 31);
                env->cp15.c9_pmcnten &= ~val;
                break;
            case 3: /* Overflow flag status */
                env->cp15.c9_pmovsr &= ~val;
                break;
            case 4: /* Software increment */
                /* RAZ/WI since we don't implement the software-count event */
                break;
            case 5: /* Event counter selection register */
                /* Since we don't implement any events, writing to this register
                 * is actually UNPREDICTABLE. So we choose to RAZ/WI.
                 */
                break;
            default:
                goto bad_reg;
            }
            break;
        case 13: /* Performance counters */
            if (!arm_feature(env, ARM_FEATURE_V7)) {
                goto bad_reg;
            }
            switch (op2) {
            case 0: /* Cycle count register: not implemented, so RAZ/WI */
                break;
            case 1: /* Event type select */
                env->cp15.c9_pmxevtyper = val & 0xff;
                break;
            case 2: /* Event count register */
                /* Unimplemented (we have no events), RAZ/WI */
                break;
            default:
                goto bad_reg;
            }
            break;
        case 14: /* Performance monitor control */
            if (!arm_feature(env, ARM_FEATURE_V7)) {
                goto bad_reg;
            }
            switch (op2) {
            case 0: /* user enable */
                env->cp15.c9_pmuserenr = val & 1;
                /* changes access rights for cp registers, so flush tbs */
                tb_flush(env);
                break;
            case 1: /* interrupt enable set */
                /* We have no event counters so only the C bit can be changed */
                val &= (1 << 31);
                env->cp15.c9_pminten |= val;
                break;
            case 2: /* interrupt enable clear */
                val &= (1 << 31);
                env->cp15.c9_pminten &= ~val;
                break;
            }
            break;
B
bellard 已提交
1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763
        default:
            goto bad_reg;
        }
        break;
    case 10: /* MMU TLB lockdown.  */
        /* ??? TLB lockdown not implemented.  */
        break;
    case 12: /* Reserved.  */
        goto bad_reg;
    case 13: /* Process ID.  */
        switch (op2) {
        case 0:
1764 1765 1766 1767 1768 1769
            /* Unlike real hardware the qemu TLB uses virtual addresses,
               not modified virtual addresses, so this causes a TLB flush.
             */
            if (env->cp15.c13_fcse != val)
              tlb_flush(env, 1);
            env->cp15.c13_fcse = val;
B
bellard 已提交
1770 1771
            break;
        case 1:
1772
            /* This changes the ASID, so do a TLB flush.  */
P
pbrook 已提交
1773 1774
            if (env->cp15.c13_context != val
                && !arm_feature(env, ARM_FEATURE_MPU))
1775 1776
              tlb_flush(env, 0);
            env->cp15.c13_context = val;
B
bellard 已提交
1777 1778 1779 1780 1781
            break;
        default:
            goto bad_reg;
        }
        break;
1782 1783 1784 1785 1786
    case 14: /* Generic timer */
        if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) {
            /* Dummy implementation: RAZ/WI for all */
            break;
        }
B
bellard 已提交
1787 1788
        goto bad_reg;
    case 15: /* Implementation specific.  */
1789
        if (arm_feature(env, ARM_FEATURE_XSCALE)) {
P
pbrook 已提交
1790
            if (op2 == 0 && crm == 1) {
1791 1792 1793 1794 1795
                if (env->cp15.c15_cpar != (val & 0x3fff)) {
                    /* Changes cp0 to cp13 behavior, so needs a TB flush.  */
                    tb_flush(env);
                    env->cp15.c15_cpar = val & 0x3fff;
                }
1796 1797 1798 1799
                break;
            }
            goto bad_reg;
        }
1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824
        if (arm_feature(env, ARM_FEATURE_OMAPCP)) {
            switch (crm) {
            case 0:
                break;
            case 1: /* Set TI925T configuration.  */
                env->cp15.c15_ticonfig = val & 0xe7;
                env->cp15.c0_cpuid = (val & (1 << 5)) ? /* OS_TYPE bit */
                        ARM_CPUID_TI915T : ARM_CPUID_TI925T;
                break;
            case 2: /* Set I_max.  */
                env->cp15.c15_i_max = val;
                break;
            case 3: /* Set I_min.  */
                env->cp15.c15_i_min = val;
                break;
            case 4: /* Set thread-ID.  */
                env->cp15.c15_threadid = val & 0xffff;
                break;
            case 8: /* Wait-for-interrupt (deprecated).  */
                cpu_interrupt(env, CPU_INTERRUPT_HALT);
                break;
            default:
                goto bad_reg;
            }
        }
1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838
        if (ARM_CPUID(env) == ARM_CPUID_CORTEXA9) {
            switch (crm) {
            case 0:
                if ((op1 == 0) && (op2 == 0)) {
                    env->cp15.c15_power_control = val;
                } else if ((op1 == 0) && (op2 == 1)) {
                    env->cp15.c15_diagnostic = val;
                } else if ((op1 == 0) && (op2 == 2)) {
                    env->cp15.c15_power_diagnostic = val;
                }
            default:
                break;
            }
        }
B
bellard 已提交
1839 1840 1841 1842 1843
        break;
    }
    return;
bad_reg:
    /* ??? For debugging only.  Should raise illegal instruction exception.  */
P
pbrook 已提交
1844 1845
    cpu_abort(env, "Unimplemented cp15 register write (c%d, c%d, {%d, %d})\n",
              (insn >> 16) & 0xf, crm, op1, op2);
B
bellard 已提交
1846 1847
}

1848
uint32_t HELPER(get_cp15)(CPUARMState *env, uint32_t insn)
B
bellard 已提交
1849
{
P
pbrook 已提交
1850 1851 1852
    int op1;
    int op2;
    int crm;
B
bellard 已提交
1853

P
pbrook 已提交
1854
    op1 = (insn >> 21) & 7;
B
bellard 已提交
1855
    op2 = (insn >> 5) & 7;
1856
    crm = insn & 0xf;
B
bellard 已提交
1857 1858
    switch ((insn >> 16) & 0xf) {
    case 0: /* ID codes.  */
P
pbrook 已提交
1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871
        switch (op1) {
        case 0:
            switch (crm) {
            case 0:
                switch (op2) {
                case 0: /* Device ID.  */
                    return env->cp15.c0_cpuid;
                case 1: /* Cache Type.  */
		    return env->cp15.c0_cachetype;
                case 2: /* TCM status.  */
                    return 0;
                case 3: /* TLB type register.  */
                    return 0; /* No lockable TLB entries.  */
1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891
                case 5: /* MPIDR */
                    /* The MPIDR was standardised in v7; prior to
                     * this it was implemented only in the 11MPCore.
                     * For all other pre-v7 cores it does not exist.
                     */
                    if (arm_feature(env, ARM_FEATURE_V7) ||
                        ARM_CPUID(env) == ARM_CPUID_ARM11MPCORE) {
                        int mpidr = env->cpu_index;
                        /* We don't support setting cluster ID ([8..11])
                         * so these bits always RAZ.
                         */
                        if (arm_feature(env, ARM_FEATURE_V7MP)) {
                            mpidr |= (1 << 31);
                            /* Cores which are uniprocessor (non-coherent)
                             * but still implement the MP extensions set
                             * bit 30. (For instance, A9UP.) However we do
                             * not currently model any of those cores.
                             */
                        }
                        return mpidr;
P
Paul Brook 已提交
1892
                    }
1893
                    /* otherwise fall through to the unimplemented-reg case */
P
pbrook 已提交
1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916
                default:
                    goto bad_reg;
                }
            case 1:
                if (!arm_feature(env, ARM_FEATURE_V6))
                    goto bad_reg;
                return env->cp15.c0_c1[op2];
            case 2:
                if (!arm_feature(env, ARM_FEATURE_V6))
                    goto bad_reg;
                return env->cp15.c0_c2[op2];
            case 3: case 4: case 5: case 6: case 7:
                return 0;
            default:
                goto bad_reg;
            }
        case 1:
            /* These registers aren't documented on arm11 cores.  However
               Linux looks at them anyway.  */
            if (!arm_feature(env, ARM_FEATURE_V6))
                goto bad_reg;
            if (crm != 0)
                goto bad_reg;
P
pbrook 已提交
1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930
            if (!arm_feature(env, ARM_FEATURE_V7))
                return 0;

            switch (op2) {
            case 0:
                return env->cp15.c0_ccsid[env->cp15.c0_cssel];
            case 1:
                return env->cp15.c0_clid;
            case 7:
                return 0;
            }
            goto bad_reg;
        case 2:
            if (op2 != 0 || crm != 0)
1931
                goto bad_reg;
P
pbrook 已提交
1932
            return env->cp15.c0_cssel;
P
pbrook 已提交
1933 1934
        default:
            goto bad_reg;
B
bellard 已提交
1935 1936
        }
    case 1: /* System configuration.  */
1937 1938 1939 1940
        if (arm_feature(env, ARM_FEATURE_V7)
            && op1 == 0 && crm == 1 && op2 == 0) {
            return env->cp15.c1_scr;
        }
1941 1942
        if (arm_feature(env, ARM_FEATURE_OMAPCP))
            op2 = 0;
B
bellard 已提交
1943 1944 1945 1946
        switch (op2) {
        case 0: /* Control register.  */
            return env->cp15.c1_sys;
        case 1: /* Auxiliary control register.  */
1947
            if (arm_feature(env, ARM_FEATURE_XSCALE))
1948
                return env->cp15.c1_xscaleauxcr;
P
pbrook 已提交
1949 1950 1951 1952 1953 1954
            if (!arm_feature(env, ARM_FEATURE_AUXCR))
                goto bad_reg;
            switch (ARM_CPUID(env)) {
            case ARM_CPUID_ARM1026:
                return 1;
            case ARM_CPUID_ARM1136:
B
balrog 已提交
1955
            case ARM_CPUID_ARM1136_R2:
1956
            case ARM_CPUID_ARM1176:
P
pbrook 已提交
1957 1958 1959 1960
                return 7;
            case ARM_CPUID_ARM11MPCORE:
                return 1;
            case ARM_CPUID_CORTEXA8:
1961
                return 2;
P
Paul Brook 已提交
1962
            case ARM_CPUID_CORTEXA9:
P
Peter Maydell 已提交
1963
            case ARM_CPUID_CORTEXA15:
P
Paul Brook 已提交
1964
                return 0;
P
pbrook 已提交
1965 1966 1967
            default:
                goto bad_reg;
            }
B
bellard 已提交
1968
        case 2: /* Coprocessor access register.  */
1969 1970
            if (arm_feature(env, ARM_FEATURE_XSCALE))
                goto bad_reg;
B
bellard 已提交
1971 1972 1973 1974
            return env->cp15.c1_coproc;
        default:
            goto bad_reg;
        }
P
pbrook 已提交
1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987
    case 2: /* MMU Page table control / MPU cache control.  */
        if (arm_feature(env, ARM_FEATURE_MPU)) {
            switch (op2) {
            case 0:
                return env->cp15.c2_data;
                break;
            case 1:
                return env->cp15.c2_insn;
                break;
            default:
                goto bad_reg;
            }
        } else {
P
pbrook 已提交
1988 1989 1990 1991 1992 1993
	    switch (op2) {
	    case 0:
		return env->cp15.c2_base0;
	    case 1:
		return env->cp15.c2_base1;
	    case 2:
1994
                return env->cp15.c2_control;
P
pbrook 已提交
1995 1996 1997 1998
	    default:
		goto bad_reg;
	    }
	}
P
pbrook 已提交
1999
    case 3: /* MMU Domain access control / MPU write buffer control.  */
B
bellard 已提交
2000 2001 2002
        return env->cp15.c3;
    case 4: /* Reserved.  */
        goto bad_reg;
P
pbrook 已提交
2003
    case 5: /* MMU Fault status / MPU access permission.  */
2004 2005
        if (arm_feature(env, ARM_FEATURE_OMAPCP))
            op2 = 0;
B
bellard 已提交
2006 2007
        switch (op2) {
        case 0:
P
pbrook 已提交
2008 2009
            if (arm_feature(env, ARM_FEATURE_MPU))
                return simple_mpu_ap_bits(env->cp15.c5_data);
B
bellard 已提交
2010 2011
            return env->cp15.c5_data;
        case 1:
P
pbrook 已提交
2012
            if (arm_feature(env, ARM_FEATURE_MPU))
2013
                return simple_mpu_ap_bits(env->cp15.c5_insn);
P
pbrook 已提交
2014 2015 2016 2017 2018 2019 2020 2021
            return env->cp15.c5_insn;
        case 2:
            if (!arm_feature(env, ARM_FEATURE_MPU))
                goto bad_reg;
            return env->cp15.c5_data;
        case 3:
            if (!arm_feature(env, ARM_FEATURE_MPU))
                goto bad_reg;
B
bellard 已提交
2022 2023 2024 2025
            return env->cp15.c5_insn;
        default:
            goto bad_reg;
        }
P
pbrook 已提交
2026
    case 6: /* MMU Fault address.  */
P
pbrook 已提交
2027
        if (arm_feature(env, ARM_FEATURE_MPU)) {
P
pbrook 已提交
2028
            if (crm >= 8)
P
pbrook 已提交
2029
                goto bad_reg;
P
pbrook 已提交
2030
            return env->cp15.c6_region[crm];
P
pbrook 已提交
2031
        } else {
2032 2033
            if (arm_feature(env, ARM_FEATURE_OMAPCP))
                op2 = 0;
P
pbrook 已提交
2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
	    switch (op2) {
	    case 0:
		return env->cp15.c6_data;
	    case 1:
		if (arm_feature(env, ARM_FEATURE_V6)) {
		    /* Watchpoint Fault Adrress.  */
		    return 0; /* Not implemented.  */
		} else {
		    /* Instruction Fault Adrress.  */
		    /* Arm9 doesn't have an IFAR, but implementing it anyway
		       shouldn't do any harm.  */
		    return env->cp15.c6_insn;
		}
	    case 2:
		if (arm_feature(env, ARM_FEATURE_V6)) {
		    /* Instruction Fault Adrress.  */
		    return env->cp15.c6_insn;
		} else {
		    goto bad_reg;
		}
	    default:
		goto bad_reg;
	    }
B
bellard 已提交
2057 2058
        }
    case 7: /* Cache control.  */
2059 2060 2061
        if (crm == 4 && op1 == 0 && op2 == 0) {
            return env->cp15.c7_par;
        }
P
pbrook 已提交
2062 2063
        /* FIXME: Should only clear Z flag if destination is r15.  */
        env->ZF = 0;
B
bellard 已提交
2064 2065 2066
        return 0;
    case 8: /* MMU TLB control.  */
        goto bad_reg;
2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083
    case 9:
        switch (crm) {
        case 0: /* Cache lockdown */
            switch (op1) {
            case 0: /* L1 cache.  */
                if (arm_feature(env, ARM_FEATURE_OMAPCP)) {
                    return 0;
                }
                switch (op2) {
                case 0:
                    return env->cp15.c9_data;
                case 1:
                    return env->cp15.c9_insn;
                default:
                    goto bad_reg;
                }
            case 1: /* L2 cache */
P
Peter Maydell 已提交
2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101
                /* L2 Lockdown and Auxiliary control.  */
                switch (op2) {
                case 0:
                    /* L2 cache lockdown (A8 only) */
                    return 0;
                case 2:
                    /* L2 cache auxiliary control (A8) or control (A15) */
                    if (ARM_CPUID(env) == ARM_CPUID_CORTEXA15) {
                        /* Linux wants the number of processors from here.
                         * Might as well set the interrupt-controller bit too.
                         */
                        return ((smp_cpus - 1) << 24) | (1 << 23);
                    }
                    return 0;
                case 3:
                    /* L2 cache extended control (A15) */
                    return 0;
                default:
2102 2103 2104 2105 2106 2107 2108 2109 2110 2111
                    goto bad_reg;
                }
            default:
                goto bad_reg;
            }
            break;
        case 12: /* Performance monitor control */
            if (!arm_feature(env, ARM_FEATURE_V7)) {
                goto bad_reg;
            }
P
pbrook 已提交
2112
            switch (op2) {
2113 2114 2115 2116 2117 2118 2119 2120 2121 2122
            case 0: /* performance monitor control register */
                return env->cp15.c9_pmcr;
            case 1: /* count enable set */
            case 2: /* count enable clear */
                return env->cp15.c9_pmcnten;
            case 3: /* overflow flag status */
                return env->cp15.c9_pmovsr;
            case 4: /* software increment */
            case 5: /* event counter selection register */
                return 0; /* Unimplemented, RAZ/WI */
P
pbrook 已提交
2123 2124 2125
            default:
                goto bad_reg;
            }
2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137
        case 13: /* Performance counters */
            if (!arm_feature(env, ARM_FEATURE_V7)) {
                goto bad_reg;
            }
            switch (op2) {
            case 1: /* Event type select */
                return env->cp15.c9_pmxevtyper;
            case 0: /* Cycle count register */
            case 2: /* Event count register */
                /* Unimplemented, so RAZ/WI */
                return 0;
            default:
P
pbrook 已提交
2138
                goto bad_reg;
2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152
            }
        case 14: /* Performance monitor control */
            if (!arm_feature(env, ARM_FEATURE_V7)) {
                goto bad_reg;
            }
            switch (op2) {
            case 0: /* user enable */
                return env->cp15.c9_pmuserenr;
            case 1: /* interrupt enable set */
            case 2: /* interrupt enable clear */
                return env->cp15.c9_pminten;
            default:
                goto bad_reg;
            }
B
bellard 已提交
2153 2154 2155
        default:
            goto bad_reg;
        }
2156
        break;
B
bellard 已提交
2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171
    case 10: /* MMU TLB lockdown.  */
        /* ??? TLB lockdown not implemented.  */
        return 0;
    case 11: /* TCM DMA control.  */
    case 12: /* Reserved.  */
        goto bad_reg;
    case 13: /* Process ID.  */
        switch (op2) {
        case 0:
            return env->cp15.c13_fcse;
        case 1:
            return env->cp15.c13_context;
        default:
            goto bad_reg;
        }
2172 2173 2174 2175 2176
    case 14: /* Generic timer */
        if (arm_feature(env, ARM_FEATURE_GENERIC_TIMER)) {
            /* Dummy implementation: RAZ/WI for all */
            return 0;
        }
B
bellard 已提交
2177 2178
        goto bad_reg;
    case 15: /* Implementation specific.  */
2179
        if (arm_feature(env, ARM_FEATURE_XSCALE)) {
2180
            if (op2 == 0 && crm == 1)
2181 2182 2183 2184
                return env->cp15.c15_cpar;

            goto bad_reg;
        }
2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199
        if (arm_feature(env, ARM_FEATURE_OMAPCP)) {
            switch (crm) {
            case 0:
                return 0;
            case 1: /* Read TI925T configuration.  */
                return env->cp15.c15_ticonfig;
            case 2: /* Read I_max.  */
                return env->cp15.c15_i_max;
            case 3: /* Read I_min.  */
                return env->cp15.c15_i_min;
            case 4: /* Read thread-ID.  */
                return env->cp15.c15_threadid;
            case 8: /* TI925T_status */
                return 0;
            }
B
balrog 已提交
2200 2201 2202 2203
            /* TODO: Peripheral port remap register:
             * On OMAP2 mcr p15, 0, rn, c15, c2, 4 sets up the interrupt
             * controller base address at $rn & ~0xfff and map size of
             * 0x200 << ($rn & 0xfff), when MMU is off.  */
2204 2205
            goto bad_reg;
        }
2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239
        if (ARM_CPUID(env) == ARM_CPUID_CORTEXA9) {
            switch (crm) {
            case 0:
                if ((op1 == 4) && (op2 == 0)) {
                    /* The config_base_address should hold the value of
                     * the peripheral base. ARM should get this from a CPU
                     * object property, but that support isn't available in
                     * December 2011. Default to 0 for now and board models
                     * that care can set it by a private hook */
                    return env->cp15.c15_config_base_address;
                } else if ((op1 == 0) && (op2 == 0)) {
                    /* power_control should be set to maximum latency. Again,
                       default to 0 and set by private hook */
                    return env->cp15.c15_power_control;
                } else if ((op1 == 0) && (op2 == 1)) {
                    return env->cp15.c15_diagnostic;
                } else if ((op1 == 0) && (op2 == 2)) {
                    return env->cp15.c15_power_diagnostic;
                }
                break;
            case 1: /* NEON Busy */
                return 0;
            case 5: /* tlb lockdown */
            case 6:
            case 7:
                if ((op1 == 5) && (op2 == 2)) {
                    return 0;
                }
                break;
            default:
                break;
            }
            goto bad_reg;
        }
B
bellard 已提交
2240 2241 2242 2243
        return 0;
    }
bad_reg:
    /* ??? For debugging only.  Should raise illegal instruction exception.  */
P
pbrook 已提交
2244 2245
    cpu_abort(env, "Unimplemented cp15 register read (c%d, c%d, {%d, %d})\n",
              (insn >> 16) & 0xf, crm, op1, op2);
B
bellard 已提交
2246 2247 2248
    return 0;
}

2249
void HELPER(set_r13_banked)(CPUARMState *env, uint32_t mode, uint32_t val)
P
pbrook 已提交
2250
{
2251 2252 2253
    if ((env->uncached_cpsr & CPSR_M) == mode) {
        env->regs[13] = val;
    } else {
2254
        env->banked_r13[bank_number(env, mode)] = val;
2255
    }
P
pbrook 已提交
2256 2257
}

2258
uint32_t HELPER(get_r13_banked)(CPUARMState *env, uint32_t mode)
P
pbrook 已提交
2259
{
2260 2261 2262
    if ((env->uncached_cpsr & CPSR_M) == mode) {
        return env->regs[13];
    } else {
2263
        return env->banked_r13[bank_number(env, mode)];
2264
    }
P
pbrook 已提交
2265 2266
}

2267
uint32_t HELPER(v7m_mrs)(CPUARMState *env, uint32_t reg)
P
pbrook 已提交
2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
{
    switch (reg) {
    case 0: /* APSR */
        return xpsr_read(env) & 0xf8000000;
    case 1: /* IAPSR */
        return xpsr_read(env) & 0xf80001ff;
    case 2: /* EAPSR */
        return xpsr_read(env) & 0xff00fc00;
    case 3: /* xPSR */
        return xpsr_read(env) & 0xff00fdff;
    case 5: /* IPSR */
        return xpsr_read(env) & 0x000001ff;
    case 6: /* EPSR */
        return xpsr_read(env) & 0x0700fc00;
    case 7: /* IEPSR */
        return xpsr_read(env) & 0x0700edff;
    case 8: /* MSP */
        return env->v7m.current_sp ? env->v7m.other_sp : env->regs[13];
    case 9: /* PSP */
        return env->v7m.current_sp ? env->regs[13] : env->v7m.other_sp;
    case 16: /* PRIMASK */
        return (env->uncached_cpsr & CPSR_I) != 0;
2290 2291
    case 17: /* BASEPRI */
    case 18: /* BASEPRI_MAX */
P
pbrook 已提交
2292
        return env->v7m.basepri;
2293 2294
    case 19: /* FAULTMASK */
        return (env->uncached_cpsr & CPSR_F) != 0;
P
pbrook 已提交
2295 2296 2297 2298 2299 2300 2301 2302 2303
    case 20: /* CONTROL */
        return env->v7m.control;
    default:
        /* ??? For debugging only.  */
        cpu_abort(env, "Unimplemented system register read (%d)\n", reg);
        return 0;
    }
}

2304
void HELPER(v7m_msr)(CPUARMState *env, uint32_t reg, uint32_t val)
P
pbrook 已提交
2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345
{
    switch (reg) {
    case 0: /* APSR */
        xpsr_write(env, val, 0xf8000000);
        break;
    case 1: /* IAPSR */
        xpsr_write(env, val, 0xf8000000);
        break;
    case 2: /* EAPSR */
        xpsr_write(env, val, 0xfe00fc00);
        break;
    case 3: /* xPSR */
        xpsr_write(env, val, 0xfe00fc00);
        break;
    case 5: /* IPSR */
        /* IPSR bits are readonly.  */
        break;
    case 6: /* EPSR */
        xpsr_write(env, val, 0x0600fc00);
        break;
    case 7: /* IEPSR */
        xpsr_write(env, val, 0x0600fc00);
        break;
    case 8: /* MSP */
        if (env->v7m.current_sp)
            env->v7m.other_sp = val;
        else
            env->regs[13] = val;
        break;
    case 9: /* PSP */
        if (env->v7m.current_sp)
            env->regs[13] = val;
        else
            env->v7m.other_sp = val;
        break;
    case 16: /* PRIMASK */
        if (val & 1)
            env->uncached_cpsr |= CPSR_I;
        else
            env->uncached_cpsr &= ~CPSR_I;
        break;
2346
    case 17: /* BASEPRI */
P
pbrook 已提交
2347 2348
        env->v7m.basepri = val & 0xff;
        break;
2349
    case 18: /* BASEPRI_MAX */
P
pbrook 已提交
2350 2351 2352 2353
        val &= 0xff;
        if (val != 0 && (val < env->v7m.basepri || env->v7m.basepri == 0))
            env->v7m.basepri = val;
        break;
2354 2355 2356 2357 2358 2359
    case 19: /* FAULTMASK */
        if (val & 1)
            env->uncached_cpsr |= CPSR_F;
        else
            env->uncached_cpsr &= ~CPSR_F;
        break;
P
pbrook 已提交
2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370
    case 20: /* CONTROL */
        env->v7m.control = val & 3;
        switch_v7m_sp(env, (val & 2) != 0);
        break;
    default:
        /* ??? For debugging only.  */
        cpu_abort(env, "Unimplemented system register write (%d)\n", reg);
        return;
    }
}

2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384
void cpu_arm_set_cp_io(CPUARMState *env, int cpnum,
                ARMReadCPFunc *cp_read, ARMWriteCPFunc *cp_write,
                void *opaque)
{
    if (cpnum < 0 || cpnum > 14) {
        cpu_abort(env, "Bad coprocessor number: %i\n", cpnum);
        return;
    }

    env->cp[cpnum].cp_read = cp_read;
    env->cp[cpnum].cp_write = cp_write;
    env->cp[cpnum].opaque = opaque;
}

B
bellard 已提交
2385
#endif
P
pbrook 已提交
2386 2387 2388 2389 2390 2391 2392

/* Note that signed overflow is undefined in C.  The following routines are
   careful to use unsigned types where modulo arithmetic is required.
   Failure to do so _will_ break on newer gcc.  */

/* Signed saturating arithmetic.  */

A
aurel32 已提交
2393
/* Perform 16-bit signed saturating addition.  */
P
pbrook 已提交
2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407
static inline uint16_t add16_sat(uint16_t a, uint16_t b)
{
    uint16_t res;

    res = a + b;
    if (((res ^ a) & 0x8000) && !((a ^ b) & 0x8000)) {
        if (a & 0x8000)
            res = 0x8000;
        else
            res = 0x7fff;
    }
    return res;
}

A
aurel32 已提交
2408
/* Perform 8-bit signed saturating addition.  */
P
pbrook 已提交
2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422
static inline uint8_t add8_sat(uint8_t a, uint8_t b)
{
    uint8_t res;

    res = a + b;
    if (((res ^ a) & 0x80) && !((a ^ b) & 0x80)) {
        if (a & 0x80)
            res = 0x80;
        else
            res = 0x7f;
    }
    return res;
}

A
aurel32 已提交
2423
/* Perform 16-bit signed saturating subtraction.  */
P
pbrook 已提交
2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437
static inline uint16_t sub16_sat(uint16_t a, uint16_t b)
{
    uint16_t res;

    res = a - b;
    if (((res ^ a) & 0x8000) && ((a ^ b) & 0x8000)) {
        if (a & 0x8000)
            res = 0x8000;
        else
            res = 0x7fff;
    }
    return res;
}

A
aurel32 已提交
2438
/* Perform 8-bit signed saturating subtraction.  */
P
pbrook 已提交
2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461
static inline uint8_t sub8_sat(uint8_t a, uint8_t b)
{
    uint8_t res;

    res = a - b;
    if (((res ^ a) & 0x80) && ((a ^ b) & 0x80)) {
        if (a & 0x80)
            res = 0x80;
        else
            res = 0x7f;
    }
    return res;
}

#define ADD16(a, b, n) RESULT(add16_sat(a, b), n, 16);
#define SUB16(a, b, n) RESULT(sub16_sat(a, b), n, 16);
#define ADD8(a, b, n)  RESULT(add8_sat(a, b), n, 8);
#define SUB8(a, b, n)  RESULT(sub8_sat(a, b), n, 8);
#define PFX q

#include "op_addsub.h"

/* Unsigned saturating arithmetic.  */
P
pbrook 已提交
2462
static inline uint16_t add16_usat(uint16_t a, uint16_t b)
P
pbrook 已提交
2463 2464 2465 2466 2467 2468 2469 2470
{
    uint16_t res;
    res = a + b;
    if (res < a)
        res = 0xffff;
    return res;
}

P
pbrook 已提交
2471
static inline uint16_t sub16_usat(uint16_t a, uint16_t b)
P
pbrook 已提交
2472
{
2473
    if (a > b)
P
pbrook 已提交
2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489
        return a - b;
    else
        return 0;
}

static inline uint8_t add8_usat(uint8_t a, uint8_t b)
{
    uint8_t res;
    res = a + b;
    if (res < a)
        res = 0xff;
    return res;
}

static inline uint8_t sub8_usat(uint8_t a, uint8_t b)
{
2490
    if (a > b)
P
pbrook 已提交
2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506
        return a - b;
    else
        return 0;
}

#define ADD16(a, b, n) RESULT(add16_usat(a, b), n, 16);
#define SUB16(a, b, n) RESULT(sub16_usat(a, b), n, 16);
#define ADD8(a, b, n)  RESULT(add8_usat(a, b), n, 8);
#define SUB8(a, b, n)  RESULT(sub8_usat(a, b), n, 8);
#define PFX uq

#include "op_addsub.h"

/* Signed modulo arithmetic.  */
#define SARITH16(a, b, n, op) do { \
    int32_t sum; \
2507
    sum = (int32_t)(int16_t)(a) op (int32_t)(int16_t)(b); \
P
pbrook 已提交
2508 2509 2510 2511 2512 2513 2514
    RESULT(sum, n, 16); \
    if (sum >= 0) \
        ge |= 3 << (n * 2); \
    } while(0)

#define SARITH8(a, b, n, op) do { \
    int32_t sum; \
2515
    sum = (int32_t)(int8_t)(a) op (int32_t)(int8_t)(b); \
P
pbrook 已提交
2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535
    RESULT(sum, n, 8); \
    if (sum >= 0) \
        ge |= 1 << n; \
    } while(0)


#define ADD16(a, b, n) SARITH16(a, b, n, +)
#define SUB16(a, b, n) SARITH16(a, b, n, -)
#define ADD8(a, b, n)  SARITH8(a, b, n, +)
#define SUB8(a, b, n)  SARITH8(a, b, n, -)
#define PFX s
#define ARITH_GE

#include "op_addsub.h"

/* Unsigned modulo arithmetic.  */
#define ADD16(a, b, n) do { \
    uint32_t sum; \
    sum = (uint32_t)(uint16_t)(a) + (uint32_t)(uint16_t)(b); \
    RESULT(sum, n, 16); \
2536
    if ((sum >> 16) == 1) \
P
pbrook 已提交
2537 2538 2539 2540 2541 2542 2543
        ge |= 3 << (n * 2); \
    } while(0)

#define ADD8(a, b, n) do { \
    uint32_t sum; \
    sum = (uint32_t)(uint8_t)(a) + (uint32_t)(uint8_t)(b); \
    RESULT(sum, n, 8); \
2544 2545
    if ((sum >> 8) == 1) \
        ge |= 1 << n; \
P
pbrook 已提交
2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560
    } while(0)

#define SUB16(a, b, n) do { \
    uint32_t sum; \
    sum = (uint32_t)(uint16_t)(a) - (uint32_t)(uint16_t)(b); \
    RESULT(sum, n, 16); \
    if ((sum >> 16) == 0) \
        ge |= 3 << (n * 2); \
    } while(0)

#define SUB8(a, b, n) do { \
    uint32_t sum; \
    sum = (uint32_t)(uint8_t)(a) - (uint32_t)(uint8_t)(b); \
    RESULT(sum, n, 8); \
    if ((sum >> 8) == 0) \
2561
        ge |= 1 << n; \
P
pbrook 已提交
2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630
    } while(0)

#define PFX u
#define ARITH_GE

#include "op_addsub.h"

/* Halved signed arithmetic.  */
#define ADD16(a, b, n) \
  RESULT(((int32_t)(int16_t)(a) + (int32_t)(int16_t)(b)) >> 1, n, 16)
#define SUB16(a, b, n) \
  RESULT(((int32_t)(int16_t)(a) - (int32_t)(int16_t)(b)) >> 1, n, 16)
#define ADD8(a, b, n) \
  RESULT(((int32_t)(int8_t)(a) + (int32_t)(int8_t)(b)) >> 1, n, 8)
#define SUB8(a, b, n) \
  RESULT(((int32_t)(int8_t)(a) - (int32_t)(int8_t)(b)) >> 1, n, 8)
#define PFX sh

#include "op_addsub.h"

/* Halved unsigned arithmetic.  */
#define ADD16(a, b, n) \
  RESULT(((uint32_t)(uint16_t)(a) + (uint32_t)(uint16_t)(b)) >> 1, n, 16)
#define SUB16(a, b, n) \
  RESULT(((uint32_t)(uint16_t)(a) - (uint32_t)(uint16_t)(b)) >> 1, n, 16)
#define ADD8(a, b, n) \
  RESULT(((uint32_t)(uint8_t)(a) + (uint32_t)(uint8_t)(b)) >> 1, n, 8)
#define SUB8(a, b, n) \
  RESULT(((uint32_t)(uint8_t)(a) - (uint32_t)(uint8_t)(b)) >> 1, n, 8)
#define PFX uh

#include "op_addsub.h"

static inline uint8_t do_usad(uint8_t a, uint8_t b)
{
    if (a > b)
        return a - b;
    else
        return b - a;
}

/* Unsigned sum of absolute byte differences.  */
uint32_t HELPER(usad8)(uint32_t a, uint32_t b)
{
    uint32_t sum;
    sum = do_usad(a, b);
    sum += do_usad(a >> 8, b >> 8);
    sum += do_usad(a >> 16, b >>16);
    sum += do_usad(a >> 24, b >> 24);
    return sum;
}

/* For ARMv6 SEL instruction.  */
uint32_t HELPER(sel_flags)(uint32_t flags, uint32_t a, uint32_t b)
{
    uint32_t mask;

    mask = 0;
    if (flags & 1)
        mask |= 0xff;
    if (flags & 2)
        mask |= 0xff00;
    if (flags & 4)
        mask |= 0xff0000;
    if (flags & 8)
        mask |= 0xff000000;
    return (a & mask) | (b & ~mask);
}

P
pbrook 已提交
2631 2632 2633 2634
uint32_t HELPER(logicq_cc)(uint64_t val)
{
    return (val >> 32) | (val != 0);
}
P
pbrook 已提交
2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650

/* VFP support.  We follow the convention used for VFP instrunctions:
   Single precition routines have a "s" suffix, double precision a
   "d" suffix.  */

/* Convert host exception flags to vfp form.  */
static inline int vfp_exceptbits_from_host(int host_bits)
{
    int target_bits = 0;

    if (host_bits & float_flag_invalid)
        target_bits |= 1;
    if (host_bits & float_flag_divbyzero)
        target_bits |= 2;
    if (host_bits & float_flag_overflow)
        target_bits |= 4;
2651
    if (host_bits & (float_flag_underflow | float_flag_output_denormal))
P
pbrook 已提交
2652 2653 2654
        target_bits |= 8;
    if (host_bits & float_flag_inexact)
        target_bits |= 0x10;
2655 2656
    if (host_bits & float_flag_input_denormal)
        target_bits |= 0x80;
P
pbrook 已提交
2657 2658 2659
    return target_bits;
}

2660
uint32_t HELPER(vfp_get_fpscr)(CPUARMState *env)
P
pbrook 已提交
2661 2662 2663 2664 2665 2666 2667 2668
{
    int i;
    uint32_t fpscr;

    fpscr = (env->vfp.xregs[ARM_VFP_FPSCR] & 0xffc8ffff)
            | (env->vfp.vec_len << 16)
            | (env->vfp.vec_stride << 20);
    i = get_float_exception_flags(&env->vfp.fp_status);
2669
    i |= get_float_exception_flags(&env->vfp.standard_fp_status);
P
pbrook 已提交
2670 2671 2672 2673
    fpscr |= vfp_exceptbits_from_host(i);
    return fpscr;
}

2674
uint32_t vfp_get_fpscr(CPUARMState *env)
2675 2676 2677 2678
{
    return HELPER(vfp_get_fpscr)(env);
}

P
pbrook 已提交
2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693
/* Convert vfp exception flags to target form.  */
static inline int vfp_exceptbits_to_host(int target_bits)
{
    int host_bits = 0;

    if (target_bits & 1)
        host_bits |= float_flag_invalid;
    if (target_bits & 2)
        host_bits |= float_flag_divbyzero;
    if (target_bits & 4)
        host_bits |= float_flag_overflow;
    if (target_bits & 8)
        host_bits |= float_flag_underflow;
    if (target_bits & 0x10)
        host_bits |= float_flag_inexact;
2694 2695
    if (target_bits & 0x80)
        host_bits |= float_flag_input_denormal;
P
pbrook 已提交
2696 2697 2698
    return host_bits;
}

2699
void HELPER(vfp_set_fpscr)(CPUARMState *env, uint32_t val)
P
pbrook 已提交
2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727
{
    int i;
    uint32_t changed;

    changed = env->vfp.xregs[ARM_VFP_FPSCR];
    env->vfp.xregs[ARM_VFP_FPSCR] = (val & 0xffc8ffff);
    env->vfp.vec_len = (val >> 16) & 7;
    env->vfp.vec_stride = (val >> 20) & 3;

    changed ^= val;
    if (changed & (3 << 22)) {
        i = (val >> 22) & 3;
        switch (i) {
        case 0:
            i = float_round_nearest_even;
            break;
        case 1:
            i = float_round_up;
            break;
        case 2:
            i = float_round_down;
            break;
        case 3:
            i = float_round_to_zero;
            break;
        }
        set_float_rounding_mode(i, &env->vfp.fp_status);
    }
2728
    if (changed & (1 << 24)) {
2729
        set_flush_to_zero((val & (1 << 24)) != 0, &env->vfp.fp_status);
2730 2731
        set_flush_inputs_to_zero((val & (1 << 24)) != 0, &env->vfp.fp_status);
    }
P
pbrook 已提交
2732 2733
    if (changed & (1 << 25))
        set_default_nan_mode((val & (1 << 25)) != 0, &env->vfp.fp_status);
P
pbrook 已提交
2734

2735
    i = vfp_exceptbits_to_host(val);
P
pbrook 已提交
2736
    set_float_exception_flags(i, &env->vfp.fp_status);
2737
    set_float_exception_flags(0, &env->vfp.standard_fp_status);
P
pbrook 已提交
2738 2739
}

2740
void vfp_set_fpscr(CPUARMState *env, uint32_t val)
2741 2742 2743 2744
{
    HELPER(vfp_set_fpscr)(env, val);
}

P
pbrook 已提交
2745 2746 2747
#define VFP_HELPER(name, p) HELPER(glue(glue(vfp_,name),p))

#define VFP_BINOP(name) \
2748
float32 VFP_HELPER(name, s)(float32 a, float32 b, void *fpstp) \
P
pbrook 已提交
2749
{ \
2750 2751
    float_status *fpst = fpstp; \
    return float32_ ## name(a, b, fpst); \
P
pbrook 已提交
2752
} \
2753
float64 VFP_HELPER(name, d)(float64 a, float64 b, void *fpstp) \
P
pbrook 已提交
2754
{ \
2755 2756
    float_status *fpst = fpstp; \
    return float64_ ## name(a, b, fpst); \
P
pbrook 已提交
2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770
}
VFP_BINOP(add)
VFP_BINOP(sub)
VFP_BINOP(mul)
VFP_BINOP(div)
#undef VFP_BINOP

float32 VFP_HELPER(neg, s)(float32 a)
{
    return float32_chs(a);
}

float64 VFP_HELPER(neg, d)(float64 a)
{
2771
    return float64_chs(a);
P
pbrook 已提交
2772 2773 2774 2775 2776 2777 2778 2779 2780
}

float32 VFP_HELPER(abs, s)(float32 a)
{
    return float32_abs(a);
}

float64 VFP_HELPER(abs, d)(float64 a)
{
2781
    return float64_abs(a);
P
pbrook 已提交
2782 2783
}

2784
float32 VFP_HELPER(sqrt, s)(float32 a, CPUARMState *env)
P
pbrook 已提交
2785 2786 2787 2788
{
    return float32_sqrt(a, &env->vfp.fp_status);
}

2789
float64 VFP_HELPER(sqrt, d)(float64 a, CPUARMState *env)
P
pbrook 已提交
2790 2791 2792 2793 2794 2795
{
    return float64_sqrt(a, &env->vfp.fp_status);
}

/* XXX: check quiet/signaling case */
#define DO_VFP_cmp(p, type) \
2796
void VFP_HELPER(cmp, p)(type a, type b, CPUARMState *env)  \
P
pbrook 已提交
2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807
{ \
    uint32_t flags; \
    switch(type ## _compare_quiet(a, b, &env->vfp.fp_status)) { \
    case 0: flags = 0x6; break; \
    case -1: flags = 0x8; break; \
    case 1: flags = 0x2; break; \
    default: case 2: flags = 0x3; break; \
    } \
    env->vfp.xregs[ARM_VFP_FPSCR] = (flags << 28) \
        | (env->vfp.xregs[ARM_VFP_FPSCR] & 0x0fffffff); \
} \
2808
void VFP_HELPER(cmpe, p)(type a, type b, CPUARMState *env) \
P
pbrook 已提交
2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823
{ \
    uint32_t flags; \
    switch(type ## _compare(a, b, &env->vfp.fp_status)) { \
    case 0: flags = 0x6; break; \
    case -1: flags = 0x8; break; \
    case 1: flags = 0x2; break; \
    default: case 2: flags = 0x3; break; \
    } \
    env->vfp.xregs[ARM_VFP_FPSCR] = (flags << 28) \
        | (env->vfp.xregs[ARM_VFP_FPSCR] & 0x0fffffff); \
}
DO_VFP_cmp(s, float32)
DO_VFP_cmp(d, float64)
#undef DO_VFP_cmp

2824
/* Integer to float and float to integer conversions */
P
pbrook 已提交
2825

2826 2827 2828 2829
#define CONV_ITOF(name, fsz, sign) \
    float##fsz HELPER(name)(uint32_t x, void *fpstp) \
{ \
    float_status *fpst = fpstp; \
2830
    return sign##int32_to_##float##fsz((sign##int32_t)x, fpst); \
P
pbrook 已提交
2831 2832
}

2833 2834 2835 2836 2837 2838 2839 2840 2841
#define CONV_FTOI(name, fsz, sign, round) \
uint32_t HELPER(name)(float##fsz x, void *fpstp) \
{ \
    float_status *fpst = fpstp; \
    if (float##fsz##_is_any_nan(x)) { \
        float_raise(float_flag_invalid, fpst); \
        return 0; \
    } \
    return float##fsz##_to_##sign##int32##round(x, fpst); \
P
pbrook 已提交
2842 2843
}

2844 2845 2846 2847
#define FLOAT_CONVS(name, p, fsz, sign) \
CONV_ITOF(vfp_##name##to##p, fsz, sign) \
CONV_FTOI(vfp_to##name##p, fsz, sign, ) \
CONV_FTOI(vfp_to##name##z##p, fsz, sign, _round_to_zero)
P
pbrook 已提交
2848

2849 2850 2851 2852
FLOAT_CONVS(si, s, 32, )
FLOAT_CONVS(si, d, 64, )
FLOAT_CONVS(ui, s, 32, u)
FLOAT_CONVS(ui, d, 64, u)
P
pbrook 已提交
2853

2854 2855 2856
#undef CONV_ITOF
#undef CONV_FTOI
#undef FLOAT_CONVS
P
pbrook 已提交
2857 2858

/* floating point conversion */
2859
float64 VFP_HELPER(fcvtd, s)(float32 x, CPUARMState *env)
P
pbrook 已提交
2860
{
2861 2862 2863 2864 2865
    float64 r = float32_to_float64(x, &env->vfp.fp_status);
    /* ARM requires that S<->D conversion of any kind of NaN generates
     * a quiet NaN by forcing the most significant frac bit to 1.
     */
    return float64_maybe_silence_nan(r);
P
pbrook 已提交
2866 2867
}

2868
float32 VFP_HELPER(fcvts, d)(float64 x, CPUARMState *env)
P
pbrook 已提交
2869
{
2870 2871 2872 2873 2874
    float32 r =  float64_to_float32(x, &env->vfp.fp_status);
    /* ARM requires that S<->D conversion of any kind of NaN generates
     * a quiet NaN by forcing the most significant frac bit to 1.
     */
    return float32_maybe_silence_nan(r);
P
pbrook 已提交
2875 2876 2877
}

/* VFP3 fixed point conversion.  */
2878
#define VFP_CONV_FIX(name, p, fsz, itype, sign) \
2879 2880
float##fsz HELPER(vfp_##name##to##p)(uint##fsz##_t  x, uint32_t shift, \
                                    void *fpstp) \
P
pbrook 已提交
2881
{ \
2882
    float_status *fpst = fpstp; \
2883
    float##fsz tmp; \
2884 2885
    tmp = sign##int32_to_##float##fsz((itype##_t)x, fpst); \
    return float##fsz##_scalbn(tmp, -(int)shift, fpst); \
P
pbrook 已提交
2886
} \
2887 2888
uint##fsz##_t HELPER(vfp_to##name##p)(float##fsz x, uint32_t shift, \
                                       void *fpstp) \
P
pbrook 已提交
2889
{ \
2890
    float_status *fpst = fpstp; \
2891 2892
    float##fsz tmp; \
    if (float##fsz##_is_any_nan(x)) { \
2893
        float_raise(float_flag_invalid, fpst); \
2894
        return 0; \
2895
    } \
2896 2897
    tmp = float##fsz##_scalbn(x, shift, fpst); \
    return float##fsz##_to_##itype##_round_to_zero(tmp, fpst); \
2898 2899 2900 2901 2902 2903 2904 2905 2906 2907
}

VFP_CONV_FIX(sh, d, 64, int16, )
VFP_CONV_FIX(sl, d, 64, int32, )
VFP_CONV_FIX(uh, d, 64, uint16, u)
VFP_CONV_FIX(ul, d, 64, uint32, u)
VFP_CONV_FIX(sh, s, 32, int16, )
VFP_CONV_FIX(sl, s, 32, int32, )
VFP_CONV_FIX(uh, s, 32, uint16, u)
VFP_CONV_FIX(ul, s, 32, uint32, u)
P
pbrook 已提交
2908 2909
#undef VFP_CONV_FIX

P
Paul Brook 已提交
2910
/* Half precision conversions.  */
2911
static float32 do_fcvt_f16_to_f32(uint32_t a, CPUARMState *env, float_status *s)
P
Paul Brook 已提交
2912 2913
{
    int ieee = (env->vfp.xregs[ARM_VFP_FPSCR] & (1 << 26)) == 0;
2914 2915 2916 2917 2918
    float32 r = float16_to_float32(make_float16(a), ieee, s);
    if (ieee) {
        return float32_maybe_silence_nan(r);
    }
    return r;
P
Paul Brook 已提交
2919 2920
}

2921
static uint32_t do_fcvt_f32_to_f16(float32 a, CPUARMState *env, float_status *s)
P
Paul Brook 已提交
2922 2923
{
    int ieee = (env->vfp.xregs[ARM_VFP_FPSCR] & (1 << 26)) == 0;
2924 2925 2926 2927 2928
    float16 r = float32_to_float16(a, ieee, s);
    if (ieee) {
        r = float16_maybe_silence_nan(r);
    }
    return float16_val(r);
P
Paul Brook 已提交
2929 2930
}

2931
float32 HELPER(neon_fcvt_f16_to_f32)(uint32_t a, CPUARMState *env)
2932 2933 2934 2935
{
    return do_fcvt_f16_to_f32(a, env, &env->vfp.standard_fp_status);
}

2936
uint32_t HELPER(neon_fcvt_f32_to_f16)(float32 a, CPUARMState *env)
2937 2938 2939 2940
{
    return do_fcvt_f32_to_f16(a, env, &env->vfp.standard_fp_status);
}

2941
float32 HELPER(vfp_fcvt_f16_to_f32)(uint32_t a, CPUARMState *env)
2942 2943 2944 2945
{
    return do_fcvt_f16_to_f32(a, env, &env->vfp.fp_status);
}

2946
uint32_t HELPER(vfp_fcvt_f32_to_f16)(float32 a, CPUARMState *env)
2947 2948 2949 2950
{
    return do_fcvt_f32_to_f16(a, env, &env->vfp.fp_status);
}

2951
#define float32_two make_float32(0x40000000)
2952 2953
#define float32_three make_float32(0x40400000)
#define float32_one_point_five make_float32(0x3fc00000)
2954

2955
float32 HELPER(recps_f32)(float32 a, float32 b, CPUARMState *env)
P
pbrook 已提交
2956
{
2957 2958 2959
    float_status *s = &env->vfp.standard_fp_status;
    if ((float32_is_infinity(a) && float32_is_zero_or_denormal(b)) ||
        (float32_is_infinity(b) && float32_is_zero_or_denormal(a))) {
2960 2961 2962
        if (!(float32_is_zero(a) || float32_is_zero(b))) {
            float_raise(float_flag_input_denormal, s);
        }
2963 2964 2965
        return float32_two;
    }
    return float32_sub(float32_two, float32_mul(a, b, s), s);
P
pbrook 已提交
2966 2967
}

2968
float32 HELPER(rsqrts_f32)(float32 a, float32 b, CPUARMState *env)
P
pbrook 已提交
2969
{
2970
    float_status *s = &env->vfp.standard_fp_status;
2971 2972 2973
    float32 product;
    if ((float32_is_infinity(a) && float32_is_zero_or_denormal(b)) ||
        (float32_is_infinity(b) && float32_is_zero_or_denormal(a))) {
2974 2975 2976
        if (!(float32_is_zero(a) || float32_is_zero(b))) {
            float_raise(float_flag_input_denormal, s);
        }
2977
        return float32_one_point_five;
2978
    }
2979 2980
    product = float32_mul(a, b, s);
    return float32_div(float32_sub(float32_three, product, s), float32_two, s);
P
pbrook 已提交
2981 2982
}

P
pbrook 已提交
2983 2984
/* NEON helpers.  */

2985 2986 2987 2988 2989
/* Constants 256 and 512 are used in some helpers; we avoid relying on
 * int->float conversions at run-time.  */
#define float64_256 make_float64(0x4070000000000000LL)
#define float64_512 make_float64(0x4080000000000000LL)

2990 2991 2992
/* The algorithm that must be used to calculate the estimate
 * is specified by the ARM ARM.
 */
2993
static float64 recip_estimate(float64 a, CPUARMState *env)
2994
{
2995 2996 2997 2998 2999
    /* These calculations mustn't set any fp exception flags,
     * so we use a local copy of the fp_status.
     */
    float_status dummy_status = env->vfp.standard_fp_status;
    float_status *s = &dummy_status;
3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018
    /* q = (int)(a * 512.0) */
    float64 q = float64_mul(float64_512, a, s);
    int64_t q_int = float64_to_int64_round_to_zero(q, s);

    /* r = 1.0 / (((double)q + 0.5) / 512.0) */
    q = int64_to_float64(q_int, s);
    q = float64_add(q, float64_half, s);
    q = float64_div(q, float64_512, s);
    q = float64_div(float64_one, q, s);

    /* s = (int)(256.0 * r + 0.5) */
    q = float64_mul(q, float64_256, s);
    q = float64_add(q, float64_half, s);
    q_int = float64_to_int64_round_to_zero(q, s);

    /* return (double)s / 256.0 */
    return float64_div(int64_to_float64(q_int, s), float64_256, s);
}

3019
float32 HELPER(recpe_f32)(float32 a, CPUARMState *env)
P
pbrook 已提交
3020
{
3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036
    float_status *s = &env->vfp.standard_fp_status;
    float64 f64;
    uint32_t val32 = float32_val(a);

    int result_exp;
    int a_exp = (val32  & 0x7f800000) >> 23;
    int sign = val32 & 0x80000000;

    if (float32_is_any_nan(a)) {
        if (float32_is_signaling_nan(a)) {
            float_raise(float_flag_invalid, s);
        }
        return float32_default_nan;
    } else if (float32_is_infinity(a)) {
        return float32_set_sign(float32_zero, float32_is_neg(a));
    } else if (float32_is_zero_or_denormal(a)) {
3037 3038 3039
        if (!float32_is_zero(a)) {
            float_raise(float_flag_input_denormal, s);
        }
3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057
        float_raise(float_flag_divbyzero, s);
        return float32_set_sign(float32_infinity, float32_is_neg(a));
    } else if (a_exp >= 253) {
        float_raise(float_flag_underflow, s);
        return float32_set_sign(float32_zero, float32_is_neg(a));
    }

    f64 = make_float64((0x3feULL << 52)
                       | ((int64_t)(val32 & 0x7fffff) << 29));

    result_exp = 253 - a_exp;

    f64 = recip_estimate(f64, env);

    val32 = sign
        | ((result_exp & 0xff) << 23)
        | ((float64_val(f64) >> 29) & 0x7fffff);
    return make_float32(val32);
P
pbrook 已提交
3058 3059
}

3060 3061 3062
/* The algorithm that must be used to calculate the estimate
 * is specified by the ARM ARM.
 */
3063
static float64 recip_sqrt_estimate(float64 a, CPUARMState *env)
3064
{
3065 3066 3067 3068 3069
    /* These calculations mustn't set any fp exception flags,
     * so we use a local copy of the fp_status.
     */
    float_status dummy_status = env->vfp.standard_fp_status;
    float_status *s = &dummy_status;
3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114
    float64 q;
    int64_t q_int;

    if (float64_lt(a, float64_half, s)) {
        /* range 0.25 <= a < 0.5 */

        /* a in units of 1/512 rounded down */
        /* q0 = (int)(a * 512.0);  */
        q = float64_mul(float64_512, a, s);
        q_int = float64_to_int64_round_to_zero(q, s);

        /* reciprocal root r */
        /* r = 1.0 / sqrt(((double)q0 + 0.5) / 512.0);  */
        q = int64_to_float64(q_int, s);
        q = float64_add(q, float64_half, s);
        q = float64_div(q, float64_512, s);
        q = float64_sqrt(q, s);
        q = float64_div(float64_one, q, s);
    } else {
        /* range 0.5 <= a < 1.0 */

        /* a in units of 1/256 rounded down */
        /* q1 = (int)(a * 256.0); */
        q = float64_mul(float64_256, a, s);
        int64_t q_int = float64_to_int64_round_to_zero(q, s);

        /* reciprocal root r */
        /* r = 1.0 /sqrt(((double)q1 + 0.5) / 256); */
        q = int64_to_float64(q_int, s);
        q = float64_add(q, float64_half, s);
        q = float64_div(q, float64_256, s);
        q = float64_sqrt(q, s);
        q = float64_div(float64_one, q, s);
    }
    /* r in units of 1/256 rounded to nearest */
    /* s = (int)(256.0 * r + 0.5); */

    q = float64_mul(q, float64_256,s );
    q = float64_add(q, float64_half, s);
    q_int = float64_to_int64_round_to_zero(q, s);

    /* return (double)s / 256.0;*/
    return float64_div(int64_to_float64(q_int, s), float64_256, s);
}

3115
float32 HELPER(rsqrte_f32)(float32 a, CPUARMState *env)
P
pbrook 已提交
3116
{
3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130
    float_status *s = &env->vfp.standard_fp_status;
    int result_exp;
    float64 f64;
    uint32_t val;
    uint64_t val64;

    val = float32_val(a);

    if (float32_is_any_nan(a)) {
        if (float32_is_signaling_nan(a)) {
            float_raise(float_flag_invalid, s);
        }
        return float32_default_nan;
    } else if (float32_is_zero_or_denormal(a)) {
3131 3132 3133
        if (!float32_is_zero(a)) {
            float_raise(float_flag_input_denormal, s);
        }
3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160
        float_raise(float_flag_divbyzero, s);
        return float32_set_sign(float32_infinity, float32_is_neg(a));
    } else if (float32_is_neg(a)) {
        float_raise(float_flag_invalid, s);
        return float32_default_nan;
    } else if (float32_is_infinity(a)) {
        return float32_zero;
    }

    /* Normalize to a double-precision value between 0.25 and 1.0,
     * preserving the parity of the exponent.  */
    if ((val & 0x800000) == 0) {
        f64 = make_float64(((uint64_t)(val & 0x80000000) << 32)
                           | (0x3feULL << 52)
                           | ((uint64_t)(val & 0x7fffff) << 29));
    } else {
        f64 = make_float64(((uint64_t)(val & 0x80000000) << 32)
                           | (0x3fdULL << 52)
                           | ((uint64_t)(val & 0x7fffff) << 29));
    }

    result_exp = (380 - ((val & 0x7f800000) >> 23)) / 2;

    f64 = recip_sqrt_estimate(f64, env);

    val64 = float64_val(f64);

3161
    val = ((result_exp & 0xff) << 23)
3162 3163
        | ((val64 >> 29)  & 0x7fffff);
    return make_float32(val);
P
pbrook 已提交
3164 3165
}

3166
uint32_t HELPER(recpe_u32)(uint32_t a, CPUARMState *env)
P
pbrook 已提交
3167
{
3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179
    float64 f64;

    if ((a & 0x80000000) == 0) {
        return 0xffffffff;
    }

    f64 = make_float64((0x3feULL << 52)
                       | ((int64_t)(a & 0x7fffffff) << 21));

    f64 = recip_estimate (f64, env);

    return 0x80000000 | ((float64_val(f64) >> 21) & 0x7fffffff);
P
pbrook 已提交
3180 3181
}

3182
uint32_t HELPER(rsqrte_u32)(uint32_t a, CPUARMState *env)
P
pbrook 已提交
3183
{
3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200
    float64 f64;

    if ((a & 0xc0000000) == 0) {
        return 0xffffffff;
    }

    if (a & 0x80000000) {
        f64 = make_float64((0x3feULL << 52)
                           | ((uint64_t)(a & 0x7fffffff) << 21));
    } else { /* bits 31-30 == '01' */
        f64 = make_float64((0x3fdULL << 52)
                           | ((uint64_t)(a & 0x3fffffff) << 22));
    }

    f64 = recip_sqrt_estimate(f64, env);

    return 0x80000000 | ((float64_val(f64) >> 21) & 0x7fffffff);
P
pbrook 已提交
3201
}
3202

3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215
/* VFPv4 fused multiply-accumulate */
float32 VFP_HELPER(muladd, s)(float32 a, float32 b, float32 c, void *fpstp)
{
    float_status *fpst = fpstp;
    return float32_muladd(a, b, c, 0, fpst);
}

float64 VFP_HELPER(muladd, d)(float64 a, float64 b, float64 c, void *fpstp)
{
    float_status *fpst = fpstp;
    return float64_muladd(a, b, c, 0, fpst);
}

3216
void HELPER(set_teecr)(CPUARMState *env, uint32_t val)
3217 3218 3219 3220 3221 3222 3223
{
    val &= 1;
    if (env->teecr != val) {
        env->teecr = val;
        tb_flush(env);
    }
}