ppc.c 40.1 KB
Newer Older
1
/*
2
 * QEMU generic PowerPC hardware System Emulator
3
 *
4
 * Copyright (c) 2003-2007 Jocelyn Mayer
5
 *
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
P
pbrook 已提交
24 25 26 27 28
#include "hw.h"
#include "ppc.h"
#include "qemu-timer.h"
#include "sysemu.h"
#include "nvram.h"
29

30
//#define PPC_DEBUG_IRQ
J
j_mayer 已提交
31
//#define PPC_DEBUG_TB
32

33 34 35
extern FILE *logfile;
extern int loglevel;

J
j_mayer 已提交
36 37 38
static void cpu_ppc_tb_stop (CPUState *env);
static void cpu_ppc_tb_start (CPUState *env);

J
j_mayer 已提交
39
static void ppc_set_irq (CPUState *env, int n_IRQ, int level)
40 41 42 43 44 45 46 47 48
{
    if (level) {
        env->pending_interrupts |= 1 << n_IRQ;
        cpu_interrupt(env, CPU_INTERRUPT_HARD);
    } else {
        env->pending_interrupts &= ~(1 << n_IRQ);
        if (env->pending_interrupts == 0)
            cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
    }
49
#if defined(PPC_DEBUG_IRQ)
50
    if (loglevel & CPU_LOG_INT) {
51 52
        fprintf(logfile, "%s: %p n_IRQ %d level %d => pending %08" PRIx32
                "req %08x\n", __func__, env, n_IRQ, level,
53 54
                env->pending_interrupts, env->interrupt_request);
    }
55 56 57
#endif
}

58 59
/* PowerPC 6xx / 7xx internal IRQ controller */
static void ppc6xx_set_irq (void *opaque, int pin, int level)
P
pbrook 已提交
60
{
61 62
    CPUState *env = opaque;
    int cur_level;
P
pbrook 已提交
63

64
#if defined(PPC_DEBUG_IRQ)
65 66 67 68
    if (loglevel & CPU_LOG_INT) {
        fprintf(logfile, "%s: env %p pin %d level %d\n", __func__,
                env, pin, level);
    }
69 70 71
#endif
    cur_level = (env->irq_input_state >> pin) & 1;
    /* Don't generate spurious events */
72
    if ((cur_level == 1 && level == 0) || (cur_level == 0 && level != 0)) {
73
        switch (pin) {
J
j_mayer 已提交
74 75 76 77 78 79 80 81 82 83 84 85 86
        case PPC6xx_INPUT_TBEN:
            /* Level sensitive - active high */
#if defined(PPC_DEBUG_IRQ)
            if (loglevel & CPU_LOG_INT) {
                fprintf(logfile, "%s: %s the time base\n",
                        __func__, level ? "start" : "stop");
            }
#endif
            if (level) {
                cpu_ppc_tb_start(env);
            } else {
                cpu_ppc_tb_stop(env);
            }
87 88
        case PPC6xx_INPUT_INT:
            /* Level sensitive - active high */
89
#if defined(PPC_DEBUG_IRQ)
90 91 92 93
            if (loglevel & CPU_LOG_INT) {
                fprintf(logfile, "%s: set the external IRQ state to %d\n",
                        __func__, level);
            }
94 95 96
#endif
            ppc_set_irq(env, PPC_INTERRUPT_EXT, level);
            break;
97
        case PPC6xx_INPUT_SMI:
98 99
            /* Level sensitive - active high */
#if defined(PPC_DEBUG_IRQ)
100 101 102 103
            if (loglevel & CPU_LOG_INT) {
                fprintf(logfile, "%s: set the SMI IRQ state to %d\n",
                        __func__, level);
            }
104 105 106
#endif
            ppc_set_irq(env, PPC_INTERRUPT_SMI, level);
            break;
107
        case PPC6xx_INPUT_MCP:
108 109 110 111 112 113
            /* Negative edge sensitive */
            /* XXX: TODO: actual reaction may depends on HID0 status
             *            603/604/740/750: check HID0[EMCP]
             */
            if (cur_level == 1 && level == 0) {
#if defined(PPC_DEBUG_IRQ)
114 115 116 117
                if (loglevel & CPU_LOG_INT) {
                    fprintf(logfile, "%s: raise machine check state\n",
                            __func__);
                }
118 119 120 121
#endif
                ppc_set_irq(env, PPC_INTERRUPT_MCK, 1);
            }
            break;
122
        case PPC6xx_INPUT_CKSTP_IN:
123 124
            /* Level sensitive - active low */
            /* XXX: TODO: relay the signal to CKSTP_OUT pin */
125
            /* XXX: Note that the only way to restart the CPU is to reset it */
126 127
            if (level) {
#if defined(PPC_DEBUG_IRQ)
128 129 130
                if (loglevel & CPU_LOG_INT) {
                    fprintf(logfile, "%s: stop the CPU\n", __func__);
                }
131 132 133 134
#endif
                env->halted = 1;
            }
            break;
135
        case PPC6xx_INPUT_HRESET:
136 137 138
            /* Level sensitive - active low */
            if (level) {
#if defined(PPC_DEBUG_IRQ)
139 140 141
                if (loglevel & CPU_LOG_INT) {
                    fprintf(logfile, "%s: reset the CPU\n", __func__);
                }
142
#endif
143 144 145 146 147 148
                env->interrupt_request |= CPU_INTERRUPT_EXITTB;
                /* XXX: TOFIX */
#if 0
                cpu_ppc_reset(env);
#else
                qemu_system_reset_request();
149 150 151
#endif
            }
            break;
152
        case PPC6xx_INPUT_SRESET:
153
#if defined(PPC_DEBUG_IRQ)
154 155 156 157
            if (loglevel & CPU_LOG_INT) {
                fprintf(logfile, "%s: set the RESET IRQ state to %d\n",
                        __func__, level);
            }
158 159 160 161 162 163
#endif
            ppc_set_irq(env, PPC_INTERRUPT_RESET, level);
            break;
        default:
            /* Unknown pin - do nothing */
#if defined(PPC_DEBUG_IRQ)
164 165 166
            if (loglevel & CPU_LOG_INT) {
                fprintf(logfile, "%s: unknown IRQ pin %d\n", __func__, pin);
            }
167 168 169 170 171 172 173
#endif
            return;
        }
        if (level)
            env->irq_input_state |= 1 << pin;
        else
            env->irq_input_state &= ~(1 << pin);
P
pbrook 已提交
174 175 176
    }
}

177
void ppc6xx_irq_init (CPUState *env)
178
{
179 180
    env->irq_inputs = (void **)qemu_allocate_irqs(&ppc6xx_set_irq, env,
                                                  PPC6xx_INPUT_NB);
181 182
}

J
j_mayer 已提交
183
#if defined(TARGET_PPC64)
184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302
/* PowerPC 970 internal IRQ controller */
static void ppc970_set_irq (void *opaque, int pin, int level)
{
    CPUState *env = opaque;
    int cur_level;

#if defined(PPC_DEBUG_IRQ)
    if (loglevel & CPU_LOG_INT) {
        fprintf(logfile, "%s: env %p pin %d level %d\n", __func__,
                env, pin, level);
    }
#endif
    cur_level = (env->irq_input_state >> pin) & 1;
    /* Don't generate spurious events */
    if ((cur_level == 1 && level == 0) || (cur_level == 0 && level != 0)) {
        switch (pin) {
        case PPC970_INPUT_INT:
            /* Level sensitive - active high */
#if defined(PPC_DEBUG_IRQ)
            if (loglevel & CPU_LOG_INT) {
                fprintf(logfile, "%s: set the external IRQ state to %d\n",
                        __func__, level);
            }
#endif
            ppc_set_irq(env, PPC_INTERRUPT_EXT, level);
            break;
        case PPC970_INPUT_THINT:
            /* Level sensitive - active high */
#if defined(PPC_DEBUG_IRQ)
            if (loglevel & CPU_LOG_INT) {
                fprintf(logfile, "%s: set the SMI IRQ state to %d\n", __func__,
                        level);
            }
#endif
            ppc_set_irq(env, PPC_INTERRUPT_THERM, level);
            break;
        case PPC970_INPUT_MCP:
            /* Negative edge sensitive */
            /* XXX: TODO: actual reaction may depends on HID0 status
             *            603/604/740/750: check HID0[EMCP]
             */
            if (cur_level == 1 && level == 0) {
#if defined(PPC_DEBUG_IRQ)
                if (loglevel & CPU_LOG_INT) {
                    fprintf(logfile, "%s: raise machine check state\n",
                            __func__);
                }
#endif
                ppc_set_irq(env, PPC_INTERRUPT_MCK, 1);
            }
            break;
        case PPC970_INPUT_CKSTP:
            /* Level sensitive - active low */
            /* XXX: TODO: relay the signal to CKSTP_OUT pin */
            if (level) {
#if defined(PPC_DEBUG_IRQ)
                if (loglevel & CPU_LOG_INT) {
                    fprintf(logfile, "%s: stop the CPU\n", __func__);
                }
#endif
                env->halted = 1;
            } else {
#if defined(PPC_DEBUG_IRQ)
                if (loglevel & CPU_LOG_INT) {
                    fprintf(logfile, "%s: restart the CPU\n", __func__);
                }
#endif
                env->halted = 0;
            }
            break;
        case PPC970_INPUT_HRESET:
            /* Level sensitive - active low */
            if (level) {
#if 0 // XXX: TOFIX
#if defined(PPC_DEBUG_IRQ)
                if (loglevel & CPU_LOG_INT) {
                    fprintf(logfile, "%s: reset the CPU\n", __func__);
                }
#endif
                cpu_reset(env);
#endif
            }
            break;
        case PPC970_INPUT_SRESET:
#if defined(PPC_DEBUG_IRQ)
            if (loglevel & CPU_LOG_INT) {
                fprintf(logfile, "%s: set the RESET IRQ state to %d\n",
                        __func__, level);
            }
#endif
            ppc_set_irq(env, PPC_INTERRUPT_RESET, level);
            break;
        case PPC970_INPUT_TBEN:
#if defined(PPC_DEBUG_IRQ)
            if (loglevel & CPU_LOG_INT) {
                fprintf(logfile, "%s: set the TBEN state to %d\n", __func__,
                        level);
            }
#endif
            /* XXX: TODO */
            break;
        default:
            /* Unknown pin - do nothing */
#if defined(PPC_DEBUG_IRQ)
            if (loglevel & CPU_LOG_INT) {
                fprintf(logfile, "%s: unknown IRQ pin %d\n", __func__, pin);
            }
#endif
            return;
        }
        if (level)
            env->irq_input_state |= 1 << pin;
        else
            env->irq_input_state &= ~(1 << pin);
    }
}

void ppc970_irq_init (CPUState *env)
{
303 304
    env->irq_inputs = (void **)qemu_allocate_irqs(&ppc970_set_irq, env,
                                                  PPC970_INPUT_NB);
305
}
J
j_mayer 已提交
306
#endif /* defined(TARGET_PPC64) */
307

308 309
/* PowerPC 40x internal IRQ controller */
static void ppc40x_set_irq (void *opaque, int pin, int level)
310 311 312 313 314
{
    CPUState *env = opaque;
    int cur_level;

#if defined(PPC_DEBUG_IRQ)
315 316 317 318
    if (loglevel & CPU_LOG_INT) {
        fprintf(logfile, "%s: env %p pin %d level %d\n", __func__,
                env, pin, level);
    }
319 320 321 322 323
#endif
    cur_level = (env->irq_input_state >> pin) & 1;
    /* Don't generate spurious events */
    if ((cur_level == 1 && level == 0) || (cur_level == 0 && level != 0)) {
        switch (pin) {
324
        case PPC40x_INPUT_RESET_SYS:
325 326 327 328 329 330 331 332 333 334
            if (level) {
#if defined(PPC_DEBUG_IRQ)
                if (loglevel & CPU_LOG_INT) {
                    fprintf(logfile, "%s: reset the PowerPC system\n",
                            __func__);
                }
#endif
                ppc40x_system_reset(env);
            }
            break;
335
        case PPC40x_INPUT_RESET_CHIP:
336 337 338 339 340 341 342 343 344
            if (level) {
#if defined(PPC_DEBUG_IRQ)
                if (loglevel & CPU_LOG_INT) {
                    fprintf(logfile, "%s: reset the PowerPC chip\n", __func__);
                }
#endif
                ppc40x_chip_reset(env);
            }
            break;
345
        case PPC40x_INPUT_RESET_CORE:
346 347 348
            /* XXX: TODO: update DBSR[MRR] */
            if (level) {
#if defined(PPC_DEBUG_IRQ)
349 350 351
                if (loglevel & CPU_LOG_INT) {
                    fprintf(logfile, "%s: reset the PowerPC core\n", __func__);
                }
352
#endif
353
                ppc40x_core_reset(env);
354 355
            }
            break;
356
        case PPC40x_INPUT_CINT:
357 358
            /* Level sensitive - active high */
#if defined(PPC_DEBUG_IRQ)
359 360 361 362
            if (loglevel & CPU_LOG_INT) {
                fprintf(logfile, "%s: set the critical IRQ state to %d\n",
                        __func__, level);
            }
363
#endif
364
            ppc_set_irq(env, PPC_INTERRUPT_CEXT, level);
365
            break;
366
        case PPC40x_INPUT_INT:
367 368
            /* Level sensitive - active high */
#if defined(PPC_DEBUG_IRQ)
369 370 371 372
            if (loglevel & CPU_LOG_INT) {
                fprintf(logfile, "%s: set the external IRQ state to %d\n",
                        __func__, level);
            }
373 374 375
#endif
            ppc_set_irq(env, PPC_INTERRUPT_EXT, level);
            break;
376
        case PPC40x_INPUT_HALT:
377 378 379
            /* Level sensitive - active low */
            if (level) {
#if defined(PPC_DEBUG_IRQ)
380 381 382
                if (loglevel & CPU_LOG_INT) {
                    fprintf(logfile, "%s: stop the CPU\n", __func__);
                }
383 384 385 386
#endif
                env->halted = 1;
            } else {
#if defined(PPC_DEBUG_IRQ)
387 388 389
                if (loglevel & CPU_LOG_INT) {
                    fprintf(logfile, "%s: restart the CPU\n", __func__);
                }
390 391 392 393
#endif
                env->halted = 0;
            }
            break;
394
        case PPC40x_INPUT_DEBUG:
395 396
            /* Level sensitive - active high */
#if defined(PPC_DEBUG_IRQ)
397
            if (loglevel & CPU_LOG_INT) {
398
                fprintf(logfile, "%s: set the debug pin state to %d\n",
399 400
                        __func__, level);
            }
401
#endif
402
            ppc_set_irq(env, PPC_INTERRUPT_DEBUG, level);
403 404 405 406
            break;
        default:
            /* Unknown pin - do nothing */
#if defined(PPC_DEBUG_IRQ)
407 408 409
            if (loglevel & CPU_LOG_INT) {
                fprintf(logfile, "%s: unknown IRQ pin %d\n", __func__, pin);
            }
410 411 412 413 414 415 416 417 418 419
#endif
            return;
        }
        if (level)
            env->irq_input_state |= 1 << pin;
        else
            env->irq_input_state &= ~(1 << pin);
    }
}

420
void ppc40x_irq_init (CPUState *env)
421
{
422 423
    env->irq_inputs = (void **)qemu_allocate_irqs(&ppc40x_set_irq,
                                                  env, PPC40x_INPUT_NB);
424 425
}

426
/*****************************************************************************/
427
/* PowerPC time base and decrementer emulation */
428 429
struct ppc_tb_t {
    /* Time base management */
J
j_mayer 已提交
430 431 432
    int64_t  tb_offset;    /* Compensation                    */
    int64_t  atb_offset;   /* Compensation                    */
    uint32_t tb_freq;      /* TB frequency                    */
433
    /* Decrementer management */
J
j_mayer 已提交
434 435
    uint64_t decr_next;    /* Tick for next decr interrupt    */
    uint32_t decr_freq;    /* decrementer frequency           */
436
    struct QEMUTimer *decr_timer;
437 438 439 440 441
    /* Hypervisor decrementer management */
    uint64_t hdecr_next;    /* Tick for next hdecr interrupt  */
    struct QEMUTimer *hdecr_timer;
    uint64_t purr_load;
    uint64_t purr_start;
442
    void *opaque;
443 444
};

J
j_mayer 已提交
445
static always_inline uint64_t cpu_ppc_get_tb (ppc_tb_t *tb_env, uint64_t vmclk,
446
                                              int64_t tb_offset)
447 448
{
    /* TB time in tb periods */
J
j_mayer 已提交
449
    return muldiv64(vmclk, tb_env->tb_freq, ticks_per_sec) + tb_offset;
450 451 452 453 454 455 456
}

uint32_t cpu_ppc_load_tbl (CPUState *env)
{
    ppc_tb_t *tb_env = env->tb_env;
    uint64_t tb;

J
j_mayer 已提交
457
    tb = cpu_ppc_get_tb(tb_env, qemu_get_clock(vm_clock), tb_env->tb_offset);
458 459
#if defined(PPC_DEBUG_TB)
    if (loglevel != 0) {
460
        fprintf(logfile, "%s: tb %016" PRIx64 "\n", __func__, tb);
461 462 463 464 465 466
    }
#endif

    return tb & 0xFFFFFFFF;
}

467
static always_inline uint32_t _cpu_ppc_load_tbu (CPUState *env)
468 469 470 471
{
    ppc_tb_t *tb_env = env->tb_env;
    uint64_t tb;

J
j_mayer 已提交
472
    tb = cpu_ppc_get_tb(tb_env, qemu_get_clock(vm_clock), tb_env->tb_offset);
J
j_mayer 已提交
473 474
#if defined(PPC_DEBUG_TB)
    if (loglevel != 0) {
475
        fprintf(logfile, "%s: tb %016" PRIx64 "\n", __func__, tb);
476
    }
477
#endif
478

479 480 481
    return tb >> 32;
}

482 483 484 485 486
uint32_t cpu_ppc_load_tbu (CPUState *env)
{
    return _cpu_ppc_load_tbu(env);
}

J
j_mayer 已提交
487
static always_inline void cpu_ppc_store_tb (ppc_tb_t *tb_env, uint64_t vmclk,
488 489
                                            int64_t *tb_offsetp,
                                            uint64_t value)
490
{
J
j_mayer 已提交
491
    *tb_offsetp = value - muldiv64(vmclk, tb_env->tb_freq, ticks_per_sec);
J
j_mayer 已提交
492 493
#ifdef PPC_DEBUG_TB
    if (loglevel != 0) {
494 495
        fprintf(logfile, "%s: tb %016" PRIx64 " offset %08" PRIx64 "\n",
                __func__, value, *tb_offsetp);
496
    }
497 498 499
#endif
}

500 501 502 503 504
void cpu_ppc_store_tbl (CPUState *env, uint32_t value)
{
    ppc_tb_t *tb_env = env->tb_env;
    uint64_t tb;

J
j_mayer 已提交
505
    tb = cpu_ppc_get_tb(tb_env, qemu_get_clock(vm_clock), tb_env->tb_offset);
506
    tb &= 0xFFFFFFFF00000000ULL;
J
j_mayer 已提交
507 508
    cpu_ppc_store_tb(tb_env, qemu_get_clock(vm_clock),
                     &tb_env->tb_offset, tb | (uint64_t)value);
509 510
}

511
static always_inline void _cpu_ppc_store_tbu (CPUState *env, uint32_t value)
512 513
{
    ppc_tb_t *tb_env = env->tb_env;
514
    uint64_t tb;
515

J
j_mayer 已提交
516
    tb = cpu_ppc_get_tb(tb_env, qemu_get_clock(vm_clock), tb_env->tb_offset);
517
    tb &= 0x00000000FFFFFFFFULL;
J
j_mayer 已提交
518 519
    cpu_ppc_store_tb(tb_env, qemu_get_clock(vm_clock),
                     &tb_env->tb_offset, ((uint64_t)value << 32) | tb);
520 521
}

522 523 524 525 526
void cpu_ppc_store_tbu (CPUState *env, uint32_t value)
{
    _cpu_ppc_store_tbu(env, value);
}

527 528 529 530 531
uint32_t cpu_ppc_load_atbl (CPUState *env)
{
    ppc_tb_t *tb_env = env->tb_env;
    uint64_t tb;

J
j_mayer 已提交
532
    tb = cpu_ppc_get_tb(tb_env, qemu_get_clock(vm_clock), tb_env->atb_offset);
533 534
#if defined(PPC_DEBUG_TB)
    if (loglevel != 0) {
535
        fprintf(logfile, "%s: tb %016" PRIx64 "\n", __func__, tb);
536 537 538 539 540 541 542 543 544 545 546
    }
#endif

    return tb & 0xFFFFFFFF;
}

uint32_t cpu_ppc_load_atbu (CPUState *env)
{
    ppc_tb_t *tb_env = env->tb_env;
    uint64_t tb;

J
j_mayer 已提交
547
    tb = cpu_ppc_get_tb(tb_env, qemu_get_clock(vm_clock), tb_env->atb_offset);
548 549
#if defined(PPC_DEBUG_TB)
    if (loglevel != 0) {
550
        fprintf(logfile, "%s: tb %016" PRIx64 "\n", __func__, tb);
551 552 553 554 555 556 557 558 559 560 561
    }
#endif

    return tb >> 32;
}

void cpu_ppc_store_atbl (CPUState *env, uint32_t value)
{
    ppc_tb_t *tb_env = env->tb_env;
    uint64_t tb;

J
j_mayer 已提交
562
    tb = cpu_ppc_get_tb(tb_env, qemu_get_clock(vm_clock), tb_env->atb_offset);
563
    tb &= 0xFFFFFFFF00000000ULL;
J
j_mayer 已提交
564 565
    cpu_ppc_store_tb(tb_env, qemu_get_clock(vm_clock),
                     &tb_env->atb_offset, tb | (uint64_t)value);
566 567 568
}

void cpu_ppc_store_atbu (CPUState *env, uint32_t value)
569 570
{
    ppc_tb_t *tb_env = env->tb_env;
571
    uint64_t tb;
572

J
j_mayer 已提交
573
    tb = cpu_ppc_get_tb(tb_env, qemu_get_clock(vm_clock), tb_env->atb_offset);
574
    tb &= 0x00000000FFFFFFFFULL;
J
j_mayer 已提交
575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604
    cpu_ppc_store_tb(tb_env, qemu_get_clock(vm_clock),
                     &tb_env->atb_offset, ((uint64_t)value << 32) | tb);
}

static void cpu_ppc_tb_stop (CPUState *env)
{
    ppc_tb_t *tb_env = env->tb_env;
    uint64_t tb, atb, vmclk;

    /* If the time base is already frozen, do nothing */
    if (tb_env->tb_freq != 0) {
        vmclk = qemu_get_clock(vm_clock);
        /* Get the time base */
        tb = cpu_ppc_get_tb(tb_env, vmclk, tb_env->tb_offset);
        /* Get the alternate time base */
        atb = cpu_ppc_get_tb(tb_env, vmclk, tb_env->atb_offset);
        /* Store the time base value (ie compute the current offset) */
        cpu_ppc_store_tb(tb_env, vmclk, &tb_env->tb_offset, tb);
        /* Store the alternate time base value (compute the current offset) */
        cpu_ppc_store_tb(tb_env, vmclk, &tb_env->atb_offset, atb);
        /* Set the time base frequency to zero */
        tb_env->tb_freq = 0;
        /* Now, the time bases are frozen to tb_offset / atb_offset value */
    }
}

static void cpu_ppc_tb_start (CPUState *env)
{
    ppc_tb_t *tb_env = env->tb_env;
    uint64_t tb, atb, vmclk;
605

J
j_mayer 已提交
606 607 608 609 610 611 612 613 614 615 616 617 618 619
    /* If the time base is not frozen, do nothing */
    if (tb_env->tb_freq == 0) {
        vmclk = qemu_get_clock(vm_clock);
        /* Get the time base from tb_offset */
        tb = tb_env->tb_offset;
        /* Get the alternate time base from atb_offset */
        atb = tb_env->atb_offset;
        /* Restore the tb frequency from the decrementer frequency */
        tb_env->tb_freq = tb_env->decr_freq;
        /* Store the time base value */
        cpu_ppc_store_tb(tb_env, vmclk, &tb_env->tb_offset, tb);
        /* Store the alternate time base value */
        cpu_ppc_store_tb(tb_env, vmclk, &tb_env->atb_offset, atb);
    }
620 621
}

622 623
static always_inline uint32_t _cpu_ppc_load_decr (CPUState *env,
                                                  uint64_t *next)
624 625 626
{
    ppc_tb_t *tb_env = env->tb_env;
    uint32_t decr;
B
bellard 已提交
627
    int64_t diff;
628

B
bellard 已提交
629 630
    diff = tb_env->decr_next - qemu_get_clock(vm_clock);
    if (diff >= 0)
J
j_mayer 已提交
631
        decr = muldiv64(diff, tb_env->decr_freq, ticks_per_sec);
B
bellard 已提交
632
    else
J
j_mayer 已提交
633
        decr = -muldiv64(-diff, tb_env->decr_freq, ticks_per_sec);
J
j_mayer 已提交
634 635
#if defined(PPC_DEBUG_TB)
    if (loglevel != 0) {
636
        fprintf(logfile, "%s: %08" PRIx32 "\n", __func__, decr);
637
    }
638
#endif
639

640 641 642
    return decr;
}

643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662
uint32_t cpu_ppc_load_decr (CPUState *env)
{
    ppc_tb_t *tb_env = env->tb_env;

    return _cpu_ppc_load_decr(env, &tb_env->decr_next);
}

uint32_t cpu_ppc_load_hdecr (CPUState *env)
{
    ppc_tb_t *tb_env = env->tb_env;

    return _cpu_ppc_load_decr(env, &tb_env->hdecr_next);
}

uint64_t cpu_ppc_load_purr (CPUState *env)
{
    ppc_tb_t *tb_env = env->tb_env;
    uint64_t diff;

    diff = qemu_get_clock(vm_clock) - tb_env->purr_start;
J
j_mayer 已提交
663

664 665 666
    return tb_env->purr_load + muldiv64(diff, tb_env->tb_freq, ticks_per_sec);
}

667 668 669
/* When decrementer expires,
 * all we need to do is generate or queue a CPU exception
 */
670
static always_inline void cpu_ppc_decr_excp (CPUState *env)
671 672
{
    /* Raise it */
J
j_mayer 已提交
673 674
#ifdef PPC_DEBUG_TB
    if (loglevel != 0) {
675 676
        fprintf(logfile, "raise decrementer exception\n");
    }
677
#endif
678
    ppc_set_irq(env, PPC_INTERRUPT_DECR, 1);
679 680
}

681
static always_inline void cpu_ppc_hdecr_excp (CPUState *env)
682 683 684 685 686 687 688 689 690 691 692
{
    /* Raise it */
#ifdef PPC_DEBUG_TB
    if (loglevel != 0) {
        fprintf(logfile, "raise decrementer exception\n");
    }
#endif
    ppc_set_irq(env, PPC_INTERRUPT_HDECR, 1);
}

static void __cpu_ppc_store_decr (CPUState *env, uint64_t *nextp,
J
j_mayer 已提交
693 694 695 696
                                  struct QEMUTimer *timer,
                                  void (*raise_excp)(CPUState *),
                                  uint32_t decr, uint32_t value,
                                  int is_excp)
697 698 699 700
{
    ppc_tb_t *tb_env = env->tb_env;
    uint64_t now, next;

J
j_mayer 已提交
701 702
#ifdef PPC_DEBUG_TB
    if (loglevel != 0) {
703 704
        fprintf(logfile, "%s: %08" PRIx32 " => %08" PRIx32 "\n", __func__,
                decr, value);
705
    }
706 707
#endif
    now = qemu_get_clock(vm_clock);
J
j_mayer 已提交
708
    next = now + muldiv64(value, ticks_per_sec, tb_env->decr_freq);
709
    if (is_excp)
710
        next += *nextp - now;
711
    if (next == now)
712
        next++;
713
    *nextp = next;
714
    /* Adjust timer */
715
    qemu_mod_timer(timer, next);
716 717 718 719
    /* If we set a negative value and the decrementer was positive,
     * raise an exception.
     */
    if ((value & 0x80000000) && !(decr & 0x80000000))
720 721 722
        (*raise_excp)(env);
}

723 724
static always_inline void _cpu_ppc_store_decr (CPUState *env, uint32_t decr,
                                               uint32_t value, int is_excp)
725 726 727 728 729
{
    ppc_tb_t *tb_env = env->tb_env;

    __cpu_ppc_store_decr(env, &tb_env->decr_next, tb_env->decr_timer,
                         &cpu_ppc_decr_excp, decr, value, is_excp);
730 731 732 733 734 735 736 737 738 739 740 741
}

void cpu_ppc_store_decr (CPUState *env, uint32_t value)
{
    _cpu_ppc_store_decr(env, cpu_ppc_load_decr(env), value, 0);
}

static void cpu_ppc_decr_cb (void *opaque)
{
    _cpu_ppc_store_decr(opaque, 0x00000000, 0xFFFFFFFF, 1);
}

742 743
static always_inline void _cpu_ppc_store_hdecr (CPUState *env, uint32_t hdecr,
                                                uint32_t value, int is_excp)
744 745 746
{
    ppc_tb_t *tb_env = env->tb_env;

747 748 749 750
    if (tb_env->hdecr_timer != NULL) {
        __cpu_ppc_store_decr(env, &tb_env->hdecr_next, tb_env->hdecr_timer,
                             &cpu_ppc_hdecr_excp, hdecr, value, is_excp);
    }
751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770
}

void cpu_ppc_store_hdecr (CPUState *env, uint32_t value)
{
    _cpu_ppc_store_hdecr(env, cpu_ppc_load_hdecr(env), value, 0);
}

static void cpu_ppc_hdecr_cb (void *opaque)
{
    _cpu_ppc_store_hdecr(opaque, 0x00000000, 0xFFFFFFFF, 1);
}

void cpu_ppc_store_purr (CPUState *env, uint64_t value)
{
    ppc_tb_t *tb_env = env->tb_env;

    tb_env->purr_load = value;
    tb_env->purr_start = qemu_get_clock(vm_clock);
}

771 772 773 774 775 776
static void cpu_ppc_set_tb_clk (void *opaque, uint32_t freq)
{
    CPUState *env = opaque;
    ppc_tb_t *tb_env = env->tb_env;

    tb_env->tb_freq = freq;
J
j_mayer 已提交
777
    tb_env->decr_freq = freq;
778 779 780 781 782
    /* There is a bug in Linux 2.4 kernels:
     * if a decrementer exception is pending when it enables msr_ee at startup,
     * it's not ready to handle it...
     */
    _cpu_ppc_store_decr(env, 0xFFFFFFFF, 0xFFFFFFFF, 0);
783 784
    _cpu_ppc_store_hdecr(env, 0xFFFFFFFF, 0xFFFFFFFF, 0);
    cpu_ppc_store_purr(env, 0x0000000000000000ULL);
785 786
}

787
/* Set up (once) timebase frequency (in Hz) */
788
clk_setup_cb cpu_ppc_tb_init (CPUState *env, uint32_t freq)
789 790 791 792 793 794 795
{
    ppc_tb_t *tb_env;

    tb_env = qemu_mallocz(sizeof(ppc_tb_t));
    if (tb_env == NULL)
        return NULL;
    env->tb_env = tb_env;
796 797
    /* Create new timer */
    tb_env->decr_timer = qemu_new_timer(vm_clock, &cpu_ppc_decr_cb, env);
798 799 800 801 802 803 804
    if (0) {
        /* XXX: find a suitable condition to enable the hypervisor decrementer
         */
        tb_env->hdecr_timer = qemu_new_timer(vm_clock, &cpu_ppc_hdecr_cb, env);
    } else {
        tb_env->hdecr_timer = NULL;
    }
805
    cpu_ppc_set_tb_clk(env, freq);
806

807
    return &cpu_ppc_set_tb_clk;
808 809
}

810
/* Specific helpers for POWER & PowerPC 601 RTC */
811
clk_setup_cb cpu_ppc601_rtc_init (CPUState *env)
812 813 814 815 816
{
    return cpu_ppc_tb_init(env, 7812500);
}

void cpu_ppc601_store_rtcu (CPUState *env, uint32_t value)
817 818 819
{
    _cpu_ppc_store_tbu(env, value);
}
820 821

uint32_t cpu_ppc601_load_rtcu (CPUState *env)
822 823 824
{
    return _cpu_ppc_load_tbu(env);
}
825 826 827 828 829 830 831 832 833 834 835

void cpu_ppc601_store_rtcl (CPUState *env, uint32_t value)
{
    cpu_ppc_store_tbl(env, value & 0x3FFFFF80);
}

uint32_t cpu_ppc601_load_rtcl (CPUState *env)
{
    return cpu_ppc_load_tbl(env) & 0x3FFFFF80;
}

J
j_mayer 已提交
836
/*****************************************************************************/
837
/* Embedded PowerPC timers */
J
j_mayer 已提交
838 839 840 841 842 843 844 845 846 847

/* PIT, FIT & WDT */
typedef struct ppcemb_timer_t ppcemb_timer_t;
struct ppcemb_timer_t {
    uint64_t pit_reload;  /* PIT auto-reload value        */
    uint64_t fit_next;    /* Tick for next FIT interrupt  */
    struct QEMUTimer *fit_timer;
    uint64_t wdt_next;    /* Tick for next WDT interrupt  */
    struct QEMUTimer *wdt_timer;
};
848

J
j_mayer 已提交
849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884
/* Fixed interval timer */
static void cpu_4xx_fit_cb (void *opaque)
{
    CPUState *env;
    ppc_tb_t *tb_env;
    ppcemb_timer_t *ppcemb_timer;
    uint64_t now, next;

    env = opaque;
    tb_env = env->tb_env;
    ppcemb_timer = tb_env->opaque;
    now = qemu_get_clock(vm_clock);
    switch ((env->spr[SPR_40x_TCR] >> 24) & 0x3) {
    case 0:
        next = 1 << 9;
        break;
    case 1:
        next = 1 << 13;
        break;
    case 2:
        next = 1 << 17;
        break;
    case 3:
        next = 1 << 21;
        break;
    default:
        /* Cannot occur, but makes gcc happy */
        return;
    }
    next = now + muldiv64(next, ticks_per_sec, tb_env->tb_freq);
    if (next == now)
        next++;
    qemu_mod_timer(ppcemb_timer->fit_timer, next);
    env->spr[SPR_40x_TSR] |= 1 << 26;
    if ((env->spr[SPR_40x_TCR] >> 23) & 0x1)
        ppc_set_irq(env, PPC_INTERRUPT_FIT, 1);
J
j_mayer 已提交
885 886
#ifdef PPC_DEBUG_TB
    if (loglevel != 0) {
887 888
        fprintf(logfile, "%s: ir %d TCR " ADDRX " TSR " ADDRX "\n", __func__,
                (int)((env->spr[SPR_40x_TCR] >> 23) & 0x1),
J
j_mayer 已提交
889 890
                env->spr[SPR_40x_TCR], env->spr[SPR_40x_TSR]);
    }
J
j_mayer 已提交
891
#endif
J
j_mayer 已提交
892 893 894
}

/* Programmable interval timer */
J
j_mayer 已提交
895
static void start_stop_pit (CPUState *env, ppc_tb_t *tb_env, int is_excp)
896
{
J
j_mayer 已提交
897 898 899 900
    ppcemb_timer_t *ppcemb_timer;
    uint64_t now, next;

    ppcemb_timer = tb_env->opaque;
J
j_mayer 已提交
901 902 903 904 905 906 907 908 909 910 911 912 913
    if (ppcemb_timer->pit_reload <= 1 ||
        !((env->spr[SPR_40x_TCR] >> 26) & 0x1) ||
        (is_excp && !((env->spr[SPR_40x_TCR] >> 22) & 0x1))) {
        /* Stop PIT */
#ifdef PPC_DEBUG_TB
        if (loglevel != 0) {
            fprintf(logfile, "%s: stop PIT\n", __func__);
        }
#endif
        qemu_del_timer(tb_env->decr_timer);
    } else {
#ifdef PPC_DEBUG_TB
        if (loglevel != 0) {
914
            fprintf(logfile, "%s: start PIT %016" PRIx64 "\n",
J
j_mayer 已提交
915 916 917 918
                    __func__, ppcemb_timer->pit_reload);
        }
#endif
        now = qemu_get_clock(vm_clock);
J
j_mayer 已提交
919
        next = now + muldiv64(ppcemb_timer->pit_reload,
J
j_mayer 已提交
920
                              ticks_per_sec, tb_env->decr_freq);
J
j_mayer 已提交
921 922
        if (is_excp)
            next += tb_env->decr_next - now;
J
j_mayer 已提交
923 924 925 926 927
        if (next == now)
            next++;
        qemu_mod_timer(tb_env->decr_timer, next);
        tb_env->decr_next = next;
    }
J
j_mayer 已提交
928 929 930 931 932 933 934 935 936 937 938
}

static void cpu_4xx_pit_cb (void *opaque)
{
    CPUState *env;
    ppc_tb_t *tb_env;
    ppcemb_timer_t *ppcemb_timer;

    env = opaque;
    tb_env = env->tb_env;
    ppcemb_timer = tb_env->opaque;
J
j_mayer 已提交
939 940 941
    env->spr[SPR_40x_TSR] |= 1 << 27;
    if ((env->spr[SPR_40x_TCR] >> 26) & 0x1)
        ppc_set_irq(env, PPC_INTERRUPT_PIT, 1);
J
j_mayer 已提交
942 943 944
    start_stop_pit(env, tb_env, 1);
#ifdef PPC_DEBUG_TB
    if (loglevel != 0) {
945 946 947 948
        fprintf(logfile, "%s: ar %d ir %d TCR " ADDRX " TSR " ADDRX " "
                "%016" PRIx64 "\n", __func__,
                (int)((env->spr[SPR_40x_TCR] >> 22) & 0x1),
                (int)((env->spr[SPR_40x_TCR] >> 26) & 0x1),
J
j_mayer 已提交
949 950 951
                env->spr[SPR_40x_TCR], env->spr[SPR_40x_TSR],
                ppcemb_timer->pit_reload);
    }
J
j_mayer 已提交
952
#endif
J
j_mayer 已提交
953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983
}

/* Watchdog timer */
static void cpu_4xx_wdt_cb (void *opaque)
{
    CPUState *env;
    ppc_tb_t *tb_env;
    ppcemb_timer_t *ppcemb_timer;
    uint64_t now, next;

    env = opaque;
    tb_env = env->tb_env;
    ppcemb_timer = tb_env->opaque;
    now = qemu_get_clock(vm_clock);
    switch ((env->spr[SPR_40x_TCR] >> 30) & 0x3) {
    case 0:
        next = 1 << 17;
        break;
    case 1:
        next = 1 << 21;
        break;
    case 2:
        next = 1 << 25;
        break;
    case 3:
        next = 1 << 29;
        break;
    default:
        /* Cannot occur, but makes gcc happy */
        return;
    }
J
j_mayer 已提交
984
    next = now + muldiv64(next, ticks_per_sec, tb_env->decr_freq);
J
j_mayer 已提交
985 986
    if (next == now)
        next++;
J
j_mayer 已提交
987 988
#ifdef PPC_DEBUG_TB
    if (loglevel != 0) {
989
        fprintf(logfile, "%s: TCR " ADDRX " TSR " ADDRX "\n", __func__,
J
j_mayer 已提交
990 991
                env->spr[SPR_40x_TCR], env->spr[SPR_40x_TSR]);
    }
J
j_mayer 已提交
992
#endif
J
j_mayer 已提交
993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
    switch ((env->spr[SPR_40x_TSR] >> 30) & 0x3) {
    case 0x0:
    case 0x1:
        qemu_mod_timer(ppcemb_timer->wdt_timer, next);
        ppcemb_timer->wdt_next = next;
        env->spr[SPR_40x_TSR] |= 1 << 31;
        break;
    case 0x2:
        qemu_mod_timer(ppcemb_timer->wdt_timer, next);
        ppcemb_timer->wdt_next = next;
        env->spr[SPR_40x_TSR] |= 1 << 30;
        if ((env->spr[SPR_40x_TCR] >> 27) & 0x1)
            ppc_set_irq(env, PPC_INTERRUPT_WDT, 1);
        break;
    case 0x3:
        env->spr[SPR_40x_TSR] &= ~0x30000000;
        env->spr[SPR_40x_TSR] |= env->spr[SPR_40x_TCR] & 0x30000000;
        switch ((env->spr[SPR_40x_TCR] >> 28) & 0x3) {
        case 0x0:
            /* No reset */
            break;
        case 0x1: /* Core reset */
1015 1016
            ppc40x_core_reset(env);
            break;
J
j_mayer 已提交
1017
        case 0x2: /* Chip reset */
1018 1019
            ppc40x_chip_reset(env);
            break;
J
j_mayer 已提交
1020
        case 0x3: /* System reset */
1021 1022
            ppc40x_system_reset(env);
            break;
J
j_mayer 已提交
1023 1024
        }
    }
1025 1026 1027 1028
}

void store_40x_pit (CPUState *env, target_ulong val)
{
J
j_mayer 已提交
1029 1030 1031 1032 1033
    ppc_tb_t *tb_env;
    ppcemb_timer_t *ppcemb_timer;

    tb_env = env->tb_env;
    ppcemb_timer = tb_env->opaque;
J
j_mayer 已提交
1034 1035
#ifdef PPC_DEBUG_TB
    if (loglevel != 0) {
1036
        fprintf(logfile, "%s val" ADDRX "\n", __func__, val);
1037
    }
J
j_mayer 已提交
1038
#endif
J
j_mayer 已提交
1039
    ppcemb_timer->pit_reload = val;
J
j_mayer 已提交
1040
    start_stop_pit(env, tb_env, 0);
1041 1042
}

J
j_mayer 已提交
1043
target_ulong load_40x_pit (CPUState *env)
1044
{
J
j_mayer 已提交
1045
    return cpu_ppc_load_decr(env);
1046 1047 1048 1049
}

void store_booke_tsr (CPUState *env, target_ulong val)
{
J
j_mayer 已提交
1050 1051
#ifdef PPC_DEBUG_TB
    if (loglevel != 0) {
1052
        fprintf(logfile, "%s: val " ADDRX "\n", __func__, val);
J
j_mayer 已提交
1053 1054 1055 1056 1057
    }
#endif
    env->spr[SPR_40x_TSR] &= ~(val & 0xFC000000);
    if (val & 0x80000000)
        ppc_set_irq(env, PPC_INTERRUPT_PIT, 0);
J
j_mayer 已提交
1058 1059 1060 1061
}

void store_booke_tcr (CPUState *env, target_ulong val)
{
J
j_mayer 已提交
1062 1063 1064 1065 1066
    ppc_tb_t *tb_env;

    tb_env = env->tb_env;
#ifdef PPC_DEBUG_TB
    if (loglevel != 0) {
1067
        fprintf(logfile, "%s: val " ADDRX "\n", __func__, val);
J
j_mayer 已提交
1068 1069 1070 1071
    }
#endif
    env->spr[SPR_40x_TCR] = val & 0xFFC00000;
    start_stop_pit(env, tb_env, 1);
1072
    cpu_4xx_wdt_cb(env);
J
j_mayer 已提交
1073 1074
}

J
j_mayer 已提交
1075 1076 1077 1078 1079 1080 1081
static void ppc_emb_set_tb_clk (void *opaque, uint32_t freq)
{
    CPUState *env = opaque;
    ppc_tb_t *tb_env = env->tb_env;

#ifdef PPC_DEBUG_TB
    if (loglevel != 0) {
1082 1083
        fprintf(logfile, "%s set new frequency to %" PRIu32 "\n", __func__,
                freq);
J
j_mayer 已提交
1084 1085 1086
    }
#endif
    tb_env->tb_freq = freq;
J
j_mayer 已提交
1087
    tb_env->decr_freq = freq;
J
j_mayer 已提交
1088 1089 1090
    /* XXX: we should also update all timers */
}

1091
clk_setup_cb ppc_emb_timers_init (CPUState *env, uint32_t freq)
J
j_mayer 已提交
1092 1093 1094 1095
{
    ppc_tb_t *tb_env;
    ppcemb_timer_t *ppcemb_timer;

1096
    tb_env = qemu_mallocz(sizeof(ppc_tb_t));
J
j_mayer 已提交
1097
    if (tb_env == NULL) {
1098
        return NULL;
J
j_mayer 已提交
1099
    }
1100
    env->tb_env = tb_env;
J
j_mayer 已提交
1101
    ppcemb_timer = qemu_mallocz(sizeof(ppcemb_timer_t));
1102
    tb_env->tb_freq = freq;
J
j_mayer 已提交
1103
    tb_env->decr_freq = freq;
J
j_mayer 已提交
1104
    tb_env->opaque = ppcemb_timer;
J
j_mayer 已提交
1105 1106
#ifdef PPC_DEBUG_TB
    if (loglevel != 0) {
1107
        fprintf(logfile, "%s freq %" PRIu32 "\n", __func__, freq);
1108
    }
J
j_mayer 已提交
1109
#endif
J
j_mayer 已提交
1110 1111 1112 1113 1114 1115 1116 1117
    if (ppcemb_timer != NULL) {
        /* We use decr timer for PIT */
        tb_env->decr_timer = qemu_new_timer(vm_clock, &cpu_4xx_pit_cb, env);
        ppcemb_timer->fit_timer =
            qemu_new_timer(vm_clock, &cpu_4xx_fit_cb, env);
        ppcemb_timer->wdt_timer =
            qemu_new_timer(vm_clock, &cpu_4xx_wdt_cb, env);
    }
1118

J
j_mayer 已提交
1119
    return &ppc_emb_set_tb_clk;
1120 1121
}

1122 1123 1124 1125 1126 1127 1128 1129 1130
/*****************************************************************************/
/* Embedded PowerPC Device Control Registers */
typedef struct ppc_dcrn_t ppc_dcrn_t;
struct ppc_dcrn_t {
    dcr_read_cb dcr_read;
    dcr_write_cb dcr_write;
    void *opaque;
};

1131 1132 1133
/* XXX: on 460, DCR addresses are 32 bits wide,
 *      using DCRIPR to get the 22 upper bits of the DCR address
 */
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
#define DCRN_NB 1024
struct ppc_dcr_t {
    ppc_dcrn_t dcrn[DCRN_NB];
    int (*read_error)(int dcrn);
    int (*write_error)(int dcrn);
};

int ppc_dcr_read (ppc_dcr_t *dcr_env, int dcrn, target_ulong *valp)
{
    ppc_dcrn_t *dcr;

    if (dcrn < 0 || dcrn >= DCRN_NB)
        goto error;
    dcr = &dcr_env->dcrn[dcrn];
    if (dcr->dcr_read == NULL)
        goto error;
    *valp = (*dcr->dcr_read)(dcr->opaque, dcrn);

    return 0;

 error:
    if (dcr_env->read_error != NULL)
        return (*dcr_env->read_error)(dcrn);

    return -1;
}

int ppc_dcr_write (ppc_dcr_t *dcr_env, int dcrn, target_ulong val)
{
    ppc_dcrn_t *dcr;

    if (dcrn < 0 || dcrn >= DCRN_NB)
        goto error;
    dcr = &dcr_env->dcrn[dcrn];
    if (dcr->dcr_write == NULL)
        goto error;
    (*dcr->dcr_write)(dcr->opaque, dcrn, val);

    return 0;

 error:
    if (dcr_env->write_error != NULL)
        return (*dcr_env->write_error)(dcrn);

    return -1;
}

int ppc_dcr_register (CPUState *env, int dcrn, void *opaque,
                      dcr_read_cb dcr_read, dcr_write_cb dcr_write)
{
    ppc_dcr_t *dcr_env;
    ppc_dcrn_t *dcr;

    dcr_env = env->dcr_env;
    if (dcr_env == NULL)
        return -1;
    if (dcrn < 0 || dcrn >= DCRN_NB)
        return -1;
    dcr = &dcr_env->dcrn[dcrn];
    if (dcr->opaque != NULL ||
        dcr->dcr_read != NULL ||
        dcr->dcr_write != NULL)
        return -1;
    dcr->opaque = opaque;
    dcr->dcr_read = dcr_read;
    dcr->dcr_write = dcr_write;

    return 0;
}

int ppc_dcr_init (CPUState *env, int (*read_error)(int dcrn),
                  int (*write_error)(int dcrn))
{
    ppc_dcr_t *dcr_env;

    dcr_env = qemu_mallocz(sizeof(ppc_dcr_t));
    if (dcr_env == NULL)
        return -1;
    dcr_env->read_error = read_error;
    dcr_env->write_error = write_error;
    env->dcr_env = dcr_env;

    return 0;
}

1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
#if 0
/*****************************************************************************/
/* Handle system reset (for now, just stop emulation) */
void cpu_ppc_reset (CPUState *env)
{
    printf("Reset asked... Stop emulation\n");
    abort();
}
#endif

B
bellard 已提交
1229 1230
/*****************************************************************************/
/* Debug port */
B
bellard 已提交
1231
void PPC_debug_write (void *opaque, uint32_t addr, uint32_t val)
B
bellard 已提交
1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
{
    addr &= 0xF;
    switch (addr) {
    case 0:
        printf("%c", val);
        break;
    case 1:
        printf("\n");
        fflush(stdout);
        break;
    case 2:
1243
        printf("Set loglevel to %04" PRIx32 "\n", val);
B
bellard 已提交
1244
        cpu_set_log(val | 0x100);
B
bellard 已提交
1245 1246 1247 1248 1249 1250
        break;
    }
}

/*****************************************************************************/
/* NVRAM helpers */
J
j_mayer 已提交
1251
static inline uint32_t nvram_read (nvram_t *nvram, uint32_t addr)
B
bellard 已提交
1252
{
J
j_mayer 已提交
1253
    return (*nvram->read_fn)(nvram->opaque, addr);;
B
bellard 已提交
1254 1255
}

J
j_mayer 已提交
1256
static inline void nvram_write (nvram_t *nvram, uint32_t addr, uint32_t val)
B
bellard 已提交
1257
{
J
j_mayer 已提交
1258
    (*nvram->write_fn)(nvram->opaque, addr, val);
B
bellard 已提交
1259 1260
}

J
j_mayer 已提交
1261
void NVRAM_set_byte (nvram_t *nvram, uint32_t addr, uint8_t value)
B
bellard 已提交
1262
{
J
j_mayer 已提交
1263
    nvram_write(nvram, addr, value);
B
bellard 已提交
1264 1265
}

J
j_mayer 已提交
1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277
uint8_t NVRAM_get_byte (nvram_t *nvram, uint32_t addr)
{
    return nvram_read(nvram, addr);
}

void NVRAM_set_word (nvram_t *nvram, uint32_t addr, uint16_t value)
{
    nvram_write(nvram, addr, value >> 8);
    nvram_write(nvram, addr + 1, value & 0xFF);
}

uint16_t NVRAM_get_word (nvram_t *nvram, uint32_t addr)
B
bellard 已提交
1278 1279 1280
{
    uint16_t tmp;

J
j_mayer 已提交
1281 1282 1283
    tmp = nvram_read(nvram, addr) << 8;
    tmp |= nvram_read(nvram, addr + 1);

B
bellard 已提交
1284 1285 1286
    return tmp;
}

J
j_mayer 已提交
1287
void NVRAM_set_lword (nvram_t *nvram, uint32_t addr, uint32_t value)
B
bellard 已提交
1288
{
J
j_mayer 已提交
1289 1290 1291 1292
    nvram_write(nvram, addr, value >> 24);
    nvram_write(nvram, addr + 1, (value >> 16) & 0xFF);
    nvram_write(nvram, addr + 2, (value >> 8) & 0xFF);
    nvram_write(nvram, addr + 3, value & 0xFF);
B
bellard 已提交
1293 1294
}

J
j_mayer 已提交
1295
uint32_t NVRAM_get_lword (nvram_t *nvram, uint32_t addr)
B
bellard 已提交
1296 1297 1298
{
    uint32_t tmp;

J
j_mayer 已提交
1299 1300 1301 1302
    tmp = nvram_read(nvram, addr) << 24;
    tmp |= nvram_read(nvram, addr + 1) << 16;
    tmp |= nvram_read(nvram, addr + 2) << 8;
    tmp |= nvram_read(nvram, addr + 3);
1303

B
bellard 已提交
1304 1305 1306
    return tmp;
}

J
j_mayer 已提交
1307
void NVRAM_set_string (nvram_t *nvram, uint32_t addr,
B
bellard 已提交
1308 1309 1310 1311 1312
                       const unsigned char *str, uint32_t max)
{
    int i;

    for (i = 0; i < max && str[i] != '\0'; i++) {
J
j_mayer 已提交
1313
        nvram_write(nvram, addr + i, str[i]);
B
bellard 已提交
1314
    }
J
j_mayer 已提交
1315 1316
    nvram_write(nvram, addr + i, str[i]);
    nvram_write(nvram, addr + max - 1, '\0');
B
bellard 已提交
1317 1318
}

J
j_mayer 已提交
1319
int NVRAM_get_string (nvram_t *nvram, uint8_t *dst, uint16_t addr, int max)
B
bellard 已提交
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347
{
    int i;

    memset(dst, 0, max);
    for (i = 0; i < max; i++) {
        dst[i] = NVRAM_get_byte(nvram, addr + i);
        if (dst[i] == '\0')
            break;
    }

    return i;
}

static uint16_t NVRAM_crc_update (uint16_t prev, uint16_t value)
{
    uint16_t tmp;
    uint16_t pd, pd1, pd2;

    tmp = prev >> 8;
    pd = prev ^ value;
    pd1 = pd & 0x000F;
    pd2 = ((pd >> 4) & 0x000F) ^ pd1;
    tmp ^= (pd1 << 3) | (pd1 << 8);
    tmp ^= pd2 | (pd2 << 7) | (pd2 << 12);

    return tmp;
}

J
j_mayer 已提交
1348
uint16_t NVRAM_compute_crc (nvram_t *nvram, uint32_t start, uint32_t count)
B
bellard 已提交
1349 1350 1351 1352 1353 1354 1355 1356
{
    uint32_t i;
    uint16_t crc = 0xFFFF;
    int odd;

    odd = count & 1;
    count &= ~1;
    for (i = 0; i != count; i++) {
1357
        crc = NVRAM_crc_update(crc, NVRAM_get_word(nvram, start + i));
B
bellard 已提交
1358 1359
    }
    if (odd) {
1360
        crc = NVRAM_crc_update(crc, NVRAM_get_byte(nvram, start + i) << 8);
B
bellard 已提交
1361 1362 1363 1364 1365
    }

    return crc;
}

B
bellard 已提交
1366 1367
#define CMDLINE_ADDR 0x017ff000

J
j_mayer 已提交
1368
int PPC_NVRAM_set_params (nvram_t *nvram, uint16_t NVRAM_size,
B
bellard 已提交
1369 1370 1371
                          const unsigned char *arch,
                          uint32_t RAM_size, int boot_device,
                          uint32_t kernel_image, uint32_t kernel_size,
B
bellard 已提交
1372
                          const char *cmdline,
B
bellard 已提交
1373
                          uint32_t initrd_image, uint32_t initrd_size,
B
bellard 已提交
1374 1375
                          uint32_t NVRAM_image,
                          int width, int height, int depth)
B
bellard 已提交
1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387
{
    uint16_t crc;

    /* Set parameters for Open Hack'Ware BIOS */
    NVRAM_set_string(nvram, 0x00, "QEMU_BIOS", 16);
    NVRAM_set_lword(nvram,  0x10, 0x00000002); /* structure v2 */
    NVRAM_set_word(nvram,   0x14, NVRAM_size);
    NVRAM_set_string(nvram, 0x20, arch, 16);
    NVRAM_set_lword(nvram,  0x30, RAM_size);
    NVRAM_set_byte(nvram,   0x34, boot_device);
    NVRAM_set_lword(nvram,  0x38, kernel_image);
    NVRAM_set_lword(nvram,  0x3C, kernel_size);
B
bellard 已提交
1388 1389 1390 1391 1392 1393 1394 1395 1396
    if (cmdline) {
        /* XXX: put the cmdline in NVRAM too ? */
        strcpy(phys_ram_base + CMDLINE_ADDR, cmdline);
        NVRAM_set_lword(nvram,  0x40, CMDLINE_ADDR);
        NVRAM_set_lword(nvram,  0x44, strlen(cmdline));
    } else {
        NVRAM_set_lword(nvram,  0x40, 0);
        NVRAM_set_lword(nvram,  0x44, 0);
    }
B
bellard 已提交
1397 1398 1399
    NVRAM_set_lword(nvram,  0x48, initrd_image);
    NVRAM_set_lword(nvram,  0x4C, initrd_size);
    NVRAM_set_lword(nvram,  0x50, NVRAM_image);
B
bellard 已提交
1400 1401 1402 1403 1404

    NVRAM_set_word(nvram,   0x54, width);
    NVRAM_set_word(nvram,   0x56, height);
    NVRAM_set_word(nvram,   0x58, depth);
    crc = NVRAM_compute_crc(nvram, 0x00, 0xF8);
J
j_mayer 已提交
1405
    NVRAM_set_word(nvram,   0xFC, crc);
B
bellard 已提交
1406 1407

    return 0;
1408
}