ppc.c 39.9 KB
Newer Older
1
/*
2
 * QEMU generic PowerPC hardware System Emulator
3
 *
4
 * Copyright (c) 2003-2007 Jocelyn Mayer
5
 *
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
#include "vl.h"

26
//#define PPC_DEBUG_IRQ
J
j_mayer 已提交
27
//#define PPC_DEBUG_TB
28

29 30 31
extern FILE *logfile;
extern int loglevel;

J
j_mayer 已提交
32 33 34
static void cpu_ppc_tb_stop (CPUState *env);
static void cpu_ppc_tb_start (CPUState *env);

J
j_mayer 已提交
35
static void ppc_set_irq (CPUState *env, int n_IRQ, int level)
36 37 38 39 40 41 42 43 44
{
    if (level) {
        env->pending_interrupts |= 1 << n_IRQ;
        cpu_interrupt(env, CPU_INTERRUPT_HARD);
    } else {
        env->pending_interrupts &= ~(1 << n_IRQ);
        if (env->pending_interrupts == 0)
            cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
    }
45
#if defined(PPC_DEBUG_IRQ)
46 47 48 49 50
    if (loglevel & CPU_LOG_INT) {
        fprintf(logfile, "%s: %p n_IRQ %d level %d => pending %08x req %08x\n",
                __func__, env, n_IRQ, level,
                env->pending_interrupts, env->interrupt_request);
    }
51 52 53
#endif
}

54 55
/* PowerPC 6xx / 7xx internal IRQ controller */
static void ppc6xx_set_irq (void *opaque, int pin, int level)
P
pbrook 已提交
56
{
57 58
    CPUState *env = opaque;
    int cur_level;
P
pbrook 已提交
59

60
#if defined(PPC_DEBUG_IRQ)
61 62 63 64
    if (loglevel & CPU_LOG_INT) {
        fprintf(logfile, "%s: env %p pin %d level %d\n", __func__,
                env, pin, level);
    }
65 66 67
#endif
    cur_level = (env->irq_input_state >> pin) & 1;
    /* Don't generate spurious events */
68
    if ((cur_level == 1 && level == 0) || (cur_level == 0 && level != 0)) {
69
        switch (pin) {
J
j_mayer 已提交
70 71 72 73 74 75 76 77 78 79 80 81 82
        case PPC6xx_INPUT_TBEN:
            /* Level sensitive - active high */
#if defined(PPC_DEBUG_IRQ)
            if (loglevel & CPU_LOG_INT) {
                fprintf(logfile, "%s: %s the time base\n",
                        __func__, level ? "start" : "stop");
            }
#endif
            if (level) {
                cpu_ppc_tb_start(env);
            } else {
                cpu_ppc_tb_stop(env);
            }
83 84
        case PPC6xx_INPUT_INT:
            /* Level sensitive - active high */
85
#if defined(PPC_DEBUG_IRQ)
86 87 88 89
            if (loglevel & CPU_LOG_INT) {
                fprintf(logfile, "%s: set the external IRQ state to %d\n",
                        __func__, level);
            }
90 91 92
#endif
            ppc_set_irq(env, PPC_INTERRUPT_EXT, level);
            break;
93
        case PPC6xx_INPUT_SMI:
94 95
            /* Level sensitive - active high */
#if defined(PPC_DEBUG_IRQ)
96 97 98 99
            if (loglevel & CPU_LOG_INT) {
                fprintf(logfile, "%s: set the SMI IRQ state to %d\n",
                        __func__, level);
            }
100 101 102
#endif
            ppc_set_irq(env, PPC_INTERRUPT_SMI, level);
            break;
103
        case PPC6xx_INPUT_MCP:
104 105 106 107 108 109
            /* Negative edge sensitive */
            /* XXX: TODO: actual reaction may depends on HID0 status
             *            603/604/740/750: check HID0[EMCP]
             */
            if (cur_level == 1 && level == 0) {
#if defined(PPC_DEBUG_IRQ)
110 111 112 113
                if (loglevel & CPU_LOG_INT) {
                    fprintf(logfile, "%s: raise machine check state\n",
                            __func__);
                }
114 115 116 117
#endif
                ppc_set_irq(env, PPC_INTERRUPT_MCK, 1);
            }
            break;
118
        case PPC6xx_INPUT_CKSTP_IN:
119 120
            /* Level sensitive - active low */
            /* XXX: TODO: relay the signal to CKSTP_OUT pin */
121
            /* XXX: Note that the only way to restart the CPU is to reset it */
122 123
            if (level) {
#if defined(PPC_DEBUG_IRQ)
124 125 126
                if (loglevel & CPU_LOG_INT) {
                    fprintf(logfile, "%s: stop the CPU\n", __func__);
                }
127 128 129 130
#endif
                env->halted = 1;
            }
            break;
131
        case PPC6xx_INPUT_HRESET:
132 133 134
            /* Level sensitive - active low */
            if (level) {
#if defined(PPC_DEBUG_IRQ)
135 136 137
                if (loglevel & CPU_LOG_INT) {
                    fprintf(logfile, "%s: reset the CPU\n", __func__);
                }
138
#endif
139 140 141 142 143 144
                env->interrupt_request |= CPU_INTERRUPT_EXITTB;
                /* XXX: TOFIX */
#if 0
                cpu_ppc_reset(env);
#else
                qemu_system_reset_request();
145 146 147
#endif
            }
            break;
148
        case PPC6xx_INPUT_SRESET:
149
#if defined(PPC_DEBUG_IRQ)
150 151 152 153
            if (loglevel & CPU_LOG_INT) {
                fprintf(logfile, "%s: set the RESET IRQ state to %d\n",
                        __func__, level);
            }
154 155 156 157 158 159
#endif
            ppc_set_irq(env, PPC_INTERRUPT_RESET, level);
            break;
        default:
            /* Unknown pin - do nothing */
#if defined(PPC_DEBUG_IRQ)
160 161 162
            if (loglevel & CPU_LOG_INT) {
                fprintf(logfile, "%s: unknown IRQ pin %d\n", __func__, pin);
            }
163 164 165 166 167 168 169
#endif
            return;
        }
        if (level)
            env->irq_input_state |= 1 << pin;
        else
            env->irq_input_state &= ~(1 << pin);
P
pbrook 已提交
170 171 172
    }
}

173
void ppc6xx_irq_init (CPUState *env)
174
{
175
    env->irq_inputs = (void **)qemu_allocate_irqs(&ppc6xx_set_irq, env, 6);
176 177
}

J
j_mayer 已提交
178
#if defined(TARGET_PPC64)
179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299
/* PowerPC 970 internal IRQ controller */
static void ppc970_set_irq (void *opaque, int pin, int level)
{
    CPUState *env = opaque;
    int cur_level;

#if defined(PPC_DEBUG_IRQ)
    if (loglevel & CPU_LOG_INT) {
        fprintf(logfile, "%s: env %p pin %d level %d\n", __func__,
                env, pin, level);
    }
#endif
    cur_level = (env->irq_input_state >> pin) & 1;
    /* Don't generate spurious events */
    if ((cur_level == 1 && level == 0) || (cur_level == 0 && level != 0)) {
        switch (pin) {
        case PPC970_INPUT_INT:
            /* Level sensitive - active high */
#if defined(PPC_DEBUG_IRQ)
            if (loglevel & CPU_LOG_INT) {
                fprintf(logfile, "%s: set the external IRQ state to %d\n",
                        __func__, level);
            }
#endif
            ppc_set_irq(env, PPC_INTERRUPT_EXT, level);
            break;
        case PPC970_INPUT_THINT:
            /* Level sensitive - active high */
#if defined(PPC_DEBUG_IRQ)
            if (loglevel & CPU_LOG_INT) {
                fprintf(logfile, "%s: set the SMI IRQ state to %d\n", __func__,
                        level);
            }
#endif
            ppc_set_irq(env, PPC_INTERRUPT_THERM, level);
            break;
        case PPC970_INPUT_MCP:
            /* Negative edge sensitive */
            /* XXX: TODO: actual reaction may depends on HID0 status
             *            603/604/740/750: check HID0[EMCP]
             */
            if (cur_level == 1 && level == 0) {
#if defined(PPC_DEBUG_IRQ)
                if (loglevel & CPU_LOG_INT) {
                    fprintf(logfile, "%s: raise machine check state\n",
                            __func__);
                }
#endif
                ppc_set_irq(env, PPC_INTERRUPT_MCK, 1);
            }
            break;
        case PPC970_INPUT_CKSTP:
            /* Level sensitive - active low */
            /* XXX: TODO: relay the signal to CKSTP_OUT pin */
            if (level) {
#if defined(PPC_DEBUG_IRQ)
                if (loglevel & CPU_LOG_INT) {
                    fprintf(logfile, "%s: stop the CPU\n", __func__);
                }
#endif
                env->halted = 1;
            } else {
#if defined(PPC_DEBUG_IRQ)
                if (loglevel & CPU_LOG_INT) {
                    fprintf(logfile, "%s: restart the CPU\n", __func__);
                }
#endif
                env->halted = 0;
            }
            break;
        case PPC970_INPUT_HRESET:
            /* Level sensitive - active low */
            if (level) {
#if 0 // XXX: TOFIX
#if defined(PPC_DEBUG_IRQ)
                if (loglevel & CPU_LOG_INT) {
                    fprintf(logfile, "%s: reset the CPU\n", __func__);
                }
#endif
                cpu_reset(env);
#endif
            }
            break;
        case PPC970_INPUT_SRESET:
#if defined(PPC_DEBUG_IRQ)
            if (loglevel & CPU_LOG_INT) {
                fprintf(logfile, "%s: set the RESET IRQ state to %d\n",
                        __func__, level);
            }
#endif
            ppc_set_irq(env, PPC_INTERRUPT_RESET, level);
            break;
        case PPC970_INPUT_TBEN:
#if defined(PPC_DEBUG_IRQ)
            if (loglevel & CPU_LOG_INT) {
                fprintf(logfile, "%s: set the TBEN state to %d\n", __func__,
                        level);
            }
#endif
            /* XXX: TODO */
            break;
        default:
            /* Unknown pin - do nothing */
#if defined(PPC_DEBUG_IRQ)
            if (loglevel & CPU_LOG_INT) {
                fprintf(logfile, "%s: unknown IRQ pin %d\n", __func__, pin);
            }
#endif
            return;
        }
        if (level)
            env->irq_input_state |= 1 << pin;
        else
            env->irq_input_state &= ~(1 << pin);
    }
}

void ppc970_irq_init (CPUState *env)
{
    env->irq_inputs = (void **)qemu_allocate_irqs(&ppc970_set_irq, env, 7);
}
J
j_mayer 已提交
300
#endif /* defined(TARGET_PPC64) */
301

302 303
/* PowerPC 40x internal IRQ controller */
static void ppc40x_set_irq (void *opaque, int pin, int level)
304 305 306 307 308
{
    CPUState *env = opaque;
    int cur_level;

#if defined(PPC_DEBUG_IRQ)
309 310 311 312
    if (loglevel & CPU_LOG_INT) {
        fprintf(logfile, "%s: env %p pin %d level %d\n", __func__,
                env, pin, level);
    }
313 314 315 316 317
#endif
    cur_level = (env->irq_input_state >> pin) & 1;
    /* Don't generate spurious events */
    if ((cur_level == 1 && level == 0) || (cur_level == 0 && level != 0)) {
        switch (pin) {
318
        case PPC40x_INPUT_RESET_SYS:
319 320 321 322 323 324 325 326 327 328
            if (level) {
#if defined(PPC_DEBUG_IRQ)
                if (loglevel & CPU_LOG_INT) {
                    fprintf(logfile, "%s: reset the PowerPC system\n",
                            __func__);
                }
#endif
                ppc40x_system_reset(env);
            }
            break;
329
        case PPC40x_INPUT_RESET_CHIP:
330 331 332 333 334 335 336 337 338
            if (level) {
#if defined(PPC_DEBUG_IRQ)
                if (loglevel & CPU_LOG_INT) {
                    fprintf(logfile, "%s: reset the PowerPC chip\n", __func__);
                }
#endif
                ppc40x_chip_reset(env);
            }
            break;
339
        case PPC40x_INPUT_RESET_CORE:
340 341 342
            /* XXX: TODO: update DBSR[MRR] */
            if (level) {
#if defined(PPC_DEBUG_IRQ)
343 344 345
                if (loglevel & CPU_LOG_INT) {
                    fprintf(logfile, "%s: reset the PowerPC core\n", __func__);
                }
346
#endif
347
                ppc40x_core_reset(env);
348 349
            }
            break;
350
        case PPC40x_INPUT_CINT:
351 352
            /* Level sensitive - active high */
#if defined(PPC_DEBUG_IRQ)
353 354 355 356
            if (loglevel & CPU_LOG_INT) {
                fprintf(logfile, "%s: set the critical IRQ state to %d\n",
                        __func__, level);
            }
357
#endif
358
            ppc_set_irq(env, PPC_INTERRUPT_CEXT, level);
359
            break;
360
        case PPC40x_INPUT_INT:
361 362
            /* Level sensitive - active high */
#if defined(PPC_DEBUG_IRQ)
363 364 365 366
            if (loglevel & CPU_LOG_INT) {
                fprintf(logfile, "%s: set the external IRQ state to %d\n",
                        __func__, level);
            }
367 368 369
#endif
            ppc_set_irq(env, PPC_INTERRUPT_EXT, level);
            break;
370
        case PPC40x_INPUT_HALT:
371 372 373
            /* Level sensitive - active low */
            if (level) {
#if defined(PPC_DEBUG_IRQ)
374 375 376
                if (loglevel & CPU_LOG_INT) {
                    fprintf(logfile, "%s: stop the CPU\n", __func__);
                }
377 378 379 380
#endif
                env->halted = 1;
            } else {
#if defined(PPC_DEBUG_IRQ)
381 382 383
                if (loglevel & CPU_LOG_INT) {
                    fprintf(logfile, "%s: restart the CPU\n", __func__);
                }
384 385 386 387
#endif
                env->halted = 0;
            }
            break;
388
        case PPC40x_INPUT_DEBUG:
389 390
            /* Level sensitive - active high */
#if defined(PPC_DEBUG_IRQ)
391
            if (loglevel & CPU_LOG_INT) {
392
                fprintf(logfile, "%s: set the debug pin state to %d\n",
393 394
                        __func__, level);
            }
395
#endif
396
            ppc_set_irq(env, PPC_INTERRUPT_DEBUG, level);
397 398 399 400
            break;
        default:
            /* Unknown pin - do nothing */
#if defined(PPC_DEBUG_IRQ)
401 402 403
            if (loglevel & CPU_LOG_INT) {
                fprintf(logfile, "%s: unknown IRQ pin %d\n", __func__, pin);
            }
404 405 406 407 408 409 410 411 412 413
#endif
            return;
        }
        if (level)
            env->irq_input_state |= 1 << pin;
        else
            env->irq_input_state &= ~(1 << pin);
    }
}

414
void ppc40x_irq_init (CPUState *env)
415
{
416 417
    env->irq_inputs = (void **)qemu_allocate_irqs(&ppc40x_set_irq,
                                                  env, PPC40x_INPUT_NB);
418 419
}

420
/*****************************************************************************/
421
/* PowerPC time base and decrementer emulation */
422 423
struct ppc_tb_t {
    /* Time base management */
J
j_mayer 已提交
424 425 426
    int64_t  tb_offset;    /* Compensation                    */
    int64_t  atb_offset;   /* Compensation                    */
    uint32_t tb_freq;      /* TB frequency                    */
427
    /* Decrementer management */
J
j_mayer 已提交
428 429
    uint64_t decr_next;    /* Tick for next decr interrupt    */
    uint32_t decr_freq;    /* decrementer frequency           */
430
    struct QEMUTimer *decr_timer;
431 432 433 434 435
    /* Hypervisor decrementer management */
    uint64_t hdecr_next;    /* Tick for next hdecr interrupt  */
    struct QEMUTimer *hdecr_timer;
    uint64_t purr_load;
    uint64_t purr_start;
436
    void *opaque;
437 438
};

J
j_mayer 已提交
439
static always_inline uint64_t cpu_ppc_get_tb (ppc_tb_t *tb_env, uint64_t vmclk,
440
                                              int64_t tb_offset)
441 442
{
    /* TB time in tb periods */
J
j_mayer 已提交
443
    return muldiv64(vmclk, tb_env->tb_freq, ticks_per_sec) + tb_offset;
444 445 446 447 448 449 450
}

uint32_t cpu_ppc_load_tbl (CPUState *env)
{
    ppc_tb_t *tb_env = env->tb_env;
    uint64_t tb;

J
j_mayer 已提交
451
    tb = cpu_ppc_get_tb(tb_env, qemu_get_clock(vm_clock), tb_env->tb_offset);
452 453 454
#if defined(PPC_DEBUG_TB)
    if (loglevel != 0) {
        fprintf(logfile, "%s: tb=0x%016lx\n", __func__, tb);
455 456 457 458 459 460
    }
#endif

    return tb & 0xFFFFFFFF;
}

461
static always_inline uint32_t _cpu_ppc_load_tbu (CPUState *env)
462 463 464 465
{
    ppc_tb_t *tb_env = env->tb_env;
    uint64_t tb;

J
j_mayer 已提交
466
    tb = cpu_ppc_get_tb(tb_env, qemu_get_clock(vm_clock), tb_env->tb_offset);
J
j_mayer 已提交
467 468
#if defined(PPC_DEBUG_TB)
    if (loglevel != 0) {
469 470
        fprintf(logfile, "%s: tb=0x%016lx\n", __func__, tb);
    }
471
#endif
472

473 474 475
    return tb >> 32;
}

476 477 478 479 480
uint32_t cpu_ppc_load_tbu (CPUState *env)
{
    return _cpu_ppc_load_tbu(env);
}

J
j_mayer 已提交
481
static always_inline void cpu_ppc_store_tb (ppc_tb_t *tb_env, uint64_t vmclk,
482 483
                                            int64_t *tb_offsetp,
                                            uint64_t value)
484
{
J
j_mayer 已提交
485
    *tb_offsetp = value - muldiv64(vmclk, tb_env->tb_freq, ticks_per_sec);
J
j_mayer 已提交
486 487 488
#ifdef PPC_DEBUG_TB
    if (loglevel != 0) {
        fprintf(logfile, "%s: tb=0x%016lx offset=%08lx\n", __func__, value,
489
                *tb_offsetp);
490
    }
491 492 493
#endif
}

494 495 496 497 498
void cpu_ppc_store_tbl (CPUState *env, uint32_t value)
{
    ppc_tb_t *tb_env = env->tb_env;
    uint64_t tb;

J
j_mayer 已提交
499
    tb = cpu_ppc_get_tb(tb_env, qemu_get_clock(vm_clock), tb_env->tb_offset);
500
    tb &= 0xFFFFFFFF00000000ULL;
J
j_mayer 已提交
501 502
    cpu_ppc_store_tb(tb_env, qemu_get_clock(vm_clock),
                     &tb_env->tb_offset, tb | (uint64_t)value);
503 504
}

505
static always_inline void _cpu_ppc_store_tbu (CPUState *env, uint32_t value)
506 507
{
    ppc_tb_t *tb_env = env->tb_env;
508
    uint64_t tb;
509

J
j_mayer 已提交
510
    tb = cpu_ppc_get_tb(tb_env, qemu_get_clock(vm_clock), tb_env->tb_offset);
511
    tb &= 0x00000000FFFFFFFFULL;
J
j_mayer 已提交
512 513
    cpu_ppc_store_tb(tb_env, qemu_get_clock(vm_clock),
                     &tb_env->tb_offset, ((uint64_t)value << 32) | tb);
514 515
}

516 517 518 519 520
void cpu_ppc_store_tbu (CPUState *env, uint32_t value)
{
    _cpu_ppc_store_tbu(env, value);
}

521 522 523 524 525
uint32_t cpu_ppc_load_atbl (CPUState *env)
{
    ppc_tb_t *tb_env = env->tb_env;
    uint64_t tb;

J
j_mayer 已提交
526
    tb = cpu_ppc_get_tb(tb_env, qemu_get_clock(vm_clock), tb_env->atb_offset);
527 528 529 530 531 532 533 534 535 536 537 538 539 540
#if defined(PPC_DEBUG_TB)
    if (loglevel != 0) {
        fprintf(logfile, "%s: tb=0x%016lx\n", __func__, tb);
    }
#endif

    return tb & 0xFFFFFFFF;
}

uint32_t cpu_ppc_load_atbu (CPUState *env)
{
    ppc_tb_t *tb_env = env->tb_env;
    uint64_t tb;

J
j_mayer 已提交
541
    tb = cpu_ppc_get_tb(tb_env, qemu_get_clock(vm_clock), tb_env->atb_offset);
542 543 544 545 546 547 548 549 550 551 552 553 554 555
#if defined(PPC_DEBUG_TB)
    if (loglevel != 0) {
        fprintf(logfile, "%s: tb=0x%016lx\n", __func__, tb);
    }
#endif

    return tb >> 32;
}

void cpu_ppc_store_atbl (CPUState *env, uint32_t value)
{
    ppc_tb_t *tb_env = env->tb_env;
    uint64_t tb;

J
j_mayer 已提交
556
    tb = cpu_ppc_get_tb(tb_env, qemu_get_clock(vm_clock), tb_env->atb_offset);
557
    tb &= 0xFFFFFFFF00000000ULL;
J
j_mayer 已提交
558 559
    cpu_ppc_store_tb(tb_env, qemu_get_clock(vm_clock),
                     &tb_env->atb_offset, tb | (uint64_t)value);
560 561 562
}

void cpu_ppc_store_atbu (CPUState *env, uint32_t value)
563 564
{
    ppc_tb_t *tb_env = env->tb_env;
565
    uint64_t tb;
566

J
j_mayer 已提交
567
    tb = cpu_ppc_get_tb(tb_env, qemu_get_clock(vm_clock), tb_env->atb_offset);
568
    tb &= 0x00000000FFFFFFFFULL;
J
j_mayer 已提交
569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613
    cpu_ppc_store_tb(tb_env, qemu_get_clock(vm_clock),
                     &tb_env->atb_offset, ((uint64_t)value << 32) | tb);
}

static void cpu_ppc_tb_stop (CPUState *env)
{
    ppc_tb_t *tb_env = env->tb_env;
    uint64_t tb, atb, vmclk;

    /* If the time base is already frozen, do nothing */
    if (tb_env->tb_freq != 0) {
        vmclk = qemu_get_clock(vm_clock);
        /* Get the time base */
        tb = cpu_ppc_get_tb(tb_env, vmclk, tb_env->tb_offset);
        /* Get the alternate time base */
        atb = cpu_ppc_get_tb(tb_env, vmclk, tb_env->atb_offset);
        /* Store the time base value (ie compute the current offset) */
        cpu_ppc_store_tb(tb_env, vmclk, &tb_env->tb_offset, tb);
        /* Store the alternate time base value (compute the current offset) */
        cpu_ppc_store_tb(tb_env, vmclk, &tb_env->atb_offset, atb);
        /* Set the time base frequency to zero */
        tb_env->tb_freq = 0;
        /* Now, the time bases are frozen to tb_offset / atb_offset value */
    }
}

static void cpu_ppc_tb_start (CPUState *env)
{
    ppc_tb_t *tb_env = env->tb_env;
    uint64_t tb, atb, vmclk;
    
    /* If the time base is not frozen, do nothing */
    if (tb_env->tb_freq == 0) {
        vmclk = qemu_get_clock(vm_clock);
        /* Get the time base from tb_offset */
        tb = tb_env->tb_offset;
        /* Get the alternate time base from atb_offset */
        atb = tb_env->atb_offset;
        /* Restore the tb frequency from the decrementer frequency */
        tb_env->tb_freq = tb_env->decr_freq;
        /* Store the time base value */
        cpu_ppc_store_tb(tb_env, vmclk, &tb_env->tb_offset, tb);
        /* Store the alternate time base value */
        cpu_ppc_store_tb(tb_env, vmclk, &tb_env->atb_offset, atb);
    }
614 615
}

616 617
static always_inline uint32_t _cpu_ppc_load_decr (CPUState *env,
                                                  uint64_t *next)
618 619 620
{
    ppc_tb_t *tb_env = env->tb_env;
    uint32_t decr;
B
bellard 已提交
621
    int64_t diff;
622

B
bellard 已提交
623 624
    diff = tb_env->decr_next - qemu_get_clock(vm_clock);
    if (diff >= 0)
J
j_mayer 已提交
625
        decr = muldiv64(diff, tb_env->decr_freq, ticks_per_sec);
B
bellard 已提交
626
    else
J
j_mayer 已提交
627
        decr = -muldiv64(-diff, tb_env->decr_freq, ticks_per_sec);
J
j_mayer 已提交
628 629
#if defined(PPC_DEBUG_TB)
    if (loglevel != 0) {
630 631
        fprintf(logfile, "%s: 0x%08x\n", __func__, decr);
    }
632
#endif
633

634 635 636
    return decr;
}

637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
uint32_t cpu_ppc_load_decr (CPUState *env)
{
    ppc_tb_t *tb_env = env->tb_env;

    return _cpu_ppc_load_decr(env, &tb_env->decr_next);
}

uint32_t cpu_ppc_load_hdecr (CPUState *env)
{
    ppc_tb_t *tb_env = env->tb_env;

    return _cpu_ppc_load_decr(env, &tb_env->hdecr_next);
}

uint64_t cpu_ppc_load_purr (CPUState *env)
{
    ppc_tb_t *tb_env = env->tb_env;
    uint64_t diff;

    diff = qemu_get_clock(vm_clock) - tb_env->purr_start;
J
j_mayer 已提交
657

658 659 660
    return tb_env->purr_load + muldiv64(diff, tb_env->tb_freq, ticks_per_sec);
}

661 662 663
/* When decrementer expires,
 * all we need to do is generate or queue a CPU exception
 */
664
static always_inline void cpu_ppc_decr_excp (CPUState *env)
665 666
{
    /* Raise it */
J
j_mayer 已提交
667 668
#ifdef PPC_DEBUG_TB
    if (loglevel != 0) {
669 670
        fprintf(logfile, "raise decrementer exception\n");
    }
671
#endif
672
    ppc_set_irq(env, PPC_INTERRUPT_DECR, 1);
673 674
}

675
static always_inline void cpu_ppc_hdecr_excp (CPUState *env)
676 677 678 679 680 681 682 683 684 685 686
{
    /* Raise it */
#ifdef PPC_DEBUG_TB
    if (loglevel != 0) {
        fprintf(logfile, "raise decrementer exception\n");
    }
#endif
    ppc_set_irq(env, PPC_INTERRUPT_HDECR, 1);
}

static void __cpu_ppc_store_decr (CPUState *env, uint64_t *nextp,
J
j_mayer 已提交
687 688 689 690
                                  struct QEMUTimer *timer,
                                  void (*raise_excp)(CPUState *),
                                  uint32_t decr, uint32_t value,
                                  int is_excp)
691 692 693 694
{
    ppc_tb_t *tb_env = env->tb_env;
    uint64_t now, next;

J
j_mayer 已提交
695 696
#ifdef PPC_DEBUG_TB
    if (loglevel != 0) {
697 698
        fprintf(logfile, "%s: 0x%08x => 0x%08x\n", __func__, decr, value);
    }
699 700
#endif
    now = qemu_get_clock(vm_clock);
J
j_mayer 已提交
701
    next = now + muldiv64(value, ticks_per_sec, tb_env->decr_freq);
702
    if (is_excp)
703
        next += *nextp - now;
704
    if (next == now)
705
        next++;
706
    *nextp = next;
707
    /* Adjust timer */
708
    qemu_mod_timer(timer, next);
709 710 711 712
    /* If we set a negative value and the decrementer was positive,
     * raise an exception.
     */
    if ((value & 0x80000000) && !(decr & 0x80000000))
713 714 715
        (*raise_excp)(env);
}

716 717
static always_inline void _cpu_ppc_store_decr (CPUState *env, uint32_t decr,
                                               uint32_t value, int is_excp)
718 719 720 721 722
{
    ppc_tb_t *tb_env = env->tb_env;

    __cpu_ppc_store_decr(env, &tb_env->decr_next, tb_env->decr_timer,
                         &cpu_ppc_decr_excp, decr, value, is_excp);
723 724 725 726 727 728 729 730 731 732 733 734
}

void cpu_ppc_store_decr (CPUState *env, uint32_t value)
{
    _cpu_ppc_store_decr(env, cpu_ppc_load_decr(env), value, 0);
}

static void cpu_ppc_decr_cb (void *opaque)
{
    _cpu_ppc_store_decr(opaque, 0x00000000, 0xFFFFFFFF, 1);
}

735 736
static always_inline void _cpu_ppc_store_hdecr (CPUState *env, uint32_t hdecr,
                                                uint32_t value, int is_excp)
737 738 739
{
    ppc_tb_t *tb_env = env->tb_env;

740 741 742 743
    if (tb_env->hdecr_timer != NULL) {
        __cpu_ppc_store_decr(env, &tb_env->hdecr_next, tb_env->hdecr_timer,
                             &cpu_ppc_hdecr_excp, hdecr, value, is_excp);
    }
744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763
}

void cpu_ppc_store_hdecr (CPUState *env, uint32_t value)
{
    _cpu_ppc_store_hdecr(env, cpu_ppc_load_hdecr(env), value, 0);
}

static void cpu_ppc_hdecr_cb (void *opaque)
{
    _cpu_ppc_store_hdecr(opaque, 0x00000000, 0xFFFFFFFF, 1);
}

void cpu_ppc_store_purr (CPUState *env, uint64_t value)
{
    ppc_tb_t *tb_env = env->tb_env;

    tb_env->purr_load = value;
    tb_env->purr_start = qemu_get_clock(vm_clock);
}

764 765 766 767 768 769
static void cpu_ppc_set_tb_clk (void *opaque, uint32_t freq)
{
    CPUState *env = opaque;
    ppc_tb_t *tb_env = env->tb_env;

    tb_env->tb_freq = freq;
J
j_mayer 已提交
770
    tb_env->decr_freq = freq;
771 772 773 774 775
    /* There is a bug in Linux 2.4 kernels:
     * if a decrementer exception is pending when it enables msr_ee at startup,
     * it's not ready to handle it...
     */
    _cpu_ppc_store_decr(env, 0xFFFFFFFF, 0xFFFFFFFF, 0);
776 777
    _cpu_ppc_store_hdecr(env, 0xFFFFFFFF, 0xFFFFFFFF, 0);
    cpu_ppc_store_purr(env, 0x0000000000000000ULL);
778 779
}

780
/* Set up (once) timebase frequency (in Hz) */
781
clk_setup_cb cpu_ppc_tb_init (CPUState *env, uint32_t freq)
782 783 784 785 786 787 788
{
    ppc_tb_t *tb_env;

    tb_env = qemu_mallocz(sizeof(ppc_tb_t));
    if (tb_env == NULL)
        return NULL;
    env->tb_env = tb_env;
789 790
    /* Create new timer */
    tb_env->decr_timer = qemu_new_timer(vm_clock, &cpu_ppc_decr_cb, env);
791 792 793 794 795 796 797
    if (0) {
        /* XXX: find a suitable condition to enable the hypervisor decrementer
         */
        tb_env->hdecr_timer = qemu_new_timer(vm_clock, &cpu_ppc_hdecr_cb, env);
    } else {
        tb_env->hdecr_timer = NULL;
    }
798
    cpu_ppc_set_tb_clk(env, freq);
799

800
    return &cpu_ppc_set_tb_clk;
801 802
}

803
/* Specific helpers for POWER & PowerPC 601 RTC */
804
clk_setup_cb cpu_ppc601_rtc_init (CPUState *env)
805 806 807 808 809
{
    return cpu_ppc_tb_init(env, 7812500);
}

void cpu_ppc601_store_rtcu (CPUState *env, uint32_t value)
810 811 812
{
    _cpu_ppc_store_tbu(env, value);
}
813 814

uint32_t cpu_ppc601_load_rtcu (CPUState *env)
815 816 817
{
    return _cpu_ppc_load_tbu(env);
}
818 819 820 821 822 823 824 825 826 827 828

void cpu_ppc601_store_rtcl (CPUState *env, uint32_t value)
{
    cpu_ppc_store_tbl(env, value & 0x3FFFFF80);
}

uint32_t cpu_ppc601_load_rtcl (CPUState *env)
{
    return cpu_ppc_load_tbl(env) & 0x3FFFFF80;
}

J
j_mayer 已提交
829
/*****************************************************************************/
830
/* Embedded PowerPC timers */
J
j_mayer 已提交
831 832 833 834 835 836 837 838 839 840

/* PIT, FIT & WDT */
typedef struct ppcemb_timer_t ppcemb_timer_t;
struct ppcemb_timer_t {
    uint64_t pit_reload;  /* PIT auto-reload value        */
    uint64_t fit_next;    /* Tick for next FIT interrupt  */
    struct QEMUTimer *fit_timer;
    uint64_t wdt_next;    /* Tick for next WDT interrupt  */
    struct QEMUTimer *wdt_timer;
};
841

J
j_mayer 已提交
842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877
/* Fixed interval timer */
static void cpu_4xx_fit_cb (void *opaque)
{
    CPUState *env;
    ppc_tb_t *tb_env;
    ppcemb_timer_t *ppcemb_timer;
    uint64_t now, next;

    env = opaque;
    tb_env = env->tb_env;
    ppcemb_timer = tb_env->opaque;
    now = qemu_get_clock(vm_clock);
    switch ((env->spr[SPR_40x_TCR] >> 24) & 0x3) {
    case 0:
        next = 1 << 9;
        break;
    case 1:
        next = 1 << 13;
        break;
    case 2:
        next = 1 << 17;
        break;
    case 3:
        next = 1 << 21;
        break;
    default:
        /* Cannot occur, but makes gcc happy */
        return;
    }
    next = now + muldiv64(next, ticks_per_sec, tb_env->tb_freq);
    if (next == now)
        next++;
    qemu_mod_timer(ppcemb_timer->fit_timer, next);
    env->spr[SPR_40x_TSR] |= 1 << 26;
    if ((env->spr[SPR_40x_TCR] >> 23) & 0x1)
        ppc_set_irq(env, PPC_INTERRUPT_FIT, 1);
J
j_mayer 已提交
878 879
#ifdef PPC_DEBUG_TB
    if (loglevel != 0) {
880 881
        fprintf(logfile, "%s: ir %d TCR " ADDRX " TSR " ADDRX "\n", __func__,
                (int)((env->spr[SPR_40x_TCR] >> 23) & 0x1),
J
j_mayer 已提交
882 883
                env->spr[SPR_40x_TCR], env->spr[SPR_40x_TSR]);
    }
J
j_mayer 已提交
884
#endif
J
j_mayer 已提交
885 886 887
}

/* Programmable interval timer */
J
j_mayer 已提交
888
static void start_stop_pit (CPUState *env, ppc_tb_t *tb_env, int is_excp)
889
{
J
j_mayer 已提交
890 891 892 893
    ppcemb_timer_t *ppcemb_timer;
    uint64_t now, next;

    ppcemb_timer = tb_env->opaque;
J
j_mayer 已提交
894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911
    if (ppcemb_timer->pit_reload <= 1 ||
        !((env->spr[SPR_40x_TCR] >> 26) & 0x1) ||
        (is_excp && !((env->spr[SPR_40x_TCR] >> 22) & 0x1))) {
        /* Stop PIT */
#ifdef PPC_DEBUG_TB
        if (loglevel != 0) {
            fprintf(logfile, "%s: stop PIT\n", __func__);
        }
#endif
        qemu_del_timer(tb_env->decr_timer);
    } else {
#ifdef PPC_DEBUG_TB
        if (loglevel != 0) {
            fprintf(logfile, "%s: start PIT 0x" REGX "\n",
                    __func__, ppcemb_timer->pit_reload);
        }
#endif
        now = qemu_get_clock(vm_clock);
J
j_mayer 已提交
912
        next = now + muldiv64(ppcemb_timer->pit_reload,
J
j_mayer 已提交
913
                              ticks_per_sec, tb_env->decr_freq);
J
j_mayer 已提交
914 915
        if (is_excp)
            next += tb_env->decr_next - now;
J
j_mayer 已提交
916 917 918 919 920
        if (next == now)
            next++;
        qemu_mod_timer(tb_env->decr_timer, next);
        tb_env->decr_next = next;
    }
J
j_mayer 已提交
921 922 923 924 925 926 927 928 929 930 931
}

static void cpu_4xx_pit_cb (void *opaque)
{
    CPUState *env;
    ppc_tb_t *tb_env;
    ppcemb_timer_t *ppcemb_timer;

    env = opaque;
    tb_env = env->tb_env;
    ppcemb_timer = tb_env->opaque;
J
j_mayer 已提交
932 933 934
    env->spr[SPR_40x_TSR] |= 1 << 27;
    if ((env->spr[SPR_40x_TCR] >> 26) & 0x1)
        ppc_set_irq(env, PPC_INTERRUPT_PIT, 1);
J
j_mayer 已提交
935 936 937
    start_stop_pit(env, tb_env, 1);
#ifdef PPC_DEBUG_TB
    if (loglevel != 0) {
938 939 940 941
        fprintf(logfile, "%s: ar %d ir %d TCR " ADDRX " TSR " ADDRX " "
                "%016" PRIx64 "\n", __func__,
                (int)((env->spr[SPR_40x_TCR] >> 22) & 0x1),
                (int)((env->spr[SPR_40x_TCR] >> 26) & 0x1),
J
j_mayer 已提交
942 943 944
                env->spr[SPR_40x_TCR], env->spr[SPR_40x_TSR],
                ppcemb_timer->pit_reload);
    }
J
j_mayer 已提交
945
#endif
J
j_mayer 已提交
946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976
}

/* Watchdog timer */
static void cpu_4xx_wdt_cb (void *opaque)
{
    CPUState *env;
    ppc_tb_t *tb_env;
    ppcemb_timer_t *ppcemb_timer;
    uint64_t now, next;

    env = opaque;
    tb_env = env->tb_env;
    ppcemb_timer = tb_env->opaque;
    now = qemu_get_clock(vm_clock);
    switch ((env->spr[SPR_40x_TCR] >> 30) & 0x3) {
    case 0:
        next = 1 << 17;
        break;
    case 1:
        next = 1 << 21;
        break;
    case 2:
        next = 1 << 25;
        break;
    case 3:
        next = 1 << 29;
        break;
    default:
        /* Cannot occur, but makes gcc happy */
        return;
    }
J
j_mayer 已提交
977
    next = now + muldiv64(next, ticks_per_sec, tb_env->decr_freq);
J
j_mayer 已提交
978 979
    if (next == now)
        next++;
J
j_mayer 已提交
980 981
#ifdef PPC_DEBUG_TB
    if (loglevel != 0) {
982
        fprintf(logfile, "%s: TCR " ADDRX " TSR " ADDRX "\n", __func__,
J
j_mayer 已提交
983 984
                env->spr[SPR_40x_TCR], env->spr[SPR_40x_TSR]);
    }
J
j_mayer 已提交
985
#endif
J
j_mayer 已提交
986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007
    switch ((env->spr[SPR_40x_TSR] >> 30) & 0x3) {
    case 0x0:
    case 0x1:
        qemu_mod_timer(ppcemb_timer->wdt_timer, next);
        ppcemb_timer->wdt_next = next;
        env->spr[SPR_40x_TSR] |= 1 << 31;
        break;
    case 0x2:
        qemu_mod_timer(ppcemb_timer->wdt_timer, next);
        ppcemb_timer->wdt_next = next;
        env->spr[SPR_40x_TSR] |= 1 << 30;
        if ((env->spr[SPR_40x_TCR] >> 27) & 0x1)
            ppc_set_irq(env, PPC_INTERRUPT_WDT, 1);
        break;
    case 0x3:
        env->spr[SPR_40x_TSR] &= ~0x30000000;
        env->spr[SPR_40x_TSR] |= env->spr[SPR_40x_TCR] & 0x30000000;
        switch ((env->spr[SPR_40x_TCR] >> 28) & 0x3) {
        case 0x0:
            /* No reset */
            break;
        case 0x1: /* Core reset */
1008 1009
            ppc40x_core_reset(env);
            break;
J
j_mayer 已提交
1010
        case 0x2: /* Chip reset */
1011 1012
            ppc40x_chip_reset(env);
            break;
J
j_mayer 已提交
1013
        case 0x3: /* System reset */
1014 1015
            ppc40x_system_reset(env);
            break;
J
j_mayer 已提交
1016 1017
        }
    }
1018 1019 1020 1021
}

void store_40x_pit (CPUState *env, target_ulong val)
{
J
j_mayer 已提交
1022 1023 1024 1025 1026
    ppc_tb_t *tb_env;
    ppcemb_timer_t *ppcemb_timer;

    tb_env = env->tb_env;
    ppcemb_timer = tb_env->opaque;
J
j_mayer 已提交
1027 1028
#ifdef PPC_DEBUG_TB
    if (loglevel != 0) {
J
j_mayer 已提交
1029
        fprintf(logfile, "%s %p %p\n", __func__, tb_env, ppcemb_timer);
1030
    }
J
j_mayer 已提交
1031
#endif
J
j_mayer 已提交
1032
    ppcemb_timer->pit_reload = val;
J
j_mayer 已提交
1033
    start_stop_pit(env, tb_env, 0);
1034 1035
}

J
j_mayer 已提交
1036
target_ulong load_40x_pit (CPUState *env)
1037
{
J
j_mayer 已提交
1038
    return cpu_ppc_load_decr(env);
1039 1040 1041 1042
}

void store_booke_tsr (CPUState *env, target_ulong val)
{
J
j_mayer 已提交
1043 1044 1045 1046 1047 1048 1049 1050
#ifdef PPC_DEBUG_TB
    if (loglevel != 0) {
        fprintf(logfile, "%s: val=" ADDRX "\n", __func__, val);
    }
#endif
    env->spr[SPR_40x_TSR] &= ~(val & 0xFC000000);
    if (val & 0x80000000)
        ppc_set_irq(env, PPC_INTERRUPT_PIT, 0);
J
j_mayer 已提交
1051 1052 1053 1054
}

void store_booke_tcr (CPUState *env, target_ulong val)
{
J
j_mayer 已提交
1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
    ppc_tb_t *tb_env;

    tb_env = env->tb_env;
#ifdef PPC_DEBUG_TB
    if (loglevel != 0) {
        fprintf(logfile, "%s: val=" ADDRX "\n", __func__, val);
    }
#endif
    env->spr[SPR_40x_TCR] = val & 0xFFC00000;
    start_stop_pit(env, tb_env, 1);
1065
    cpu_4xx_wdt_cb(env);
J
j_mayer 已提交
1066 1067
}

J
j_mayer 已提交
1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
static void ppc_emb_set_tb_clk (void *opaque, uint32_t freq)
{
    CPUState *env = opaque;
    ppc_tb_t *tb_env = env->tb_env;

#ifdef PPC_DEBUG_TB
    if (loglevel != 0) {
        fprintf(logfile, "%s set new frequency to %u\n", __func__, freq);
    }
#endif
    tb_env->tb_freq = freq;
J
j_mayer 已提交
1079
    tb_env->decr_freq = freq;
J
j_mayer 已提交
1080 1081 1082
    /* XXX: we should also update all timers */
}

1083
clk_setup_cb ppc_emb_timers_init (CPUState *env, uint32_t freq)
J
j_mayer 已提交
1084 1085 1086 1087
{
    ppc_tb_t *tb_env;
    ppcemb_timer_t *ppcemb_timer;

1088
    tb_env = qemu_mallocz(sizeof(ppc_tb_t));
J
j_mayer 已提交
1089
    if (tb_env == NULL) {
1090
        return NULL;
J
j_mayer 已提交
1091
    }
1092
    env->tb_env = tb_env;
J
j_mayer 已提交
1093
    ppcemb_timer = qemu_mallocz(sizeof(ppcemb_timer_t));
1094
    tb_env->tb_freq = freq;
J
j_mayer 已提交
1095
    tb_env->decr_freq = freq;
J
j_mayer 已提交
1096
    tb_env->opaque = ppcemb_timer;
J
j_mayer 已提交
1097 1098 1099 1100
#ifdef PPC_DEBUG_TB
    if (loglevel != 0) {
        fprintf(logfile, "%s %p %p %p\n", __func__, tb_env, ppcemb_timer,
                &ppc_emb_set_tb_clk);
1101
    }
J
j_mayer 已提交
1102
#endif
J
j_mayer 已提交
1103 1104 1105 1106 1107 1108 1109 1110
    if (ppcemb_timer != NULL) {
        /* We use decr timer for PIT */
        tb_env->decr_timer = qemu_new_timer(vm_clock, &cpu_4xx_pit_cb, env);
        ppcemb_timer->fit_timer =
            qemu_new_timer(vm_clock, &cpu_4xx_fit_cb, env);
        ppcemb_timer->wdt_timer =
            qemu_new_timer(vm_clock, &cpu_4xx_wdt_cb, env);
    }
1111

J
j_mayer 已提交
1112
    return &ppc_emb_set_tb_clk;
1113 1114
}

1115 1116 1117 1118 1119 1120 1121 1122 1123
/*****************************************************************************/
/* Embedded PowerPC Device Control Registers */
typedef struct ppc_dcrn_t ppc_dcrn_t;
struct ppc_dcrn_t {
    dcr_read_cb dcr_read;
    dcr_write_cb dcr_write;
    void *opaque;
};

1124 1125 1126
/* XXX: on 460, DCR addresses are 32 bits wide,
 *      using DCRIPR to get the 22 upper bits of the DCR address
 */
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211
#define DCRN_NB 1024
struct ppc_dcr_t {
    ppc_dcrn_t dcrn[DCRN_NB];
    int (*read_error)(int dcrn);
    int (*write_error)(int dcrn);
};

int ppc_dcr_read (ppc_dcr_t *dcr_env, int dcrn, target_ulong *valp)
{
    ppc_dcrn_t *dcr;

    if (dcrn < 0 || dcrn >= DCRN_NB)
        goto error;
    dcr = &dcr_env->dcrn[dcrn];
    if (dcr->dcr_read == NULL)
        goto error;
    *valp = (*dcr->dcr_read)(dcr->opaque, dcrn);

    return 0;

 error:
    if (dcr_env->read_error != NULL)
        return (*dcr_env->read_error)(dcrn);

    return -1;
}

int ppc_dcr_write (ppc_dcr_t *dcr_env, int dcrn, target_ulong val)
{
    ppc_dcrn_t *dcr;

    if (dcrn < 0 || dcrn >= DCRN_NB)
        goto error;
    dcr = &dcr_env->dcrn[dcrn];
    if (dcr->dcr_write == NULL)
        goto error;
    (*dcr->dcr_write)(dcr->opaque, dcrn, val);

    return 0;

 error:
    if (dcr_env->write_error != NULL)
        return (*dcr_env->write_error)(dcrn);

    return -1;
}

int ppc_dcr_register (CPUState *env, int dcrn, void *opaque,
                      dcr_read_cb dcr_read, dcr_write_cb dcr_write)
{
    ppc_dcr_t *dcr_env;
    ppc_dcrn_t *dcr;

    dcr_env = env->dcr_env;
    if (dcr_env == NULL)
        return -1;
    if (dcrn < 0 || dcrn >= DCRN_NB)
        return -1;
    dcr = &dcr_env->dcrn[dcrn];
    if (dcr->opaque != NULL ||
        dcr->dcr_read != NULL ||
        dcr->dcr_write != NULL)
        return -1;
    dcr->opaque = opaque;
    dcr->dcr_read = dcr_read;
    dcr->dcr_write = dcr_write;

    return 0;
}

int ppc_dcr_init (CPUState *env, int (*read_error)(int dcrn),
                  int (*write_error)(int dcrn))
{
    ppc_dcr_t *dcr_env;

    dcr_env = qemu_mallocz(sizeof(ppc_dcr_t));
    if (dcr_env == NULL)
        return -1;
    dcr_env->read_error = read_error;
    dcr_env->write_error = write_error;
    env->dcr_env = dcr_env;

    return 0;
}

1212 1213 1214 1215 1216 1217 1218 1219 1220 1221
#if 0
/*****************************************************************************/
/* Handle system reset (for now, just stop emulation) */
void cpu_ppc_reset (CPUState *env)
{
    printf("Reset asked... Stop emulation\n");
    abort();
}
#endif

B
bellard 已提交
1222 1223
/*****************************************************************************/
/* Debug port */
B
bellard 已提交
1224
void PPC_debug_write (void *opaque, uint32_t addr, uint32_t val)
B
bellard 已提交
1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
{
    addr &= 0xF;
    switch (addr) {
    case 0:
        printf("%c", val);
        break;
    case 1:
        printf("\n");
        fflush(stdout);
        break;
    case 2:
        printf("Set loglevel to %04x\n", val);
B
bellard 已提交
1237
        cpu_set_log(val | 0x100);
B
bellard 已提交
1238 1239 1240 1241 1242 1243
        break;
    }
}

/*****************************************************************************/
/* NVRAM helpers */
J
j_mayer 已提交
1244
static inline uint32_t nvram_read (nvram_t *nvram, uint32_t addr)
B
bellard 已提交
1245
{
J
j_mayer 已提交
1246
    return (*nvram->read_fn)(nvram->opaque, addr);;
B
bellard 已提交
1247 1248
}

J
j_mayer 已提交
1249
static inline void nvram_write (nvram_t *nvram, uint32_t addr, uint32_t val)
B
bellard 已提交
1250
{
J
j_mayer 已提交
1251
    (*nvram->write_fn)(nvram->opaque, addr, val);
B
bellard 已提交
1252 1253
}

J
j_mayer 已提交
1254
void NVRAM_set_byte (nvram_t *nvram, uint32_t addr, uint8_t value)
B
bellard 已提交
1255
{
J
j_mayer 已提交
1256
    nvram_write(nvram, addr, value);
B
bellard 已提交
1257 1258
}

J
j_mayer 已提交
1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
uint8_t NVRAM_get_byte (nvram_t *nvram, uint32_t addr)
{
    return nvram_read(nvram, addr);
}

void NVRAM_set_word (nvram_t *nvram, uint32_t addr, uint16_t value)
{
    nvram_write(nvram, addr, value >> 8);
    nvram_write(nvram, addr + 1, value & 0xFF);
}

uint16_t NVRAM_get_word (nvram_t *nvram, uint32_t addr)
B
bellard 已提交
1271 1272 1273
{
    uint16_t tmp;

J
j_mayer 已提交
1274 1275 1276
    tmp = nvram_read(nvram, addr) << 8;
    tmp |= nvram_read(nvram, addr + 1);

B
bellard 已提交
1277 1278 1279
    return tmp;
}

J
j_mayer 已提交
1280
void NVRAM_set_lword (nvram_t *nvram, uint32_t addr, uint32_t value)
B
bellard 已提交
1281
{
J
j_mayer 已提交
1282 1283 1284 1285
    nvram_write(nvram, addr, value >> 24);
    nvram_write(nvram, addr + 1, (value >> 16) & 0xFF);
    nvram_write(nvram, addr + 2, (value >> 8) & 0xFF);
    nvram_write(nvram, addr + 3, value & 0xFF);
B
bellard 已提交
1286 1287
}

J
j_mayer 已提交
1288
uint32_t NVRAM_get_lword (nvram_t *nvram, uint32_t addr)
B
bellard 已提交
1289 1290 1291
{
    uint32_t tmp;

J
j_mayer 已提交
1292 1293 1294 1295
    tmp = nvram_read(nvram, addr) << 24;
    tmp |= nvram_read(nvram, addr + 1) << 16;
    tmp |= nvram_read(nvram, addr + 2) << 8;
    tmp |= nvram_read(nvram, addr + 3);
1296

B
bellard 已提交
1297 1298 1299
    return tmp;
}

J
j_mayer 已提交
1300
void NVRAM_set_string (nvram_t *nvram, uint32_t addr,
B
bellard 已提交
1301 1302 1303 1304 1305
                       const unsigned char *str, uint32_t max)
{
    int i;

    for (i = 0; i < max && str[i] != '\0'; i++) {
J
j_mayer 已提交
1306
        nvram_write(nvram, addr + i, str[i]);
B
bellard 已提交
1307
    }
J
j_mayer 已提交
1308 1309
    nvram_write(nvram, addr + i, str[i]);
    nvram_write(nvram, addr + max - 1, '\0');
B
bellard 已提交
1310 1311
}

J
j_mayer 已提交
1312
int NVRAM_get_string (nvram_t *nvram, uint8_t *dst, uint16_t addr, int max)
B
bellard 已提交
1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
{
    int i;

    memset(dst, 0, max);
    for (i = 0; i < max; i++) {
        dst[i] = NVRAM_get_byte(nvram, addr + i);
        if (dst[i] == '\0')
            break;
    }

    return i;
}

static uint16_t NVRAM_crc_update (uint16_t prev, uint16_t value)
{
    uint16_t tmp;
    uint16_t pd, pd1, pd2;

    tmp = prev >> 8;
    pd = prev ^ value;
    pd1 = pd & 0x000F;
    pd2 = ((pd >> 4) & 0x000F) ^ pd1;
    tmp ^= (pd1 << 3) | (pd1 << 8);
    tmp ^= pd2 | (pd2 << 7) | (pd2 << 12);

    return tmp;
}

J
j_mayer 已提交
1341
uint16_t NVRAM_compute_crc (nvram_t *nvram, uint32_t start, uint32_t count)
B
bellard 已提交
1342 1343 1344 1345 1346 1347 1348 1349
{
    uint32_t i;
    uint16_t crc = 0xFFFF;
    int odd;

    odd = count & 1;
    count &= ~1;
    for (i = 0; i != count; i++) {
1350
        crc = NVRAM_crc_update(crc, NVRAM_get_word(nvram, start + i));
B
bellard 已提交
1351 1352
    }
    if (odd) {
1353
        crc = NVRAM_crc_update(crc, NVRAM_get_byte(nvram, start + i) << 8);
B
bellard 已提交
1354 1355 1356 1357 1358
    }

    return crc;
}

B
bellard 已提交
1359 1360
#define CMDLINE_ADDR 0x017ff000

J
j_mayer 已提交
1361
int PPC_NVRAM_set_params (nvram_t *nvram, uint16_t NVRAM_size,
B
bellard 已提交
1362 1363 1364
                          const unsigned char *arch,
                          uint32_t RAM_size, int boot_device,
                          uint32_t kernel_image, uint32_t kernel_size,
B
bellard 已提交
1365
                          const char *cmdline,
B
bellard 已提交
1366
                          uint32_t initrd_image, uint32_t initrd_size,
B
bellard 已提交
1367 1368
                          uint32_t NVRAM_image,
                          int width, int height, int depth)
B
bellard 已提交
1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380
{
    uint16_t crc;

    /* Set parameters for Open Hack'Ware BIOS */
    NVRAM_set_string(nvram, 0x00, "QEMU_BIOS", 16);
    NVRAM_set_lword(nvram,  0x10, 0x00000002); /* structure v2 */
    NVRAM_set_word(nvram,   0x14, NVRAM_size);
    NVRAM_set_string(nvram, 0x20, arch, 16);
    NVRAM_set_lword(nvram,  0x30, RAM_size);
    NVRAM_set_byte(nvram,   0x34, boot_device);
    NVRAM_set_lword(nvram,  0x38, kernel_image);
    NVRAM_set_lword(nvram,  0x3C, kernel_size);
B
bellard 已提交
1381 1382 1383 1384 1385 1386 1387 1388 1389
    if (cmdline) {
        /* XXX: put the cmdline in NVRAM too ? */
        strcpy(phys_ram_base + CMDLINE_ADDR, cmdline);
        NVRAM_set_lword(nvram,  0x40, CMDLINE_ADDR);
        NVRAM_set_lword(nvram,  0x44, strlen(cmdline));
    } else {
        NVRAM_set_lword(nvram,  0x40, 0);
        NVRAM_set_lword(nvram,  0x44, 0);
    }
B
bellard 已提交
1390 1391 1392
    NVRAM_set_lword(nvram,  0x48, initrd_image);
    NVRAM_set_lword(nvram,  0x4C, initrd_size);
    NVRAM_set_lword(nvram,  0x50, NVRAM_image);
B
bellard 已提交
1393 1394 1395 1396 1397

    NVRAM_set_word(nvram,   0x54, width);
    NVRAM_set_word(nvram,   0x56, height);
    NVRAM_set_word(nvram,   0x58, depth);
    crc = NVRAM_compute_crc(nvram, 0x00, 0xF8);
J
j_mayer 已提交
1398
    NVRAM_set_word(nvram,   0xFC, crc);
B
bellard 已提交
1399 1400

    return 0;
1401
}