acpi.c 15.1 KB
Newer Older
B
bellard 已提交
1 2
/*
 * ACPI implementation
3
 *
B
bellard 已提交
4
 * Copyright (c) 2006 Fabrice Bellard
5
 *
B
bellard 已提交
6 7 8 9 10 11 12 13 14 15 16
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License version 2 as published by the Free Software Foundation.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
17
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA  02110-1301 USA
B
bellard 已提交
18
 */
P
pbrook 已提交
19 20 21 22 23 24 25
#include "hw.h"
#include "pc.h"
#include "pci.h"
#include "qemu-timer.h"
#include "sysemu.h"
#include "i2c.h"
#include "smbus.h"
A
aliguori 已提交
26
#include "kvm.h"
B
bellard 已提交
27 28 29 30 31 32 33 34 35 36 37 38 39

//#define DEBUG

/* i82731AB (PIIX4) compatible power management function */
#define PM_FREQ 3579545

#define ACPI_DBG_IO_ADDR  0xb044

typedef struct PIIX4PMState {
    PCIDevice dev;
    uint16_t pmsts;
    uint16_t pmen;
    uint16_t pmcntrl;
40 41
    uint8_t apmc;
    uint8_t apms;
B
bellard 已提交
42 43
    QEMUTimer *tmr_timer;
    int64_t tmr_overflow_time;
P
pbrook 已提交
44
    i2c_bus *smbus;
45 46 47 48 49 50 51 52
    uint8_t smb_stat;
    uint8_t smb_ctl;
    uint8_t smb_cmd;
    uint8_t smb_addr;
    uint8_t smb_data0;
    uint8_t smb_data1;
    uint8_t smb_data[32];
    uint8_t smb_index;
A
aurel32 已提交
53
    qemu_irq irq;
B
bellard 已提交
54 55
} PIIX4PMState;

A
aliguori 已提交
56 57
#define RSM_STS (1 << 15)
#define PWRBTN_STS (1 << 8)
B
bellard 已提交
58 59 60 61 62 63 64 65 66
#define RTC_EN (1 << 10)
#define PWRBTN_EN (1 << 8)
#define GBL_EN (1 << 5)
#define TMROF_EN (1 << 0)

#define SCI_EN (1 << 0)

#define SUS_EN (1 << 13)

67 68 69
#define ACPI_ENABLE 0xf1
#define ACPI_DISABLE 0xf0

70 71 72 73 74 75 76 77
#define SMBHSTSTS 0x00
#define SMBHSTCNT 0x02
#define SMBHSTCMD 0x03
#define SMBHSTADD 0x04
#define SMBHSTDAT0 0x05
#define SMBHSTDAT1 0x06
#define SMBBLKDAT 0x07

A
aurel32 已提交
78
static PIIX4PMState *pm_state;
A
aurel32 已提交
79

B
bellard 已提交
80 81
static uint32_t get_pmtmr(PIIX4PMState *s)
{
82 83 84
    uint32_t d;
    d = muldiv64(qemu_get_clock(vm_clock), PM_FREQ, ticks_per_sec);
    return d & 0xffffff;
B
bellard 已提交
85 86 87 88
}

static int get_pmsts(PIIX4PMState *s)
{
89 90 91 92 93 94
    int64_t d;
    int pmsts;
    pmsts = s->pmsts;
    d = muldiv64(qemu_get_clock(vm_clock), PM_FREQ, ticks_per_sec);
    if (d >= s->tmr_overflow_time)
        s->pmsts |= TMROF_EN;
95
    return s->pmsts;
B
bellard 已提交
96 97 98 99
}

static void pm_update_sci(PIIX4PMState *s)
{
100 101 102 103 104 105 106 107 108 109 110 111 112 113
    int sci_level, pmsts;
    int64_t expire_time;

    pmsts = get_pmsts(s);
    sci_level = (((pmsts & s->pmen) &
                  (RTC_EN | PWRBTN_EN | GBL_EN | TMROF_EN)) != 0);
    qemu_set_irq(s->irq, sci_level);
    /* schedule a timer interruption if needed */
    if ((s->pmen & TMROF_EN) && !(pmsts & TMROF_EN)) {
        expire_time = muldiv64(s->tmr_overflow_time, ticks_per_sec, PM_FREQ);
        qemu_mod_timer(s->tmr_timer, expire_time);
    } else {
        qemu_del_timer(s->tmr_timer);
    }
B
bellard 已提交
114 115 116 117 118
}

static void pm_tmr_timer(void *opaque)
{
    PIIX4PMState *s = opaque;
119
    pm_update_sci(s);
B
bellard 已提交
120 121 122 123 124 125 126 127
}

static void pm_ioport_writew(void *opaque, uint32_t addr, uint32_t val)
{
    PIIX4PMState *s = opaque;
    addr &= 0x3f;
    switch(addr) {
    case 0x00:
128 129 130 131 132 133 134 135 136 137 138 139
        {
            int64_t d;
            int pmsts;
            pmsts = get_pmsts(s);
            if (pmsts & val & TMROF_EN) {
                /* if TMRSTS is reset, then compute the new overflow time */
                d = muldiv64(qemu_get_clock(vm_clock), PM_FREQ, ticks_per_sec);
                s->tmr_overflow_time = (d + 0x800000LL) & ~0x7fffffLL;
            }
            s->pmsts &= ~val;
            pm_update_sci(s);
        }
B
bellard 已提交
140 141 142 143 144 145 146 147 148 149 150
        break;
    case 0x02:
        s->pmen = val;
        pm_update_sci(s);
        break;
    case 0x04:
        {
            int sus_typ;
            s->pmcntrl = val & ~(SUS_EN);
            if (val & SUS_EN) {
                /* change suspend type */
A
aurel32 已提交
151
                sus_typ = (val >> 10) & 7;
B
bellard 已提交
152 153 154 155
                switch(sus_typ) {
                case 0: /* soft power off */
                    qemu_system_shutdown_request();
                    break;
A
aliguori 已提交
156 157 158 159 160 161 162 163
                case 1:
                    /* RSM_STS should be set on resume. Pretend that resume
                       was caused by power button */
                    s->pmsts |= (RSM_STS | PWRBTN_STS);
                    qemu_system_reset_request();
#if defined(TARGET_I386)
                    cmos_set_s3_resume();
#endif
B
bellard 已提交
164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232
                default:
                    break;
                }
            }
        }
        break;
    default:
        break;
    }
#ifdef DEBUG
    printf("PM writew port=0x%04x val=0x%04x\n", addr, val);
#endif
}

static uint32_t pm_ioport_readw(void *opaque, uint32_t addr)
{
    PIIX4PMState *s = opaque;
    uint32_t val;

    addr &= 0x3f;
    switch(addr) {
    case 0x00:
        val = get_pmsts(s);
        break;
    case 0x02:
        val = s->pmen;
        break;
    case 0x04:
        val = s->pmcntrl;
        break;
    default:
        val = 0;
        break;
    }
#ifdef DEBUG
    printf("PM readw port=0x%04x val=0x%04x\n", addr, val);
#endif
    return val;
}

static void pm_ioport_writel(void *opaque, uint32_t addr, uint32_t val)
{
    //    PIIX4PMState *s = opaque;
    addr &= 0x3f;
#ifdef DEBUG
    printf("PM writel port=0x%04x val=0x%08x\n", addr, val);
#endif
}

static uint32_t pm_ioport_readl(void *opaque, uint32_t addr)
{
    PIIX4PMState *s = opaque;
    uint32_t val;

    addr &= 0x3f;
    switch(addr) {
    case 0x08:
        val = get_pmtmr(s);
        break;
    default:
        val = 0;
        break;
    }
#ifdef DEBUG
    printf("PM readl port=0x%04x val=0x%08x\n", addr, val);
#endif
    return val;
}

233
static void pm_smi_writeb(void *opaque, uint32_t addr, uint32_t val)
B
bellard 已提交
234 235
{
    PIIX4PMState *s = opaque;
236
    addr &= 1;
B
bellard 已提交
237
#ifdef DEBUG
238
    printf("pm_smi_writeb addr=0x%x val=0x%02x\n", addr, val);
B
bellard 已提交
239
#endif
240 241
    if (addr == 0) {
        s->apmc = val;
242 243 244 245 246 247 248 249

        /* ACPI specs 3.0, 4.7.2.5 */
        if (val == ACPI_ENABLE) {
            s->pmcntrl |= SCI_EN;
        } else if (val == ACPI_DISABLE) {
            s->pmcntrl &= ~SCI_EN;
        }

B
bellard 已提交
250 251
        if (s->dev.config[0x5b] & (1 << 1)) {
            cpu_interrupt(first_cpu, CPU_INTERRUPT_SMI);
252 253 254
        }
    } else {
        s->apms = val;
B
bellard 已提交
255 256 257
    }
}

258 259 260 261
static uint32_t pm_smi_readb(void *opaque, uint32_t addr)
{
    PIIX4PMState *s = opaque;
    uint32_t val;
262

263 264 265 266 267 268 269 270 271 272 273 274
    addr &= 1;
    if (addr == 0) {
        val = s->apmc;
    } else {
        val = s->apms;
    }
#ifdef DEBUG
    printf("pm_smi_readb addr=0x%x val=0x%02x\n", addr, val);
#endif
    return val;
}

B
bellard 已提交
275 276 277 278 279 280 281
static void acpi_dbg_writel(void *opaque, uint32_t addr, uint32_t val)
{
#if defined(DEBUG)
    printf("ACPI: DBG: 0x%08x\n", val);
#endif
}

282 283 284 285 286 287
static void smb_transaction(PIIX4PMState *s)
{
    uint8_t prot = (s->smb_ctl >> 2) & 0x07;
    uint8_t read = s->smb_addr & 0x01;
    uint8_t cmd = s->smb_cmd;
    uint8_t addr = s->smb_addr >> 1;
P
pbrook 已提交
288
    i2c_bus *bus = s->smbus;
289 290 291 292 293 294

#ifdef DEBUG
    printf("SMBus trans addr=0x%02x prot=0x%02x\n", addr, prot);
#endif
    switch(prot) {
    case 0x0:
P
pbrook 已提交
295
        smbus_quick_command(bus, addr, read);
296 297 298
        break;
    case 0x1:
        if (read) {
P
pbrook 已提交
299 300 301
            s->smb_data0 = smbus_receive_byte(bus, addr);
        } else {
            smbus_send_byte(bus, addr, cmd);
302 303 304 305
        }
        break;
    case 0x2:
        if (read) {
P
pbrook 已提交
306 307 308
            s->smb_data0 = smbus_read_byte(bus, addr, cmd);
        } else {
            smbus_write_byte(bus, addr, cmd, s->smb_data0);
309 310 311 312 313
        }
        break;
    case 0x3:
        if (read) {
            uint16_t val;
P
pbrook 已提交
314
            val = smbus_read_word(bus, addr, cmd);
315 316
            s->smb_data0 = val;
            s->smb_data1 = val >> 8;
P
pbrook 已提交
317 318
        } else {
            smbus_write_word(bus, addr, cmd, (s->smb_data1 << 8) | s->smb_data0);
319 320 321 322
        }
        break;
    case 0x5:
        if (read) {
P
pbrook 已提交
323 324 325
            s->smb_data0 = smbus_read_block(bus, addr, cmd, s->smb_data);
        } else {
            smbus_write_block(bus, addr, cmd, s->smb_data, s->smb_data0);
326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416
        }
        break;
    default:
        goto error;
    }
    return;

  error:
    s->smb_stat |= 0x04;
}

static void smb_ioport_writeb(void *opaque, uint32_t addr, uint32_t val)
{
    PIIX4PMState *s = opaque;
    addr &= 0x3f;
#ifdef DEBUG
    printf("SMB writeb port=0x%04x val=0x%02x\n", addr, val);
#endif
    switch(addr) {
    case SMBHSTSTS:
        s->smb_stat = 0;
        s->smb_index = 0;
        break;
    case SMBHSTCNT:
        s->smb_ctl = val;
        if (val & 0x40)
            smb_transaction(s);
        break;
    case SMBHSTCMD:
        s->smb_cmd = val;
        break;
    case SMBHSTADD:
        s->smb_addr = val;
        break;
    case SMBHSTDAT0:
        s->smb_data0 = val;
        break;
    case SMBHSTDAT1:
        s->smb_data1 = val;
        break;
    case SMBBLKDAT:
        s->smb_data[s->smb_index++] = val;
        if (s->smb_index > 31)
            s->smb_index = 0;
        break;
    default:
        break;
    }
}

static uint32_t smb_ioport_readb(void *opaque, uint32_t addr)
{
    PIIX4PMState *s = opaque;
    uint32_t val;

    addr &= 0x3f;
    switch(addr) {
    case SMBHSTSTS:
        val = s->smb_stat;
        break;
    case SMBHSTCNT:
        s->smb_index = 0;
        val = s->smb_ctl & 0x1f;
        break;
    case SMBHSTCMD:
        val = s->smb_cmd;
        break;
    case SMBHSTADD:
        val = s->smb_addr;
        break;
    case SMBHSTDAT0:
        val = s->smb_data0;
        break;
    case SMBHSTDAT1:
        val = s->smb_data1;
        break;
    case SMBBLKDAT:
        val = s->smb_data[s->smb_index++];
        if (s->smb_index > 31)
            s->smb_index = 0;
        break;
    default:
        val = 0;
        break;
    }
#ifdef DEBUG
    printf("SMB readb port=0x%04x val=0x%02x\n", addr, val);
#endif
    return val;
}

417 418 419 420 421 422
static void pm_io_space_update(PIIX4PMState *s)
{
    uint32_t pm_io_base;

    if (s->dev.config[0x80] & 1) {
        pm_io_base = le32_to_cpu(*(uint32_t *)(s->dev.config + 0x40));
423
        pm_io_base &= 0xffc0;
424 425 426 427 428 429 430 431 432 433 434 435

        /* XXX: need to improve memory and ioport allocation */
#if defined(DEBUG)
        printf("PM: mapping to 0x%x\n", pm_io_base);
#endif
        register_ioport_write(pm_io_base, 64, 2, pm_ioport_writew, s);
        register_ioport_read(pm_io_base, 64, 2, pm_ioport_readw, s);
        register_ioport_write(pm_io_base, 64, 4, pm_ioport_writel, s);
        register_ioport_read(pm_io_base, 64, 4, pm_ioport_readl, s);
    }
}

436
static void pm_write_config(PCIDevice *d,
437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455
                            uint32_t address, uint32_t val, int len)
{
    pci_default_write_config(d, address, val, len);
    if (address == 0x80)
        pm_io_space_update((PIIX4PMState *)d);
}

static void pm_save(QEMUFile* f,void *opaque)
{
    PIIX4PMState *s = opaque;

    pci_device_save(&s->dev, f);

    qemu_put_be16s(f, &s->pmsts);
    qemu_put_be16s(f, &s->pmen);
    qemu_put_be16s(f, &s->pmcntrl);
    qemu_put_8s(f, &s->apmc);
    qemu_put_8s(f, &s->apms);
    qemu_put_timer(f, s->tmr_timer);
456
    qemu_put_be64(f, s->tmr_overflow_time);
457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476
}

static int pm_load(QEMUFile* f,void* opaque,int version_id)
{
    PIIX4PMState *s = opaque;
    int ret;

    if (version_id > 1)
        return -EINVAL;

    ret = pci_device_load(&s->dev, f);
    if (ret < 0)
        return ret;

    qemu_get_be16s(f, &s->pmsts);
    qemu_get_be16s(f, &s->pmen);
    qemu_get_be16s(f, &s->pmcntrl);
    qemu_get_8s(f, &s->apmc);
    qemu_get_8s(f, &s->apms);
    qemu_get_timer(f, s->tmr_timer);
477
    s->tmr_overflow_time=qemu_get_be64(f);
478 479 480 481 482 483

    pm_io_space_update(s);

    return 0;
}

A
aliguori 已提交
484 485 486 487 488 489 490 491 492 493 494
static void piix4_reset(void *opaque)
{
	PIIX4PMState *s = opaque;
	uint8_t *pci_conf = s->dev.config;

	pci_conf[0x58] = 0;
	pci_conf[0x59] = 0;
	pci_conf[0x5a] = 0;
	pci_conf[0x5b] = 0;
}

A
aurel32 已提交
495 496
i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
                       qemu_irq sci_irq)
B
bellard 已提交
497 498 499 500 501 502
{
    PIIX4PMState *s;
    uint8_t *pci_conf;

    s = (PIIX4PMState *)pci_register_device(bus,
                                         "PM", sizeof(PIIX4PMState),
503
                                         devfn, NULL, pm_write_config);
A
aurel32 已提交
504
    pm_state = s;
B
bellard 已提交
505
    pci_conf = s->dev.config;
506 507
    pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_INTEL);
    pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_INTEL_82371AB_3);
508 509
    pci_conf[0x06] = 0x80;
    pci_conf[0x07] = 0x02;
510
    pci_conf[0x08] = 0x03; // revision number
B
bellard 已提交
511
    pci_conf[0x09] = 0x00;
512
    pci_config_set_class(pci_conf, PCI_CLASS_BRIDGE_OTHER);
B
bellard 已提交
513 514
    pci_conf[0x0e] = 0x00; // header_type
    pci_conf[0x3d] = 0x01; // interrupt pin 1
515

516
    pci_conf[0x40] = 0x01; /* PM io base read only bit */
517

518 519 520
    register_ioport_write(0xb2, 2, 1, pm_smi_writeb, s);
    register_ioport_read(0xb2, 2, 1, pm_smi_readb, s);

B
bellard 已提交
521 522
    register_ioport_write(ACPI_DBG_IO_ADDR, 4, 4, acpi_dbg_writel, s);

A
aliguori 已提交
523 524 525 526 527 528
    if (kvm_enabled()) {
        /* Mark SMM as already inited to prevent SMM from running.  KVM does not
         * support SMM mode. */
        pci_conf[0x5B] = 0x02;
    }

529 530 531 532 533 534 535
    /* XXX: which specification is used ? The i82731AB has different
       mappings */
    pci_conf[0x5f] = (parallel_hds[0] != NULL ? 0x80 : 0) | 0x10;
    pci_conf[0x63] = 0x60;
    pci_conf[0x67] = (serial_hds[0] != NULL ? 0x08 : 0) |
	(serial_hds[1] != NULL ? 0x90 : 0);

536 537 538 539 540 541
    pci_conf[0x90] = smb_io_base | 1;
    pci_conf[0x91] = smb_io_base >> 8;
    pci_conf[0xd2] = 0x09;
    register_ioport_write(smb_io_base, 64, 1, smb_ioport_writeb, s);
    register_ioport_read(smb_io_base, 64, 1, smb_ioport_readb, s);

B
bellard 已提交
542 543
    s->tmr_timer = qemu_new_timer(vm_clock, pm_tmr_timer, s);

544
    register_savevm("piix4_pm", 0, 1, pm_save, pm_load, s);
545

P
pbrook 已提交
546
    s->smbus = i2c_init_bus();
A
aurel32 已提交
547
    s->irq = sci_irq;
A
aliguori 已提交
548 549
    qemu_register_reset(piix4_reset, s);

P
pbrook 已提交
550
    return s->smbus;
B
bellard 已提交
551
}
A
aurel32 已提交
552 553 554 555

#if defined(TARGET_I386)
void qemu_system_powerdown(void)
{
A
aurel32 已提交
556 557 558
    if (!pm_state) {
        qemu_system_shutdown_request();
    } else if (pm_state->pmen & PWRBTN_EN) {
A
aurel32 已提交
559 560 561 562 563
        pm_state->pmsts |= PWRBTN_EN;
	pm_update_sci(pm_state);
    }
}
#endif
564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631

#define GPE_BASE 0xafe0

struct gpe_regs {
    uint16_t sts; /* status */
    uint16_t en;  /* enabled */
};

static struct gpe_regs gpe;

static uint32_t gpe_readb(void *opaque, uint32_t addr)
{
    uint32_t val = 0;
    struct gpe_regs *g = opaque;
    switch (addr) {
        case GPE_BASE:
            val = g->sts & 0xFF;
            break;
        case GPE_BASE + 1:
            val =  (g->sts >> 8) & 0xFF;
            break;
        case GPE_BASE + 2:
            val =  g->en & 0xFF;
            break;
        case GPE_BASE + 3:
            val =  (g->en >> 8) & 0xFF;
            break;
        default:
            break;
    }

#if defined(DEBUG)
    printf("gpe read %lx == %lx\n", addr, val);
#endif
    return val;
}

static void gpe_writeb(void *opaque, uint32_t addr, uint32_t val)
{
    struct gpe_regs *g = opaque;
    switch (addr) {
        case GPE_BASE:
            g->sts = (g->sts & ~0xFFFF) | (val & 0xFFFF);
            break;
        case GPE_BASE + 1:
            g->sts = (g->sts & 0xFFFF) | (val << 8);
            break;
        case GPE_BASE + 2:
            g->en = (g->en & ~0xFFFF) | (val & 0xFFFF);
            break;
        case GPE_BASE + 3:
            g->en = (g->en & 0xFFFF) | (val << 8);
            break;
        default:
            break;
   }

#if defined(DEBUG)
    printf("gpe write %lx <== %d\n", addr, val);
#endif
}

void qemu_system_hot_add_init(void)
{
    register_ioport_write(GPE_BASE, 4, 1, gpe_writeb, &gpe);
    register_ioport_read(GPE_BASE, 4, 1,  gpe_readb, &gpe);

}