exec-all.h 12.2 KB
Newer Older
B
bellard 已提交
1 2
/*
 * internal execution defines for qemu
3
 *
B
bellard 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
B
bellard 已提交
18 19
 */

20 21
#ifndef _EXEC_ALL_H_
#define _EXEC_ALL_H_
B
blueswir1 已提交
22 23 24

#include "qemu-common.h"

B
bellard 已提交
25
/* allow to see translation results - the slowdown should be negligible, so we leave it */
26
#define DEBUG_DISAS
B
bellard 已提交
27

P
Paul Brook 已提交
28 29 30 31
/* Page tracking code uses ram addresses in system mode, and virtual
   addresses in userspace mode.  Define tb_page_addr_t to be an appropriate
   type.  */
#if defined(CONFIG_USER_ONLY)
P
Paul Brook 已提交
32
typedef abi_ulong tb_page_addr_t;
P
Paul Brook 已提交
33 34 35 36
#else
typedef ram_addr_t tb_page_addr_t;
#endif

B
bellard 已提交
37 38 39 40 41 42
/* is_jmp field values */
#define DISAS_NEXT    0 /* next instruction can be analyzed */
#define DISAS_JUMP    1 /* only pc was modified dynamically */
#define DISAS_UPDATE  2 /* cpu state was modified dynamically */
#define DISAS_TB_JUMP 3 /* only pc was modified statically */

43
struct TranslationBlock;
P
pbrook 已提交
44
typedef struct TranslationBlock TranslationBlock;
B
bellard 已提交
45 46

/* XXX: make safe guess about sizes */
47
#define MAX_OP_PER_INSTR 208
48 49 50 51 52 53 54 55 56 57 58 59 60 61

#if HOST_LONG_BITS == 32
#define MAX_OPC_PARAM_PER_ARG 2
#else
#define MAX_OPC_PARAM_PER_ARG 1
#endif
#define MAX_OPC_PARAM_IARGS 4
#define MAX_OPC_PARAM_OARGS 1
#define MAX_OPC_PARAM_ARGS (MAX_OPC_PARAM_IARGS + MAX_OPC_PARAM_OARGS)

/* A Call op needs up to 4 + 2N parameters on 32-bit archs,
 * and up to 4 + N parameters on 64-bit archs
 * (N = number of input arguments + output arguments).  */
#define MAX_OPC_PARAM (4 + (MAX_OPC_PARAM_PER_ARG * MAX_OPC_PARAM_ARGS))
62
#define OPC_BUF_SIZE 640
B
bellard 已提交
63 64
#define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR)

P
pbrook 已提交
65
/* Maximum size a TCG op can expand to.  This is complicated because a
66 67
   single op may require several host instructions and register reloads.
   For now take a wild guess at 192 bytes, which should allow at least
P
pbrook 已提交
68
   a couple of fixup instructions per argument.  */
69
#define TCG_MAX_OP_SIZE 192
P
pbrook 已提交
70

P
pbrook 已提交
71
#define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM)
B
bellard 已提交
72

B
bellard 已提交
73
extern target_ulong gen_opc_pc[OPC_BUF_SIZE];
B
bellard 已提交
74
extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE];
P
pbrook 已提交
75
extern uint16_t gen_opc_icount[OPC_BUF_SIZE];
B
bellard 已提交
76

77
#include "qemu-log.h"
B
bellard 已提交
78

79 80 81
void gen_intermediate_code(CPUArchState *env, struct TranslationBlock *tb);
void gen_intermediate_code_pc(CPUArchState *env, struct TranslationBlock *tb);
void restore_state_to_opc(CPUArchState *env, struct TranslationBlock *tb,
82
                          int pc_pos);
A
aurel32 已提交
83

B
bellard 已提交
84
void cpu_gen_init(void);
85
int cpu_gen_code(CPUArchState *env, struct TranslationBlock *tb,
86
                 int *gen_code_size_ptr);
87
int cpu_restore_state(struct TranslationBlock *tb,
88
                      CPUArchState *env, uintptr_t searched_pc);
89
void QEMU_NORETURN cpu_resume_from_signal(CPUArchState *env1, void *puc);
90
void QEMU_NORETURN cpu_io_recompile(CPUArchState *env, uintptr_t retaddr);
91
TranslationBlock *tb_gen_code(CPUArchState *env, 
P
pbrook 已提交
92 93
                              target_ulong pc, target_ulong cs_base, int flags,
                              int cflags);
94 95
void cpu_exec_init(CPUArchState *env);
void QEMU_NORETURN cpu_loop_exit(CPUArchState *env1);
96
int page_unprotect(target_ulong address, uintptr_t pc, void *puc);
P
Paul Brook 已提交
97
void tb_invalidate_phys_page_range(tb_page_addr_t start, tb_page_addr_t end,
98
                                   int is_cpu_write_access);
99 100
void tlb_flush_page(CPUArchState *env, target_ulong addr);
void tlb_flush(CPUArchState *env, int flush_global);
101
#if !defined(CONFIG_USER_ONLY)
102
void tlb_set_page(CPUArchState *env, target_ulong vaddr,
P
Paul Brook 已提交
103 104
                  target_phys_addr_t paddr, int prot,
                  int mmu_idx, target_ulong size);
105
void tb_invalidate_phys_addr(target_phys_addr_t addr);
106
#endif
B
bellard 已提交
107 108 109

#define CODE_GEN_ALIGN           16 /* must be >= of the size of a icache line */

110 111 112
#define CODE_GEN_PHYS_HASH_BITS     15
#define CODE_GEN_PHYS_HASH_SIZE     (1 << CODE_GEN_PHYS_HASH_BITS)

113
#define MIN_CODE_GEN_BUFFER_SIZE     (1024 * 1024)
B
bellard 已提交
114

115 116 117 118 119 120 121 122 123
/* estimated block size for TB allocation */
/* XXX: use a per code average code fragment size and modulate it
   according to the host CPU */
#if defined(CONFIG_SOFTMMU)
#define CODE_GEN_AVG_BLOCK_SIZE 128
#else
#define CODE_GEN_AVG_BLOCK_SIZE 64
#endif

F
Filip Navara 已提交
124
#if defined(_ARCH_PPC) || defined(__x86_64__) || defined(__arm__) || defined(__i386__)
B
bellard 已提交
125
#define USE_DIRECT_JUMP
126 127
#elif defined(CONFIG_TCG_INTERPRETER)
#define USE_DIRECT_JUMP
B
bellard 已提交
128 129
#endif

P
pbrook 已提交
130
struct TranslationBlock {
131 132
    target_ulong pc;   /* simulated PC corresponding to this block (EIP + CS base) */
    target_ulong cs_base; /* CS base for this block */
133
    uint64_t flags; /* flags defining in which context the code was generated */
B
bellard 已提交
134 135
    uint16_t size;      /* size of target code for this block (1 <=
                           size <= TARGET_PAGE_SIZE) */
B
bellard 已提交
136
    uint16_t cflags;    /* compile flags */
P
pbrook 已提交
137 138
#define CF_COUNT_MASK  0x7fff
#define CF_LAST_IO     0x8000 /* Last insn may be an IO access.  */
B
bellard 已提交
139

B
bellard 已提交
140
    uint8_t *tc_ptr;    /* pointer to the translated code */
141
    /* next matching tb for physical address. */
142
    struct TranslationBlock *phys_hash_next;
143 144
    /* first and second physical page containing code. The lower bit
       of the pointer tells the index in page_next[] */
145
    struct TranslationBlock *page_next[2];
P
Paul Brook 已提交
146
    tb_page_addr_t page_addr[2];
147

B
bellard 已提交
148 149 150 151
    /* the following data are used to directly call another TB from
       the code of this one. */
    uint16_t tb_next_offset[2]; /* offset of original jump target */
#ifdef USE_DIRECT_JUMP
152
    uint16_t tb_jmp_offset[2]; /* offset of jump instruction */
B
bellard 已提交
153
#else
154
    uintptr_t tb_next[2]; /* address of jump generated code */
B
bellard 已提交
155 156 157 158 159
#endif
    /* list of TBs jumping to this one. This is a circular list using
       the two least significant bits of the pointers to tell what is
       the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 =
       jmp_first */
160
    struct TranslationBlock *jmp_next[2];
B
bellard 已提交
161
    struct TranslationBlock *jmp_first;
P
pbrook 已提交
162 163
    uint32_t icount;
};
B
bellard 已提交
164

165 166 167 168
static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc)
{
    target_ulong tmp;
    tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
169
    return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK;
170 171
}

172
static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc)
B
bellard 已提交
173
{
174 175
    target_ulong tmp;
    tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS));
176 177
    return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK)
	    | (tmp & TB_JMP_ADDR_MASK));
B
bellard 已提交
178 179
}

P
Paul Brook 已提交
180
static inline unsigned int tb_phys_hash_func(tb_page_addr_t pc)
181
{
A
Aurelien Jarno 已提交
182
    return (pc >> 2) & (CODE_GEN_PHYS_HASH_SIZE - 1);
183 184
}

P
pbrook 已提交
185
void tb_free(TranslationBlock *tb);
186
void tb_flush(CPUArchState *env);
P
Paul Brook 已提交
187 188 189
void tb_link_page(TranslationBlock *tb,
                  tb_page_addr_t phys_pc, tb_page_addr_t phys_page2);
void tb_phys_invalidate(TranslationBlock *tb, tb_page_addr_t page_addr);
B
bellard 已提交
190

191
extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE];
B
bellard 已提交
192

193 194
#if defined(USE_DIRECT_JUMP)

195 196 197 198 199 200 201 202
#if defined(CONFIG_TCG_INTERPRETER)
static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
{
    /* patch the branch destination */
    *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
    /* no need to flush icache explicitly */
}
#elif defined(_ARCH_PPC)
203
void ppc_tb_set_jmp_target(unsigned long jmp_addr, unsigned long addr);
M
malc 已提交
204
#define tb_set_jmp_target1 ppc_tb_set_jmp_target
B
bellard 已提交
205
#elif defined(__i386__) || defined(__x86_64__)
206
static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
207 208 209
{
    /* patch the branch destination */
    *(uint32_t *)jmp_addr = addr - (jmp_addr + 4);
T
ths 已提交
210
    /* no need to flush icache explicitly */
211
}
B
balrog 已提交
212
#elif defined(__arm__)
213
static inline void tb_set_jmp_target1(uintptr_t jmp_addr, uintptr_t addr)
B
balrog 已提交
214
{
215
#if !QEMU_GNUC_PREREQ(4, 1)
B
balrog 已提交
216 217 218
    register unsigned long _beg __asm ("a1");
    register unsigned long _end __asm ("a2");
    register unsigned long _flg __asm ("a3");
219
#endif
B
balrog 已提交
220 221

    /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */
222 223 224
    *(uint32_t *)jmp_addr =
        (*(uint32_t *)jmp_addr & ~0xffffff)
        | (((addr - (jmp_addr + 8)) >> 2) & 0xffffff);
B
balrog 已提交
225

226
#if QEMU_GNUC_PREREQ(4, 1)
227
    __builtin___clear_cache((char *) jmp_addr, (char *) jmp_addr + 4);
228
#else
B
balrog 已提交
229 230 231 232 233
    /* flush icache */
    _beg = jmp_addr;
    _end = jmp_addr + 4;
    _flg = 0;
    __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg));
234
#endif
B
balrog 已提交
235
}
236 237
#else
#error tb_set_jmp_target1 is missing
238
#endif
B
bellard 已提交
239

240
static inline void tb_set_jmp_target(TranslationBlock *tb,
241
                                     int n, uintptr_t addr)
242
{
243 244
    uint16_t offset = tb->tb_jmp_offset[n];
    tb_set_jmp_target1((uintptr_t)(tb->tc_ptr + offset), addr);
245 246
}

B
bellard 已提交
247 248 249
#else

/* set the jump target */
250
static inline void tb_set_jmp_target(TranslationBlock *tb,
251
                                     int n, uintptr_t addr)
B
bellard 已提交
252
{
253
    tb->tb_next[n] = addr;
B
bellard 已提交
254 255 256 257
}

#endif

258
static inline void tb_add_jump(TranslationBlock *tb, int n,
B
bellard 已提交
259 260
                               TranslationBlock *tb_next)
{
B
bellard 已提交
261 262 263
    /* NOTE: this test is only needed for thread safety */
    if (!tb->jmp_next[n]) {
        /* patch the native jump address */
264
        tb_set_jmp_target(tb, n, (uintptr_t)tb_next->tc_ptr);
265

B
bellard 已提交
266 267
        /* add in TB jmp circular list */
        tb->jmp_next[n] = tb_next->jmp_first;
268
        tb_next->jmp_first = (TranslationBlock *)((uintptr_t)(tb) | (n));
B
bellard 已提交
269
    }
B
bellard 已提交
270 271
}

272
TranslationBlock *tb_find_pc(uintptr_t pc_ptr);
B
bellard 已提交
273

P
pbrook 已提交
274
#include "qemu-lock.h"
B
bellard 已提交
275

A
Anthony Liguori 已提交
276
extern spinlock_t tb_lock;
B
bellard 已提交
277

278
extern int tb_invalidated_flag;
B
bellard 已提交
279

280 281
/* The return address may point to the start of the next instruction.
   Subtracting one gets us the call instruction itself.  */
282 283 284 285
#if defined(CONFIG_TCG_INTERPRETER)
/* Alpha and SH4 user mode emulations and Softmmu call GETPC().
   For all others, GETPC remains undefined (which makes TCI a little faster. */
# if defined(CONFIG_SOFTMMU) || defined(TARGET_ALPHA) || defined(TARGET_SH4)
286
extern uintptr_t tci_tb_ptr;
287 288 289
#  define GETPC() tci_tb_ptr
# endif
#elif defined(__s390__) && !defined(__s390x__)
290
# define GETPC() \
291
    (((uintptr_t)__builtin_return_address(0) & 0x7fffffffUL) - 1)
292 293 294
#elif defined(__arm__)
/* Thumb return addresses have the low bit set, so we need to subtract two.
   This is still safe in ARM mode because instructions are 4 bytes.  */
295
# define GETPC() ((uintptr_t)__builtin_return_address(0) - 2)
296
#else
297
# define GETPC() ((uintptr_t)__builtin_return_address(0) - 1)
298 299
#endif

300
#if !defined(CONFIG_USER_ONLY)
B
bellard 已提交
301

302 303 304 305 306
struct MemoryRegion *iotlb_to_region(target_phys_addr_t index);
uint64_t io_mem_read(struct MemoryRegion *mr, target_phys_addr_t addr,
                     unsigned size);
void io_mem_write(struct MemoryRegion *mr, target_phys_addr_t addr,
                  uint64_t value, unsigned size);
307

308
void tlb_fill(CPUArchState *env1, target_ulong addr, int is_write, int mmu_idx,
309
              uintptr_t retaddr);
B
bellard 已提交
310

311 312
#include "softmmu_defs.h"

313
#define ACCESS_TYPE (NB_MMU_MODES + 1)
B
bellard 已提交
314
#define MEMSUFFIX _code
315
#ifndef CONFIG_TCG_PASS_AREG0
B
bellard 已提交
316
#define env cpu_single_env
317
#endif
B
bellard 已提交
318 319 320 321 322 323 324 325 326 327

#define DATA_SIZE 1
#include "softmmu_header.h"

#define DATA_SIZE 2
#include "softmmu_header.h"

#define DATA_SIZE 4
#include "softmmu_header.h"

B
bellard 已提交
328 329 330
#define DATA_SIZE 8
#include "softmmu_header.h"

B
bellard 已提交
331 332 333 334 335
#undef ACCESS_TYPE
#undef MEMSUFFIX
#undef env

#endif
336 337

#if defined(CONFIG_USER_ONLY)
338
static inline tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr)
339 340 341 342
{
    return addr;
}
#else
343
tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr);
344
#endif
B
bellard 已提交
345

346
typedef void (CPUDebugExcpHandler)(CPUArchState *env);
A
aliguori 已提交
347 348

CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler);
349 350 351 352

/* vl.c */
extern int singlestep;

353 354 355
/* cpu-exec.c */
extern volatile sig_atomic_t exit_request;

P
Paolo Bonzini 已提交
356 357
/* Deterministic execution requires that IO only be performed on the last
   instruction of a TB so that interrupts take effect immediately.  */
358
static inline int can_do_io(CPUArchState *env)
P
Paolo Bonzini 已提交
359 360 361 362 363 364 365 366 367 368 369
{
    if (!use_icount) {
        return 1;
    }
    /* If not executing code then assume we are ok.  */
    if (!env->current_tb) {
        return 1;
    }
    return env->can_do_io != 0;
}

370
#endif