提交 8a65dd35 编写于 作者: T tanxiaofei 提交者: Xie XiuQi

scsi: hisi_sas: fix the issue of argument mismatch of printing ecc errors

driver inclusion
category: bugfix
bugzilla: NA
CVE: NA

The argument of dev_err() called by multi_bit_ecc_error_process_v3_hw()
is not right. We pass two argments, but there is only one % in the
string. This patch is to fix the issue.

Besides, move the print format string to dev_err(). Then compiler can
find such issue in earlier stage.

Feature or Bugfix: Bugfix
Signed-off-by: Ntanxiaofei <tanxiaofei@huawei.com>
Reviewed-by: Nchenxiang <chenxiang66@hisilicon.com>
Reviewed-by: NYang Yingliang <yangyingliang@huawei.com>
Signed-off-by: NYang Yingliang <yangyingliang@huawei.com>
上级 ca83a572
...@@ -427,70 +427,70 @@ static const struct hisi_sas_hw_error one_bit_ecc_errors[] = { ...@@ -427,70 +427,70 @@ static const struct hisi_sas_hw_error one_bit_ecc_errors[] = {
.irq_msk = BIT(SAS_ECC_INTR_DQE_ECC_1B_OFF), .irq_msk = BIT(SAS_ECC_INTR_DQE_ECC_1B_OFF),
.msk = HGC_DQE_ECC_1B_ADDR_MSK, .msk = HGC_DQE_ECC_1B_ADDR_MSK,
.shift = HGC_DQE_ECC_1B_ADDR_OFF, .shift = HGC_DQE_ECC_1B_ADDR_OFF,
.msg = "hgc_dqe_acc1b_intr found: Ram address is 0x%08X\n", .msg = "hgc_dqe_ecc1b_intr",
.reg = HGC_DQE_ECC_ADDR, .reg = HGC_DQE_ECC_ADDR,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_IOST_ECC_1B_OFF), .irq_msk = BIT(SAS_ECC_INTR_IOST_ECC_1B_OFF),
.msk = HGC_IOST_ECC_1B_ADDR_MSK, .msk = HGC_IOST_ECC_1B_ADDR_MSK,
.shift = HGC_IOST_ECC_1B_ADDR_OFF, .shift = HGC_IOST_ECC_1B_ADDR_OFF,
.msg = "hgc_iost_acc1b_intr found: Ram address is 0x%08X\n", .msg = "hgc_iost_ecc1b_intr",
.reg = HGC_IOST_ECC_ADDR, .reg = HGC_IOST_ECC_ADDR,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_ITCT_ECC_1B_OFF), .irq_msk = BIT(SAS_ECC_INTR_ITCT_ECC_1B_OFF),
.msk = HGC_ITCT_ECC_1B_ADDR_MSK, .msk = HGC_ITCT_ECC_1B_ADDR_MSK,
.shift = HGC_ITCT_ECC_1B_ADDR_OFF, .shift = HGC_ITCT_ECC_1B_ADDR_OFF,
.msg = "hgc_itct_acc1b_intr found: am address is 0x%08X\n", .msg = "hgc_itct_ecc1b_intr",
.reg = HGC_ITCT_ECC_ADDR, .reg = HGC_ITCT_ECC_ADDR,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_IOSTLIST_ECC_1B_OFF), .irq_msk = BIT(SAS_ECC_INTR_IOSTLIST_ECC_1B_OFF),
.msk = HGC_LM_DFX_STATUS2_IOSTLIST_MSK, .msk = HGC_LM_DFX_STATUS2_IOSTLIST_MSK,
.shift = HGC_LM_DFX_STATUS2_IOSTLIST_OFF, .shift = HGC_LM_DFX_STATUS2_IOSTLIST_OFF,
.msg = "hgc_iostl_acc1b_intr found: memory address is 0x%08X\n", .msg = "hgc_iostl_ecc1b_intr",
.reg = HGC_LM_DFX_STATUS2, .reg = HGC_LM_DFX_STATUS2,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_ITCTLIST_ECC_1B_OFF), .irq_msk = BIT(SAS_ECC_INTR_ITCTLIST_ECC_1B_OFF),
.msk = HGC_LM_DFX_STATUS2_ITCTLIST_MSK, .msk = HGC_LM_DFX_STATUS2_ITCTLIST_MSK,
.shift = HGC_LM_DFX_STATUS2_ITCTLIST_OFF, .shift = HGC_LM_DFX_STATUS2_ITCTLIST_OFF,
.msg = "hgc_itctl_acc1b_intr found: memory address is 0x%08X\n", .msg = "hgc_itctl_ecc1b_intr",
.reg = HGC_LM_DFX_STATUS2, .reg = HGC_LM_DFX_STATUS2,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_CQE_ECC_1B_OFF), .irq_msk = BIT(SAS_ECC_INTR_CQE_ECC_1B_OFF),
.msk = HGC_CQE_ECC_1B_ADDR_MSK, .msk = HGC_CQE_ECC_1B_ADDR_MSK,
.shift = HGC_CQE_ECC_1B_ADDR_OFF, .shift = HGC_CQE_ECC_1B_ADDR_OFF,
.msg = "hgc_cqe_acc1b_intr found: Ram address is 0x%08X\n", .msg = "hgc_cqe_ecc1b_intr",
.reg = HGC_CQE_ECC_ADDR, .reg = HGC_CQE_ECC_ADDR,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_NCQ_MEM0_ECC_1B_OFF), .irq_msk = BIT(SAS_ECC_INTR_NCQ_MEM0_ECC_1B_OFF),
.msk = HGC_RXM_DFX_STATUS14_MEM0_MSK, .msk = HGC_RXM_DFX_STATUS14_MEM0_MSK,
.shift = HGC_RXM_DFX_STATUS14_MEM0_OFF, .shift = HGC_RXM_DFX_STATUS14_MEM0_OFF,
.msg = "rxm_mem0_acc1b_intr found: memory address is 0x%08X\n", .msg = "rxm_mem0_ecc1b_intr",
.reg = HGC_RXM_DFX_STATUS14, .reg = HGC_RXM_DFX_STATUS14,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_NCQ_MEM1_ECC_1B_OFF), .irq_msk = BIT(SAS_ECC_INTR_NCQ_MEM1_ECC_1B_OFF),
.msk = HGC_RXM_DFX_STATUS14_MEM1_MSK, .msk = HGC_RXM_DFX_STATUS14_MEM1_MSK,
.shift = HGC_RXM_DFX_STATUS14_MEM1_OFF, .shift = HGC_RXM_DFX_STATUS14_MEM1_OFF,
.msg = "rxm_mem1_acc1b_intr found: memory address is 0x%08X\n", .msg = "rxm_mem1_ecc1b_intr",
.reg = HGC_RXM_DFX_STATUS14, .reg = HGC_RXM_DFX_STATUS14,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_NCQ_MEM2_ECC_1B_OFF), .irq_msk = BIT(SAS_ECC_INTR_NCQ_MEM2_ECC_1B_OFF),
.msk = HGC_RXM_DFX_STATUS14_MEM2_MSK, .msk = HGC_RXM_DFX_STATUS14_MEM2_MSK,
.shift = HGC_RXM_DFX_STATUS14_MEM2_OFF, .shift = HGC_RXM_DFX_STATUS14_MEM2_OFF,
.msg = "rxm_mem2_acc1b_intr found: memory address is 0x%08X\n", .msg = "rxm_mem2_ecc1b_intr",
.reg = HGC_RXM_DFX_STATUS14, .reg = HGC_RXM_DFX_STATUS14,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_NCQ_MEM3_ECC_1B_OFF), .irq_msk = BIT(SAS_ECC_INTR_NCQ_MEM3_ECC_1B_OFF),
.msk = HGC_RXM_DFX_STATUS15_MEM3_MSK, .msk = HGC_RXM_DFX_STATUS15_MEM3_MSK,
.shift = HGC_RXM_DFX_STATUS15_MEM3_OFF, .shift = HGC_RXM_DFX_STATUS15_MEM3_OFF,
.msg = "rxm_mem3_acc1b_intr found: memory address is 0x%08X\n", .msg = "rxm_mem3_ecc1b_intr",
.reg = HGC_RXM_DFX_STATUS15, .reg = HGC_RXM_DFX_STATUS15,
}, },
}; };
...@@ -500,70 +500,70 @@ static const struct hisi_sas_hw_error multi_bit_ecc_errors[] = { ...@@ -500,70 +500,70 @@ static const struct hisi_sas_hw_error multi_bit_ecc_errors[] = {
.irq_msk = BIT(SAS_ECC_INTR_DQE_ECC_MB_OFF), .irq_msk = BIT(SAS_ECC_INTR_DQE_ECC_MB_OFF),
.msk = HGC_DQE_ECC_MB_ADDR_MSK, .msk = HGC_DQE_ECC_MB_ADDR_MSK,
.shift = HGC_DQE_ECC_MB_ADDR_OFF, .shift = HGC_DQE_ECC_MB_ADDR_OFF,
.msg = "hgc_dqe_accbad_intr (0x%x) found: Ram address is 0x%08X\n", .msg = "hgc_dqe_eccbad_intr",
.reg = HGC_DQE_ECC_ADDR, .reg = HGC_DQE_ECC_ADDR,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_IOST_ECC_MB_OFF), .irq_msk = BIT(SAS_ECC_INTR_IOST_ECC_MB_OFF),
.msk = HGC_IOST_ECC_MB_ADDR_MSK, .msk = HGC_IOST_ECC_MB_ADDR_MSK,
.shift = HGC_IOST_ECC_MB_ADDR_OFF, .shift = HGC_IOST_ECC_MB_ADDR_OFF,
.msg = "hgc_iost_accbad_intr (0x%x) found: Ram address is 0x%08X\n", .msg = "hgc_iost_eccbad_intr",
.reg = HGC_IOST_ECC_ADDR, .reg = HGC_IOST_ECC_ADDR,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_ITCT_ECC_MB_OFF), .irq_msk = BIT(SAS_ECC_INTR_ITCT_ECC_MB_OFF),
.msk = HGC_ITCT_ECC_MB_ADDR_MSK, .msk = HGC_ITCT_ECC_MB_ADDR_MSK,
.shift = HGC_ITCT_ECC_MB_ADDR_OFF, .shift = HGC_ITCT_ECC_MB_ADDR_OFF,
.msg = "hgc_itct_accbad_intr (0x%x) found: Ram address is 0x%08X\n", .msg = "hgc_itct_eccbad_intr",
.reg = HGC_ITCT_ECC_ADDR, .reg = HGC_ITCT_ECC_ADDR,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_IOSTLIST_ECC_MB_OFF), .irq_msk = BIT(SAS_ECC_INTR_IOSTLIST_ECC_MB_OFF),
.msk = HGC_LM_DFX_STATUS2_IOSTLIST_MSK, .msk = HGC_LM_DFX_STATUS2_IOSTLIST_MSK,
.shift = HGC_LM_DFX_STATUS2_IOSTLIST_OFF, .shift = HGC_LM_DFX_STATUS2_IOSTLIST_OFF,
.msg = "hgc_iostl_accbad_intr (0x%x) found: memory address is 0x%08X\n", .msg = "hgc_iostl_eccbad_intr",
.reg = HGC_LM_DFX_STATUS2, .reg = HGC_LM_DFX_STATUS2,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_ITCTLIST_ECC_MB_OFF), .irq_msk = BIT(SAS_ECC_INTR_ITCTLIST_ECC_MB_OFF),
.msk = HGC_LM_DFX_STATUS2_ITCTLIST_MSK, .msk = HGC_LM_DFX_STATUS2_ITCTLIST_MSK,
.shift = HGC_LM_DFX_STATUS2_ITCTLIST_OFF, .shift = HGC_LM_DFX_STATUS2_ITCTLIST_OFF,
.msg = "hgc_itctl_accbad_intr (0x%x) found: memory address is 0x%08X\n", .msg = "hgc_itctl_eccbad_intr",
.reg = HGC_LM_DFX_STATUS2, .reg = HGC_LM_DFX_STATUS2,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_CQE_ECC_MB_OFF), .irq_msk = BIT(SAS_ECC_INTR_CQE_ECC_MB_OFF),
.msk = HGC_CQE_ECC_MB_ADDR_MSK, .msk = HGC_CQE_ECC_MB_ADDR_MSK,
.shift = HGC_CQE_ECC_MB_ADDR_OFF, .shift = HGC_CQE_ECC_MB_ADDR_OFF,
.msg = "hgc_cqe_accbad_intr (0x%x) found: Ram address is 0x%08X\n", .msg = "hgc_cqe_eccbad_intr",
.reg = HGC_CQE_ECC_ADDR, .reg = HGC_CQE_ECC_ADDR,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_NCQ_MEM0_ECC_MB_OFF), .irq_msk = BIT(SAS_ECC_INTR_NCQ_MEM0_ECC_MB_OFF),
.msk = HGC_RXM_DFX_STATUS14_MEM0_MSK, .msk = HGC_RXM_DFX_STATUS14_MEM0_MSK,
.shift = HGC_RXM_DFX_STATUS14_MEM0_OFF, .shift = HGC_RXM_DFX_STATUS14_MEM0_OFF,
.msg = "rxm_mem0_accbad_intr (0x%x) found: memory address is 0x%08X\n", .msg = "rxm_mem0_eccbad_intr",
.reg = HGC_RXM_DFX_STATUS14, .reg = HGC_RXM_DFX_STATUS14,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_NCQ_MEM1_ECC_MB_OFF), .irq_msk = BIT(SAS_ECC_INTR_NCQ_MEM1_ECC_MB_OFF),
.msk = HGC_RXM_DFX_STATUS14_MEM1_MSK, .msk = HGC_RXM_DFX_STATUS14_MEM1_MSK,
.shift = HGC_RXM_DFX_STATUS14_MEM1_OFF, .shift = HGC_RXM_DFX_STATUS14_MEM1_OFF,
.msg = "rxm_mem1_accbad_intr (0x%x) found: memory address is 0x%08X\n", .msg = "rxm_mem1_eccbad_intr",
.reg = HGC_RXM_DFX_STATUS14, .reg = HGC_RXM_DFX_STATUS14,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_NCQ_MEM2_ECC_MB_OFF), .irq_msk = BIT(SAS_ECC_INTR_NCQ_MEM2_ECC_MB_OFF),
.msk = HGC_RXM_DFX_STATUS14_MEM2_MSK, .msk = HGC_RXM_DFX_STATUS14_MEM2_MSK,
.shift = HGC_RXM_DFX_STATUS14_MEM2_OFF, .shift = HGC_RXM_DFX_STATUS14_MEM2_OFF,
.msg = "rxm_mem2_accbad_intr (0x%x) found: memory address is 0x%08X\n", .msg = "rxm_mem2_eccbad_intr",
.reg = HGC_RXM_DFX_STATUS14, .reg = HGC_RXM_DFX_STATUS14,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_NCQ_MEM3_ECC_MB_OFF), .irq_msk = BIT(SAS_ECC_INTR_NCQ_MEM3_ECC_MB_OFF),
.msk = HGC_RXM_DFX_STATUS15_MEM3_MSK, .msk = HGC_RXM_DFX_STATUS15_MEM3_MSK,
.shift = HGC_RXM_DFX_STATUS15_MEM3_OFF, .shift = HGC_RXM_DFX_STATUS15_MEM3_OFF,
.msg = "rxm_mem3_accbad_intr (0x%x) found: memory address is 0x%08X\n", .msg = "rxm_mem3_eccbad_intr",
.reg = HGC_RXM_DFX_STATUS15, .reg = HGC_RXM_DFX_STATUS15,
}, },
}; };
...@@ -3001,7 +3001,8 @@ one_bit_ecc_error_process_v2_hw(struct hisi_hba *hisi_hba, u32 irq_value) ...@@ -3001,7 +3001,8 @@ one_bit_ecc_error_process_v2_hw(struct hisi_hba *hisi_hba, u32 irq_value)
val = hisi_sas_read32(hisi_hba, ecc_error->reg); val = hisi_sas_read32(hisi_hba, ecc_error->reg);
val &= ecc_error->msk; val &= ecc_error->msk;
val >>= ecc_error->shift; val >>= ecc_error->shift;
dev_warn(dev, ecc_error->msg, val); dev_warn(dev, "%s found: mem addr is 0x%08X\n",
ecc_error->msg, val);
} }
} }
} }
...@@ -3020,7 +3021,8 @@ static void multi_bit_ecc_error_process_v2_hw(struct hisi_hba *hisi_hba, ...@@ -3020,7 +3021,8 @@ static void multi_bit_ecc_error_process_v2_hw(struct hisi_hba *hisi_hba,
val = hisi_sas_read32(hisi_hba, ecc_error->reg); val = hisi_sas_read32(hisi_hba, ecc_error->reg);
val &= ecc_error->msk; val &= ecc_error->msk;
val >>= ecc_error->shift; val >>= ecc_error->shift;
dev_err(dev, ecc_error->msg, irq_value, val); dev_err(dev, "%s (0x%x) found: mem addr is 0x%08X\n",
ecc_error->msg, irq_value, val);
queue_work(hisi_hba->wq, &hisi_hba->rst_work); queue_work(hisi_hba->wq, &hisi_hba->rst_work);
} }
} }
......
...@@ -1912,77 +1912,77 @@ static const struct hisi_sas_hw_error multi_bit_ecc_errors[] = { ...@@ -1912,77 +1912,77 @@ static const struct hisi_sas_hw_error multi_bit_ecc_errors[] = {
.irq_msk = BIT(SAS_ECC_INTR_DQE_ECC_MB_OFF), .irq_msk = BIT(SAS_ECC_INTR_DQE_ECC_MB_OFF),
.msk = HGC_DQE_ECC_MB_ADDR_MSK, .msk = HGC_DQE_ECC_MB_ADDR_MSK,
.shift = HGC_DQE_ECC_MB_ADDR_OFF, .shift = HGC_DQE_ECC_MB_ADDR_OFF,
.msg = "hgc_dqe_eccbad_intr found: ram addr is 0x%08X\n", .msg = "hgc_dqe_eccbad_intr",
.reg = HGC_DQE_ECC_ADDR, .reg = HGC_DQE_ECC_ADDR,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_IOST_ECC_MB_OFF), .irq_msk = BIT(SAS_ECC_INTR_IOST_ECC_MB_OFF),
.msk = HGC_IOST_ECC_MB_ADDR_MSK, .msk = HGC_IOST_ECC_MB_ADDR_MSK,
.shift = HGC_IOST_ECC_MB_ADDR_OFF, .shift = HGC_IOST_ECC_MB_ADDR_OFF,
.msg = "hgc_iost_eccbad_intr found: ram addr is 0x%08X\n", .msg = "hgc_iost_eccbad_intr",
.reg = HGC_IOST_ECC_ADDR, .reg = HGC_IOST_ECC_ADDR,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_ITCT_ECC_MB_OFF), .irq_msk = BIT(SAS_ECC_INTR_ITCT_ECC_MB_OFF),
.msk = HGC_ITCT_ECC_MB_ADDR_MSK, .msk = HGC_ITCT_ECC_MB_ADDR_MSK,
.shift = HGC_ITCT_ECC_MB_ADDR_OFF, .shift = HGC_ITCT_ECC_MB_ADDR_OFF,
.msg = "hgc_itct_eccbad_intr found: ram addr is 0x%08X\n", .msg = "hgc_itct_eccbad_intr",
.reg = HGC_ITCT_ECC_ADDR, .reg = HGC_ITCT_ECC_ADDR,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_IOSTLIST_ECC_MB_OFF), .irq_msk = BIT(SAS_ECC_INTR_IOSTLIST_ECC_MB_OFF),
.msk = HGC_LM_DFX_STATUS2_IOSTLIST_MSK, .msk = HGC_LM_DFX_STATUS2_IOSTLIST_MSK,
.shift = HGC_LM_DFX_STATUS2_IOSTLIST_OFF, .shift = HGC_LM_DFX_STATUS2_IOSTLIST_OFF,
.msg = "hgc_iostl_eccbad_intr found: mem addr is 0x%08X\n", .msg = "hgc_iostl_eccbad_intr",
.reg = HGC_LM_DFX_STATUS2, .reg = HGC_LM_DFX_STATUS2,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_ITCTLIST_ECC_MB_OFF), .irq_msk = BIT(SAS_ECC_INTR_ITCTLIST_ECC_MB_OFF),
.msk = HGC_LM_DFX_STATUS2_ITCTLIST_MSK, .msk = HGC_LM_DFX_STATUS2_ITCTLIST_MSK,
.shift = HGC_LM_DFX_STATUS2_ITCTLIST_OFF, .shift = HGC_LM_DFX_STATUS2_ITCTLIST_OFF,
.msg = "hgc_itctl_eccbad_intr found: mem addr is 0x%08X\n", .msg = "hgc_itctl_eccbad_intr",
.reg = HGC_LM_DFX_STATUS2, .reg = HGC_LM_DFX_STATUS2,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_CQE_ECC_MB_OFF), .irq_msk = BIT(SAS_ECC_INTR_CQE_ECC_MB_OFF),
.msk = HGC_CQE_ECC_MB_ADDR_MSK, .msk = HGC_CQE_ECC_MB_ADDR_MSK,
.shift = HGC_CQE_ECC_MB_ADDR_OFF, .shift = HGC_CQE_ECC_MB_ADDR_OFF,
.msg = "hgc_cqe_eccbad_intr found: ram address is 0x%08X\n", .msg = "hgc_cqe_eccbad_intr",
.reg = HGC_CQE_ECC_ADDR, .reg = HGC_CQE_ECC_ADDR,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_NCQ_MEM0_ECC_MB_OFF), .irq_msk = BIT(SAS_ECC_INTR_NCQ_MEM0_ECC_MB_OFF),
.msk = HGC_RXM_DFX_STATUS14_MEM0_MSK, .msk = HGC_RXM_DFX_STATUS14_MEM0_MSK,
.shift = HGC_RXM_DFX_STATUS14_MEM0_OFF, .shift = HGC_RXM_DFX_STATUS14_MEM0_OFF,
.msg = "rxm_mem0_eccbad_intr found: mem addr is 0x%08X\n", .msg = "rxm_mem0_eccbad_intr",
.reg = HGC_RXM_DFX_STATUS14, .reg = HGC_RXM_DFX_STATUS14,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_NCQ_MEM1_ECC_MB_OFF), .irq_msk = BIT(SAS_ECC_INTR_NCQ_MEM1_ECC_MB_OFF),
.msk = HGC_RXM_DFX_STATUS14_MEM1_MSK, .msk = HGC_RXM_DFX_STATUS14_MEM1_MSK,
.shift = HGC_RXM_DFX_STATUS14_MEM1_OFF, .shift = HGC_RXM_DFX_STATUS14_MEM1_OFF,
.msg = "rxm_mem1_eccbad_intr found: mem addr is 0x%08X\n", .msg = "rxm_mem1_eccbad_intr",
.reg = HGC_RXM_DFX_STATUS14, .reg = HGC_RXM_DFX_STATUS14,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_NCQ_MEM2_ECC_MB_OFF), .irq_msk = BIT(SAS_ECC_INTR_NCQ_MEM2_ECC_MB_OFF),
.msk = HGC_RXM_DFX_STATUS14_MEM2_MSK, .msk = HGC_RXM_DFX_STATUS14_MEM2_MSK,
.shift = HGC_RXM_DFX_STATUS14_MEM2_OFF, .shift = HGC_RXM_DFX_STATUS14_MEM2_OFF,
.msg = "rxm_mem2_eccbad_intr found: mem addr is 0x%08X\n", .msg = "rxm_mem2_eccbad_intr",
.reg = HGC_RXM_DFX_STATUS14, .reg = HGC_RXM_DFX_STATUS14,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_NCQ_MEM3_ECC_MB_OFF), .irq_msk = BIT(SAS_ECC_INTR_NCQ_MEM3_ECC_MB_OFF),
.msk = HGC_RXM_DFX_STATUS15_MEM3_MSK, .msk = HGC_RXM_DFX_STATUS15_MEM3_MSK,
.shift = HGC_RXM_DFX_STATUS15_MEM3_OFF, .shift = HGC_RXM_DFX_STATUS15_MEM3_OFF,
.msg = "rxm_mem3_eccbad_intr found: mem addr is 0x%08X\n", .msg = "rxm_mem3_eccbad_intr",
.reg = HGC_RXM_DFX_STATUS15, .reg = HGC_RXM_DFX_STATUS15,
}, },
{ {
.irq_msk = BIT(SAS_ECC_INTR_OOO_RAM_ECC_MB_OFF), .irq_msk = BIT(SAS_ECC_INTR_OOO_RAM_ECC_MB_OFF),
.msk = AM_ROB_ECC_ERR_ADDR_MSK, .msk = AM_ROB_ECC_ERR_ADDR_MSK,
.shift = AM_ROB_ECC_ERR_ADDR_OFF, .shift = AM_ROB_ECC_ERR_ADDR_OFF,
.msg = "ooo_ram_eccbad_intr found: ROB_ECC_ERR_ADDR=0x%08X\n", .msg = "ooo_ram_eccbad_intr",
.reg = AM_ROB_ECC_ERR_ADDR, .reg = AM_ROB_ECC_ERR_ADDR,
}, },
}; };
...@@ -2001,7 +2001,8 @@ static void multi_bit_ecc_error_process_v3_hw(struct hisi_hba *hisi_hba, ...@@ -2001,7 +2001,8 @@ static void multi_bit_ecc_error_process_v3_hw(struct hisi_hba *hisi_hba,
val = hisi_sas_read32(hisi_hba, ecc_error->reg); val = hisi_sas_read32(hisi_hba, ecc_error->reg);
val &= ecc_error->msk; val &= ecc_error->msk;
val >>= ecc_error->shift; val >>= ecc_error->shift;
dev_err(dev, ecc_error->msg, irq_value, val); dev_err(dev, "%s (0x%x) found: mem addr is 0x%08X\n",
ecc_error->msg, irq_value, val);
queue_work(hisi_hba->wq, &hisi_hba->rst_work); queue_work(hisi_hba->wq, &hisi_hba->rst_work);
} }
} }
......
Markdown is supported
0% .
You are about to add 0 people to the discussion. Proceed with caution.
先完成此消息的编辑!
想要评论请 注册