提交 0dbdb486 编写于 作者: Y Yann Gautier 提交者: Alexandre Torgue

ARM: dts: stm32: update SDMMC clock slew-rate on STM32MP135F-DK board

Add sdmmc1_clk_pins_a in sdmmc1 pinctrl nodes, to properly manage
clock slew-rate.
Signed-off-by: NYann Gautier <yann.gautier@foss.st.com>
Signed-off-by: NAlexandre Torgue <alexandre.torgue@foss.st.com>
上级 864fdbe7
...@@ -39,8 +39,8 @@ ...@@ -39,8 +39,8 @@
&sdmmc1 { &sdmmc1 {
pinctrl-names = "default", "opendrain"; pinctrl-names = "default", "opendrain";
pinctrl-0 = <&sdmmc1_b4_pins_a>; pinctrl-0 = <&sdmmc1_b4_pins_a &sdmmc1_clk_pins_a>;
pinctrl-1 = <&sdmmc1_b4_od_pins_a>; pinctrl-1 = <&sdmmc1_b4_od_pins_a &sdmmc1_clk_pins_a>;
broken-cd; broken-cd;
disable-wp; disable-wp;
st,neg-edge; st,neg-edge;
......
Markdown is supported
0% .
You are about to add 0 people to the discussion. Proceed with caution.
先完成此消息的编辑!
想要评论请 注册