nouveau_drv.h 53.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36
/*
 * Copyright 2005 Stephane Marchesin.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */

#ifndef __NOUVEAU_DRV_H__
#define __NOUVEAU_DRV_H__

#define DRIVER_AUTHOR		"Stephane Marchesin"
#define DRIVER_EMAIL		"dri-devel@lists.sourceforge.net"

#define DRIVER_NAME		"nouveau"
#define DRIVER_DESC		"nVidia Riva/TNT/GeForce"
#define DRIVER_DATE		"20090420"

#define DRIVER_MAJOR		0
#define DRIVER_MINOR		0
37
#define DRIVER_PATCHLEVEL	16
38 39 40 41 42 43 44 45 46 47 48

#define NOUVEAU_FAMILY   0x0000FFFF
#define NOUVEAU_FLAGS    0xFFFF0000

#include "ttm/ttm_bo_api.h"
#include "ttm/ttm_bo_driver.h"
#include "ttm/ttm_placement.h"
#include "ttm/ttm_memory.h"
#include "ttm/ttm_module.h"

struct nouveau_fpriv {
49
	spinlock_t lock;
50
	struct list_head channels;
51
	struct nouveau_vm *vm;
52 53
};

54 55 56 57 58 59
static inline struct nouveau_fpriv *
nouveau_fpriv(struct drm_file *file_priv)
{
	return file_priv ? file_priv->driver_priv : NULL;
}

60 61 62 63 64
#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)

#include "nouveau_drm.h"
#include "nouveau_reg.h"
#include "nouveau_bios.h"
65
#include "nouveau_util.h"
66

67
struct nouveau_grctx;
68
struct nouveau_mem;
69
#include "nouveau_vm.h"
70 71 72 73

#define MAX_NUM_DCB_ENTRIES 16

#define NOUVEAU_MAX_CHANNEL_NR 128
74
#define NOUVEAU_MAX_TILE_NR 15
75

76
struct nouveau_mem {
B
Ben Skeggs 已提交
77 78
	struct drm_device *dev;

79
	struct nouveau_vma bar_vma;
80
	struct nouveau_vma vma[2];
B
Ben Skeggs 已提交
81
	u8  page_shift;
82

B
Ben Skeggs 已提交
83
	struct drm_mm_node *tag;
B
Ben Skeggs 已提交
84
	struct list_head regions;
85
	dma_addr_t *pages;
B
Ben Skeggs 已提交
86 87 88 89 90
	u32 memtype;
	u64 offset;
	u64 size;
};

91 92
struct nouveau_tile_reg {
	bool used;
93 94 95
	uint32_t addr;
	uint32_t limit;
	uint32_t pitch;
96 97
	uint32_t zcomp;
	struct drm_mm_node *tag_mem;
98
	struct nouveau_fence *fence;
99 100
};

101 102 103
struct nouveau_bo {
	struct ttm_buffer_object bo;
	struct ttm_placement placement;
104
	u32 valid_domains;
105
	u32 placements[3];
106
	u32 busy_placements[3];
107 108 109 110 111 112 113
	struct ttm_bo_kmap_obj kmap;
	struct list_head head;

	/* protected by ttm_bo_reserve() */
	struct drm_file *reserved_by;
	struct list_head entry;
	int pbbo_index;
114
	bool validate_mapped;
115 116 117

	struct nouveau_channel *channel;

118
	struct list_head vma_list;
119
	unsigned page_shift;
120 121 122

	uint32_t tile_mode;
	uint32_t tile_flags;
123
	struct nouveau_tile_reg *tile;
124 125 126 127 128

	struct drm_gem_object *gem;
	int pin_refcnt;
};

129 130 131
#define nouveau_bo_tile_layout(nvbo)				\
	((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)

132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161
static inline struct nouveau_bo *
nouveau_bo(struct ttm_buffer_object *bo)
{
	return container_of(bo, struct nouveau_bo, bo);
}

static inline struct nouveau_bo *
nouveau_gem_object(struct drm_gem_object *gem)
{
	return gem ? gem->driver_private : NULL;
}

/* TODO: submit equivalent to TTM generic API upstream? */
static inline void __iomem *
nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
{
	bool is_iomem;
	void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
						&nvbo->kmap, &is_iomem);
	WARN_ON_ONCE(ioptr && !is_iomem);
	return ioptr;
}

enum nouveau_flags {
	NV_NFORCE   = 0x10000000,
	NV_NFORCE2  = 0x20000000
};

#define NVOBJ_ENGINE_SW		0
#define NVOBJ_ENGINE_GR		1
162
#define NVOBJ_ENGINE_CRYPT	2
163 164
#define NVOBJ_ENGINE_COPY0	3
#define NVOBJ_ENGINE_COPY1	4
B
Ben Skeggs 已提交
165
#define NVOBJ_ENGINE_MPEG	5
166 167 168
#define NVOBJ_ENGINE_PPP	NVOBJ_ENGINE_MPEG
#define NVOBJ_ENGINE_BSP	6
#define NVOBJ_ENGINE_VP		7
169 170
#define NVOBJ_ENGINE_DISPLAY	15
#define NVOBJ_ENGINE_NR		16
171

B
Ben Skeggs 已提交
172
#define NVOBJ_FLAG_DONT_MAP             (1 << 0)
173 174
#define NVOBJ_FLAG_ZERO_ALLOC		(1 << 1)
#define NVOBJ_FLAG_ZERO_FREE		(1 << 2)
175
#define NVOBJ_FLAG_VM			(1 << 3)
176
#define NVOBJ_FLAG_VM_USER		(1 << 4)
177 178 179

#define NVOBJ_CINST_GLOBAL	0xdeadbeef

180
struct nouveau_gpuobj {
181
	struct drm_device *dev;
182
	struct kref refcount;
183 184
	struct list_head list;

185
	void *node;
186
	u32 *suspend;
187 188 189

	uint32_t flags;

190
	u32 size;
191 192 193 194
	u32 pinst;	/* PRAMIN BAR offset */
	u32 cinst;	/* Channel offset */
	u64 vinst;	/* VRAM address */
	u64 linst;	/* VM address */
195

196 197 198 199 200 201 202
	uint32_t engine;
	uint32_t class;

	void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
	void *priv;
};

203 204 205 206 207 208 209
struct nouveau_page_flip_state {
	struct list_head head;
	struct drm_pending_vblank_event *event;
	int crtc, bpp, pitch, x, y;
	uint64_t offset;
};

210 211 212 213 214
enum nouveau_channel_mutex_class {
	NOUVEAU_UCHANNEL_MUTEX,
	NOUVEAU_KCHANNEL_MUTEX
};

215 216
struct nouveau_channel {
	struct drm_device *dev;
217
	struct list_head list;
218 219
	int id;

220 221 222 223 224
	/* references to the channel data structure */
	struct kref ref;
	/* users of the hardware channel resources, the hardware
	 * context will be kicked off when it reaches zero. */
	atomic_t users;
225 226
	struct mutex mutex;

227 228 229 230 231
	/* owner of this fifo */
	struct drm_file *file_priv;
	/* mapping of the fifo itself */
	struct drm_local_map *map;

L
Lucas De Marchi 已提交
232
	/* mapping of the regs controlling the fifo */
233 234 235 236 237 238 239 240 241 242 243
	void __iomem *user;
	uint32_t user_get;
	uint32_t user_put;

	/* Fencing */
	struct {
		/* lock protects the pending list only */
		spinlock_t lock;
		struct list_head pending;
		uint32_t sequence;
		uint32_t sequence_ack;
244
		atomic_t last_sequence_irq;
245
		struct nouveau_vma vma;
246 247 248
	} fence;

	/* DMA push buffer */
249 250
	struct nouveau_gpuobj *pushbuf;
	struct nouveau_bo     *pushbuf_bo;
251
	struct nouveau_vma     pushbuf_vma;
252
	uint32_t               pushbuf_base;
253 254 255

	/* Notifier memory */
	struct nouveau_bo *notifier_bo;
256
	struct nouveau_vma notifier_vma;
257
	struct drm_mm notifier_heap;
258 259

	/* PFIFO context */
260 261
	struct nouveau_gpuobj *ramfc;
	struct nouveau_gpuobj *cache;
262
	void *fifo_priv;
263

264
	/* Execution engine contexts */
265
	void *engctx[NVOBJ_ENGINE_NR];
266 267

	/* NV50 VM */
268
	struct nouveau_vm     *vm;
269
	struct nouveau_gpuobj *vm_pd;
270 271

	/* Objects */
272 273 274
	struct nouveau_gpuobj *ramin; /* Private instmem */
	struct drm_mm          ramin_heap; /* Private PRAMIN heap */
	struct nouveau_ramht  *ramht; /* Hash table */
275 276 277 278 279 280 281 282 283 284 285 286 287 288

	/* GPU object info for stuff used in-kernel (mm_enabled) */
	uint32_t m2mf_ntfy;
	uint32_t vram_handle;
	uint32_t gart_handle;
	bool accel_done;

	/* Push buffer state (only for drm's channel on !mm_enabled) */
	struct {
		int max;
		int free;
		int cur;
		int put;
		/* access via pushbuf_bo */
289 290 291 292 293

		int ib_base;
		int ib_max;
		int ib_free;
		int ib_put;
294 295 296 297
	} dma;

	uint32_t sw_subchannel[8];

298
	struct nouveau_vma dispc_vma[2];
299 300
	struct {
		struct nouveau_gpuobj *vblsem;
301
		uint32_t vblsem_head;
302 303 304
		uint32_t vblsem_offset;
		uint32_t vblsem_rval;
		struct list_head vbl_wait;
305
		struct list_head flip;
306 307 308 309 310 311 312 313 314
	} nvsw;

	struct {
		bool active;
		char name[32];
		struct drm_info_list info;
	} debugfs;
};

315 316 317
struct nouveau_exec_engine {
	void (*destroy)(struct drm_device *, int engine);
	int  (*init)(struct drm_device *, int engine);
318
	int  (*fini)(struct drm_device *, int engine, bool suspend);
319 320 321 322
	int  (*context_new)(struct nouveau_channel *, int engine);
	void (*context_del)(struct nouveau_channel *, int engine);
	int  (*object_new)(struct nouveau_channel *, int engine,
			   u32 handle, u16 class);
323
	void (*set_tile_region)(struct drm_device *dev, int i);
324 325 326
	void (*tlb_flush)(struct drm_device *, int engine);
};

327 328 329 330 331 332 333 334
struct nouveau_instmem_engine {
	void	*priv;

	int	(*init)(struct drm_device *dev);
	void	(*takedown)(struct drm_device *dev);
	int	(*suspend)(struct drm_device *dev);
	void	(*resume)(struct drm_device *dev);

335 336
	int	(*get)(struct nouveau_gpuobj *, struct nouveau_channel *,
		       u32 size, u32 align);
337 338 339 340
	void	(*put)(struct nouveau_gpuobj *);
	int	(*map)(struct nouveau_gpuobj *);
	void	(*unmap)(struct nouveau_gpuobj *);

341
	void	(*flush)(struct drm_device *);
342 343 344 345 346 347 348 349 350 351 352 353 354 355
};

struct nouveau_mc_engine {
	int  (*init)(struct drm_device *dev);
	void (*takedown)(struct drm_device *dev);
};

struct nouveau_timer_engine {
	int      (*init)(struct drm_device *dev);
	void     (*takedown)(struct drm_device *dev);
	uint64_t (*read)(struct drm_device *dev);
};

struct nouveau_fb_engine {
356
	int num_tiles;
357
	struct drm_mm tag_heap;
358
	void *priv;
359

360 361
	int  (*init)(struct drm_device *dev);
	void (*takedown)(struct drm_device *dev);
362

363 364 365 366 367
	void (*init_tile_region)(struct drm_device *dev, int i,
				 uint32_t addr, uint32_t size,
				 uint32_t pitch, uint32_t flags);
	void (*set_tile_region)(struct drm_device *dev, int i);
	void (*free_tile_region)(struct drm_device *dev, int i);
368 369 370
};

struct nouveau_fifo_engine {
371
	void *priv;
372 373
	int  channels;

374
	struct nouveau_gpuobj *playlist[2];
B
Ben Skeggs 已提交
375 376
	int cur_playlist;

377 378 379 380 381 382
	int  (*init)(struct drm_device *);
	void (*takedown)(struct drm_device *);

	void (*disable)(struct drm_device *);
	void (*enable)(struct drm_device *);
	bool (*reassign)(struct drm_device *, bool enable);
383
	bool (*cache_pull)(struct drm_device *dev, bool enable);
384 385 386 387 388 389 390

	int  (*channel_id)(struct drm_device *);

	int  (*create_context)(struct nouveau_channel *);
	void (*destroy_context)(struct nouveau_channel *);
	int  (*load_context)(struct nouveau_channel *);
	int  (*unload_context)(struct drm_device *);
391
	void (*tlb_flush)(struct drm_device *dev);
392 393
};

394
struct nouveau_display_engine {
395
	void *priv;
396 397 398 399 400
	int (*early_init)(struct drm_device *);
	void (*late_takedown)(struct drm_device *);
	int (*create)(struct drm_device *);
	int (*init)(struct drm_device *);
	void (*destroy)(struct drm_device *);
401

402 403
	struct drm_property *dithering_mode;
	struct drm_property *dithering_depth;
404 405 406
	struct drm_property *underscan_property;
	struct drm_property *underscan_hborder_property;
	struct drm_property *underscan_vborder_property;
407 408
};

B
Ben Skeggs 已提交
409
struct nouveau_gpio_engine {
410 411
	void *priv;

B
Ben Skeggs 已提交
412 413 414 415 416 417
	int  (*init)(struct drm_device *);
	void (*takedown)(struct drm_device *);

	int  (*get)(struct drm_device *, enum dcb_gpio_tag);
	int  (*set)(struct drm_device *, enum dcb_gpio_tag, int state);

418 419 420 421 422
	int  (*irq_register)(struct drm_device *, enum dcb_gpio_tag,
			     void (*)(void *, int), void *);
	void (*irq_unregister)(struct drm_device *, enum dcb_gpio_tag,
			       void (*)(void *, int), void *);
	bool (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
B
Ben Skeggs 已提交
423 424
};

425
struct nouveau_pm_voltage_level {
426 427
	u32 voltage; /* microvolts */
	u8  vid;
428 429 430 431
};

struct nouveau_pm_voltage {
	bool supported;
432
	u8 version;
433 434 435 436 437 438
	u8 vid_mask;

	struct nouveau_pm_voltage_level *level;
	int nr_level;
};

439 440
struct nouveau_pm_memtiming {
	int id;
441 442 443 444 445 446 447 448 449
	u32 reg_0; /* 0x10f290 on Fermi, 0x100220 for older */
	u32 reg_1;
	u32 reg_2;
	u32 reg_3;
	u32 reg_4;
	u32 reg_5;
	u32 reg_6;
	u32 reg_7;
	u32 reg_8;
450 451 452
	/* To be written to 0x1002c0 */
	u8 CL;
	u8 WR;
453 454 455 456 457 458 459 460 461 462
};

struct nouveau_pm_tbl_header{
	u8 version;
	u8 header_len;
	u8 entry_cnt;
	u8 entry_len;
};

struct nouveau_pm_tbl_entry{
463 464 465
	u8 tWR;
	u8 tUNK_1;
	u8 tCL;
466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481
	u8 tRP;		/* Byte 3 */
	u8 empty_4;
	u8 tRAS;	/* Byte 5 */
	u8 empty_6;
	u8 tRFC;	/* Byte 7 */
	u8 empty_8;
	u8 tRC;		/* Byte 9 */
	u8 tUNK_10, tUNK_11, tUNK_12, tUNK_13, tUNK_14;
	u8 empty_15,empty_16,empty_17;
	u8 tUNK_18, tUNK_19, tUNK_20, tUNK_21;
};

/* nouveau_mem.c */
void nv30_mem_timing_entry(struct drm_device *dev, struct nouveau_pm_tbl_header *hdr,
							struct nouveau_pm_tbl_entry *e, uint8_t magic_number,
							struct nouveau_pm_memtiming *timing);
482

483 484 485 486 487 488 489 490 491
#define NOUVEAU_PM_MAX_LEVEL 8
struct nouveau_pm_level {
	struct device_attribute dev_attr;
	char name[32];
	int id;

	u32 core;
	u32 memory;
	u32 shader;
492 493 494
	u32 rop;
	u32 copy;
	u32 daemon;
495
	u32 vdec;
496
	u32 dom6;
497 498 499 500
	u32 unka0;	/* nva3:nvc0 */
	u32 hub01;	/* nvc0- */
	u32 hub06;	/* nvc0- */
	u32 hub07;	/* nvc0- */
501

502 503
	u32 volt_min; /* microvolts */
	u32 volt_max;
504
	u8  fanspeed;
505 506

	u16 memscript;
507
	struct nouveau_pm_memtiming *timing;
508 509
};

510 511 512
struct nouveau_pm_temp_sensor_constants {
	u16 offset_constant;
	s16 offset_mult;
513 514 515
	s16 offset_div;
	s16 slope_mult;
	s16 slope_div;
516 517 518 519 520 521 522 523
};

struct nouveau_pm_threshold_temp {
	s16 critical;
	s16 down_clock;
	s16 fan_boost;
};

524 525 526 527 528 529
struct nouveau_pm_memtimings {
	bool supported;
	struct nouveau_pm_memtiming *timing;
	int nr_timing;
};

530 531 532
struct nouveau_pm_fan {
	u32 min_duty;
	u32 max_duty;
533
	u32 pwm_freq;
534 535
};

536 537 538 539
struct nouveau_pm_engine {
	struct nouveau_pm_voltage voltage;
	struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
	int nr_perflvl;
540
	struct nouveau_pm_memtimings memtimings;
541 542
	struct nouveau_pm_temp_sensor_constants sensor_constants;
	struct nouveau_pm_threshold_temp threshold_temp;
543
	struct nouveau_pm_fan fan;
544
	u32 pwm_divisor;
545 546 547 548

	struct nouveau_pm_level boot;
	struct nouveau_pm_level *cur;

549
	struct device *hwmon;
550
	struct notifier_block acpi_nb;
551

552
	int (*clock_get)(struct drm_device *, u32 id);
553 554
	void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
			   u32 id, int khz);
555
	void (*clock_set)(struct drm_device *, void *);
556 557 558

	int  (*clocks_get)(struct drm_device *, struct nouveau_pm_level *);
	void *(*clocks_pre)(struct drm_device *, struct nouveau_pm_level *);
559
	int (*clocks_set)(struct drm_device *, void *);
560

561 562
	int (*voltage_get)(struct drm_device *);
	int (*voltage_set)(struct drm_device *, int voltage);
563 564
	int (*pwm_get)(struct drm_device *, struct dcb_gpio_entry*, u32*, u32*);
	int (*pwm_set)(struct drm_device *, struct dcb_gpio_entry*, u32, u32);
565
	int (*temp_get)(struct drm_device *);
566 567
};

568
struct nouveau_vram_engine {
B
Ben Skeggs 已提交
569
	struct nouveau_mm mm;
570

571
	int  (*init)(struct drm_device *);
572
	void (*takedown)(struct drm_device *dev);
573
	int  (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
574 575
		    u32 type, struct nouveau_mem **);
	void (*put)(struct drm_device *, struct nouveau_mem **);
576 577 578 579

	bool (*flags_valid)(struct drm_device *, u32 tile_flags);
};

580 581 582 583 584 585
struct nouveau_engine {
	struct nouveau_instmem_engine instmem;
	struct nouveau_mc_engine      mc;
	struct nouveau_timer_engine   timer;
	struct nouveau_fb_engine      fb;
	struct nouveau_fifo_engine    fifo;
586
	struct nouveau_display_engine display;
B
Ben Skeggs 已提交
587
	struct nouveau_gpio_engine    gpio;
588
	struct nouveau_pm_engine      pm;
589
	struct nouveau_vram_engine    vram;
590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620
};

struct nouveau_pll_vals {
	union {
		struct {
#ifdef __BIG_ENDIAN
			uint8_t N1, M1, N2, M2;
#else
			uint8_t M1, N1, M2, N2;
#endif
		};
		struct {
			uint16_t NM1, NM2;
		} __attribute__((packed));
	};
	int log2P;

	int refclk;
};

enum nv04_fp_display_regs {
	FP_DISPLAY_END,
	FP_TOTAL,
	FP_CRTC,
	FP_SYNC_START,
	FP_SYNC_END,
	FP_VALID_START,
	FP_VALID_END
};

struct nv04_crtc_reg {
621
	unsigned char MiscOutReg;
622
	uint8_t CRTC[0xa0];
623 624 625 626
	uint8_t CR58[0x10];
	uint8_t Sequencer[5];
	uint8_t Graphics[9];
	uint8_t Attribute[21];
627
	unsigned char DAC[768];
628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674

	/* PCRTC regs */
	uint32_t fb_start;
	uint32_t crtc_cfg;
	uint32_t cursor_cfg;
	uint32_t gpio_ext;
	uint32_t crtc_830;
	uint32_t crtc_834;
	uint32_t crtc_850;
	uint32_t crtc_eng_ctrl;

	/* PRAMDAC regs */
	uint32_t nv10_cursync;
	struct nouveau_pll_vals pllvals;
	uint32_t ramdac_gen_ctrl;
	uint32_t ramdac_630;
	uint32_t ramdac_634;
	uint32_t tv_setup;
	uint32_t tv_vtotal;
	uint32_t tv_vskew;
	uint32_t tv_vsync_delay;
	uint32_t tv_htotal;
	uint32_t tv_hskew;
	uint32_t tv_hsync_delay;
	uint32_t tv_hsync_delay2;
	uint32_t fp_horiz_regs[7];
	uint32_t fp_vert_regs[7];
	uint32_t dither;
	uint32_t fp_control;
	uint32_t dither_regs[6];
	uint32_t fp_debug_0;
	uint32_t fp_debug_1;
	uint32_t fp_debug_2;
	uint32_t fp_margin_color;
	uint32_t ramdac_8c0;
	uint32_t ramdac_a20;
	uint32_t ramdac_a24;
	uint32_t ramdac_a34;
	uint32_t ctv_regs[38];
};

struct nv04_output_reg {
	uint32_t output;
	int head;
};

struct nv04_mode_state {
675
	struct nv04_crtc_reg crtc_reg[2];
676 677 678 679 680 681 682 683 684 685 686
	uint32_t pllsel;
	uint32_t sel_clk;
};

enum nouveau_card_type {
	NV_04      = 0x00,
	NV_10      = 0x10,
	NV_20      = 0x20,
	NV_30      = 0x30,
	NV_40      = 0x40,
	NV_50      = 0x50,
687
	NV_C0      = 0xc0,
688
	NV_D0      = 0xd0
689 690 691 692
};

struct drm_nouveau_private {
	struct drm_device *dev;
693
	bool noaccel;
694 695 696 697 698 699

	/* the card type, takes NV_* as values */
	enum nouveau_card_type card_type;
	/* exact chipset, derived from NV_PMC_BOOT_0 */
	int chipset;
	int flags;
700
	u32 crystal;
701 702

	void __iomem *mmio;
703

704
	spinlock_t ramin_lock;
705
	void __iomem *ramin;
706 707 708
	u32 ramin_size;
	u32 ramin_base;
	bool ramin_available;
709
	struct drm_mm ramin_heap;
710
	struct nouveau_exec_engine *eng[NVOBJ_ENGINE_NR];
711
	struct list_head gpuobj_list;
712
	struct list_head classes;
713

714 715
	struct nouveau_bo *vga_ram;

B
Ben Skeggs 已提交
716
	/* interrupt handling */
717
	void (*irq_handler[32])(struct drm_device *);
B
Ben Skeggs 已提交
718
	bool msi_enabled;
719

720 721 722
	struct list_head vbl_waiting;

	struct {
723
		struct drm_global_reference mem_global_ref;
724 725 726 727 728
		struct ttm_bo_global_ref bo_global_ref;
		struct ttm_bo_device bdev;
		atomic_t validate_sequence;
	} ttm;

729 730 731 732 733 734
	struct {
		spinlock_t lock;
		struct drm_mm heap;
		struct nouveau_bo *bo;
	} fence;

735 736 737 738
	struct {
		spinlock_t lock;
		struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
	} channels;
739 740 741 742

	struct nouveau_engine engine;
	struct nouveau_channel *channel;

743 744 745
	/* For PFIFO and PGRAPH. */
	spinlock_t context_switch_lock;

746 747 748
	/* VM/PRAMIN flush, legacy PRAMIN aperture */
	spinlock_t vm_lock;

749
	/* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
750 751 752 753
	struct nouveau_ramht  *ramht;
	struct nouveau_gpuobj *ramfc;
	struct nouveau_gpuobj *ramro;

754 755 756 757 758
	uint32_t ramin_rsvd_vram;

	struct {
		enum {
			NOUVEAU_GART_NONE = 0,
759 760 761
			NOUVEAU_GART_AGP,	/* AGP */
			NOUVEAU_GART_PDMA,	/* paged dma object */
			NOUVEAU_GART_HW		/* on-chip gart/vm */
762 763 764 765 766
		} type;
		uint64_t aper_base;
		uint64_t aper_size;
		uint64_t aper_free;

767 768 769 770 771 772 773
		struct ttm_backend_func *func;

		struct {
			struct page *page;
			dma_addr_t   addr;
		} dummy;

774 775 776
		struct nouveau_gpuobj *sg_ctxdma;
	} gart_info;

777
	/* nv10-nv40 tiling regions */
778 779 780 781
	struct {
		struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
		spinlock_t lock;
	} tile;
782

783 784 785 786 787 788 789 790 791
	/* VRAM/fb configuration */
	uint64_t vram_size;
	uint64_t vram_sys_base;

	uint64_t fb_available_size;
	uint64_t fb_mappable_pages;
	uint64_t fb_aper_free;
	int fb_mtrr;

792 793 794 795
	/* BAR control (NV50-) */
	struct nouveau_vm *bar1_vm;
	struct nouveau_vm *bar3_vm;

796
	/* G8x/G9x virtual address space */
797
	struct nouveau_vm *chan_vm;
798

799
	struct nvbios vbios;
800 801 802 803 804 805 806 807 808 809 810 811

	struct nv04_mode_state mode_reg;
	struct nv04_mode_state saved_reg;
	uint32_t saved_vga_font[4][16384];
	uint32_t crtc_owner;
	uint32_t dac_users[4];

	struct backlight_device *backlight;

	struct {
		struct dentry *channel_root;
	} debugfs;
812

813
	struct nouveau_fbdev *nfbdev;
814
	struct apertures_struct *apertures;
815 816
};

817 818 819 820 821 822
static inline struct drm_nouveau_private *
nouveau_private(struct drm_device *dev)
{
	return dev->dev_private;
}

823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848
static inline struct drm_nouveau_private *
nouveau_bdev(struct ttm_bo_device *bd)
{
	return container_of(bd, struct drm_nouveau_private, ttm.bdev);
}

static inline int
nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
{
	struct nouveau_bo *prev;

	if (!pnvbo)
		return -EINVAL;
	prev = *pnvbo;

	*pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
	if (prev) {
		struct ttm_buffer_object *bo = &prev->bo;

		ttm_bo_unref(&bo);
	}

	return 0;
}

/* nouveau_drv.c */
849
extern int nouveau_modeset;
850
extern int nouveau_agpmode;
851 852 853 854 855 856
extern int nouveau_duallink;
extern int nouveau_uscript_lvds;
extern int nouveau_uscript_tmds;
extern int nouveau_vram_pushbuf;
extern int nouveau_vram_notify;
extern int nouveau_fbpercrtc;
857
extern int nouveau_tv_disable;
858 859 860
extern char *nouveau_tv_norm;
extern int nouveau_reg_debug;
extern char *nouveau_vbios;
861
extern int nouveau_ignorelid;
862 863
extern int nouveau_nofbaccel;
extern int nouveau_noaccel;
864
extern int nouveau_force_post;
865
extern int nouveau_override_conntype;
866 867
extern char *nouveau_perflvl;
extern int nouveau_perflvl_wr;
B
Ben Skeggs 已提交
868
extern int nouveau_msi;
869
extern int nouveau_ctxfw;
870

871 872 873
extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
extern int nouveau_pci_resume(struct pci_dev *pdev);

874
/* nouveau_state.c */
875
extern int  nouveau_open(struct drm_device *, struct drm_file *);
876
extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
877
extern void nouveau_postclose(struct drm_device *, struct drm_file *);
878 879 880 881 882 883 884 885
extern int  nouveau_load(struct drm_device *, unsigned long flags);
extern int  nouveau_firstopen(struct drm_device *);
extern void nouveau_lastclose(struct drm_device *);
extern int  nouveau_unload(struct drm_device *);
extern int  nouveau_ioctl_getparam(struct drm_device *, void *data,
				   struct drm_file *);
extern int  nouveau_ioctl_setparam(struct drm_device *, void *data,
				   struct drm_file *);
886 887 888 889
extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
			    uint32_t reg, uint32_t mask, uint32_t val);
extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
			    uint32_t reg, uint32_t mask, uint32_t val);
890 891
extern bool nouveau_wait_cb(struct drm_device *, u64 timeout,
			    bool (*cond)(void *), void *);
892 893 894 895
extern bool nouveau_wait_for_idle(struct drm_device *);
extern int  nouveau_card_init(struct drm_device *);

/* nouveau_mem.c */
896 897 898 899
extern int  nouveau_mem_vram_init(struct drm_device *);
extern void nouveau_mem_vram_fini(struct drm_device *);
extern int  nouveau_mem_gart_init(struct drm_device *);
extern void nouveau_mem_gart_fini(struct drm_device *);
900
extern int  nouveau_mem_init_agp(struct drm_device *);
901
extern int  nouveau_mem_reset_agp(struct drm_device *);
902
extern void nouveau_mem_close(struct drm_device *);
903 904
extern int  nouveau_mem_detect(struct drm_device *);
extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
905 906 907 908 909 910
extern struct nouveau_tile_reg *nv10_mem_set_tiling(
	struct drm_device *dev, uint32_t addr, uint32_t size,
	uint32_t pitch, uint32_t flags);
extern void nv10_mem_put_tile_region(struct drm_device *dev,
				     struct nouveau_tile_reg *tile,
				     struct nouveau_fence *fence);
B
Ben Skeggs 已提交
911
extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
912
extern const struct ttm_mem_type_manager_func nouveau_gart_manager;
913 914 915 916 917

/* nouveau_notifier.c */
extern int  nouveau_notifier_init_channel(struct nouveau_channel *);
extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
extern int  nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
918 919
				   int cout, uint32_t start, uint32_t end,
				   uint32_t *offset);
920 921 922 923 924 925 926 927 928 929 930 931 932 933
extern int  nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
extern int  nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
					 struct drm_file *);
extern int  nouveau_ioctl_notifier_free(struct drm_device *, void *data,
					struct drm_file *);

/* nouveau_channel.c */
extern struct drm_ioctl_desc nouveau_ioctls[];
extern int nouveau_max_ioctl;
extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
extern int  nouveau_channel_alloc(struct drm_device *dev,
				  struct nouveau_channel **chan,
				  struct drm_file *file_priv,
				  uint32_t fb_ctxdma, uint32_t tt_ctxdma);
934
extern struct nouveau_channel *
935 936
nouveau_channel_get_unlocked(struct nouveau_channel *);
extern struct nouveau_channel *
937
nouveau_channel_get(struct drm_file *, int id);
938
extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
939
extern void nouveau_channel_put(struct nouveau_channel **);
940 941
extern void nouveau_channel_ref(struct nouveau_channel *chan,
				struct nouveau_channel **pchan);
942
extern void nouveau_channel_idle(struct nouveau_channel *chan);
943 944

/* nouveau_object.c */
945 946 947 948 949 950 951 952 953 954
#define NVOBJ_ENGINE_ADD(d, e, p) do {                                         \
	struct drm_nouveau_private *dev_priv = (d)->dev_private;               \
	dev_priv->eng[NVOBJ_ENGINE_##e] = (p);                                 \
} while (0)

#define NVOBJ_ENGINE_DEL(d, e) do {                                            \
	struct drm_nouveau_private *dev_priv = (d)->dev_private;               \
	dev_priv->eng[NVOBJ_ENGINE_##e] = NULL;                                \
} while (0)

955
#define NVOBJ_CLASS(d, c, e) do {                                              \
956 957 958
	int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e);        \
	if (ret)                                                               \
		return ret;                                                    \
959
} while (0)
960

961
#define NVOBJ_MTHD(d, c, m, e) do {                                            \
962 963 964
	int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e));                 \
	if (ret)                                                               \
		return ret;                                                    \
965
} while (0)
966

967 968 969 970 971
extern int  nouveau_gpuobj_early_init(struct drm_device *);
extern int  nouveau_gpuobj_init(struct drm_device *);
extern void nouveau_gpuobj_takedown(struct drm_device *);
extern int  nouveau_gpuobj_suspend(struct drm_device *dev);
extern void nouveau_gpuobj_resume(struct drm_device *dev);
972 973 974
extern int  nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
extern int  nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
				    int (*exec)(struct nouveau_channel *,
975
						u32 class, u32 mthd, u32 data));
976
extern int  nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
977
extern int  nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
978 979 980 981 982 983
extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
				       uint32_t vram_h, uint32_t tt_h);
extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
			      uint32_t size, int align, uint32_t flags,
			      struct nouveau_gpuobj **);
984 985
extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
			       struct nouveau_gpuobj **);
986 987
extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
				   u32 size, u32 flags,
988
				   struct nouveau_gpuobj **);
989 990 991
extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
				  uint64_t offset, uint64_t size, int access,
				  int target, struct nouveau_gpuobj **);
992
extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
993 994 995 996 997 998
extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
			       u64 size, int target, int access, u32 type,
			       u32 comp, struct nouveau_gpuobj **pobj);
extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
				 int class, u64 base, u64 size, int target,
				 int access, u32 type, u32 comp);
999 1000 1001 1002 1003 1004
extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
				     struct drm_file *);
extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
				     struct drm_file *);

/* nouveau_irq.c */
B
Ben Skeggs 已提交
1005 1006
extern int         nouveau_irq_init(struct drm_device *);
extern void        nouveau_irq_fini(struct drm_device *);
1007
extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
1008 1009 1010
extern void        nouveau_irq_register(struct drm_device *, int status_bit,
					void (*)(struct drm_device *));
extern void        nouveau_irq_unregister(struct drm_device *, int status_bit);
1011 1012 1013 1014 1015 1016 1017
extern void        nouveau_irq_preinstall(struct drm_device *);
extern int         nouveau_irq_postinstall(struct drm_device *);
extern void        nouveau_irq_uninstall(struct drm_device *);

/* nouveau_sgdma.c */
extern int nouveau_sgdma_init(struct drm_device *);
extern void nouveau_sgdma_takedown(struct drm_device *);
1018 1019
extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
					   uint32_t offset);
1020 1021 1022 1023
extern struct ttm_tt *nouveau_sgdma_create_ttm(struct ttm_bo_device *bdev,
					       unsigned long size,
					       uint32_t page_flags,
					       struct page *dummy_read_page);
1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054

/* nouveau_debugfs.c */
#if defined(CONFIG_DRM_NOUVEAU_DEBUG)
extern int  nouveau_debugfs_init(struct drm_minor *);
extern void nouveau_debugfs_takedown(struct drm_minor *);
extern int  nouveau_debugfs_channel_init(struct nouveau_channel *);
extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
#else
static inline int
nouveau_debugfs_init(struct drm_minor *minor)
{
	return 0;
}

static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
{
}

static inline int
nouveau_debugfs_channel_init(struct nouveau_channel *chan)
{
	return 0;
}

static inline void
nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
{
}
#endif

/* nouveau_dma.c */
1055
extern void nouveau_dma_pre_init(struct nouveau_channel *);
1056
extern int  nouveau_dma_init(struct nouveau_channel *);
1057
extern int  nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
1058 1059

/* nouveau_acpi.c */
1060
#define ROM_BIOS_PAGE 4096
1061
#if defined(CONFIG_ACPI)
1062 1063
void nouveau_register_dsm_handler(void);
void nouveau_unregister_dsm_handler(void);
1064 1065
int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
1066
int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
1067 1068 1069
#else
static inline void nouveau_register_dsm_handler(void) {}
static inline void nouveau_unregister_dsm_handler(void) {}
1070 1071
static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
1072
static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
1073
#endif
1074 1075 1076

/* nouveau_backlight.c */
#ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
1077 1078
extern int nouveau_backlight_init(struct drm_device *);
extern void nouveau_backlight_exit(struct drm_device *);
1079
#else
1080
static inline int nouveau_backlight_init(struct drm_device *dev)
1081 1082 1083 1084
{
	return 0;
}

1085
static inline void nouveau_backlight_exit(struct drm_device *dev) { }
1086 1087 1088 1089 1090 1091 1092
#endif

/* nouveau_bios.c */
extern int nouveau_bios_init(struct drm_device *);
extern void nouveau_bios_takedown(struct drm_device *dev);
extern int nouveau_run_vbios_init(struct drm_device *);
extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
1093
					struct dcb_entry *, int crtc);
1094
extern void nouveau_bios_init_exec(struct drm_device *, uint16_t table);
1095 1096 1097 1098
extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
						      enum dcb_gpio_tag);
extern struct dcb_connector_table_entry *
nouveau_bios_connector_entry(struct drm_device *, int index);
1099
extern u32 get_pll_register(struct drm_device *, enum pll_types);
1100 1101
extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
			  struct pll_lims *);
1102 1103
extern int nouveau_bios_run_display_table(struct drm_device *, u16 id, int clk,
					  struct dcb_entry *, int crtc);
1104 1105 1106 1107 1108 1109 1110 1111
extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
					 bool *dl, bool *if_is_24bit);
extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
			  int head, int pxclk);
extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
			    enum LVDS_script, int pxclk);
1112
bool bios_encoder_match(struct dcb_entry *, u32 hash);
1113 1114 1115 1116 1117 1118

/* nouveau_ttm.c */
int nouveau_ttm_global_init(struct drm_nouveau_private *);
void nouveau_ttm_global_release(struct drm_nouveau_private *);
int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);

1119 1120 1121
/* nouveau_hdmi.c */
void nouveau_hdmi_mode_set(struct drm_encoder *, struct drm_display_mode *);

1122 1123 1124 1125
/* nouveau_dp.c */
int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
		     uint8_t *data, int data_nr);
bool nouveau_dp_detect(struct drm_encoder *);
1126
bool nouveau_dp_link_train(struct drm_encoder *, u32 datarate);
1127
void nouveau_dp_tu_update(struct drm_device *, int, int, u32, u32);
1128
u8 *nouveau_dp_bios_data(struct drm_device *, struct dcb_entry *, u8 **);
1129 1130 1131 1132 1133 1134 1135 1136

/* nv04_fb.c */
extern int  nv04_fb_init(struct drm_device *);
extern void nv04_fb_takedown(struct drm_device *);

/* nv10_fb.c */
extern int  nv10_fb_init(struct drm_device *);
extern void nv10_fb_takedown(struct drm_device *);
1137 1138 1139 1140 1141
extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
				     uint32_t addr, uint32_t size,
				     uint32_t pitch, uint32_t flags);
extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
1142

1143 1144 1145
/* nv30_fb.c */
extern int  nv30_fb_init(struct drm_device *);
extern void nv30_fb_takedown(struct drm_device *);
1146 1147 1148 1149
extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
				     uint32_t addr, uint32_t size,
				     uint32_t pitch, uint32_t flags);
extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
1150

1151 1152 1153
/* nv40_fb.c */
extern int  nv40_fb_init(struct drm_device *);
extern void nv40_fb_takedown(struct drm_device *);
1154 1155
extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);

1156 1157 1158
/* nv50_fb.c */
extern int  nv50_fb_init(struct drm_device *);
extern void nv50_fb_takedown(struct drm_device *);
1159
extern void nv50_fb_vm_trap(struct drm_device *, int display);
1160

1161 1162 1163 1164
/* nvc0_fb.c */
extern int  nvc0_fb_init(struct drm_device *);
extern void nvc0_fb_takedown(struct drm_device *);

1165 1166
/* nv04_fifo.c */
extern int  nv04_fifo_init(struct drm_device *);
1167
extern void nv04_fifo_fini(struct drm_device *);
1168 1169 1170
extern void nv04_fifo_disable(struct drm_device *);
extern void nv04_fifo_enable(struct drm_device *);
extern bool nv04_fifo_reassign(struct drm_device *, bool);
1171
extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
1172 1173 1174 1175 1176
extern int  nv04_fifo_channel_id(struct drm_device *);
extern int  nv04_fifo_create_context(struct nouveau_channel *);
extern void nv04_fifo_destroy_context(struct nouveau_channel *);
extern int  nv04_fifo_load_context(struct nouveau_channel *);
extern int  nv04_fifo_unload_context(struct drm_device *);
1177
extern void nv04_fifo_isr(struct drm_device *);
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199

/* nv10_fifo.c */
extern int  nv10_fifo_init(struct drm_device *);
extern int  nv10_fifo_channel_id(struct drm_device *);
extern int  nv10_fifo_create_context(struct nouveau_channel *);
extern int  nv10_fifo_load_context(struct nouveau_channel *);
extern int  nv10_fifo_unload_context(struct drm_device *);

/* nv40_fifo.c */
extern int  nv40_fifo_init(struct drm_device *);
extern int  nv40_fifo_create_context(struct nouveau_channel *);
extern int  nv40_fifo_load_context(struct nouveau_channel *);
extern int  nv40_fifo_unload_context(struct drm_device *);

/* nv50_fifo.c */
extern int  nv50_fifo_init(struct drm_device *);
extern void nv50_fifo_takedown(struct drm_device *);
extern int  nv50_fifo_channel_id(struct drm_device *);
extern int  nv50_fifo_create_context(struct nouveau_channel *);
extern void nv50_fifo_destroy_context(struct nouveau_channel *);
extern int  nv50_fifo_load_context(struct nouveau_channel *);
extern int  nv50_fifo_unload_context(struct drm_device *);
1200
extern void nv50_fifo_tlb_flush(struct drm_device *dev);
1201

1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214
/* nvc0_fifo.c */
extern int  nvc0_fifo_init(struct drm_device *);
extern void nvc0_fifo_takedown(struct drm_device *);
extern void nvc0_fifo_disable(struct drm_device *);
extern void nvc0_fifo_enable(struct drm_device *);
extern bool nvc0_fifo_reassign(struct drm_device *, bool);
extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
extern int  nvc0_fifo_channel_id(struct drm_device *);
extern int  nvc0_fifo_create_context(struct nouveau_channel *);
extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
extern int  nvc0_fifo_load_context(struct nouveau_channel *);
extern int  nvc0_fifo_unload_context(struct drm_device *);

1215
/* nv04_graph.c */
1216 1217
extern int  nv04_graph_create(struct drm_device *);
extern int  nv04_graph_object_new(struct nouveau_channel *, int, u32, u16);
1218 1219
extern int  nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
				      u32 class, u32 mthd, u32 data);
1220
extern struct nouveau_bitfield nv04_graph_nsource[];
1221 1222

/* nv10_graph.c */
1223
extern int  nv10_graph_create(struct drm_device *);
1224
extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
1225 1226
extern struct nouveau_bitfield nv10_graph_intr[];
extern struct nouveau_bitfield nv10_graph_nstatus[];
1227 1228

/* nv20_graph.c */
1229
extern int  nv20_graph_create(struct drm_device *);
1230 1231

/* nv40_graph.c */
1232
extern int  nv40_graph_create(struct drm_device *);
1233
extern void nv40_grctx_init(struct nouveau_grctx *);
1234 1235

/* nv50_graph.c */
1236
extern int  nv50_graph_create(struct drm_device *);
1237
extern int  nv50_grctx_init(struct nouveau_grctx *);
1238
extern struct nouveau_enum nv50_data_error_names[];
1239
extern int  nv50_graph_isr_chid(struct drm_device *dev, u64 inst);
1240

1241
/* nvc0_graph.c */
1242
extern int  nvc0_graph_create(struct drm_device *);
1243
extern int  nvc0_graph_isr_chid(struct drm_device *dev, u64 inst);
1244

1245
/* nv84_crypt.c */
1246
extern int  nv84_crypt_create(struct drm_device *);
1247

1248 1249 1250
/* nv98_crypt.c */
extern int  nv98_crypt_create(struct drm_device *dev);

1251 1252 1253 1254 1255 1256
/* nva3_copy.c */
extern int  nva3_copy_create(struct drm_device *dev);

/* nvc0_copy.c */
extern int  nvc0_copy_create(struct drm_device *dev, int engine);

1257 1258
/* nv31_mpeg.c */
extern int  nv31_mpeg_create(struct drm_device *dev);
B
Ben Skeggs 已提交
1259

1260 1261
/* nv50_mpeg.c */
extern int  nv50_mpeg_create(struct drm_device *dev);
B
Ben Skeggs 已提交
1262

1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
/* nv84_bsp.c */
/* nv98_bsp.c */
extern int  nv84_bsp_create(struct drm_device *dev);

/* nv84_vp.c */
/* nv98_vp.c */
extern int  nv84_vp_create(struct drm_device *dev);

/* nv98_ppp.c */
extern int  nv98_ppp_create(struct drm_device *dev);

1274 1275 1276 1277 1278
/* nv04_instmem.c */
extern int  nv04_instmem_init(struct drm_device *);
extern void nv04_instmem_takedown(struct drm_device *);
extern int  nv04_instmem_suspend(struct drm_device *);
extern void nv04_instmem_resume(struct drm_device *);
1279 1280
extern int  nv04_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
			     u32 size, u32 align);
1281 1282 1283
extern void nv04_instmem_put(struct nouveau_gpuobj *);
extern int  nv04_instmem_map(struct nouveau_gpuobj *);
extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
1284
extern void nv04_instmem_flush(struct drm_device *);
1285 1286 1287 1288 1289 1290

/* nv50_instmem.c */
extern int  nv50_instmem_init(struct drm_device *);
extern void nv50_instmem_takedown(struct drm_device *);
extern int  nv50_instmem_suspend(struct drm_device *);
extern void nv50_instmem_resume(struct drm_device *);
1291 1292
extern int  nv50_instmem_get(struct nouveau_gpuobj *, struct nouveau_channel *,
			     u32 size, u32 align);
1293 1294 1295
extern void nv50_instmem_put(struct nouveau_gpuobj *);
extern int  nv50_instmem_map(struct nouveau_gpuobj *);
extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
1296
extern void nv50_instmem_flush(struct drm_device *);
1297
extern void nv84_instmem_flush(struct drm_device *);
1298

1299 1300 1301 1302 1303 1304
/* nvc0_instmem.c */
extern int  nvc0_instmem_init(struct drm_device *);
extern void nvc0_instmem_takedown(struct drm_device *);
extern int  nvc0_instmem_suspend(struct drm_device *);
extern void nvc0_instmem_resume(struct drm_device *);

1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
/* nv04_mc.c */
extern int  nv04_mc_init(struct drm_device *);
extern void nv04_mc_takedown(struct drm_device *);

/* nv40_mc.c */
extern int  nv40_mc_init(struct drm_device *);
extern void nv40_mc_takedown(struct drm_device *);

/* nv50_mc.c */
extern int  nv50_mc_init(struct drm_device *);
extern void nv50_mc_takedown(struct drm_device *);

/* nv04_timer.c */
extern int  nv04_timer_init(struct drm_device *);
extern uint64_t nv04_timer_read(struct drm_device *);
extern void nv04_timer_takedown(struct drm_device *);

extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
				 unsigned long arg);

/* nv04_dac.c */
1326
extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
1327
extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
1328 1329
extern int nv04_dac_output_offset(struct drm_encoder *encoder);
extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
1330
extern bool nv04_dac_in_use(struct drm_encoder *encoder);
1331 1332

/* nv04_dfp.c */
1333
extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
1334 1335 1336 1337 1338 1339 1340 1341
extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
			       int head, bool dl);
extern void nv04_dfp_disable(struct drm_device *dev, int head);
extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);

/* nv04_tv.c */
extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
1342
extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
1343 1344

/* nv17_tv.c */
1345
extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
1346 1347

/* nv04_display.c */
1348 1349
extern int nv04_display_early_init(struct drm_device *);
extern void nv04_display_late_takedown(struct drm_device *);
1350
extern int nv04_display_create(struct drm_device *);
1351
extern int nv04_display_init(struct drm_device *);
1352 1353
extern void nv04_display_destroy(struct drm_device *);

1354 1355 1356 1357 1358
/* nvd0_display.c */
extern int nvd0_display_create(struct drm_device *);
extern int nvd0_display_init(struct drm_device *);
extern void nvd0_display_destroy(struct drm_device *);

1359 1360 1361 1362 1363
/* nv04_crtc.c */
extern int nv04_crtc_create(struct drm_device *, int index);

/* nouveau_bo.c */
extern struct ttm_bo_driver nouveau_bo_driver;
1364 1365 1366
extern int nouveau_bo_new(struct drm_device *, int size, int align,
			  uint32_t flags, uint32_t tile_mode,
			  uint32_t tile_flags, struct nouveau_bo **);
1367 1368 1369 1370
extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
extern int nouveau_bo_unpin(struct nouveau_bo *);
extern int nouveau_bo_map(struct nouveau_bo *);
extern void nouveau_bo_unmap(struct nouveau_bo *);
1371 1372
extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
				     uint32_t busy);
1373 1374 1375 1376
extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
1377
extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
1378 1379
extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
			       bool no_wait_reserve, bool no_wait_gpu);
1380

1381 1382 1383 1384 1385 1386
extern struct nouveau_vma *
nouveau_bo_vma_find(struct nouveau_bo *, struct nouveau_vm *);
extern int  nouveau_bo_vma_add(struct nouveau_bo *, struct nouveau_vm *,
			       struct nouveau_vma *);
extern void nouveau_bo_vma_del(struct nouveau_bo *, struct nouveau_vma *);

1387 1388
/* nouveau_fence.c */
struct nouveau_fence;
1389 1390
extern int nouveau_fence_init(struct drm_device *);
extern void nouveau_fence_fini(struct drm_device *);
1391 1392
extern int nouveau_fence_channel_init(struct nouveau_channel *);
extern void nouveau_fence_channel_fini(struct nouveau_channel *);
1393 1394 1395 1396
extern void nouveau_fence_update(struct nouveau_channel *);
extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
			     bool emit);
extern int nouveau_fence_emit(struct nouveau_fence *);
1397 1398 1399
extern void nouveau_fence_work(struct nouveau_fence *fence,
			       void (*work)(void *priv, bool signalled),
			       void *priv);
1400
struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416

extern bool __nouveau_fence_signalled(void *obj, void *arg);
extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
extern int __nouveau_fence_flush(void *obj, void *arg);
extern void __nouveau_fence_unref(void **obj);
extern void *__nouveau_fence_ref(void *obj);

static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
{
	return __nouveau_fence_signalled(obj, NULL);
}
static inline int
nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
{
	return __nouveau_fence_wait(obj, NULL, lazy, intr);
}
1417
extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429
static inline int nouveau_fence_flush(struct nouveau_fence *obj)
{
	return __nouveau_fence_flush(obj, NULL);
}
static inline void nouveau_fence_unref(struct nouveau_fence **obj)
{
	__nouveau_fence_unref((void **)obj);
}
static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
{
	return __nouveau_fence_ref(obj);
}
1430 1431

/* nouveau_gem.c */
1432 1433 1434
extern int nouveau_gem_new(struct drm_device *, int size, int align,
			   uint32_t domain, uint32_t tile_mode,
			   uint32_t tile_flags, struct nouveau_bo **);
1435 1436
extern int nouveau_gem_object_new(struct drm_gem_object *);
extern void nouveau_gem_object_del(struct drm_gem_object *);
1437 1438 1439
extern int nouveau_gem_object_open(struct drm_gem_object *, struct drm_file *);
extern void nouveau_gem_object_close(struct drm_gem_object *,
				     struct drm_file *);
1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450
extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
				 struct drm_file *);
extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
				     struct drm_file *);
extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
				      struct drm_file *);
extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
				      struct drm_file *);
extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
				  struct drm_file *);

1451
/* nouveau_display.c */
1452 1453
int nouveau_display_create(struct drm_device *dev);
void nouveau_display_destroy(struct drm_device *dev);
1454 1455
int nouveau_vblank_enable(struct drm_device *dev, int crtc);
void nouveau_vblank_disable(struct drm_device *dev, int crtc);
1456 1457 1458 1459
int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			   struct drm_pending_vblank_event *event);
int nouveau_finish_page_flip(struct nouveau_channel *,
			     struct nouveau_page_flip_state *);
B
Ben Skeggs 已提交
1460 1461 1462 1463 1464 1465
int nouveau_display_dumb_create(struct drm_file *, struct drm_device *,
				struct drm_mode_create_dumb *args);
int nouveau_display_dumb_map_offset(struct drm_file *, struct drm_device *,
				    uint32_t handle, uint64_t *offset);
int nouveau_display_dumb_destroy(struct drm_file *, struct drm_device *,
				 uint32_t handle);
1466

B
Ben Skeggs 已提交
1467 1468 1469
/* nv10_gpio.c */
int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
1470

1471
/* nv50_gpio.c */
B
Ben Skeggs 已提交
1472
int nv50_gpio_init(struct drm_device *dev);
1473
void nv50_gpio_fini(struct drm_device *dev);
1474 1475
int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
1476 1477
int nvd0_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
int nvd0_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
1478 1479 1480 1481 1482
int  nv50_gpio_irq_register(struct drm_device *, enum dcb_gpio_tag,
			    void (*)(void *, int), void *);
void nv50_gpio_irq_unregister(struct drm_device *, enum dcb_gpio_tag,
			      void (*)(void *, int), void *);
bool nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
1483

1484 1485 1486
/* nv50_calc. */
int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
		  int *N1, int *M1, int *N2, int *M2, int *P);
1487 1488
int nva3_calc_pll(struct drm_device *, struct pll_lims *,
		  int clk, int *N, int *fN, int *M, int *P);
1489

1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
#ifndef ioread32_native
#ifdef __BIG_ENDIAN
#define ioread16_native ioread16be
#define iowrite16_native iowrite16be
#define ioread32_native  ioread32be
#define iowrite32_native iowrite32be
#else /* def __BIG_ENDIAN */
#define ioread16_native ioread16
#define iowrite16_native iowrite16
#define ioread32_native  ioread32
#define iowrite32_native iowrite32
#endif /* def __BIG_ENDIAN else */
#endif /* !ioread32_native */

/* channel control reg access */
static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
{
	return ioread32_native(chan->user + reg);
}

static inline void nvchan_wr32(struct nouveau_channel *chan,
							unsigned reg, u32 val)
{
	iowrite32_native(val, chan->user + reg);
}

/* register access */
static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	return ioread32_native(dev_priv->mmio + reg);
}

static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	iowrite32_native(val, dev_priv->mmio + reg);
}

1529
static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
1530 1531
{
	u32 tmp = nv_rd32(dev, reg);
1532 1533
	nv_wr32(dev, reg, (tmp & ~mask) | val);
	return tmp;
1534 1535
}

1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547
static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	return ioread8(dev_priv->mmio + reg);
}

static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	iowrite8(val, dev_priv->mmio + reg);
}

1548
#define nv_wait(dev, reg, mask, val) \
1549 1550 1551
	nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
#define nv_wait_ne(dev, reg, mask, val) \
	nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
1552 1553
#define nv_wait_cb(dev, func, data) \
	nouveau_wait_cb(dev, 2000000000ULL, (func), (data))
1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568

/* PRAMIN access */
static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	return ioread32_native(dev_priv->ramin + offset);
}

static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	iowrite32_native(val, dev_priv->ramin + offset);
}

/* object access */
1569 1570
extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
1571 1572 1573 1574 1575 1576 1577 1578 1579 1580

/*
 * Logging
 * Argument d is (struct drm_device *).
 */
#define NV_PRINTK(level, d, fmt, arg...) \
	printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
					pci_name(d->pdev), ##arg)
#ifndef NV_DEBUG_NOTRACE
#define NV_DEBUG(d, fmt, arg...) do {                                          \
1581 1582 1583 1584 1585 1586 1587
	if (drm_debug & DRM_UT_DRIVER) {                                       \
		NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__,             \
			  __LINE__, ##arg);                                    \
	}                                                                      \
} while (0)
#define NV_DEBUG_KMS(d, fmt, arg...) do {                                      \
	if (drm_debug & DRM_UT_KMS) {                                          \
1588 1589 1590 1591 1592 1593
		NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__,             \
			  __LINE__, ##arg);                                    \
	}                                                                      \
} while (0)
#else
#define NV_DEBUG(d, fmt, arg...) do {                                          \
1594 1595 1596 1597 1598
	if (drm_debug & DRM_UT_DRIVER)                                         \
		NV_PRINTK(KERN_DEBUG, d, fmt, ##arg);                          \
} while (0)
#define NV_DEBUG_KMS(d, fmt, arg...) do {                                      \
	if (drm_debug & DRM_UT_KMS)                                            \
1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619
		NV_PRINTK(KERN_DEBUG, d, fmt, ##arg);                          \
} while (0)
#endif
#define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
#define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
#define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
#define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
#define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)

/* nouveau_reg_debug bitmask */
enum {
	NOUVEAU_REG_DEBUG_MC             = 0x1,
	NOUVEAU_REG_DEBUG_VIDEO          = 0x2,
	NOUVEAU_REG_DEBUG_FB             = 0x4,
	NOUVEAU_REG_DEBUG_EXTDEV         = 0x8,
	NOUVEAU_REG_DEBUG_CRTC           = 0x10,
	NOUVEAU_REG_DEBUG_RAMDAC         = 0x20,
	NOUVEAU_REG_DEBUG_VGACRTC        = 0x40,
	NOUVEAU_REG_DEBUG_RMVIO          = 0x80,
	NOUVEAU_REG_DEBUG_VGAATTR        = 0x100,
	NOUVEAU_REG_DEBUG_EVO            = 0x200,
1620
	NOUVEAU_REG_DEBUG_AUXCH          = 0x400
1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657
};

#define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
	if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
		NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
} while (0)

static inline bool
nv_two_heads(struct drm_device *dev)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	const int impl = dev->pci_device & 0x0ff0;

	if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
	    impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
		return true;

	return false;
}

static inline bool
nv_gf4_disp_arch(struct drm_device *dev)
{
	return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
}

static inline bool
nv_two_reg_pll(struct drm_device *dev)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	const int impl = dev->pci_device & 0x0ff0;

	if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
		return true;
	return false;
}

1658 1659 1660 1661 1662 1663 1664 1665 1666
static inline bool
nv_match_device(struct drm_device *dev, unsigned device,
		unsigned sub_vendor, unsigned sub_device)
{
	return dev->pdev->device == device &&
		dev->pdev->subsystem_vendor == sub_vendor &&
		dev->pdev->subsystem_device == sub_device;
}

1667 1668 1669 1670 1671 1672 1673
static inline void *
nv_engine(struct drm_device *dev, int engine)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;
	return (void *)dev_priv->eng[engine];
}

1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
/* returns 1 if device is one of the nv4x using the 0x4497 object class,
 * helpful to determine a number of other hardware features
 */
static inline int
nv44_graph_class(struct drm_device *dev)
{
	struct drm_nouveau_private *dev_priv = dev->dev_private;

	if ((dev_priv->chipset & 0xf0) == 0x60)
		return 1;

	return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
}

1688
/* memory type/access flags, do not match hardware values */
B
Ben Skeggs 已提交
1689 1690
#define NV_MEM_ACCESS_RO  1
#define NV_MEM_ACCESS_WO  2
1691
#define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
B
Ben Skeggs 已提交
1692 1693
#define NV_MEM_ACCESS_SYS 4
#define NV_MEM_ACCESS_VM  8
1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704

#define NV_MEM_TARGET_VRAM        0
#define NV_MEM_TARGET_PCI         1
#define NV_MEM_TARGET_PCI_NOSNOOP 2
#define NV_MEM_TARGET_VM          3
#define NV_MEM_TARGET_GART        4

#define NV_MEM_TYPE_VM 0x7f
#define NV_MEM_COMP_VM 0x03

/* NV_SW object class */
1705 1706 1707 1708 1709
#define NV_SW                                                        0x0000506e
#define NV_SW_DMA_SEMAPHORE                                          0x00000060
#define NV_SW_SEMAPHORE_OFFSET                                       0x00000064
#define NV_SW_SEMAPHORE_ACQUIRE                                      0x00000068
#define NV_SW_SEMAPHORE_RELEASE                                      0x0000006c
1710
#define NV_SW_YIELD                                                  0x00000080
1711 1712 1713 1714
#define NV_SW_DMA_VBLSEM                                             0x0000018c
#define NV_SW_VBLSEM_OFFSET                                          0x00000400
#define NV_SW_VBLSEM_RELEASE_VALUE                                   0x00000404
#define NV_SW_VBLSEM_RELEASE                                         0x00000408
1715
#define NV_SW_PAGE_FLIP                                              0x00000500
1716 1717

#endif /* __NOUVEAU_DRV_H__ */