mlx5_ifc.h 210.4 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies, Ltd.  All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
31
*/
32 33 34
#ifndef MLX5_IFC_H
#define MLX5_IFC_H

35 36
#include "mlx5_ifc_fpga.h"

37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60
enum {
	MLX5_EVENT_TYPE_CODING_COMPLETION_EVENTS                   = 0x0,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATED_SUCCEEDED             = 0x1,
	MLX5_EVENT_TYPE_CODING_COMMUNICATION_ESTABLISHED           = 0x2,
	MLX5_EVENT_TYPE_CODING_SEND_QUEUE_DRAINED                  = 0x3,
	MLX5_EVENT_TYPE_CODING_LAST_WQE_REACHED                    = 0x13,
	MLX5_EVENT_TYPE_CODING_SRQ_LIMIT                           = 0x14,
	MLX5_EVENT_TYPE_CODING_DCT_ALL_CONNECTIONS_CLOSED          = 0x1c,
	MLX5_EVENT_TYPE_CODING_DCT_ACCESS_KEY_VIOLATION            = 0x1d,
	MLX5_EVENT_TYPE_CODING_CQ_ERROR                            = 0x4,
	MLX5_EVENT_TYPE_CODING_LOCAL_WQ_CATASTROPHIC_ERROR         = 0x5,
	MLX5_EVENT_TYPE_CODING_PATH_MIGRATION_FAILED               = 0x7,
	MLX5_EVENT_TYPE_CODING_PAGE_FAULT_EVENT                    = 0xc,
	MLX5_EVENT_TYPE_CODING_INVALID_REQUEST_LOCAL_WQ_ERROR      = 0x10,
	MLX5_EVENT_TYPE_CODING_LOCAL_ACCESS_VIOLATION_WQ_ERROR     = 0x11,
	MLX5_EVENT_TYPE_CODING_LOCAL_SRQ_CATASTROPHIC_ERROR        = 0x12,
	MLX5_EVENT_TYPE_CODING_INTERNAL_ERROR                      = 0x8,
	MLX5_EVENT_TYPE_CODING_PORT_STATE_CHANGE                   = 0x9,
	MLX5_EVENT_TYPE_CODING_GPIO_EVENT                          = 0x15,
	MLX5_EVENT_TYPE_CODING_REMOTE_CONFIGURATION_PROTOCOL_EVENT = 0x19,
	MLX5_EVENT_TYPE_CODING_DOORBELL_BLUEFLAME_CONGESTION_EVENT = 0x1a,
	MLX5_EVENT_TYPE_CODING_STALL_VL_EVENT                      = 0x1b,
	MLX5_EVENT_TYPE_CODING_DROPPED_PACKET_LOGGED_EVENT         = 0x1f,
	MLX5_EVENT_TYPE_CODING_COMMAND_INTERFACE_COMPLETION        = 0xa,
61 62
	MLX5_EVENT_TYPE_CODING_PAGE_REQUEST                        = 0xb,
	MLX5_EVENT_TYPE_CODING_FPGA_ERROR                          = 0x20,
I
Ilan Tayari 已提交
63
	MLX5_EVENT_TYPE_CODING_FPGA_QP_ERROR                       = 0x21
64 65 66 67 68 69 70 71 72
};

enum {
	MLX5_MODIFY_TIR_BITMASK_LRO                   = 0x0,
	MLX5_MODIFY_TIR_BITMASK_INDIRECT_TABLE        = 0x1,
	MLX5_MODIFY_TIR_BITMASK_HASH                  = 0x2,
	MLX5_MODIFY_TIR_BITMASK_TUNNELED_OFFLOAD_EN   = 0x3
};

73 74 75 76 77
enum {
	MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE        = 0x0,
	MLX5_SET_HCA_CAP_OP_MOD_ATOMIC                = 0x3,
};

78 79 80 81 82 83 84 85 86
enum {
	MLX5_GENERAL_OBJ_TYPES_CAP_UCTX = (1ULL << 4),
	MLX5_GENERAL_OBJ_TYPES_CAP_UMEM = (1ULL << 5),
};

enum {
	MLX5_OBJ_TYPE_UCTX = 0x0004,
};

87 88 89 90 91 92 93 94 95 96
enum {
	MLX5_CMD_OP_QUERY_HCA_CAP                 = 0x100,
	MLX5_CMD_OP_QUERY_ADAPTER                 = 0x101,
	MLX5_CMD_OP_INIT_HCA                      = 0x102,
	MLX5_CMD_OP_TEARDOWN_HCA                  = 0x103,
	MLX5_CMD_OP_ENABLE_HCA                    = 0x104,
	MLX5_CMD_OP_DISABLE_HCA                   = 0x105,
	MLX5_CMD_OP_QUERY_PAGES                   = 0x107,
	MLX5_CMD_OP_MANAGE_PAGES                  = 0x108,
	MLX5_CMD_OP_SET_HCA_CAP                   = 0x109,
97 98
	MLX5_CMD_OP_QUERY_ISSI                    = 0x10a,
	MLX5_CMD_OP_SET_ISSI                      = 0x10b,
99
	MLX5_CMD_OP_SET_DRIVER_VERSION            = 0x10d,
100 101 102 103 104
	MLX5_CMD_OP_CREATE_MKEY                   = 0x200,
	MLX5_CMD_OP_QUERY_MKEY                    = 0x201,
	MLX5_CMD_OP_DESTROY_MKEY                  = 0x202,
	MLX5_CMD_OP_QUERY_SPECIAL_CONTEXTS        = 0x203,
	MLX5_CMD_OP_PAGE_FAULT_RESUME             = 0x204,
105 106
	MLX5_CMD_OP_ALLOC_MEMIC                   = 0x205,
	MLX5_CMD_OP_DEALLOC_MEMIC                 = 0x206,
107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124
	MLX5_CMD_OP_CREATE_EQ                     = 0x301,
	MLX5_CMD_OP_DESTROY_EQ                    = 0x302,
	MLX5_CMD_OP_QUERY_EQ                      = 0x303,
	MLX5_CMD_OP_GEN_EQE                       = 0x304,
	MLX5_CMD_OP_CREATE_CQ                     = 0x400,
	MLX5_CMD_OP_DESTROY_CQ                    = 0x401,
	MLX5_CMD_OP_QUERY_CQ                      = 0x402,
	MLX5_CMD_OP_MODIFY_CQ                     = 0x403,
	MLX5_CMD_OP_CREATE_QP                     = 0x500,
	MLX5_CMD_OP_DESTROY_QP                    = 0x501,
	MLX5_CMD_OP_RST2INIT_QP                   = 0x502,
	MLX5_CMD_OP_INIT2RTR_QP                   = 0x503,
	MLX5_CMD_OP_RTR2RTS_QP                    = 0x504,
	MLX5_CMD_OP_RTS2RTS_QP                    = 0x505,
	MLX5_CMD_OP_SQERR2RTS_QP                  = 0x506,
	MLX5_CMD_OP_2ERR_QP                       = 0x507,
	MLX5_CMD_OP_2RST_QP                       = 0x50a,
	MLX5_CMD_OP_QUERY_QP                      = 0x50b,
125
	MLX5_CMD_OP_SQD_RTS_QP                    = 0x50c,
126 127 128 129 130 131 132
	MLX5_CMD_OP_INIT2INIT_QP                  = 0x50e,
	MLX5_CMD_OP_CREATE_PSV                    = 0x600,
	MLX5_CMD_OP_DESTROY_PSV                   = 0x601,
	MLX5_CMD_OP_CREATE_SRQ                    = 0x700,
	MLX5_CMD_OP_DESTROY_SRQ                   = 0x701,
	MLX5_CMD_OP_QUERY_SRQ                     = 0x702,
	MLX5_CMD_OP_ARM_RQ                        = 0x703,
133 134 135 136
	MLX5_CMD_OP_CREATE_XRC_SRQ                = 0x705,
	MLX5_CMD_OP_DESTROY_XRC_SRQ               = 0x706,
	MLX5_CMD_OP_QUERY_XRC_SRQ                 = 0x707,
	MLX5_CMD_OP_ARM_XRC_SRQ                   = 0x708,
137 138 139 140 141
	MLX5_CMD_OP_CREATE_DCT                    = 0x710,
	MLX5_CMD_OP_DESTROY_DCT                   = 0x711,
	MLX5_CMD_OP_DRAIN_DCT                     = 0x712,
	MLX5_CMD_OP_QUERY_DCT                     = 0x713,
	MLX5_CMD_OP_ARM_DCT_FOR_KEY_VIOLATION     = 0x714,
S
Saeed Mahameed 已提交
142 143 144 145
	MLX5_CMD_OP_CREATE_XRQ                    = 0x717,
	MLX5_CMD_OP_DESTROY_XRQ                   = 0x718,
	MLX5_CMD_OP_QUERY_XRQ                     = 0x719,
	MLX5_CMD_OP_ARM_XRQ                       = 0x71a,
146 147 148 149 150 151
	MLX5_CMD_OP_QUERY_VPORT_STATE             = 0x750,
	MLX5_CMD_OP_MODIFY_VPORT_STATE            = 0x751,
	MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT       = 0x752,
	MLX5_CMD_OP_MODIFY_ESW_VPORT_CONTEXT      = 0x753,
	MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT       = 0x754,
	MLX5_CMD_OP_MODIFY_NIC_VPORT_CONTEXT      = 0x755,
152
	MLX5_CMD_OP_QUERY_ROCE_ADDRESS            = 0x760,
153
	MLX5_CMD_OP_SET_ROCE_ADDRESS              = 0x761,
154 155 156 157
	MLX5_CMD_OP_QUERY_HCA_VPORT_CONTEXT       = 0x762,
	MLX5_CMD_OP_MODIFY_HCA_VPORT_CONTEXT      = 0x763,
	MLX5_CMD_OP_QUERY_HCA_VPORT_GID           = 0x764,
	MLX5_CMD_OP_QUERY_HCA_VPORT_PKEY          = 0x765,
158
	MLX5_CMD_OP_QUERY_VNIC_ENV                = 0x76f,
159 160 161 162
	MLX5_CMD_OP_QUERY_VPORT_COUNTER           = 0x770,
	MLX5_CMD_OP_ALLOC_Q_COUNTER               = 0x771,
	MLX5_CMD_OP_DEALLOC_Q_COUNTER             = 0x772,
	MLX5_CMD_OP_QUERY_Q_COUNTER               = 0x773,
163
	MLX5_CMD_OP_SET_PP_RATE_LIMIT             = 0x780,
S
Saeed Mahameed 已提交
164
	MLX5_CMD_OP_QUERY_RATE_LIMIT              = 0x781,
165 166 167 168 169 170
	MLX5_CMD_OP_CREATE_SCHEDULING_ELEMENT      = 0x782,
	MLX5_CMD_OP_DESTROY_SCHEDULING_ELEMENT     = 0x783,
	MLX5_CMD_OP_QUERY_SCHEDULING_ELEMENT       = 0x784,
	MLX5_CMD_OP_MODIFY_SCHEDULING_ELEMENT      = 0x785,
	MLX5_CMD_OP_CREATE_QOS_PARA_VPORT         = 0x786,
	MLX5_CMD_OP_DESTROY_QOS_PARA_VPORT        = 0x787,
171 172 173 174 175 176 177
	MLX5_CMD_OP_ALLOC_PD                      = 0x800,
	MLX5_CMD_OP_DEALLOC_PD                    = 0x801,
	MLX5_CMD_OP_ALLOC_UAR                     = 0x802,
	MLX5_CMD_OP_DEALLOC_UAR                   = 0x803,
	MLX5_CMD_OP_CONFIG_INT_MODERATION         = 0x804,
	MLX5_CMD_OP_ACCESS_REG                    = 0x805,
	MLX5_CMD_OP_ATTACH_TO_MCG                 = 0x806,
178
	MLX5_CMD_OP_DETACH_FROM_MCG               = 0x807,
179 180 181 182 183 184 185
	MLX5_CMD_OP_GET_DROPPED_PACKET_LOG        = 0x80a,
	MLX5_CMD_OP_MAD_IFC                       = 0x50d,
	MLX5_CMD_OP_QUERY_MAD_DEMUX               = 0x80b,
	MLX5_CMD_OP_SET_MAD_DEMUX                 = 0x80c,
	MLX5_CMD_OP_NOP                           = 0x80d,
	MLX5_CMD_OP_ALLOC_XRCD                    = 0x80e,
	MLX5_CMD_OP_DEALLOC_XRCD                  = 0x80f,
186 187 188 189 190 191 192 193 194 195 196 197
	MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN        = 0x816,
	MLX5_CMD_OP_DEALLOC_TRANSPORT_DOMAIN      = 0x817,
	MLX5_CMD_OP_QUERY_CONG_STATUS             = 0x822,
	MLX5_CMD_OP_MODIFY_CONG_STATUS            = 0x823,
	MLX5_CMD_OP_QUERY_CONG_PARAMS             = 0x824,
	MLX5_CMD_OP_MODIFY_CONG_PARAMS            = 0x825,
	MLX5_CMD_OP_QUERY_CONG_STATISTICS         = 0x826,
	MLX5_CMD_OP_ADD_VXLAN_UDP_DPORT           = 0x827,
	MLX5_CMD_OP_DELETE_VXLAN_UDP_DPORT        = 0x828,
	MLX5_CMD_OP_SET_L2_TABLE_ENTRY            = 0x829,
	MLX5_CMD_OP_QUERY_L2_TABLE_ENTRY          = 0x82a,
	MLX5_CMD_OP_DELETE_L2_TABLE_ENTRY         = 0x82b,
T
Tariq Toukan 已提交
198 199
	MLX5_CMD_OP_SET_WOL_ROL                   = 0x830,
	MLX5_CMD_OP_QUERY_WOL_ROL                 = 0x831,
200 201 202 203 204 205
	MLX5_CMD_OP_CREATE_LAG                    = 0x840,
	MLX5_CMD_OP_MODIFY_LAG                    = 0x841,
	MLX5_CMD_OP_QUERY_LAG                     = 0x842,
	MLX5_CMD_OP_DESTROY_LAG                   = 0x843,
	MLX5_CMD_OP_CREATE_VPORT_LAG              = 0x844,
	MLX5_CMD_OP_DESTROY_VPORT_LAG             = 0x845,
206 207 208 209 210 211 212 213 214 215
	MLX5_CMD_OP_CREATE_TIR                    = 0x900,
	MLX5_CMD_OP_MODIFY_TIR                    = 0x901,
	MLX5_CMD_OP_DESTROY_TIR                   = 0x902,
	MLX5_CMD_OP_QUERY_TIR                     = 0x903,
	MLX5_CMD_OP_CREATE_SQ                     = 0x904,
	MLX5_CMD_OP_MODIFY_SQ                     = 0x905,
	MLX5_CMD_OP_DESTROY_SQ                    = 0x906,
	MLX5_CMD_OP_QUERY_SQ                      = 0x907,
	MLX5_CMD_OP_CREATE_RQ                     = 0x908,
	MLX5_CMD_OP_MODIFY_RQ                     = 0x909,
216
	MLX5_CMD_OP_SET_DELAY_DROP_PARAMS         = 0x910,
217 218 219 220 221 222
	MLX5_CMD_OP_DESTROY_RQ                    = 0x90a,
	MLX5_CMD_OP_QUERY_RQ                      = 0x90b,
	MLX5_CMD_OP_CREATE_RMP                    = 0x90c,
	MLX5_CMD_OP_MODIFY_RMP                    = 0x90d,
	MLX5_CMD_OP_DESTROY_RMP                   = 0x90e,
	MLX5_CMD_OP_QUERY_RMP                     = 0x90f,
223 224 225 226 227 228 229 230
	MLX5_CMD_OP_CREATE_TIS                    = 0x912,
	MLX5_CMD_OP_MODIFY_TIS                    = 0x913,
	MLX5_CMD_OP_DESTROY_TIS                   = 0x914,
	MLX5_CMD_OP_QUERY_TIS                     = 0x915,
	MLX5_CMD_OP_CREATE_RQT                    = 0x916,
	MLX5_CMD_OP_MODIFY_RQT                    = 0x917,
	MLX5_CMD_OP_DESTROY_RQT                   = 0x918,
	MLX5_CMD_OP_QUERY_RQT                     = 0x919,
231
	MLX5_CMD_OP_SET_FLOW_TABLE_ROOT		  = 0x92f,
232 233 234 235 236 237 238 239
	MLX5_CMD_OP_CREATE_FLOW_TABLE             = 0x930,
	MLX5_CMD_OP_DESTROY_FLOW_TABLE            = 0x931,
	MLX5_CMD_OP_QUERY_FLOW_TABLE              = 0x932,
	MLX5_CMD_OP_CREATE_FLOW_GROUP             = 0x933,
	MLX5_CMD_OP_DESTROY_FLOW_GROUP            = 0x934,
	MLX5_CMD_OP_QUERY_FLOW_GROUP              = 0x935,
	MLX5_CMD_OP_SET_FLOW_TABLE_ENTRY          = 0x936,
	MLX5_CMD_OP_QUERY_FLOW_TABLE_ENTRY        = 0x937,
240
	MLX5_CMD_OP_DELETE_FLOW_TABLE_ENTRY       = 0x938,
241 242 243
	MLX5_CMD_OP_ALLOC_FLOW_COUNTER            = 0x939,
	MLX5_CMD_OP_DEALLOC_FLOW_COUNTER          = 0x93a,
	MLX5_CMD_OP_QUERY_FLOW_COUNTER            = 0x93b,
244
	MLX5_CMD_OP_MODIFY_FLOW_TABLE             = 0x93c,
245 246
	MLX5_CMD_OP_ALLOC_ENCAP_HEADER            = 0x93d,
	MLX5_CMD_OP_DEALLOC_ENCAP_HEADER          = 0x93e,
247 248
	MLX5_CMD_OP_ALLOC_MODIFY_HEADER_CONTEXT   = 0x940,
	MLX5_CMD_OP_DEALLOC_MODIFY_HEADER_CONTEXT = 0x941,
249 250 251 252 253
	MLX5_CMD_OP_FPGA_CREATE_QP                = 0x960,
	MLX5_CMD_OP_FPGA_MODIFY_QP                = 0x961,
	MLX5_CMD_OP_FPGA_QUERY_QP                 = 0x962,
	MLX5_CMD_OP_FPGA_DESTROY_QP               = 0x963,
	MLX5_CMD_OP_FPGA_QUERY_QP_COUNTERS        = 0x964,
254 255
	MLX5_CMD_OP_CREATE_GENERAL_OBJECT         = 0xa00,
	MLX5_CMD_OP_DESTROY_GENERAL_OBJECT        = 0xa03,
256
	MLX5_CMD_OP_MAX
257 258 259 260 261 262
};

struct mlx5_ifc_flow_table_fields_supported_bits {
	u8         outer_dmac[0x1];
	u8         outer_smac[0x1];
	u8         outer_ether_type[0x1];
263
	u8         outer_ip_version[0x1];
264 265 266
	u8         outer_first_prio[0x1];
	u8         outer_first_cfi[0x1];
	u8         outer_first_vid[0x1];
267
	u8         outer_ipv4_ttl[0x1];
268 269 270
	u8         outer_second_prio[0x1];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0x1];
271
	u8         reserved_at_b[0x1];
272 273 274 275 276 277 278 279 280 281 282 283 284 285
	u8         outer_sip[0x1];
	u8         outer_dip[0x1];
	u8         outer_frag[0x1];
	u8         outer_ip_protocol[0x1];
	u8         outer_ip_ecn[0x1];
	u8         outer_ip_dscp[0x1];
	u8         outer_udp_sport[0x1];
	u8         outer_udp_dport[0x1];
	u8         outer_tcp_sport[0x1];
	u8         outer_tcp_dport[0x1];
	u8         outer_tcp_flags[0x1];
	u8         outer_gre_protocol[0x1];
	u8         outer_gre_key[0x1];
	u8         outer_vxlan_vni[0x1];
286
	u8         reserved_at_1a[0x5];
287 288 289 290 291
	u8         source_eswitch_port[0x1];

	u8         inner_dmac[0x1];
	u8         inner_smac[0x1];
	u8         inner_ether_type[0x1];
292
	u8         inner_ip_version[0x1];
293 294 295
	u8         inner_first_prio[0x1];
	u8         inner_first_cfi[0x1];
	u8         inner_first_vid[0x1];
296
	u8         reserved_at_27[0x1];
297 298 299
	u8         inner_second_prio[0x1];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0x1];
300
	u8         reserved_at_2b[0x1];
301 302 303 304 305 306 307 308 309 310 311
	u8         inner_sip[0x1];
	u8         inner_dip[0x1];
	u8         inner_frag[0x1];
	u8         inner_ip_protocol[0x1];
	u8         inner_ip_ecn[0x1];
	u8         inner_ip_dscp[0x1];
	u8         inner_udp_sport[0x1];
	u8         inner_udp_dport[0x1];
	u8         inner_tcp_sport[0x1];
	u8         inner_tcp_dport[0x1];
	u8         inner_tcp_flags[0x1];
312
	u8         reserved_at_37[0x9];
313 314 315 316 317 318 319

	u8         reserved_at_40[0x5];
	u8         outer_first_mpls_over_udp[0x4];
	u8         outer_first_mpls_over_gre[0x4];
	u8         inner_first_mpls[0x4];
	u8         outer_first_mpls[0x4];
	u8         reserved_at_55[0x2];
320
	u8	   outer_esp_spi[0x1];
321
	u8         reserved_at_58[0x2];
322
	u8         bth_dst_qp[0x1];
323

324
	u8         reserved_at_5b[0x25];
325 326 327 328
};

struct mlx5_ifc_flow_table_prop_layout_bits {
	u8         ft_support[0x1];
329 330
	u8         reserved_at_1[0x1];
	u8         flow_counter[0x1];
331
	u8	   flow_modify_en[0x1];
332
	u8         modify_root[0x1];
333 334
	u8         identified_miss_table_mode[0x1];
	u8         flow_table_modify[0x1];
335 336
	u8         encap[0x1];
	u8         decap[0x1];
337 338 339 340
	u8         reserved_at_9[0x1];
	u8         pop_vlan[0x1];
	u8         push_vlan[0x1];
	u8         reserved_at_c[0x14];
341

342
	u8         reserved_at_20[0x2];
343
	u8         log_max_ft_size[0x6];
344 345
	u8         log_max_modify_header_context[0x8];
	u8         max_modify_header_actions[0x8];
346 347
	u8         max_ft_level[0x8];

348
	u8         reserved_at_40[0x20];
349

350
	u8         reserved_at_60[0x18];
351 352
	u8         log_max_ft_num[0x8];

353
	u8         reserved_at_80[0x18];
354 355
	u8         log_max_destination[0x8];

356 357
	u8         log_max_flow_counter[0x8];
	u8         reserved_at_a8[0x10];
358 359
	u8         log_max_flow[0x8];

360
	u8         reserved_at_c0[0x40];
361 362 363 364 365 366 367 368 369 370 371

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_support;

	struct mlx5_ifc_flow_table_fields_supported_bits ft_field_bitmask_support;
};

struct mlx5_ifc_odp_per_transport_service_cap_bits {
	u8         send[0x1];
	u8         receive[0x1];
	u8         write[0x1];
	u8         read[0x1];
372
	u8         atomic[0x1];
373
	u8         srq_receive[0x1];
374
	u8         reserved_at_6[0x1a];
375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392
};

struct mlx5_ifc_fte_match_set_lyr_2_4_bits {
	u8         smac_47_16[0x20];

	u8         smac_15_0[0x10];
	u8         ethertype[0x10];

	u8         dmac_47_16[0x20];

	u8         dmac_15_0[0x10];
	u8         first_prio[0x3];
	u8         first_cfi[0x1];
	u8         first_vid[0xc];

	u8         ip_protocol[0x8];
	u8         ip_dscp[0x6];
	u8         ip_ecn[0x2];
393 394
	u8         cvlan_tag[0x1];
	u8         svlan_tag[0x1];
395
	u8         frag[0x1];
396
	u8         ip_version[0x4];
397 398 399 400 401
	u8         tcp_flags[0x9];

	u8         tcp_sport[0x10];
	u8         tcp_dport[0x10];

402 403
	u8         reserved_at_c0[0x18];
	u8         ttl_hoplimit[0x8];
404 405 406 407

	u8         udp_sport[0x10];
	u8         udp_dport[0x10];

408
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits src_ipv4_src_ipv6;
409

410
	union mlx5_ifc_ipv6_layout_ipv4_layout_auto_bits dst_ipv4_dst_ipv6;
411 412 413
};

struct mlx5_ifc_fte_match_set_misc_bits {
S
Saeed Mahameed 已提交
414 415
	u8         reserved_at_0[0x8];
	u8         source_sqn[0x18];
416

417
	u8         source_eswitch_owner_vhca_id[0x10];
418 419 420 421 422 423 424 425 426
	u8         source_port[0x10];

	u8         outer_second_prio[0x3];
	u8         outer_second_cfi[0x1];
	u8         outer_second_vid[0xc];
	u8         inner_second_prio[0x3];
	u8         inner_second_cfi[0x1];
	u8         inner_second_vid[0xc];

427 428 429 430 431
	u8         outer_second_cvlan_tag[0x1];
	u8         inner_second_cvlan_tag[0x1];
	u8         outer_second_svlan_tag[0x1];
	u8         inner_second_svlan_tag[0x1];
	u8         reserved_at_64[0xc];
432 433 434 435 436 437
	u8         gre_protocol[0x10];

	u8         gre_key_h[0x18];
	u8         gre_key_l[0x8];

	u8         vxlan_vni[0x18];
438
	u8         reserved_at_b8[0x8];
439

440
	u8         reserved_at_c0[0x20];
441

442
	u8         reserved_at_e0[0xc];
443 444
	u8         outer_ipv6_flow_label[0x14];

445
	u8         reserved_at_100[0xc];
446 447
	u8         inner_ipv6_flow_label[0x14];

448 449
	u8         reserved_at_120[0x28];
	u8         bth_dst_qp[0x18];
450 451 452
	u8	   reserved_at_160[0x20];
	u8	   outer_esp_spi[0x20];
	u8         reserved_at_1a0[0x60];
453 454
};

455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477
struct mlx5_ifc_fte_match_mpls_bits {
	u8         mpls_label[0x14];
	u8         mpls_exp[0x3];
	u8         mpls_s_bos[0x1];
	u8         mpls_ttl[0x8];
};

struct mlx5_ifc_fte_match_set_misc2_bits {
	struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls;

	struct mlx5_ifc_fte_match_mpls_bits inner_first_mpls;

	struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls_over_gre;

	struct mlx5_ifc_fte_match_mpls_bits outer_first_mpls_over_udp;

	u8         reserved_at_80[0x100];

	u8         metadata_reg_a[0x20];

	u8         reserved_at_1a0[0x60];
};

478 479 480 481
struct mlx5_ifc_cmd_pas_bits {
	u8         pa_h[0x20];

	u8         pa_l[0x14];
482
	u8         reserved_at_34[0xc];
483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506
};

struct mlx5_ifc_uint64_bits {
	u8         hi[0x20];

	u8         lo[0x20];
};

enum {
	MLX5_ADS_STAT_RATE_NO_LIMIT  = 0x0,
	MLX5_ADS_STAT_RATE_2_5GBPS   = 0x7,
	MLX5_ADS_STAT_RATE_10GBPS    = 0x8,
	MLX5_ADS_STAT_RATE_30GBPS    = 0x9,
	MLX5_ADS_STAT_RATE_5GBPS     = 0xa,
	MLX5_ADS_STAT_RATE_20GBPS    = 0xb,
	MLX5_ADS_STAT_RATE_40GBPS    = 0xc,
	MLX5_ADS_STAT_RATE_60GBPS    = 0xd,
	MLX5_ADS_STAT_RATE_80GBPS    = 0xe,
	MLX5_ADS_STAT_RATE_120GBPS   = 0xf,
};

struct mlx5_ifc_ads_bits {
	u8         fl[0x1];
	u8         free_ar[0x1];
507
	u8         reserved_at_2[0xe];
508 509
	u8         pkey_index[0x10];

510
	u8         reserved_at_20[0x8];
511 512 513 514 515
	u8         grh[0x1];
	u8         mlid[0x7];
	u8         rlid[0x10];

	u8         ack_timeout[0x5];
516
	u8         reserved_at_45[0x3];
517
	u8         src_addr_index[0x8];
518
	u8         reserved_at_50[0x4];
519 520 521
	u8         stat_rate[0x4];
	u8         hop_limit[0x8];

522
	u8         reserved_at_60[0x4];
523 524 525 526 527
	u8         tclass[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];

528
	u8         reserved_at_100[0x4];
529 530
	u8         f_dscp[0x1];
	u8         f_ecn[0x1];
531
	u8         reserved_at_106[0x1];
532 533 534 535 536 537 538 539
	u8         f_eth_prio[0x1];
	u8         ecn[0x2];
	u8         dscp[0x6];
	u8         udp_sport[0x10];

	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         sl[0x4];
540
	u8         vhca_port_num[0x8];
541 542 543 544 545 546
	u8         rmac_47_32[0x10];

	u8         rmac_31_0[0x20];
};

struct mlx5_ifc_flow_table_nic_cap_bits {
547
	u8         nic_rx_multi_path_tirs[0x1];
548 549 550
	u8         nic_rx_multi_path_tirs_fts[0x1];
	u8         allow_sniffer_and_nic_rx_shared_tir[0x1];
	u8         reserved_at_3[0x1fd];
551 552 553

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive;

554
	u8         reserved_at_400[0x200];
555 556 557 558 559

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_receive_sniffer;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit;

560
	u8         reserved_at_a00[0x200];
561 562 563

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_transmit_sniffer;

564
	u8         reserved_at_e00[0x7200];
565 566
};

567
struct mlx5_ifc_flow_table_eswitch_cap_bits {
568 569 570
	u8      reserved_at_0[0x1c];
	u8      fdb_multi_path_to_table[0x1];
	u8      reserved_at_1d[0x1e3];
571 572 573 574 575 576 577

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_nic_esw_fdb;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_ingress;

	struct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties_esw_acl_egress;

578
	u8      reserved_at_800[0x7800];
579 580
};

581 582 583 584 585 586
struct mlx5_ifc_e_switch_cap_bits {
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert_if_not_exist[0x1];
	u8         vport_cvlan_insert_overwrite[0x1];
R
Roi Dayan 已提交
587 588
	u8         reserved_at_5[0x18];
	u8         merged_eswitch[0x1];
589 590
	u8         nic_vport_node_guid_modify[0x1];
	u8         nic_vport_port_guid_modify[0x1];
591

592 593 594 595 596 597 598 599 600
	u8         vxlan_encap_decap[0x1];
	u8         nvgre_encap_decap[0x1];
	u8         reserved_at_22[0x9];
	u8         log_max_encap_headers[0x5];
	u8         reserved_2b[0x6];
	u8         max_encap_header_size[0xa];

	u8         reserved_40[0x7c0];

601 602
};

S
Saeed Mahameed 已提交
603 604
struct mlx5_ifc_qos_cap_bits {
	u8         packet_pacing[0x1];
605
	u8         esw_scheduling[0x1];
606 607
	u8         esw_bw_share[0x1];
	u8         esw_rate_limit[0x1];
608 609 610 611
	u8         reserved_at_4[0x1];
	u8         packet_pacing_burst_bound[0x1];
	u8         packet_pacing_typical_size[0x1];
	u8         reserved_at_7[0x19];
612 613 614

	u8         reserved_at_20[0x20];

S
Saeed Mahameed 已提交
615
	u8         packet_pacing_max_rate[0x20];
616

S
Saeed Mahameed 已提交
617
	u8         packet_pacing_min_rate[0x20];
618 619

	u8         reserved_at_80[0x10];
S
Saeed Mahameed 已提交
620
	u8         packet_pacing_rate_table_size[0x10];
621 622 623 624 625 626 627 628 629 630

	u8         esw_element_type[0x10];
	u8         esw_tsar_type[0x10];

	u8         reserved_at_c0[0x10];
	u8         max_qos_para_vport[0x10];

	u8         max_tsar_bw_share[0x20];

	u8         reserved_at_100[0x700];
S
Saeed Mahameed 已提交
631 632
};

633 634 635 636 637 638 639 640 641 642
struct mlx5_ifc_debug_cap_bits {
	u8         reserved_at_0[0x20];

	u8         reserved_at_20[0x2];
	u8         stall_detect[0x1];
	u8         reserved_at_23[0x1d];

	u8         reserved_at_40[0x7c0];
};

643 644 645 646 647 648
struct mlx5_ifc_per_protocol_networking_offload_caps_bits {
	u8         csum_cap[0x1];
	u8         vlan_cap[0x1];
	u8         lro_cap[0x1];
	u8         lro_psh_flag[0x1];
	u8         lro_time_stamp[0x1];
S
Saeed Mahameed 已提交
649 650
	u8         reserved_at_5[0x2];
	u8         wqe_vlan_insert[0x1];
651
	u8         self_lb_en_modifiable[0x1];
652
	u8         reserved_at_9[0x2];
653
	u8         max_lso_cap[0x5];
654
	u8         multi_pkt_send_wqe[0x2];
655
	u8	   wqe_inline_mode[0x2];
656
	u8         rss_ind_tbl_cap[0x4];
657 658
	u8         reg_umr_sq[0x1];
	u8         scatter_fcs[0x1];
659
	u8         enhanced_multi_pkt_send_wqe[0x1];
660
	u8         tunnel_lso_const_out_ip_id[0x1];
661
	u8         reserved_at_1c[0x2];
662
	u8         tunnel_stateless_gre[0x1];
663 664
	u8         tunnel_stateless_vxlan[0x1];

665 666 667
	u8         swp[0x1];
	u8         swp_csum[0x1];
	u8         swp_lso[0x1];
668 669 670
	u8         reserved_at_23[0x1b];
	u8         max_geneve_opt_len[0x1];
	u8         tunnel_stateless_geneve_rx[0x1];
671

672
	u8         reserved_at_40[0x10];
673 674
	u8         lro_min_mss_size[0x10];

675
	u8         reserved_at_60[0x120];
676 677 678

	u8         lro_timer_supported_periods[4][0x20];

679
	u8         reserved_at_200[0x600];
680 681 682 683
};

struct mlx5_ifc_roce_cap_bits {
	u8         roce_apm[0x1];
684
	u8         reserved_at_1[0x1f];
685

686
	u8         reserved_at_20[0x60];
687

688
	u8         reserved_at_80[0xc];
689
	u8         l3_type[0x4];
690
	u8         reserved_at_90[0x8];
691 692
	u8         roce_version[0x8];

693
	u8         reserved_at_a0[0x10];
694 695 696 697 698
	u8         r_roce_dest_udp_port[0x10];

	u8         r_roce_max_src_udp_port[0x10];
	u8         r_roce_min_src_udp_port[0x10];

699
	u8         reserved_at_e0[0x10];
700 701
	u8         roce_address_table_size[0x10];

702
	u8         reserved_at_100[0x700];
703 704
};

705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722
struct mlx5_ifc_device_mem_cap_bits {
	u8         memic[0x1];
	u8         reserved_at_1[0x1f];

	u8         reserved_at_20[0xb];
	u8         log_min_memic_alloc_size[0x5];
	u8         reserved_at_30[0x8];
	u8	   log_max_memic_addr_alignment[0x8];

	u8         memic_bar_start_addr[0x40];

	u8         memic_bar_size[0x20];

	u8         max_memic_size[0x20];

	u8         reserved_at_c0[0x740];
};

723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747
enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_1_BYTE     = 0x0,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_QP_256_BYTES  = 0x100,
};

enum {
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_1_BYTE     = 0x1,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_2_BYTES    = 0x2,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_4_BYTES    = 0x4,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_8_BYTES    = 0x8,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_16_BYTES   = 0x10,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_32_BYTES   = 0x20,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_64_BYTES   = 0x40,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_128_BYTES  = 0x80,
	MLX5_ATOMIC_CAPS_ATOMIC_SIZE_DC_256_BYTES  = 0x100,
};

struct mlx5_ifc_atomic_caps_bits {
748
	u8         reserved_at_0[0x40];
749

750
	u8         atomic_req_8B_endianness_mode[0x2];
751
	u8         reserved_at_42[0x4];
752
	u8         supported_atomic_req_8B_endianness_mode_1[0x1];
753

754
	u8         reserved_at_47[0x19];
755

756
	u8         reserved_at_60[0x20];
757

758
	u8         reserved_at_80[0x10];
759
	u8         atomic_operations[0x10];
760

761
	u8         reserved_at_a0[0x10];
762 763
	u8         atomic_size_qp[0x10];

764
	u8         reserved_at_c0[0x10];
765 766
	u8         atomic_size_dc[0x10];

767
	u8         reserved_at_e0[0x720];
768 769 770
};

struct mlx5_ifc_odp_cap_bits {
771
	u8         reserved_at_0[0x40];
772 773

	u8         sig[0x1];
774
	u8         reserved_at_41[0x1f];
775

776
	u8         reserved_at_60[0x20];
777 778 779 780 781 782 783

	struct mlx5_ifc_odp_per_transport_service_cap_bits rc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits uc_odp_caps;

	struct mlx5_ifc_odp_per_transport_service_cap_bits ud_odp_caps;

784
	u8         reserved_at_e0[0x720];
785 786
};

787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813
struct mlx5_ifc_calc_op {
	u8        reserved_at_0[0x10];
	u8        reserved_at_10[0x9];
	u8        op_swap_endianness[0x1];
	u8        op_min[0x1];
	u8        op_xor[0x1];
	u8        op_or[0x1];
	u8        op_and[0x1];
	u8        op_max[0x1];
	u8        op_add[0x1];
};

struct mlx5_ifc_vector_calc_cap_bits {
	u8         calc_matrix[0x1];
	u8         reserved_at_1[0x1f];
	u8         reserved_at_20[0x8];
	u8         max_vec_count[0x8];
	u8         reserved_at_30[0xd];
	u8         max_chunk_size[0x3];
	struct mlx5_ifc_calc_op calc0;
	struct mlx5_ifc_calc_op calc1;
	struct mlx5_ifc_calc_op calc2;
	struct mlx5_ifc_calc_op calc3;

	u8         reserved_at_e0[0x720];
};

814 815 816
enum {
	MLX5_WQ_TYPE_LINKED_LIST  = 0x0,
	MLX5_WQ_TYPE_CYCLIC       = 0x1,
817
	MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ = 0x2,
818
	MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ = 0x3,
819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856
};

enum {
	MLX5_WQ_END_PAD_MODE_NONE   = 0x0,
	MLX5_WQ_END_PAD_MODE_ALIGN  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_8_GID_ENTRIES    = 0x0,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_16_GID_ENTRIES   = 0x1,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_32_GID_ENTRIES   = 0x2,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_64_GID_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_GID_TABLE_SIZE_128_GID_ENTRIES  = 0x4,
};

enum {
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_128_ENTRIES  = 0x0,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_256_ENTRIES  = 0x1,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_512_ENTRIES  = 0x2,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_1K_ENTRIES   = 0x3,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_2K_ENTRIES   = 0x4,
	MLX5_CMD_HCA_CAP_PKEY_TABLE_SIZE_4K_ENTRIES   = 0x5,
};

enum {
	MLX5_CMD_HCA_CAP_PORT_TYPE_IB        = 0x0,
	MLX5_CMD_HCA_CAP_PORT_TYPE_ETHERNET  = 0x1,
};

enum {
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_DISABLED       = 0x0,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_INITIAL_STATE  = 0x1,
	MLX5_CMD_HCA_CAP_CMDIF_CHECKSUM_ENABLED        = 0x3,
};

enum {
	MLX5_CAP_PORT_TYPE_IB  = 0x0,
	MLX5_CAP_PORT_TYPE_ETH = 0x1,
857 858
};

859 860 861 862 863 864
enum {
	MLX5_CAP_UMR_FENCE_STRONG	= 0x0,
	MLX5_CAP_UMR_FENCE_SMALL	= 0x1,
	MLX5_CAP_UMR_FENCE_NONE		= 0x2,
};

865
struct mlx5_ifc_cmd_hca_cap_bits {
866 867 868 869
	u8         reserved_at_0[0x30];
	u8         vhca_id[0x10];

	u8         reserved_at_40[0x40];
870 871 872

	u8         log_max_srq_sz[0x8];
	u8         log_max_qp_sz[0x8];
873
	u8         reserved_at_90[0xb];
874 875
	u8         log_max_qp[0x5];

876
	u8         reserved_at_a0[0xb];
877
	u8         log_max_srq[0x5];
878
	u8         reserved_at_b0[0x10];
879

880
	u8         reserved_at_c0[0x8];
881
	u8         log_max_cq_sz[0x8];
882
	u8         reserved_at_d0[0xb];
883 884 885
	u8         log_max_cq[0x5];

	u8         log_max_eq_sz[0x8];
886
	u8         reserved_at_e8[0x2];
887
	u8         log_max_mkey[0x6];
888 889 890
	u8         reserved_at_f0[0x8];
	u8         dump_fill_mkey[0x1];
	u8         reserved_at_f9[0x3];
891 892 893
	u8         log_max_eq[0x4];

	u8         max_indirection[0x8];
894
	u8         fixed_buffer_size[0x1];
895
	u8         log_max_mrw_sz[0x7];
896 897
	u8         force_teardown[0x1];
	u8         reserved_at_111[0x1];
898
	u8         log_max_bsf_list_size[0x6];
899 900
	u8         umr_extended_translation_offset[0x1];
	u8         null_mkey[0x1];
901 902
	u8         log_max_klm_list_size[0x6];

903
	u8         reserved_at_120[0xa];
904
	u8         log_max_ra_req_dc[0x6];
905
	u8         reserved_at_130[0xa];
906 907
	u8         log_max_ra_res_dc[0x6];

908
	u8         reserved_at_140[0xa];
909
	u8         log_max_ra_req_qp[0x6];
910
	u8         reserved_at_150[0xa];
911 912
	u8         log_max_ra_res_qp[0x6];

913
	u8         end_pad[0x1];
914 915
	u8         cc_query_allowed[0x1];
	u8         cc_modify_allowed[0x1];
916 917
	u8         start_pad[0x1];
	u8         cache_line_128byte[0x1];
918 919
	u8         reserved_at_165[0xa];
	u8         qcam_reg[0x1];
920
	u8         gid_table_size[0x10];
921

922 923
	u8         out_of_seq_cnt[0x1];
	u8         vport_counters[0x1];
S
Saeed Mahameed 已提交
924
	u8         retransmission_q_counters[0x1];
925
	u8         debug[0x1];
926
	u8         modify_rq_counter_set_id[0x1];
927
	u8         rq_delay_drop[0x1];
928 929 930
	u8         max_qp_cnt[0xa];
	u8         pkey_table_size[0x10];

931 932 933 934
	u8         vport_group_manager[0x1];
	u8         vhca_group_manager[0x1];
	u8         ib_virt[0x1];
	u8         eth_virt[0x1];
935
	u8         vnic_env_queue_counters[0x1];
936 937
	u8         ets[0x1];
	u8         nic_flow_table[0x1];
938
	u8         eswitch_flow_table[0x1];
939
	u8         device_memory[0x1];
940 941
	u8         mcam_reg[0x1];
	u8         pcam_reg[0x1];
942
	u8         local_ca_ack_delay[0x5];
943
	u8         port_module_event[0x1];
944
	u8         enhanced_error_q_counters[0x1];
945
	u8         ports_check[0x1];
946
	u8         reserved_at_1b3[0x1];
947 948
	u8         disable_link_up[0x1];
	u8         beacon_led[0x1];
949
	u8         port_type[0x2];
950 951
	u8         num_ports[0x8];

952 953 954
	u8         reserved_at_1c0[0x1];
	u8         pps[0x1];
	u8         pps_modify[0x1];
955
	u8         log_max_msg[0x5];
956
	u8         reserved_at_1c8[0x4];
957
	u8         max_tc[0x4];
958
	u8         temp_warn_event[0x1];
S
Saeed Mahameed 已提交
959
	u8         dcbx[0x1];
960 961
	u8         general_notification_event[0x1];
	u8         reserved_at_1d3[0x2];
962
	u8         fpga[0x1];
T
Tariq Toukan 已提交
963 964
	u8         rol_s[0x1];
	u8         rol_g[0x1];
965
	u8         reserved_at_1d8[0x1];
T
Tariq Toukan 已提交
966 967 968 969 970 971 972
	u8         wol_s[0x1];
	u8         wol_g[0x1];
	u8         wol_a[0x1];
	u8         wol_b[0x1];
	u8         wol_m[0x1];
	u8         wol_u[0x1];
	u8         wol_p[0x1];
973 974

	u8         stat_rate_support[0x10];
975
	u8         reserved_at_1f0[0xc];
976
	u8         cqe_version[0x4];
977

978
	u8         compact_address_vector[0x1];
979
	u8         striding_rq[0x1];
980 981
	u8         reserved_at_202[0x1];
	u8         ipoib_enhanced_offloads[0x1];
982
	u8         ipoib_basic_offloads[0x1];
983 984 985 986 987
	u8         reserved_at_205[0x1];
	u8         repeated_block_disabled[0x1];
	u8         umr_modify_entity_size_disabled[0x1];
	u8         umr_modify_atomic_disabled[0x1];
	u8         umr_indirect_mkey_disabled[0x1];
988 989
	u8         umr_fence[0x2];
	u8         reserved_at_20c[0x3];
990
	u8         drain_sigerr[0x1];
991 992
	u8         cmdif_checksum[0x2];
	u8         sigerr_cqe[0x1];
993
	u8         reserved_at_213[0x1];
994 995
	u8         wq_signature[0x1];
	u8         sctr_data_cqe[0x1];
996
	u8         reserved_at_216[0x1];
997 998 999
	u8         sho[0x1];
	u8         tph[0x1];
	u8         rf[0x1];
1000
	u8         dct[0x1];
S
Saeed Mahameed 已提交
1001
	u8         qos[0x1];
1002
	u8         eth_net_offloads[0x1];
1003 1004
	u8         roce[0x1];
	u8         atomic[0x1];
1005
	u8         reserved_at_21f[0x1];
1006 1007 1008 1009

	u8         cq_oi[0x1];
	u8         cq_resize[0x1];
	u8         cq_moderation[0x1];
1010
	u8         reserved_at_223[0x3];
1011
	u8         cq_eq_remap[0x1];
1012 1013
	u8         pg[0x1];
	u8         block_lb_mc[0x1];
1014
	u8         reserved_at_229[0x1];
1015
	u8         scqe_break_moderation[0x1];
1016
	u8         cq_period_start_from_cqe[0x1];
1017
	u8         cd[0x1];
1018
	u8         reserved_at_22d[0x1];
1019
	u8         apm[0x1];
1020
	u8         vector_calc[0x1];
1021
	u8         umr_ptr_rlky[0x1];
1022
	u8	   imaicl[0x1];
1023
	u8         reserved_at_232[0x4];
1024 1025
	u8         qkv[0x1];
	u8         pkv[0x1];
1026 1027
	u8         set_deth_sqpn[0x1];
	u8         reserved_at_239[0x3];
1028 1029 1030 1031 1032
	u8         xrc[0x1];
	u8         ud[0x1];
	u8         uc[0x1];
	u8         rc[0x1];

1033 1034
	u8         uar_4k[0x1];
	u8         reserved_at_241[0x9];
1035
	u8         uar_sz[0x6];
1036
	u8         reserved_at_250[0x8];
1037 1038 1039
	u8         log_pg_sz[0x8];

	u8         bf[0x1];
1040
	u8         driver_version[0x1];
1041
	u8         pad_tx_eth_packet[0x1];
1042
	u8         reserved_at_263[0x8];
1043
	u8         log_bf_reg_size[0x5];
1044 1045 1046 1047

	u8         reserved_at_270[0xb];
	u8         lag_master[0x1];
	u8         num_lag_ports[0x4];
1048

1049
	u8         reserved_at_280[0x10];
1050 1051
	u8         max_wqe_sz_sq[0x10];

1052
	u8         reserved_at_2a0[0x10];
1053 1054
	u8         max_wqe_sz_rq[0x10];

1055
	u8         max_flow_counter_31_16[0x10];
1056 1057
	u8         max_wqe_sz_sq_dc[0x10];

1058
	u8         reserved_at_2e0[0x7];
1059 1060
	u8         max_qp_mcg[0x19];

1061
	u8         reserved_at_300[0x18];
1062 1063
	u8         log_max_mcg[0x8];

1064
	u8         reserved_at_320[0x3];
1065
	u8         log_max_transport_domain[0x5];
1066
	u8         reserved_at_328[0x3];
1067
	u8         log_max_pd[0x5];
1068
	u8         reserved_at_330[0xb];
1069 1070
	u8         log_max_xrcd[0x5];

1071
	u8         nic_receive_steering_discard[0x1];
1072 1073 1074
	u8         receive_discard_vport_down[0x1];
	u8         transmit_discard_vport_down[0x1];
	u8         reserved_at_343[0x5];
1075
	u8         log_max_flow_counter_bulk[0x8];
1076
	u8         max_flow_counter_15_0[0x10];
1077

1078

1079
	u8         reserved_at_360[0x3];
1080
	u8         log_max_rq[0x5];
1081
	u8         reserved_at_368[0x3];
1082
	u8         log_max_sq[0x5];
1083
	u8         reserved_at_370[0x3];
1084
	u8         log_max_tir[0x5];
1085
	u8         reserved_at_378[0x3];
1086 1087
	u8         log_max_tis[0x5];

1088
	u8         basic_cyclic_rcv_wqe[0x1];
1089
	u8         reserved_at_381[0x2];
1090
	u8         log_max_rmp[0x5];
1091
	u8         reserved_at_388[0x3];
1092
	u8         log_max_rqt[0x5];
1093
	u8         reserved_at_390[0x3];
1094
	u8         log_max_rqt_size[0x5];
1095
	u8         reserved_at_398[0x3];
1096 1097
	u8         log_max_tis_per_sq[0x5];

1098 1099
	u8         ext_stride_num_range[0x1];
	u8         reserved_at_3a1[0x2];
1100
	u8         log_max_stride_sz_rq[0x5];
1101
	u8         reserved_at_3a8[0x3];
1102
	u8         log_min_stride_sz_rq[0x5];
1103
	u8         reserved_at_3b0[0x3];
1104
	u8         log_max_stride_sz_sq[0x5];
1105
	u8         reserved_at_3b8[0x3];
1106 1107
	u8         log_min_stride_sz_sq[0x5];

1108 1109 1110 1111 1112
	u8         hairpin[0x1];
	u8         reserved_at_3c1[0x2];
	u8         log_max_hairpin_queues[0x5];
	u8         reserved_at_3c8[0x3];
	u8         log_max_hairpin_wq_data_sz[0x5];
1113 1114 1115
	u8         reserved_at_3d0[0x3];
	u8         log_max_hairpin_num_packets[0x5];
	u8         reserved_at_3d8[0x3];
1116 1117
	u8         log_max_wq_sz[0x5];

1118
	u8         nic_vport_change_event[0x1];
1119 1120
	u8         disable_local_lb_uc[0x1];
	u8         disable_local_lb_mc[0x1];
1121 1122
	u8         log_min_hairpin_wq_data_sz[0x5];
	u8         reserved_at_3e8[0x3];
1123
	u8         log_max_vlan_list[0x5];
1124
	u8         reserved_at_3f0[0x3];
1125
	u8         log_max_current_mc_list[0x5];
1126
	u8         reserved_at_3f8[0x3];
1127 1128
	u8         log_max_current_uc_list[0x5];

1129 1130 1131
	u8         general_obj_types[0x40];

	u8         reserved_at_440[0x40];
1132

1133
	u8         reserved_at_480[0x3];
1134
	u8         log_max_l2_table[0x5];
1135
	u8         reserved_at_488[0x8];
1136 1137
	u8         log_uar_page_sz[0x10];

1138
	u8         reserved_at_4a0[0x20];
1139
	u8         device_frequency_mhz[0x20];
1140
	u8         device_frequency_khz[0x20];
1141

1142 1143
	u8         reserved_at_500[0x20];
	u8	   num_of_uars_per_page[0x20];
1144

1145 1146
	u8         flex_parser_protocols[0x20];
	u8         reserved_at_560[0x20];
1147

1148 1149
	u8         reserved_at_580[0x3c];
	u8         mini_cqe_resp_stride_index[0x1];
1150 1151
	u8         cqe_128_always[0x1];
	u8         cqe_compression_128[0x1];
1152
	u8         cqe_compression[0x1];
1153

1154 1155
	u8         cqe_compression_timeout[0x10];
	u8         cqe_compression_max_num[0x10];
1156

S
Saeed Mahameed 已提交
1157 1158 1159 1160 1161
	u8         reserved_at_5e0[0x10];
	u8         tag_matching[0x1];
	u8         rndv_offload_rc[0x1];
	u8         rndv_offload_dc[0x1];
	u8         log_tag_matching_list_sz[0x5];
1162
	u8         reserved_at_5f8[0x3];
S
Saeed Mahameed 已提交
1163 1164
	u8         log_max_xrq[0x5];

1165 1166 1167 1168 1169
	u8	   affiliate_nic_vport_criteria[0x8];
	u8	   native_port_num[0x8];
	u8	   num_vhca_ports[0x8];
	u8	   reserved_at_618[0x6];
	u8	   sw_owner_id[0x1];
1170
	u8	   reserved_at_61f[0x1e1];
1171 1172
};

1173 1174 1175 1176
enum mlx5_flow_destination_type {
	MLX5_FLOW_DESTINATION_TYPE_VPORT        = 0x0,
	MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE   = 0x1,
	MLX5_FLOW_DESTINATION_TYPE_TIR          = 0x2,
1177

1178
	MLX5_FLOW_DESTINATION_TYPE_PORT         = 0x99,
1179
	MLX5_FLOW_DESTINATION_TYPE_COUNTER      = 0x100,
1180
};
1181

1182 1183 1184
struct mlx5_ifc_dest_format_struct_bits {
	u8         destination_type[0x8];
	u8         destination_id[0x18];
1185 1186 1187
	u8         destination_eswitch_owner_vhca_id_valid[0x1];
	u8         reserved_at_21[0xf];
	u8         destination_eswitch_owner_vhca_id[0x10];
1188 1189
};

1190
struct mlx5_ifc_flow_counter_list_bits {
1191
	u8         flow_counter_id[0x20];
1192 1193 1194 1195 1196 1197 1198 1199 1200 1201

	u8         reserved_at_20[0x20];
};

union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits {
	struct mlx5_ifc_dest_format_struct_bits dest_format_struct;
	struct mlx5_ifc_flow_counter_list_bits flow_counter_list;
	u8         reserved_at_0[0x40];
};

1202 1203 1204 1205 1206 1207
struct mlx5_ifc_fte_match_param_bits {
	struct mlx5_ifc_fte_match_set_lyr_2_4_bits outer_headers;

	struct mlx5_ifc_fte_match_set_misc_bits misc_parameters;

	struct mlx5_ifc_fte_match_set_lyr_2_4_bits inner_headers;
1208

1209 1210 1211
	struct mlx5_ifc_fte_match_set_misc2_bits misc_parameters_2;

	u8         reserved_at_800[0x800];
1212 1213
};

1214 1215 1216 1217 1218 1219 1220
enum {
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_SRC_IP     = 0x0,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_DST_IP     = 0x1,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_SPORT   = 0x2,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_L4_DPORT   = 0x3,
	MLX5_RX_HASH_FIELD_SELECT_SELECTED_FIELDS_IPSEC_SPI  = 0x4,
};
1221

1222 1223 1224 1225 1226
struct mlx5_ifc_rx_hash_field_select_bits {
	u8         l3_prot_type[0x1];
	u8         l4_prot_type[0x1];
	u8         selected_fields[0x1e];
};
1227

1228 1229 1230
enum {
	MLX5_WQ_WQ_TYPE_WQ_LINKED_LIST  = 0x0,
	MLX5_WQ_WQ_TYPE_WQ_CYCLIC       = 0x1,
1231 1232
};

1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
enum {
	MLX5_WQ_END_PADDING_MODE_END_PAD_NONE   = 0x0,
	MLX5_WQ_END_PADDING_MODE_END_PAD_ALIGN  = 0x1,
};

struct mlx5_ifc_wq_bits {
	u8         wq_type[0x4];
	u8         wq_signature[0x1];
	u8         end_padding_mode[0x2];
	u8         cd_slave[0x1];
1243
	u8         reserved_at_8[0x18];
1244

1245 1246
	u8         hds_skip_first_sge[0x1];
	u8         log2_hds_buf_size[0x3];
1247
	u8         reserved_at_24[0x7];
1248 1249
	u8         page_offset[0x5];
	u8         lwm[0x10];
1250

1251
	u8         reserved_at_40[0x8];
1252 1253
	u8         pd[0x18];

1254
	u8         reserved_at_60[0x8];
1255 1256 1257 1258 1259 1260 1261 1262
	u8         uar_page[0x18];

	u8         dbr_addr[0x40];

	u8         hw_counter[0x20];

	u8         sw_counter[0x20];

1263
	u8         reserved_at_100[0xc];
1264
	u8         log_wq_stride[0x4];
1265
	u8         reserved_at_110[0x3];
1266
	u8         log_wq_pg_sz[0x5];
1267
	u8         reserved_at_118[0x3];
1268 1269
	u8         log_wq_sz[0x5];

1270 1271 1272
	u8         reserved_at_120[0x3];
	u8         log_hairpin_num_packets[0x5];
	u8         reserved_at_128[0x3];
1273 1274
	u8         log_hairpin_data_sz[0x5];

1275 1276
	u8         reserved_at_130[0x4];
	u8         log_wqe_num_of_strides[0x4];
1277 1278 1279 1280 1281
	u8         two_byte_shift_en[0x1];
	u8         reserved_at_139[0x4];
	u8         log_wqe_stride_size[0x3];

	u8         reserved_at_140[0x4c0];
1282

1283
	struct mlx5_ifc_cmd_pas_bits pas[0];
1284 1285
};

1286
struct mlx5_ifc_rq_num_bits {
1287
	u8         reserved_at_0[0x8];
1288 1289
	u8         rq_num[0x18];
};
1290

1291
struct mlx5_ifc_mac_address_layout_bits {
1292
	u8         reserved_at_0[0x10];
1293
	u8         mac_addr_47_32[0x10];
1294

1295 1296 1297
	u8         mac_addr_31_0[0x20];
};

1298
struct mlx5_ifc_vlan_layout_bits {
1299
	u8         reserved_at_0[0x14];
1300 1301
	u8         vlan[0x0c];

1302
	u8         reserved_at_20[0x20];
1303 1304
};

1305
struct mlx5_ifc_cong_control_r_roce_ecn_np_bits {
1306
	u8         reserved_at_0[0xa0];
1307 1308 1309

	u8         min_time_between_cnps[0x20];

1310
	u8         reserved_at_c0[0x12];
1311
	u8         cnp_dscp[0x6];
1312 1313
	u8         reserved_at_d8[0x4];
	u8         cnp_prio_mode[0x1];
1314 1315
	u8         cnp_802p_prio[0x3];

1316
	u8         reserved_at_e0[0x720];
1317 1318 1319
};

struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits {
1320
	u8         reserved_at_0[0x60];
1321

1322
	u8         reserved_at_60[0x4];
1323
	u8         clamp_tgt_rate[0x1];
1324
	u8         reserved_at_65[0x3];
1325
	u8         clamp_tgt_rate_after_time_inc[0x1];
1326
	u8         reserved_at_69[0x17];
1327

1328
	u8         reserved_at_80[0x20];
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1348
	u8         reserved_at_1c0[0xe0];
1349 1350 1351 1352 1353 1354 1355 1356 1357

	u8         rate_to_set_on_first_cnp[0x20];

	u8         dce_tcp_g[0x20];

	u8         dce_tcp_rtt[0x20];

	u8         rate_reduce_monitor_period[0x20];

1358
	u8         reserved_at_320[0x20];
1359 1360 1361

	u8         initial_alpha_value[0x20];

1362
	u8         reserved_at_360[0x4a0];
1363 1364 1365
};

struct mlx5_ifc_cong_control_802_1qau_rp_bits {
1366
	u8         reserved_at_0[0x80];
1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387

	u8         rppp_max_rps[0x20];

	u8         rpg_time_reset[0x20];

	u8         rpg_byte_reset[0x20];

	u8         rpg_threshold[0x20];

	u8         rpg_max_rate[0x20];

	u8         rpg_ai_rate[0x20];

	u8         rpg_hai_rate[0x20];

	u8         rpg_gd[0x20];

	u8         rpg_min_dec_fac[0x20];

	u8         rpg_min_rate[0x20];

1388
	u8         reserved_at_1c0[0x640];
1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537
};

enum {
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_CQ_SIZE    = 0x1,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_PAGE_OFFSET    = 0x2,
	MLX5_RESIZE_FIELD_SELECT_RESIZE_FIELD_SELECT_LOG_PAGE_SIZE  = 0x4,
};

struct mlx5_ifc_resize_field_select_bits {
	u8         resize_field_select[0x20];
};

enum {
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_PERIOD     = 0x1,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_CQ_MAX_COUNT  = 0x2,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_OI            = 0x4,
	MLX5_MODIFY_FIELD_SELECT_MODIFY_FIELD_SELECT_C_EQN         = 0x8,
};

struct mlx5_ifc_modify_field_select_bits {
	u8         modify_field_select[0x20];
};

struct mlx5_ifc_field_select_r_roce_np_bits {
	u8         field_select_r_roce_np[0x20];
};

struct mlx5_ifc_field_select_r_roce_rp_bits {
	u8         field_select_r_roce_rp[0x20];
};

enum {
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPPP_MAX_RPS     = 0x4,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_TIME_RESET   = 0x8,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_BYTE_RESET   = 0x10,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_THRESHOLD    = 0x20,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MAX_RATE     = 0x40,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_AI_RATE      = 0x80,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_HAI_RATE     = 0x100,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_GD           = 0x200,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_DEC_FAC  = 0x400,
	MLX5_FIELD_SELECT_802_1QAU_RP_FIELD_SELECT_8021QAURP_RPG_MIN_RATE     = 0x800,
};

struct mlx5_ifc_field_select_802_1qau_rp_bits {
	u8         field_select_8021qaurp[0x20];
};

struct mlx5_ifc_phys_layer_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         symbol_errors_high[0x20];

	u8         symbol_errors_low[0x20];

	u8         sync_headers_errors_high[0x20];

	u8         sync_headers_errors_low[0x20];

	u8         edpl_bip_errors_lane0_high[0x20];

	u8         edpl_bip_errors_lane0_low[0x20];

	u8         edpl_bip_errors_lane1_high[0x20];

	u8         edpl_bip_errors_lane1_low[0x20];

	u8         edpl_bip_errors_lane2_high[0x20];

	u8         edpl_bip_errors_lane2_low[0x20];

	u8         edpl_bip_errors_lane3_high[0x20];

	u8         edpl_bip_errors_lane3_low[0x20];

	u8         fc_fec_corrected_blocks_lane0_high[0x20];

	u8         fc_fec_corrected_blocks_lane0_low[0x20];

	u8         fc_fec_corrected_blocks_lane1_high[0x20];

	u8         fc_fec_corrected_blocks_lane1_low[0x20];

	u8         fc_fec_corrected_blocks_lane2_high[0x20];

	u8         fc_fec_corrected_blocks_lane2_low[0x20];

	u8         fc_fec_corrected_blocks_lane3_high[0x20];

	u8         fc_fec_corrected_blocks_lane3_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane0_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane1_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane2_low[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_high[0x20];

	u8         fc_fec_uncorrectable_blocks_lane3_low[0x20];

	u8         rs_fec_corrected_blocks_high[0x20];

	u8         rs_fec_corrected_blocks_low[0x20];

	u8         rs_fec_uncorrectable_blocks_high[0x20];

	u8         rs_fec_uncorrectable_blocks_low[0x20];

	u8         rs_fec_no_errors_blocks_high[0x20];

	u8         rs_fec_no_errors_blocks_low[0x20];

	u8         rs_fec_single_error_blocks_high[0x20];

	u8         rs_fec_single_error_blocks_low[0x20];

	u8         rs_fec_corrected_symbols_total_high[0x20];

	u8         rs_fec_corrected_symbols_total_low[0x20];

	u8         rs_fec_corrected_symbols_lane0_high[0x20];

	u8         rs_fec_corrected_symbols_lane0_low[0x20];

	u8         rs_fec_corrected_symbols_lane1_high[0x20];

	u8         rs_fec_corrected_symbols_lane1_low[0x20];

	u8         rs_fec_corrected_symbols_lane2_high[0x20];

	u8         rs_fec_corrected_symbols_lane2_low[0x20];

	u8         rs_fec_corrected_symbols_lane3_high[0x20];

	u8         rs_fec_corrected_symbols_lane3_low[0x20];

	u8         link_down_events[0x20];

	u8         successful_recovery_events[0x20];

1538
	u8         reserved_at_640[0x180];
1539 1540
};

1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576
struct mlx5_ifc_phys_layer_statistical_cntrs_bits {
	u8         time_since_last_clear_high[0x20];

	u8         time_since_last_clear_low[0x20];

	u8         phy_received_bits_high[0x20];

	u8         phy_received_bits_low[0x20];

	u8         phy_symbol_errors_high[0x20];

	u8         phy_symbol_errors_low[0x20];

	u8         phy_corrected_bits_high[0x20];

	u8         phy_corrected_bits_low[0x20];

	u8         phy_corrected_bits_lane0_high[0x20];

	u8         phy_corrected_bits_lane0_low[0x20];

	u8         phy_corrected_bits_lane1_high[0x20];

	u8         phy_corrected_bits_lane1_low[0x20];

	u8         phy_corrected_bits_lane2_high[0x20];

	u8         phy_corrected_bits_lane2_low[0x20];

	u8         phy_corrected_bits_lane3_high[0x20];

	u8         phy_corrected_bits_lane3_low[0x20];

	u8         reserved_at_200[0x5c0];
};

1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603
struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits {
	u8	   symbol_error_counter[0x10];

	u8         link_error_recovery_counter[0x8];

	u8         link_downed_counter[0x8];

	u8         port_rcv_errors[0x10];

	u8         port_rcv_remote_physical_errors[0x10];

	u8         port_rcv_switch_relay_errors[0x10];

	u8         port_xmit_discards[0x10];

	u8         port_xmit_constraint_errors[0x8];

	u8         port_rcv_constraint_errors[0x8];

	u8         reserved_at_70[0x8];

	u8         link_overrun_errors[0x8];

	u8	   reserved_at_80[0x10];

	u8         vl_15_dropped[0x10];

1604 1605 1606
	u8	   reserved_at_a0[0x80];

	u8         port_xmit_wait[0x20];
1607 1608
};

1609 1610 1611 1612 1613
struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits {
	u8         transmit_queue_high[0x20];

	u8         transmit_queue_low[0x20];

1614
	u8         reserved_at_40[0x780];
1615 1616 1617 1618 1619 1620 1621
};

struct mlx5_ifc_eth_per_prio_grp_data_layout_bits {
	u8         rx_octets_high[0x20];

	u8         rx_octets_low[0x20];

1622
	u8         reserved_at_40[0xc0];
1623 1624 1625 1626 1627 1628 1629 1630 1631

	u8         rx_frames_high[0x20];

	u8         rx_frames_low[0x20];

	u8         tx_octets_high[0x20];

	u8         tx_octets_low[0x20];

1632
	u8         reserved_at_180[0xc0];
1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657

	u8         tx_frames_high[0x20];

	u8         tx_frames_low[0x20];

	u8         rx_pause_high[0x20];

	u8         rx_pause_low[0x20];

	u8         rx_pause_duration_high[0x20];

	u8         rx_pause_duration_low[0x20];

	u8         tx_pause_high[0x20];

	u8         tx_pause_low[0x20];

	u8         tx_pause_duration_high[0x20];

	u8         tx_pause_duration_low[0x20];

	u8         rx_pause_transition_high[0x20];

	u8         rx_pause_transition_low[0x20];

1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668
	u8         reserved_at_3c0[0x40];

	u8         device_stall_minor_watermark_cnt_high[0x20];

	u8         device_stall_minor_watermark_cnt_low[0x20];

	u8         device_stall_critical_watermark_cnt_high[0x20];

	u8         device_stall_critical_watermark_cnt_low[0x20];

	u8         reserved_at_480[0x340];
1669 1670 1671 1672 1673 1674 1675
};

struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits {
	u8         port_transmit_wait_high[0x20];

	u8         port_transmit_wait_low[0x20];

1676 1677 1678 1679 1680 1681 1682 1683 1684 1685
	u8         reserved_at_40[0x100];

	u8         rx_buffer_almost_full_high[0x20];

	u8         rx_buffer_almost_full_low[0x20];

	u8         rx_buffer_full_high[0x20];

	u8         rx_buffer_full_low[0x20];

1686 1687 1688 1689 1690
	u8         rx_icrc_encapsulated_high[0x20];

	u8         rx_icrc_encapsulated_low[0x20];

	u8         reserved_at_200[0x5c0];
1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757
};

struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits {
	u8         dot3stats_alignment_errors_high[0x20];

	u8         dot3stats_alignment_errors_low[0x20];

	u8         dot3stats_fcs_errors_high[0x20];

	u8         dot3stats_fcs_errors_low[0x20];

	u8         dot3stats_single_collision_frames_high[0x20];

	u8         dot3stats_single_collision_frames_low[0x20];

	u8         dot3stats_multiple_collision_frames_high[0x20];

	u8         dot3stats_multiple_collision_frames_low[0x20];

	u8         dot3stats_sqe_test_errors_high[0x20];

	u8         dot3stats_sqe_test_errors_low[0x20];

	u8         dot3stats_deferred_transmissions_high[0x20];

	u8         dot3stats_deferred_transmissions_low[0x20];

	u8         dot3stats_late_collisions_high[0x20];

	u8         dot3stats_late_collisions_low[0x20];

	u8         dot3stats_excessive_collisions_high[0x20];

	u8         dot3stats_excessive_collisions_low[0x20];

	u8         dot3stats_internal_mac_transmit_errors_high[0x20];

	u8         dot3stats_internal_mac_transmit_errors_low[0x20];

	u8         dot3stats_carrier_sense_errors_high[0x20];

	u8         dot3stats_carrier_sense_errors_low[0x20];

	u8         dot3stats_frame_too_longs_high[0x20];

	u8         dot3stats_frame_too_longs_low[0x20];

	u8         dot3stats_internal_mac_receive_errors_high[0x20];

	u8         dot3stats_internal_mac_receive_errors_low[0x20];

	u8         dot3stats_symbol_errors_high[0x20];

	u8         dot3stats_symbol_errors_low[0x20];

	u8         dot3control_in_unknown_opcodes_high[0x20];

	u8         dot3control_in_unknown_opcodes_low[0x20];

	u8         dot3in_pause_frames_high[0x20];

	u8         dot3in_pause_frames_low[0x20];

	u8         dot3out_pause_frames_high[0x20];

	u8         dot3out_pause_frames_low[0x20];

1758
	u8         reserved_at_400[0x3c0];
1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845
};

struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits {
	u8         ether_stats_drop_events_high[0x20];

	u8         ether_stats_drop_events_low[0x20];

	u8         ether_stats_octets_high[0x20];

	u8         ether_stats_octets_low[0x20];

	u8         ether_stats_pkts_high[0x20];

	u8         ether_stats_pkts_low[0x20];

	u8         ether_stats_broadcast_pkts_high[0x20];

	u8         ether_stats_broadcast_pkts_low[0x20];

	u8         ether_stats_multicast_pkts_high[0x20];

	u8         ether_stats_multicast_pkts_low[0x20];

	u8         ether_stats_crc_align_errors_high[0x20];

	u8         ether_stats_crc_align_errors_low[0x20];

	u8         ether_stats_undersize_pkts_high[0x20];

	u8         ether_stats_undersize_pkts_low[0x20];

	u8         ether_stats_oversize_pkts_high[0x20];

	u8         ether_stats_oversize_pkts_low[0x20];

	u8         ether_stats_fragments_high[0x20];

	u8         ether_stats_fragments_low[0x20];

	u8         ether_stats_jabbers_high[0x20];

	u8         ether_stats_jabbers_low[0x20];

	u8         ether_stats_collisions_high[0x20];

	u8         ether_stats_collisions_low[0x20];

	u8         ether_stats_pkts64octets_high[0x20];

	u8         ether_stats_pkts64octets_low[0x20];

	u8         ether_stats_pkts65to127octets_high[0x20];

	u8         ether_stats_pkts65to127octets_low[0x20];

	u8         ether_stats_pkts128to255octets_high[0x20];

	u8         ether_stats_pkts128to255octets_low[0x20];

	u8         ether_stats_pkts256to511octets_high[0x20];

	u8         ether_stats_pkts256to511octets_low[0x20];

	u8         ether_stats_pkts512to1023octets_high[0x20];

	u8         ether_stats_pkts512to1023octets_low[0x20];

	u8         ether_stats_pkts1024to1518octets_high[0x20];

	u8         ether_stats_pkts1024to1518octets_low[0x20];

	u8         ether_stats_pkts1519to2047octets_high[0x20];

	u8         ether_stats_pkts1519to2047octets_low[0x20];

	u8         ether_stats_pkts2048to4095octets_high[0x20];

	u8         ether_stats_pkts2048to4095octets_low[0x20];

	u8         ether_stats_pkts4096to8191octets_high[0x20];

	u8         ether_stats_pkts4096to8191octets_low[0x20];

	u8         ether_stats_pkts8192to10239octets_high[0x20];

	u8         ether_stats_pkts8192to10239octets_low[0x20];

1846
	u8         reserved_at_540[0x280];
1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901
};

struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits {
	u8         if_in_octets_high[0x20];

	u8         if_in_octets_low[0x20];

	u8         if_in_ucast_pkts_high[0x20];

	u8         if_in_ucast_pkts_low[0x20];

	u8         if_in_discards_high[0x20];

	u8         if_in_discards_low[0x20];

	u8         if_in_errors_high[0x20];

	u8         if_in_errors_low[0x20];

	u8         if_in_unknown_protos_high[0x20];

	u8         if_in_unknown_protos_low[0x20];

	u8         if_out_octets_high[0x20];

	u8         if_out_octets_low[0x20];

	u8         if_out_ucast_pkts_high[0x20];

	u8         if_out_ucast_pkts_low[0x20];

	u8         if_out_discards_high[0x20];

	u8         if_out_discards_low[0x20];

	u8         if_out_errors_high[0x20];

	u8         if_out_errors_low[0x20];

	u8         if_in_multicast_pkts_high[0x20];

	u8         if_in_multicast_pkts_low[0x20];

	u8         if_in_broadcast_pkts_high[0x20];

	u8         if_in_broadcast_pkts_low[0x20];

	u8         if_out_multicast_pkts_high[0x20];

	u8         if_out_multicast_pkts_low[0x20];

	u8         if_out_broadcast_pkts_high[0x20];

	u8         if_out_broadcast_pkts_low[0x20];

1902
	u8         reserved_at_340[0x480];
1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981
};

struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits {
	u8         a_frames_transmitted_ok_high[0x20];

	u8         a_frames_transmitted_ok_low[0x20];

	u8         a_frames_received_ok_high[0x20];

	u8         a_frames_received_ok_low[0x20];

	u8         a_frame_check_sequence_errors_high[0x20];

	u8         a_frame_check_sequence_errors_low[0x20];

	u8         a_alignment_errors_high[0x20];

	u8         a_alignment_errors_low[0x20];

	u8         a_octets_transmitted_ok_high[0x20];

	u8         a_octets_transmitted_ok_low[0x20];

	u8         a_octets_received_ok_high[0x20];

	u8         a_octets_received_ok_low[0x20];

	u8         a_multicast_frames_xmitted_ok_high[0x20];

	u8         a_multicast_frames_xmitted_ok_low[0x20];

	u8         a_broadcast_frames_xmitted_ok_high[0x20];

	u8         a_broadcast_frames_xmitted_ok_low[0x20];

	u8         a_multicast_frames_received_ok_high[0x20];

	u8         a_multicast_frames_received_ok_low[0x20];

	u8         a_broadcast_frames_received_ok_high[0x20];

	u8         a_broadcast_frames_received_ok_low[0x20];

	u8         a_in_range_length_errors_high[0x20];

	u8         a_in_range_length_errors_low[0x20];

	u8         a_out_of_range_length_field_high[0x20];

	u8         a_out_of_range_length_field_low[0x20];

	u8         a_frame_too_long_errors_high[0x20];

	u8         a_frame_too_long_errors_low[0x20];

	u8         a_symbol_error_during_carrier_high[0x20];

	u8         a_symbol_error_during_carrier_low[0x20];

	u8         a_mac_control_frames_transmitted_high[0x20];

	u8         a_mac_control_frames_transmitted_low[0x20];

	u8         a_mac_control_frames_received_high[0x20];

	u8         a_mac_control_frames_received_low[0x20];

	u8         a_unsupported_opcodes_received_high[0x20];

	u8         a_unsupported_opcodes_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_received_high[0x20];

	u8         a_pause_mac_ctrl_frames_received_low[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_high[0x20];

	u8         a_pause_mac_ctrl_frames_transmitted_low[0x20];

1982
	u8         reserved_at_4c0[0x300];
1983 1984
};

1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005
struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits {
	u8         life_time_counter_high[0x20];

	u8         life_time_counter_low[0x20];

	u8         rx_errors[0x20];

	u8         tx_errors[0x20];

	u8         l0_to_recovery_eieos[0x20];

	u8         l0_to_recovery_ts[0x20];

	u8         l0_to_recovery_framing[0x20];

	u8         l0_to_recovery_retrain[0x20];

	u8         crc_error_dllp[0x20];

	u8         crc_error_tlp[0x20];

2006 2007 2008
	u8         tx_overflow_buffer_pkt_high[0x20];

	u8         tx_overflow_buffer_pkt_low[0x20];
2009 2010 2011 2012 2013 2014 2015 2016 2017 2018

	u8         outbound_stalled_reads[0x20];

	u8         outbound_stalled_writes[0x20];

	u8         outbound_stalled_reads_events[0x20];

	u8         outbound_stalled_writes_events[0x20];

	u8         reserved_at_200[0x5c0];
2019 2020
};

2021 2022 2023
struct mlx5_ifc_cmd_inter_comp_event_bits {
	u8         command_completion_vector[0x20];

2024
	u8         reserved_at_20[0xc0];
2025 2026 2027
};

struct mlx5_ifc_stall_vl_event_bits {
2028
	u8         reserved_at_0[0x18];
2029
	u8         port_num[0x1];
2030
	u8         reserved_at_19[0x3];
2031 2032
	u8         vl[0x4];

2033
	u8         reserved_at_20[0xa0];
2034 2035 2036 2037
};

struct mlx5_ifc_db_bf_congestion_event_bits {
	u8         event_subtype[0x8];
2038
	u8         reserved_at_8[0x8];
2039
	u8         congestion_level[0x8];
2040
	u8         reserved_at_18[0x8];
2041

2042
	u8         reserved_at_20[0xa0];
2043 2044 2045
};

struct mlx5_ifc_gpio_event_bits {
2046
	u8         reserved_at_0[0x60];
2047 2048 2049 2050 2051

	u8         gpio_event_hi[0x20];

	u8         gpio_event_lo[0x20];

2052
	u8         reserved_at_a0[0x40];
2053 2054 2055
};

struct mlx5_ifc_port_state_change_event_bits {
2056
	u8         reserved_at_0[0x40];
2057 2058

	u8         port_num[0x4];
2059
	u8         reserved_at_44[0x1c];
2060

2061
	u8         reserved_at_60[0x80];
2062 2063 2064
};

struct mlx5_ifc_dropped_packet_logged_bits {
2065
	u8         reserved_at_0[0xe0];
2066 2067 2068 2069 2070 2071 2072 2073
};

enum {
	MLX5_CQ_ERROR_SYNDROME_CQ_OVERRUN                 = 0x1,
	MLX5_CQ_ERROR_SYNDROME_CQ_ACCESS_VIOLATION_ERROR  = 0x2,
};

struct mlx5_ifc_cq_error_bits {
2074
	u8         reserved_at_0[0x8];
2075 2076
	u8         cqn[0x18];

2077
	u8         reserved_at_20[0x20];
2078

2079
	u8         reserved_at_40[0x18];
2080 2081
	u8         syndrome[0x8];

2082
	u8         reserved_at_60[0x80];
2083 2084 2085 2086 2087 2088 2089
};

struct mlx5_ifc_rdma_page_fault_event_bits {
	u8         bytes_committed[0x20];

	u8         r_key[0x20];

2090
	u8         reserved_at_40[0x10];
2091 2092 2093 2094 2095 2096
	u8         packet_len[0x10];

	u8         rdma_op_len[0x20];

	u8         rdma_va[0x40];

2097
	u8         reserved_at_c0[0x5];
2098 2099 2100 2101 2102 2103 2104 2105 2106
	u8         rdma[0x1];
	u8         write[0x1];
	u8         requestor[0x1];
	u8         qp_number[0x18];
};

struct mlx5_ifc_wqe_associated_page_fault_event_bits {
	u8         bytes_committed[0x20];

2107
	u8         reserved_at_20[0x10];
2108 2109
	u8         wqe_index[0x10];

2110
	u8         reserved_at_40[0x10];
2111 2112
	u8         len[0x10];

2113
	u8         reserved_at_60[0x60];
2114

2115
	u8         reserved_at_c0[0x5];
2116 2117 2118 2119 2120 2121 2122
	u8         rdma[0x1];
	u8         write_read[0x1];
	u8         requestor[0x1];
	u8         qpn[0x18];
};

struct mlx5_ifc_qp_events_bits {
2123
	u8         reserved_at_0[0xa0];
2124 2125

	u8         type[0x8];
2126
	u8         reserved_at_a8[0x18];
2127

2128
	u8         reserved_at_c0[0x8];
2129 2130 2131 2132
	u8         qpn_rqn_sqn[0x18];
};

struct mlx5_ifc_dct_events_bits {
2133
	u8         reserved_at_0[0xc0];
2134

2135
	u8         reserved_at_c0[0x8];
2136 2137 2138 2139
	u8         dct_number[0x18];
};

struct mlx5_ifc_comp_event_bits {
2140
	u8         reserved_at_0[0xc0];
2141

2142
	u8         reserved_at_c0[0x8];
2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175
	u8         cq_number[0x18];
};

enum {
	MLX5_QPC_STATE_RST        = 0x0,
	MLX5_QPC_STATE_INIT       = 0x1,
	MLX5_QPC_STATE_RTR        = 0x2,
	MLX5_QPC_STATE_RTS        = 0x3,
	MLX5_QPC_STATE_SQER       = 0x4,
	MLX5_QPC_STATE_ERR        = 0x6,
	MLX5_QPC_STATE_SQD        = 0x7,
	MLX5_QPC_STATE_SUSPENDED  = 0x9,
};

enum {
	MLX5_QPC_ST_RC            = 0x0,
	MLX5_QPC_ST_UC            = 0x1,
	MLX5_QPC_ST_UD            = 0x2,
	MLX5_QPC_ST_XRC           = 0x3,
	MLX5_QPC_ST_DCI           = 0x5,
	MLX5_QPC_ST_QP0           = 0x7,
	MLX5_QPC_ST_QP1           = 0x8,
	MLX5_QPC_ST_RAW_DATAGRAM  = 0x9,
	MLX5_QPC_ST_REG_UMR       = 0xc,
};

enum {
	MLX5_QPC_PM_STATE_ARMED     = 0x0,
	MLX5_QPC_PM_STATE_REARM     = 0x1,
	MLX5_QPC_PM_STATE_RESERVED  = 0x2,
	MLX5_QPC_PM_STATE_MIGRATED  = 0x3,
};

2176 2177 2178 2179
enum {
	MLX5_QPC_OFFLOAD_TYPE_RNDV  = 0x1,
};

2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218
enum {
	MLX5_QPC_END_PADDING_MODE_SCATTER_AS_IS                = 0x0,
	MLX5_QPC_END_PADDING_MODE_PAD_TO_CACHE_LINE_ALIGNMENT  = 0x1,
};

enum {
	MLX5_QPC_MTU_256_BYTES        = 0x1,
	MLX5_QPC_MTU_512_BYTES        = 0x2,
	MLX5_QPC_MTU_1K_BYTES         = 0x3,
	MLX5_QPC_MTU_2K_BYTES         = 0x4,
	MLX5_QPC_MTU_4K_BYTES         = 0x5,
	MLX5_QPC_MTU_RAW_ETHERNET_QP  = 0x7,
};

enum {
	MLX5_QPC_ATOMIC_MODE_IB_SPEC     = 0x1,
	MLX5_QPC_ATOMIC_MODE_ONLY_8B     = 0x2,
	MLX5_QPC_ATOMIC_MODE_UP_TO_8B    = 0x3,
	MLX5_QPC_ATOMIC_MODE_UP_TO_16B   = 0x4,
	MLX5_QPC_ATOMIC_MODE_UP_TO_32B   = 0x5,
	MLX5_QPC_ATOMIC_MODE_UP_TO_64B   = 0x6,
	MLX5_QPC_ATOMIC_MODE_UP_TO_128B  = 0x7,
	MLX5_QPC_ATOMIC_MODE_UP_TO_256B  = 0x8,
};

enum {
	MLX5_QPC_CS_REQ_DISABLE    = 0x0,
	MLX5_QPC_CS_REQ_UP_TO_32B  = 0x11,
	MLX5_QPC_CS_REQ_UP_TO_64B  = 0x22,
};

enum {
	MLX5_QPC_CS_RES_DISABLE    = 0x0,
	MLX5_QPC_CS_RES_UP_TO_32B  = 0x1,
	MLX5_QPC_CS_RES_UP_TO_64B  = 0x2,
};

struct mlx5_ifc_qpc_bits {
	u8         state[0x4];
2219
	u8         lag_tx_port_affinity[0x4];
2220
	u8         st[0x8];
2221
	u8         reserved_at_10[0x3];
2222
	u8         pm_state[0x2];
2223 2224
	u8         reserved_at_15[0x3];
	u8         offload_type[0x4];
2225
	u8         end_padding_mode[0x2];
2226
	u8         reserved_at_1e[0x2];
2227 2228 2229 2230 2231

	u8         wq_signature[0x1];
	u8         block_lb_mc[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
2232
	u8         reserved_at_24[0x1];
2233
	u8         drain_sigerr[0x1];
2234
	u8         reserved_at_26[0x2];
2235 2236 2237 2238
	u8         pd[0x18];

	u8         mtu[0x3];
	u8         log_msg_max[0x5];
2239
	u8         reserved_at_48[0x1];
2240 2241 2242 2243
	u8         log_rq_size[0x4];
	u8         log_rq_stride[0x3];
	u8         no_sq[0x1];
	u8         log_sq_size[0x4];
2244
	u8         reserved_at_55[0x6];
2245
	u8         rlky[0x1];
2246
	u8         ulp_stateless_offload_mode[0x4];
2247 2248 2249 2250

	u8         counter_set_id[0x8];
	u8         uar_page[0x18];

2251
	u8         reserved_at_80[0x8];
2252 2253
	u8         user_index[0x18];

2254
	u8         reserved_at_a0[0x3];
2255 2256 2257 2258 2259 2260 2261 2262
	u8         log_page_size[0x5];
	u8         remote_qpn[0x18];

	struct mlx5_ifc_ads_bits primary_address_path;

	struct mlx5_ifc_ads_bits secondary_address_path;

	u8         log_ack_req_freq[0x4];
2263
	u8         reserved_at_384[0x4];
2264
	u8         log_sra_max[0x3];
2265
	u8         reserved_at_38b[0x2];
2266 2267
	u8         retry_count[0x3];
	u8         rnr_retry[0x3];
2268
	u8         reserved_at_393[0x1];
2269 2270 2271
	u8         fre[0x1];
	u8         cur_rnr_retry[0x3];
	u8         cur_retry_count[0x3];
2272
	u8         reserved_at_39b[0x5];
2273

2274
	u8         reserved_at_3a0[0x20];
2275

2276
	u8         reserved_at_3c0[0x8];
2277 2278
	u8         next_send_psn[0x18];

2279
	u8         reserved_at_3e0[0x8];
2280 2281
	u8         cqn_snd[0x18];

2282 2283 2284 2285
	u8         reserved_at_400[0x8];
	u8         deth_sqpn[0x18];

	u8         reserved_at_420[0x20];
2286

2287
	u8         reserved_at_440[0x8];
2288 2289
	u8         last_acked_psn[0x18];

2290
	u8         reserved_at_460[0x8];
2291 2292
	u8         ssn[0x18];

2293
	u8         reserved_at_480[0x8];
2294
	u8         log_rra_max[0x3];
2295
	u8         reserved_at_48b[0x1];
2296 2297 2298 2299
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
2300
	u8         reserved_at_493[0x1];
2301
	u8         page_offset[0x6];
2302
	u8         reserved_at_49a[0x3];
2303 2304 2305 2306
	u8         cd_slave_receive[0x1];
	u8         cd_slave_send[0x1];
	u8         cd_master[0x1];

2307
	u8         reserved_at_4a0[0x3];
2308 2309 2310
	u8         min_rnr_nak[0x5];
	u8         next_rcv_psn[0x18];

2311
	u8         reserved_at_4c0[0x8];
2312 2313
	u8         xrcd[0x18];

2314
	u8         reserved_at_4e0[0x8];
2315 2316 2317 2318 2319 2320
	u8         cqn_rcv[0x18];

	u8         dbr_addr[0x40];

	u8         q_key[0x20];

2321
	u8         reserved_at_560[0x5];
2322
	u8         rq_type[0x3];
S
Saeed Mahameed 已提交
2323
	u8         srqn_rmpn_xrqn[0x18];
2324

2325
	u8         reserved_at_580[0x8];
2326 2327 2328 2329 2330 2331 2332 2333 2334
	u8         rmsn[0x18];

	u8         hw_sq_wqebb_counter[0x10];
	u8         sw_sq_wqebb_counter[0x10];

	u8         hw_rq_counter[0x20];

	u8         sw_rq_counter[0x20];

2335
	u8         reserved_at_600[0x20];
2336

2337
	u8         reserved_at_620[0xf];
2338 2339 2340 2341 2342 2343
	u8         cgs[0x1];
	u8         cs_req[0x8];
	u8         cs_res[0x8];

	u8         dc_access_key[0x40];

2344
	u8         reserved_at_680[0xc0];
2345 2346 2347 2348 2349
};

struct mlx5_ifc_roce_addr_layout_bits {
	u8         source_l3_address[16][0x8];

2350
	u8         reserved_at_80[0x3];
2351 2352 2353 2354 2355 2356
	u8         vlan_valid[0x1];
	u8         vlan_id[0xc];
	u8         source_mac_47_32[0x10];

	u8         source_mac_31_0[0x20];

2357
	u8         reserved_at_c0[0x14];
2358 2359 2360
	u8         roce_l3_type[0x4];
	u8         roce_version[0x8];

2361
	u8         reserved_at_e0[0x20];
2362 2363 2364 2365 2366 2367 2368 2369 2370
};

union mlx5_ifc_hca_cap_union_bits {
	struct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;
	struct mlx5_ifc_odp_cap_bits odp_cap;
	struct mlx5_ifc_atomic_caps_bits atomic_caps;
	struct mlx5_ifc_roce_cap_bits roce_cap;
	struct mlx5_ifc_per_protocol_networking_offload_caps_bits per_protocol_networking_offload_caps;
	struct mlx5_ifc_flow_table_nic_cap_bits flow_table_nic_cap;
2371
	struct mlx5_ifc_flow_table_eswitch_cap_bits flow_table_eswitch_cap;
2372
	struct mlx5_ifc_e_switch_cap_bits e_switch_cap;
2373
	struct mlx5_ifc_vector_calc_cap_bits vector_calc_cap;
S
Saeed Mahameed 已提交
2374
	struct mlx5_ifc_qos_cap_bits qos_cap;
2375
	struct mlx5_ifc_fpga_cap_bits fpga_cap;
2376
	u8         reserved_at_0[0x8000];
2377 2378 2379 2380 2381 2382
};

enum {
	MLX5_FLOW_CONTEXT_ACTION_ALLOW     = 0x1,
	MLX5_FLOW_CONTEXT_ACTION_DROP      = 0x2,
	MLX5_FLOW_CONTEXT_ACTION_FWD_DEST  = 0x4,
2383
	MLX5_FLOW_CONTEXT_ACTION_COUNT     = 0x8,
2384 2385
	MLX5_FLOW_CONTEXT_ACTION_ENCAP     = 0x10,
	MLX5_FLOW_CONTEXT_ACTION_DECAP     = 0x20,
2386
	MLX5_FLOW_CONTEXT_ACTION_MOD_HDR   = 0x40,
2387 2388 2389 2390 2391 2392 2393 2394 2395
	MLX5_FLOW_CONTEXT_ACTION_VLAN_POP  = 0x80,
	MLX5_FLOW_CONTEXT_ACTION_VLAN_PUSH = 0x100,
};

struct mlx5_ifc_vlan_bits {
	u8         ethtype[0x10];
	u8         prio[0x3];
	u8         cfi[0x1];
	u8         vid[0xc];
2396 2397 2398
};

struct mlx5_ifc_flow_context_bits {
2399
	struct mlx5_ifc_vlan_bits push_vlan;
2400 2401 2402

	u8         group_id[0x20];

2403
	u8         reserved_at_40[0x8];
2404 2405
	u8         flow_tag[0x18];

2406
	u8         reserved_at_60[0x10];
2407 2408
	u8         action[0x10];

2409
	u8         reserved_at_80[0x8];
2410 2411
	u8         destination_list_size[0x18];

2412 2413 2414
	u8         reserved_at_a0[0x8];
	u8         flow_counter_list_size[0x18];

2415 2416
	u8         encap_id[0x20];

2417 2418 2419
	u8         modify_header_id[0x20];

	u8         reserved_at_100[0x100];
2420 2421 2422

	struct mlx5_ifc_fte_match_param_bits match_value;

2423
	u8         reserved_at_1200[0x600];
2424

2425
	union mlx5_ifc_dest_format_struct_flow_counter_list_auto_bits destination[0];
2426 2427 2428 2429 2430 2431 2432 2433 2434 2435
};

enum {
	MLX5_XRC_SRQC_STATE_GOOD   = 0x0,
	MLX5_XRC_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_xrc_srqc_bits {
	u8         state[0x4];
	u8         log_xrc_srq_size[0x4];
2436
	u8         reserved_at_8[0x18];
2437 2438 2439

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2440
	u8         reserved_at_22[0x1];
2441 2442 2443 2444 2445 2446
	u8         rlky[0x1];
	u8         basic_cyclic_rcv_wqe[0x1];
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2447
	u8         reserved_at_46[0x2];
2448 2449
	u8         cqn[0x18];

2450
	u8         reserved_at_60[0x20];
2451 2452

	u8         user_index_equal_xrc_srqn[0x1];
2453
	u8         reserved_at_81[0x1];
2454 2455 2456
	u8         log_page_size[0x6];
	u8         user_index[0x18];

2457
	u8         reserved_at_a0[0x20];
2458

2459
	u8         reserved_at_c0[0x8];
2460 2461 2462 2463 2464
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2465
	u8         reserved_at_100[0x40];
2466 2467 2468 2469

	u8         db_record_addr_h[0x20];

	u8         db_record_addr_l[0x1e];
2470
	u8         reserved_at_17e[0x2];
2471

2472
	u8         reserved_at_180[0x80];
2473 2474
};

2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492
struct mlx5_ifc_vnic_diagnostic_statistics_bits {
	u8         counter_error_queues[0x20];

	u8         total_error_queues[0x20];

	u8         send_queue_priority_update_flow[0x20];

	u8         reserved_at_60[0x20];

	u8         nic_receive_steering_discard[0x40];

	u8         receive_discard_vport_down[0x40];

	u8         transmit_discard_vport_down[0x40];

	u8         reserved_at_140[0xec0];
};

2493 2494 2495 2496 2497 2498 2499
struct mlx5_ifc_traffic_counter_bits {
	u8         packets[0x40];

	u8         octets[0x40];
};

struct mlx5_ifc_tisc_bits {
2500 2501 2502 2503 2504
	u8         strict_lag_tx_port_affinity[0x1];
	u8         reserved_at_1[0x3];
	u8         lag_tx_port_affinity[0x04];

	u8         reserved_at_8[0x4];
2505
	u8         prio[0x4];
2506
	u8         reserved_at_10[0x10];
2507

2508
	u8         reserved_at_20[0x100];
2509

2510
	u8         reserved_at_120[0x8];
2511 2512
	u8         transport_domain[0x18];

2513 2514 2515
	u8         reserved_at_140[0x8];
	u8         underlay_qpn[0x18];
	u8         reserved_at_160[0x3a0];
2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528
};

enum {
	MLX5_TIRC_DISP_TYPE_DIRECT    = 0x0,
	MLX5_TIRC_DISP_TYPE_INDIRECT  = 0x1,
};

enum {
	MLX5_TIRC_LRO_ENABLE_MASK_IPV4_LRO  = 0x1,
	MLX5_TIRC_LRO_ENABLE_MASK_IPV6_LRO  = 0x2,
};

enum {
2529 2530 2531
	MLX5_RX_HASH_FN_NONE           = 0x0,
	MLX5_RX_HASH_FN_INVERTED_XOR8  = 0x1,
	MLX5_RX_HASH_FN_TOEPLITZ       = 0x2,
2532 2533 2534 2535 2536 2537 2538 2539
};

enum {
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_    = 0x1,
	MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST_  = 0x2,
};

struct mlx5_ifc_tirc_bits {
2540
	u8         reserved_at_0[0x20];
2541 2542

	u8         disp_type[0x4];
2543
	u8         reserved_at_24[0x1c];
2544

2545
	u8         reserved_at_40[0x40];
2546

2547
	u8         reserved_at_80[0x4];
2548 2549 2550 2551
	u8         lro_timeout_period_usecs[0x10];
	u8         lro_enable_mask[0x4];
	u8         lro_max_ip_payload_size[0x8];

2552
	u8         reserved_at_a0[0x40];
2553

2554
	u8         reserved_at_e0[0x8];
2555 2556 2557
	u8         inline_rqn[0x18];

	u8         rx_hash_symmetric[0x1];
2558
	u8         reserved_at_101[0x1];
2559
	u8         tunneled_offload_en[0x1];
2560
	u8         reserved_at_103[0x5];
2561 2562 2563
	u8         indirect_table[0x18];

	u8         rx_hash_fn[0x4];
2564
	u8         reserved_at_124[0x2];
2565 2566 2567 2568 2569 2570 2571 2572 2573
	u8         self_lb_block[0x2];
	u8         transport_domain[0x18];

	u8         rx_hash_toeplitz_key[10][0x20];

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_outer;

	struct mlx5_ifc_rx_hash_field_select_bits rx_hash_field_selector_inner;

2574
	u8         reserved_at_2c0[0x4c0];
2575 2576 2577 2578 2579 2580 2581 2582 2583 2584
};

enum {
	MLX5_SRQC_STATE_GOOD   = 0x0,
	MLX5_SRQC_STATE_ERROR  = 0x1,
};

struct mlx5_ifc_srqc_bits {
	u8         state[0x4];
	u8         log_srq_size[0x4];
2585
	u8         reserved_at_8[0x18];
2586 2587 2588

	u8         wq_signature[0x1];
	u8         cont_srq[0x1];
2589
	u8         reserved_at_22[0x1];
2590
	u8         rlky[0x1];
2591
	u8         reserved_at_24[0x1];
2592 2593 2594 2595
	u8         log_rq_stride[0x3];
	u8         xrcd[0x18];

	u8         page_offset[0x6];
2596
	u8         reserved_at_46[0x2];
2597 2598
	u8         cqn[0x18];

2599
	u8         reserved_at_60[0x20];
2600

2601
	u8         reserved_at_80[0x2];
2602
	u8         log_page_size[0x6];
2603
	u8         reserved_at_88[0x18];
2604

2605
	u8         reserved_at_a0[0x20];
2606

2607
	u8         reserved_at_c0[0x8];
2608 2609 2610 2611 2612
	u8         pd[0x18];

	u8         lwm[0x10];
	u8         wqe_cnt[0x10];

2613
	u8         reserved_at_100[0x40];
2614

2615
	u8         dbr_addr[0x40];
2616

2617
	u8         reserved_at_180[0x80];
2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630
};

enum {
	MLX5_SQC_STATE_RST  = 0x0,
	MLX5_SQC_STATE_RDY  = 0x1,
	MLX5_SQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_sqc_bits {
	u8         rlky[0x1];
	u8         cd_master[0x1];
	u8         fre[0x1];
	u8         flush_in_error_en[0x1];
2631
	u8         allow_multi_pkt_send_wqe[0x1];
2632
	u8	   min_wqe_inline_mode[0x3];
2633
	u8         state[0x4];
2634
	u8         reg_umr[0x1];
2635
	u8         allow_swp[0x1];
2636 2637
	u8         hairpin[0x1];
	u8         reserved_at_f[0x11];
2638

2639
	u8         reserved_at_20[0x8];
2640 2641
	u8         user_index[0x18];

2642
	u8         reserved_at_40[0x8];
2643 2644
	u8         cqn[0x18];

2645 2646 2647 2648 2649 2650 2651
	u8         reserved_at_60[0x8];
	u8         hairpin_peer_rq[0x18];

	u8         reserved_at_80[0x10];
	u8         hairpin_peer_vhca[0x10];

	u8         reserved_at_a0[0x50];
2652

S
Saeed Mahameed 已提交
2653
	u8         packet_pacing_rate_limit_index[0x10];
2654
	u8         tis_lst_sz[0x10];
2655
	u8         reserved_at_110[0x10];
2656

2657
	u8         reserved_at_120[0x40];
2658

2659
	u8         reserved_at_160[0x8];
2660 2661 2662 2663 2664
	u8         tis_num_0[0x18];

	struct mlx5_ifc_wq_bits wq;
};

2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688
enum {
	SCHEDULING_CONTEXT_ELEMENT_TYPE_TSAR = 0x0,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT = 0x1,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_VPORT_TC = 0x2,
	SCHEDULING_CONTEXT_ELEMENT_TYPE_PARA_VPORT_TC = 0x3,
};

struct mlx5_ifc_scheduling_context_bits {
	u8         element_type[0x8];
	u8         reserved_at_8[0x18];

	u8         element_attributes[0x20];

	u8         parent_element_id[0x20];

	u8         reserved_at_60[0x40];

	u8         bw_share[0x20];

	u8         max_average_bw[0x20];

	u8         reserved_at_e0[0x120];
};

2689
struct mlx5_ifc_rqtc_bits {
2690
	u8         reserved_at_0[0xa0];
2691

2692
	u8         reserved_at_a0[0x10];
2693 2694
	u8         rqt_max_size[0x10];

2695
	u8         reserved_at_c0[0x10];
2696 2697
	u8         rqt_actual_size[0x10];

2698
	u8         reserved_at_e0[0x6a0];
2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715

	struct mlx5_ifc_rq_num_bits rq_num[0];
};

enum {
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE  = 0x0,
	MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_RMP     = 0x1,
};

enum {
	MLX5_RQC_STATE_RST  = 0x0,
	MLX5_RQC_STATE_RDY  = 0x1,
	MLX5_RQC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rqc_bits {
	u8         rlky[0x1];
2716
	u8	   delay_drop_en[0x1];
2717
	u8         scatter_fcs[0x1];
2718 2719 2720
	u8         vsd[0x1];
	u8         mem_rq_type[0x4];
	u8         state[0x4];
2721
	u8         reserved_at_c[0x1];
2722
	u8         flush_in_error_en[0x1];
2723 2724
	u8         hairpin[0x1];
	u8         reserved_at_f[0x11];
2725

2726
	u8         reserved_at_20[0x8];
2727 2728
	u8         user_index[0x18];

2729
	u8         reserved_at_40[0x8];
2730 2731 2732
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
2733
	u8         reserved_at_68[0x18];
2734

2735
	u8         reserved_at_80[0x8];
2736 2737
	u8         rmpn[0x18];

2738 2739 2740 2741 2742 2743 2744
	u8         reserved_at_a0[0x8];
	u8         hairpin_peer_sq[0x18];

	u8         reserved_at_c0[0x10];
	u8         hairpin_peer_vhca[0x10];

	u8         reserved_at_e0[0xa0];
2745 2746 2747 2748 2749 2750 2751 2752 2753 2754

	struct mlx5_ifc_wq_bits wq;
};

enum {
	MLX5_RMPC_STATE_RDY  = 0x1,
	MLX5_RMPC_STATE_ERR  = 0x3,
};

struct mlx5_ifc_rmpc_bits {
2755
	u8         reserved_at_0[0x8];
2756
	u8         state[0x4];
2757
	u8         reserved_at_c[0x14];
2758 2759

	u8         basic_cyclic_rcv_wqe[0x1];
2760
	u8         reserved_at_21[0x1f];
2761

2762
	u8         reserved_at_40[0x140];
2763 2764 2765 2766 2767

	struct mlx5_ifc_wq_bits wq;
};

struct mlx5_ifc_nic_vport_context_bits {
2768 2769
	u8         reserved_at_0[0x5];
	u8         min_wqe_inline_mode[0x3];
2770 2771 2772
	u8         reserved_at_8[0x15];
	u8         disable_mc_local_lb[0x1];
	u8         disable_uc_local_lb[0x1];
2773 2774
	u8         roce_en[0x1];

2775
	u8         arm_change_event[0x1];
2776
	u8         reserved_at_21[0x1a];
2777 2778 2779 2780 2781
	u8         event_on_mtu[0x1];
	u8         event_on_promisc_change[0x1];
	u8         event_on_vlan_change[0x1];
	u8         event_on_mc_address_change[0x1];
	u8         event_on_uc_address_change[0x1];
2782

2783 2784 2785 2786 2787 2788
	u8         reserved_at_40[0xc];

	u8	   affiliation_criteria[0x4];
	u8	   affiliated_vhca_id[0x10];

	u8	   reserved_at_60[0xd0];
2789 2790 2791

	u8         mtu[0x10];

2792 2793 2794 2795
	u8         system_image_guid[0x40];
	u8         port_guid[0x40];
	u8         node_guid[0x40];

2796
	u8         reserved_at_200[0x140];
2797
	u8         qkey_violation_counter[0x10];
2798
	u8         reserved_at_350[0x430];
2799 2800 2801 2802

	u8         promisc_uc[0x1];
	u8         promisc_mc[0x1];
	u8         promisc_all[0x1];
2803
	u8         reserved_at_783[0x2];
2804
	u8         allowed_list_type[0x3];
2805
	u8         reserved_at_788[0xc];
2806 2807 2808 2809
	u8         allowed_list_size[0xc];

	struct mlx5_ifc_mac_address_layout_bits permanent_address;

2810
	u8         reserved_at_7e0[0x20];
2811 2812 2813 2814 2815 2816 2817 2818

	u8         current_uc_mac_address[0][0x40];
};

enum {
	MLX5_MKC_ACCESS_MODE_PA    = 0x0,
	MLX5_MKC_ACCESS_MODE_MTT   = 0x1,
	MLX5_MKC_ACCESS_MODE_KLMS  = 0x2,
2819
	MLX5_MKC_ACCESS_MODE_KSM   = 0x3,
2820
	MLX5_MKC_ACCESS_MODE_MEMIC = 0x5,
2821 2822 2823
};

struct mlx5_ifc_mkc_bits {
2824
	u8         reserved_at_0[0x1];
2825
	u8         free[0x1];
2826 2827 2828 2829 2830
	u8         reserved_at_2[0x1];
	u8         access_mode_4_2[0x3];
	u8         reserved_at_6[0x7];
	u8         relaxed_ordering_write[0x1];
	u8         reserved_at_e[0x1];
2831 2832 2833 2834 2835 2836 2837
	u8         small_fence_on_rdma_read_response[0x1];
	u8         umr_en[0x1];
	u8         a[0x1];
	u8         rw[0x1];
	u8         rr[0x1];
	u8         lw[0x1];
	u8         lr[0x1];
2838
	u8         access_mode_1_0[0x2];
2839
	u8         reserved_at_18[0x8];
2840 2841 2842 2843

	u8         qpn[0x18];
	u8         mkey_7_0[0x8];

2844
	u8         reserved_at_40[0x20];
2845 2846 2847 2848

	u8         length64[0x1];
	u8         bsf_en[0x1];
	u8         sync_umr[0x1];
2849
	u8         reserved_at_63[0x2];
2850
	u8         expected_sigerr_count[0x1];
2851
	u8         reserved_at_66[0x1];
2852 2853 2854 2855 2856 2857 2858 2859 2860
	u8         en_rinval[0x1];
	u8         pd[0x18];

	u8         start_addr[0x40];

	u8         len[0x40];

	u8         bsf_octword_size[0x20];

2861
	u8         reserved_at_120[0x80];
2862 2863 2864

	u8         translations_octword_size[0x20];

2865
	u8         reserved_at_1c0[0x1b];
2866 2867
	u8         log_page_size[0x5];

2868
	u8         reserved_at_1e0[0x20];
2869 2870 2871
};

struct mlx5_ifc_pkey_bits {
2872
	u8         reserved_at_0[0x10];
2873 2874 2875 2876 2877 2878 2879 2880 2881 2882
	u8         pkey[0x10];
};

struct mlx5_ifc_array128_auto_bits {
	u8         array128_auto[16][0x8];
};

struct mlx5_ifc_hca_vport_context_bits {
	u8         field_select[0x20];

2883
	u8         reserved_at_20[0xe0];
2884 2885 2886 2887 2888

	u8         sm_virt_aware[0x1];
	u8         has_smi[0x1];
	u8         has_raw[0x1];
	u8         grh_required[0x1];
2889
	u8         reserved_at_104[0xc];
2890 2891 2892
	u8         port_physical_state[0x4];
	u8         vport_state_policy[0x4];
	u8         port_state[0x4];
2893 2894
	u8         vport_state[0x4];

2895
	u8         reserved_at_120[0x20];
2896 2897

	u8         system_image_guid[0x40];
2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910

	u8         port_guid[0x40];

	u8         node_guid[0x40];

	u8         cap_mask1[0x20];

	u8         cap_mask1_field_select[0x20];

	u8         cap_mask2[0x20];

	u8         cap_mask2_field_select[0x20];

2911
	u8         reserved_at_280[0x80];
2912 2913

	u8         lid[0x10];
2914
	u8         reserved_at_310[0x4];
2915 2916 2917 2918 2919 2920
	u8         init_type_reply[0x4];
	u8         lmc[0x3];
	u8         subnet_timeout[0x5];

	u8         sm_lid[0x10];
	u8         sm_sl[0x4];
2921
	u8         reserved_at_334[0xc];
2922 2923 2924 2925

	u8         qkey_violation_counter[0x10];
	u8         pkey_violation_counter[0x10];

2926
	u8         reserved_at_360[0xca0];
2927 2928
};

2929
struct mlx5_ifc_esw_vport_context_bits {
2930
	u8         reserved_at_0[0x3];
2931 2932 2933 2934
	u8         vport_svlan_strip[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_insert[0x2];
2935
	u8         reserved_at_8[0x18];
2936

2937
	u8         reserved_at_20[0x20];
2938 2939 2940 2941 2942 2943 2944 2945

	u8         svlan_cfi[0x1];
	u8         svlan_pcp[0x3];
	u8         svlan_id[0xc];
	u8         cvlan_cfi[0x1];
	u8         cvlan_pcp[0x3];
	u8         cvlan_id[0xc];

2946
	u8         reserved_at_60[0x7a0];
2947 2948
};

2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960
enum {
	MLX5_EQC_STATUS_OK                = 0x0,
	MLX5_EQC_STATUS_EQ_WRITE_FAILURE  = 0xa,
};

enum {
	MLX5_EQC_ST_ARMED  = 0x9,
	MLX5_EQC_ST_FIRED  = 0xa,
};

struct mlx5_ifc_eqc_bits {
	u8         status[0x4];
2961
	u8         reserved_at_4[0x9];
2962 2963
	u8         ec[0x1];
	u8         oi[0x1];
2964
	u8         reserved_at_f[0x5];
2965
	u8         st[0x4];
2966
	u8         reserved_at_18[0x8];
2967

2968
	u8         reserved_at_20[0x20];
2969

2970
	u8         reserved_at_40[0x14];
2971
	u8         page_offset[0x6];
2972
	u8         reserved_at_5a[0x6];
2973

2974
	u8         reserved_at_60[0x3];
2975 2976 2977
	u8         log_eq_size[0x5];
	u8         uar_page[0x18];

2978
	u8         reserved_at_80[0x20];
2979

2980
	u8         reserved_at_a0[0x18];
2981 2982
	u8         intr[0x8];

2983
	u8         reserved_at_c0[0x3];
2984
	u8         log_page_size[0x5];
2985
	u8         reserved_at_c8[0x18];
2986

2987
	u8         reserved_at_e0[0x60];
2988

2989
	u8         reserved_at_140[0x8];
2990 2991
	u8         consumer_counter[0x18];

2992
	u8         reserved_at_160[0x8];
2993 2994
	u8         producer_counter[0x18];

2995
	u8         reserved_at_180[0x80];
2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018
};

enum {
	MLX5_DCTC_STATE_ACTIVE    = 0x0,
	MLX5_DCTC_STATE_DRAINING  = 0x1,
	MLX5_DCTC_STATE_DRAINED   = 0x2,
};

enum {
	MLX5_DCTC_CS_RES_DISABLE    = 0x0,
	MLX5_DCTC_CS_RES_NA         = 0x1,
	MLX5_DCTC_CS_RES_UP_TO_64B  = 0x2,
};

enum {
	MLX5_DCTC_MTU_256_BYTES  = 0x1,
	MLX5_DCTC_MTU_512_BYTES  = 0x2,
	MLX5_DCTC_MTU_1K_BYTES   = 0x3,
	MLX5_DCTC_MTU_2K_BYTES   = 0x4,
	MLX5_DCTC_MTU_4K_BYTES   = 0x5,
};

struct mlx5_ifc_dctc_bits {
3019
	u8         reserved_at_0[0x4];
3020
	u8         state[0x4];
3021
	u8         reserved_at_8[0x18];
3022

3023
	u8         reserved_at_20[0x8];
3024 3025
	u8         user_index[0x18];

3026
	u8         reserved_at_40[0x8];
3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037
	u8         cqn[0x18];

	u8         counter_set_id[0x8];
	u8         atomic_mode[0x4];
	u8         rre[0x1];
	u8         rwe[0x1];
	u8         rae[0x1];
	u8         atomic_like_write_en[0x1];
	u8         latency_sensitive[0x1];
	u8         rlky[0x1];
	u8         free_ar[0x1];
3038
	u8         reserved_at_73[0xd];
3039

3040
	u8         reserved_at_80[0x8];
3041
	u8         cs_res[0x8];
3042
	u8         reserved_at_90[0x3];
3043
	u8         min_rnr_nak[0x5];
3044
	u8         reserved_at_98[0x8];
3045

3046
	u8         reserved_at_a0[0x8];
S
Saeed Mahameed 已提交
3047
	u8         srqn_xrqn[0x18];
3048

3049
	u8         reserved_at_c0[0x8];
3050 3051 3052
	u8         pd[0x18];

	u8         tclass[0x8];
3053
	u8         reserved_at_e8[0x4];
3054 3055 3056 3057
	u8         flow_label[0x14];

	u8         dc_access_key[0x40];

3058
	u8         reserved_at_140[0x5];
3059 3060 3061 3062
	u8         mtu[0x3];
	u8         port[0x8];
	u8         pkey_index[0x10];

3063
	u8         reserved_at_160[0x8];
3064
	u8         my_addr_index[0x8];
3065
	u8         reserved_at_170[0x8];
3066 3067 3068 3069
	u8         hop_limit[0x8];

	u8         dc_access_key_violation_count[0x20];

3070
	u8         reserved_at_1a0[0x14];
3071 3072 3073 3074 3075
	u8         dei_cfi[0x1];
	u8         eth_prio[0x3];
	u8         ecn[0x2];
	u8         dscp[0x6];

3076
	u8         reserved_at_1c0[0x40];
3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095
};

enum {
	MLX5_CQC_STATUS_OK             = 0x0,
	MLX5_CQC_STATUS_CQ_OVERFLOW    = 0x9,
	MLX5_CQC_STATUS_CQ_WRITE_FAIL  = 0xa,
};

enum {
	MLX5_CQC_CQE_SZ_64_BYTES   = 0x0,
	MLX5_CQC_CQE_SZ_128_BYTES  = 0x1,
};

enum {
	MLX5_CQC_ST_SOLICITED_NOTIFICATION_REQUEST_ARMED  = 0x6,
	MLX5_CQC_ST_NOTIFICATION_REQUEST_ARMED            = 0x9,
	MLX5_CQC_ST_FIRED                                 = 0xa,
};

3096 3097 3098
enum {
	MLX5_CQ_PERIOD_MODE_START_FROM_EQE = 0x0,
	MLX5_CQ_PERIOD_MODE_START_FROM_CQE = 0x1,
S
Saeed Mahameed 已提交
3099
	MLX5_CQ_PERIOD_NUM_MODES
3100 3101
};

3102 3103
struct mlx5_ifc_cqc_bits {
	u8         status[0x4];
3104
	u8         reserved_at_4[0x4];
3105 3106
	u8         cqe_sz[0x3];
	u8         cc[0x1];
3107
	u8         reserved_at_c[0x1];
3108 3109
	u8         scqe_break_moderation_en[0x1];
	u8         oi[0x1];
3110 3111
	u8         cq_period_mode[0x2];
	u8         cqe_comp_en[0x1];
3112 3113
	u8         mini_cqe_res_format[0x2];
	u8         st[0x4];
3114
	u8         reserved_at_18[0x8];
3115

3116
	u8         reserved_at_20[0x20];
3117

3118
	u8         reserved_at_40[0x14];
3119
	u8         page_offset[0x6];
3120
	u8         reserved_at_5a[0x6];
3121

3122
	u8         reserved_at_60[0x3];
3123 3124 3125
	u8         log_cq_size[0x5];
	u8         uar_page[0x18];

3126
	u8         reserved_at_80[0x4];
3127 3128 3129
	u8         cq_period[0xc];
	u8         cq_max_count[0x10];

3130
	u8         reserved_at_a0[0x18];
3131 3132
	u8         c_eqn[0x8];

3133
	u8         reserved_at_c0[0x3];
3134
	u8         log_page_size[0x5];
3135
	u8         reserved_at_c8[0x18];
3136

3137
	u8         reserved_at_e0[0x20];
3138

3139
	u8         reserved_at_100[0x8];
3140 3141
	u8         last_notified_index[0x18];

3142
	u8         reserved_at_120[0x8];
3143 3144
	u8         last_solicit_index[0x18];

3145
	u8         reserved_at_140[0x8];
3146 3147
	u8         consumer_counter[0x18];

3148
	u8         reserved_at_160[0x8];
3149 3150
	u8         producer_counter[0x18];

3151
	u8         reserved_at_180[0x40];
3152 3153 3154 3155 3156 3157 3158 3159

	u8         dbr_addr[0x40];
};

union mlx5_ifc_cong_control_roce_ecn_auto_bits {
	struct mlx5_ifc_cong_control_802_1qau_rp_bits cong_control_802_1qau_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_rp_bits cong_control_r_roce_ecn_rp;
	struct mlx5_ifc_cong_control_r_roce_ecn_np_bits cong_control_r_roce_ecn_np;
3160
	u8         reserved_at_0[0x800];
3161 3162 3163
};

struct mlx5_ifc_query_adapter_param_block_bits {
3164
	u8         reserved_at_0[0xc0];
3165

3166
	u8         reserved_at_c0[0x8];
3167 3168
	u8         ieee_vendor_id[0x18];

3169
	u8         reserved_at_e0[0x10];
3170 3171 3172 3173 3174 3175 3176
	u8         vsd_vendor_id[0x10];

	u8         vsd[208][0x8];

	u8         vsd_contd_psid[16][0x8];
};

S
Saeed Mahameed 已提交
3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219
enum {
	MLX5_XRQC_STATE_GOOD   = 0x0,
	MLX5_XRQC_STATE_ERROR  = 0x1,
};

enum {
	MLX5_XRQC_TOPOLOGY_NO_SPECIAL_TOPOLOGY = 0x0,
	MLX5_XRQC_TOPOLOGY_TAG_MATCHING        = 0x1,
};

enum {
	MLX5_XRQC_OFFLOAD_RNDV = 0x1,
};

struct mlx5_ifc_tag_matching_topology_context_bits {
	u8         log_matching_list_sz[0x4];
	u8         reserved_at_4[0xc];
	u8         append_next_index[0x10];

	u8         sw_phase_cnt[0x10];
	u8         hw_phase_cnt[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_xrqc_bits {
	u8         state[0x4];
	u8         rlkey[0x1];
	u8         reserved_at_5[0xf];
	u8         topology[0x4];
	u8         reserved_at_18[0x4];
	u8         offload[0x4];

	u8         reserved_at_20[0x8];
	u8         user_index[0x18];

	u8         reserved_at_40[0x8];
	u8         cqn[0x18];

	u8         reserved_at_60[0xa0];

	struct mlx5_ifc_tag_matching_topology_context_bits tag_matching_topology_context;

3220
	u8         reserved_at_180[0x280];
S
Saeed Mahameed 已提交
3221 3222 3223 3224

	struct mlx5_ifc_wq_bits wq;
};

3225 3226 3227
union mlx5_ifc_modify_field_select_resize_field_select_auto_bits {
	struct mlx5_ifc_modify_field_select_bits modify_field_select;
	struct mlx5_ifc_resize_field_select_bits resize_field_select;
3228
	u8         reserved_at_0[0x20];
3229 3230 3231 3232 3233 3234
};

union mlx5_ifc_field_select_802_1_r_roce_auto_bits {
	struct mlx5_ifc_field_select_802_1qau_rp_bits field_select_802_1qau_rp;
	struct mlx5_ifc_field_select_r_roce_rp_bits field_select_r_roce_rp;
	struct mlx5_ifc_field_select_r_roce_np_bits field_select_r_roce_np;
3235
	u8         reserved_at_0[0x20];
3236 3237 3238 3239 3240 3241 3242 3243 3244 3245
};

union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
3246
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
3247
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
3248
	struct mlx5_ifc_phys_layer_statistical_cntrs_bits phys_layer_statistical_cntrs;
3249
	u8         reserved_at_0[0x7c0];
3250 3251
};

3252 3253 3254 3255 3256
union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits {
	struct mlx5_ifc_pcie_perf_cntrs_grp_data_layout_bits pcie_perf_cntrs_grp_data_layout;
	u8         reserved_at_0[0x7c0];
};

3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269
union mlx5_ifc_event_auto_bits {
	struct mlx5_ifc_comp_event_bits comp_event;
	struct mlx5_ifc_dct_events_bits dct_events;
	struct mlx5_ifc_qp_events_bits qp_events;
	struct mlx5_ifc_wqe_associated_page_fault_event_bits wqe_associated_page_fault_event;
	struct mlx5_ifc_rdma_page_fault_event_bits rdma_page_fault_event;
	struct mlx5_ifc_cq_error_bits cq_error;
	struct mlx5_ifc_dropped_packet_logged_bits dropped_packet_logged;
	struct mlx5_ifc_port_state_change_event_bits port_state_change_event;
	struct mlx5_ifc_gpio_event_bits gpio_event;
	struct mlx5_ifc_db_bf_congestion_event_bits db_bf_congestion_event;
	struct mlx5_ifc_stall_vl_event_bits stall_vl_event;
	struct mlx5_ifc_cmd_inter_comp_event_bits cmd_inter_comp_event;
3270
	u8         reserved_at_0[0xe0];
3271 3272 3273
};

struct mlx5_ifc_health_buffer_bits {
3274
	u8         reserved_at_0[0x100];
3275 3276 3277 3278 3279

	u8         assert_existptr[0x20];

	u8         assert_callra[0x20];

3280
	u8         reserved_at_140[0x40];
3281 3282 3283 3284 3285

	u8         fw_version[0x20];

	u8         hw_id[0x20];

3286
	u8         reserved_at_1c0[0x20];
3287 3288 3289 3290 3291 3292 3293 3294

	u8         irisc_index[0x8];
	u8         synd[0x8];
	u8         ext_synd[0x10];
};

struct mlx5_ifc_register_loopback_control_bits {
	u8         no_lb[0x1];
3295
	u8         reserved_at_1[0x7];
3296
	u8         port[0x8];
3297
	u8         reserved_at_10[0x10];
3298

3299
	u8         reserved_at_20[0x60];
3300 3301
};

3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324
struct mlx5_ifc_vport_tc_element_bits {
	u8         traffic_class[0x4];
	u8         reserved_at_4[0xc];
	u8         vport_number[0x10];
};

struct mlx5_ifc_vport_element_bits {
	u8         reserved_at_0[0x10];
	u8         vport_number[0x10];
};

enum {
	TSAR_ELEMENT_TSAR_TYPE_DWRR = 0x0,
	TSAR_ELEMENT_TSAR_TYPE_ROUND_ROBIN = 0x1,
	TSAR_ELEMENT_TSAR_TYPE_ETS = 0x2,
};

struct mlx5_ifc_tsar_element_bits {
	u8         reserved_at_0[0x8];
	u8         tsar_type[0x8];
	u8         reserved_at_10[0x10];
};

3325 3326 3327 3328 3329
enum {
	MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_SUCCESS = 0x0,
	MLX5_TEARDOWN_HCA_OUT_FORCE_STATE_FAIL = 0x1,
};

3330 3331
struct mlx5_ifc_teardown_hca_out_bits {
	u8         status[0x8];
3332
	u8         reserved_at_8[0x18];
3333 3334 3335

	u8         syndrome[0x20];

3336 3337 3338
	u8         reserved_at_40[0x3f];

	u8         force_state[0x1];
3339 3340 3341 3342
};

enum {
	MLX5_TEARDOWN_HCA_IN_PROFILE_GRACEFUL_CLOSE  = 0x0,
3343
	MLX5_TEARDOWN_HCA_IN_PROFILE_FORCE_CLOSE     = 0x1,
3344 3345 3346 3347
};

struct mlx5_ifc_teardown_hca_in_bits {
	u8         opcode[0x10];
3348
	u8         reserved_at_10[0x10];
3349

3350
	u8         reserved_at_20[0x10];
3351 3352
	u8         op_mod[0x10];

3353
	u8         reserved_at_40[0x10];
3354 3355
	u8         profile[0x10];

3356
	u8         reserved_at_60[0x20];
3357 3358 3359 3360
};

struct mlx5_ifc_sqerr2rts_qp_out_bits {
	u8         status[0x8];
3361
	u8         reserved_at_8[0x18];
3362 3363 3364

	u8         syndrome[0x20];

3365
	u8         reserved_at_40[0x40];
3366 3367 3368 3369
};

struct mlx5_ifc_sqerr2rts_qp_in_bits {
	u8         opcode[0x10];
3370
	u8         reserved_at_10[0x10];
3371

3372
	u8         reserved_at_20[0x10];
3373 3374
	u8         op_mod[0x10];

3375
	u8         reserved_at_40[0x8];
3376 3377
	u8         qpn[0x18];

3378
	u8         reserved_at_60[0x20];
3379 3380 3381

	u8         opt_param_mask[0x20];

3382
	u8         reserved_at_a0[0x20];
3383 3384 3385

	struct mlx5_ifc_qpc_bits qpc;

3386
	u8         reserved_at_800[0x80];
3387 3388 3389 3390
};

struct mlx5_ifc_sqd2rts_qp_out_bits {
	u8         status[0x8];
3391
	u8         reserved_at_8[0x18];
3392 3393 3394

	u8         syndrome[0x20];

3395
	u8         reserved_at_40[0x40];
3396 3397 3398 3399
};

struct mlx5_ifc_sqd2rts_qp_in_bits {
	u8         opcode[0x10];
3400
	u8         reserved_at_10[0x10];
3401

3402
	u8         reserved_at_20[0x10];
3403 3404
	u8         op_mod[0x10];

3405
	u8         reserved_at_40[0x8];
3406 3407
	u8         qpn[0x18];

3408
	u8         reserved_at_60[0x20];
3409 3410 3411

	u8         opt_param_mask[0x20];

3412
	u8         reserved_at_a0[0x20];
3413 3414 3415

	struct mlx5_ifc_qpc_bits qpc;

3416
	u8         reserved_at_800[0x80];
3417 3418 3419 3420
};

struct mlx5_ifc_set_roce_address_out_bits {
	u8         status[0x8];
3421
	u8         reserved_at_8[0x18];
3422 3423 3424

	u8         syndrome[0x20];

3425
	u8         reserved_at_40[0x40];
3426 3427 3428 3429
};

struct mlx5_ifc_set_roce_address_in_bits {
	u8         opcode[0x10];
3430
	u8         reserved_at_10[0x10];
3431

3432
	u8         reserved_at_20[0x10];
3433 3434 3435
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
3436 3437
	u8         reserved_at_50[0xc];
	u8	   vhca_port_num[0x4];
3438

3439
	u8         reserved_at_60[0x20];
3440 3441 3442 3443 3444 3445

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_set_mad_demux_out_bits {
	u8         status[0x8];
3446
	u8         reserved_at_8[0x18];
3447 3448 3449

	u8         syndrome[0x20];

3450
	u8         reserved_at_40[0x40];
3451 3452 3453 3454 3455 3456 3457 3458 3459
};

enum {
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_PASS_ALL   = 0x0,
	MLX5_SET_MAD_DEMUX_IN_DEMUX_MODE_SELECTIVE  = 0x2,
};

struct mlx5_ifc_set_mad_demux_in_bits {
	u8         opcode[0x10];
3460
	u8         reserved_at_10[0x10];
3461

3462
	u8         reserved_at_20[0x10];
3463 3464
	u8         op_mod[0x10];

3465
	u8         reserved_at_40[0x20];
3466

3467
	u8         reserved_at_60[0x6];
3468
	u8         demux_mode[0x2];
3469
	u8         reserved_at_68[0x18];
3470 3471 3472 3473
};

struct mlx5_ifc_set_l2_table_entry_out_bits {
	u8         status[0x8];
3474
	u8         reserved_at_8[0x18];
3475 3476 3477

	u8         syndrome[0x20];

3478
	u8         reserved_at_40[0x40];
3479 3480 3481 3482
};

struct mlx5_ifc_set_l2_table_entry_in_bits {
	u8         opcode[0x10];
3483
	u8         reserved_at_10[0x10];
3484

3485
	u8         reserved_at_20[0x10];
3486 3487
	u8         op_mod[0x10];

3488
	u8         reserved_at_40[0x60];
3489

3490
	u8         reserved_at_a0[0x8];
3491 3492
	u8         table_index[0x18];

3493
	u8         reserved_at_c0[0x20];
3494

3495
	u8         reserved_at_e0[0x13];
3496 3497 3498 3499 3500
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

3501
	u8         reserved_at_140[0xc0];
3502 3503 3504 3505
};

struct mlx5_ifc_set_issi_out_bits {
	u8         status[0x8];
3506
	u8         reserved_at_8[0x18];
3507 3508 3509

	u8         syndrome[0x20];

3510
	u8         reserved_at_40[0x40];
3511 3512 3513 3514
};

struct mlx5_ifc_set_issi_in_bits {
	u8         opcode[0x10];
3515
	u8         reserved_at_10[0x10];
3516

3517
	u8         reserved_at_20[0x10];
3518 3519
	u8         op_mod[0x10];

3520
	u8         reserved_at_40[0x10];
3521 3522
	u8         current_issi[0x10];

3523
	u8         reserved_at_60[0x20];
3524 3525 3526 3527
};

struct mlx5_ifc_set_hca_cap_out_bits {
	u8         status[0x8];
3528
	u8         reserved_at_8[0x18];
3529 3530 3531

	u8         syndrome[0x20];

3532
	u8         reserved_at_40[0x40];
3533 3534 3535 3536
};

struct mlx5_ifc_set_hca_cap_in_bits {
	u8         opcode[0x10];
3537
	u8         reserved_at_10[0x10];
3538

3539
	u8         reserved_at_20[0x10];
3540 3541
	u8         op_mod[0x10];

3542
	u8         reserved_at_40[0x40];
3543 3544 3545 3546

	union mlx5_ifc_hca_cap_union_bits capability;
};

3547 3548 3549 3550 3551 3552 3553
enum {
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_ACTION    = 0x0,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_TAG  = 0x1,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_DESTINATION_LIST    = 0x2,
	MLX5_SET_FTE_MODIFY_ENABLE_MASK_FLOW_COUNTERS    = 0x3
};

3554 3555
struct mlx5_ifc_set_fte_out_bits {
	u8         status[0x8];
3556
	u8         reserved_at_8[0x18];
3557 3558 3559

	u8         syndrome[0x20];

3560
	u8         reserved_at_40[0x40];
3561 3562 3563 3564
};

struct mlx5_ifc_set_fte_in_bits {
	u8         opcode[0x10];
3565
	u8         reserved_at_10[0x10];
3566

3567
	u8         reserved_at_20[0x10];
3568 3569
	u8         op_mod[0x10];

3570 3571 3572 3573 3574
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
3575 3576

	u8         table_type[0x8];
3577
	u8         reserved_at_88[0x18];
3578

3579
	u8         reserved_at_a0[0x8];
3580 3581
	u8         table_id[0x18];

3582
	u8         reserved_at_c0[0x18];
3583 3584
	u8         modify_enable_mask[0x8];

3585
	u8         reserved_at_e0[0x20];
3586 3587 3588

	u8         flow_index[0x20];

3589
	u8         reserved_at_120[0xe0];
3590 3591 3592 3593 3594 3595

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_rts2rts_qp_out_bits {
	u8         status[0x8];
3596
	u8         reserved_at_8[0x18];
3597 3598 3599

	u8         syndrome[0x20];

3600
	u8         reserved_at_40[0x40];
3601 3602 3603 3604
};

struct mlx5_ifc_rts2rts_qp_in_bits {
	u8         opcode[0x10];
3605
	u8         reserved_at_10[0x10];
3606

3607
	u8         reserved_at_20[0x10];
3608 3609
	u8         op_mod[0x10];

3610
	u8         reserved_at_40[0x8];
3611 3612
	u8         qpn[0x18];

3613
	u8         reserved_at_60[0x20];
3614 3615 3616

	u8         opt_param_mask[0x20];

3617
	u8         reserved_at_a0[0x20];
3618 3619 3620

	struct mlx5_ifc_qpc_bits qpc;

3621
	u8         reserved_at_800[0x80];
3622 3623 3624 3625
};

struct mlx5_ifc_rtr2rts_qp_out_bits {
	u8         status[0x8];
3626
	u8         reserved_at_8[0x18];
3627 3628 3629

	u8         syndrome[0x20];

3630
	u8         reserved_at_40[0x40];
3631 3632 3633 3634
};

struct mlx5_ifc_rtr2rts_qp_in_bits {
	u8         opcode[0x10];
3635
	u8         reserved_at_10[0x10];
3636

3637
	u8         reserved_at_20[0x10];
3638 3639
	u8         op_mod[0x10];

3640
	u8         reserved_at_40[0x8];
3641 3642
	u8         qpn[0x18];

3643
	u8         reserved_at_60[0x20];
3644 3645 3646

	u8         opt_param_mask[0x20];

3647
	u8         reserved_at_a0[0x20];
3648 3649 3650

	struct mlx5_ifc_qpc_bits qpc;

3651
	u8         reserved_at_800[0x80];
3652 3653 3654 3655
};

struct mlx5_ifc_rst2init_qp_out_bits {
	u8         status[0x8];
3656
	u8         reserved_at_8[0x18];
3657 3658 3659

	u8         syndrome[0x20];

3660
	u8         reserved_at_40[0x40];
3661 3662 3663 3664
};

struct mlx5_ifc_rst2init_qp_in_bits {
	u8         opcode[0x10];
3665
	u8         reserved_at_10[0x10];
3666

3667
	u8         reserved_at_20[0x10];
3668 3669
	u8         op_mod[0x10];

3670
	u8         reserved_at_40[0x8];
3671 3672
	u8         qpn[0x18];

3673
	u8         reserved_at_60[0x20];
3674 3675 3676

	u8         opt_param_mask[0x20];

3677
	u8         reserved_at_a0[0x20];
3678 3679 3680

	struct mlx5_ifc_qpc_bits qpc;

3681
	u8         reserved_at_800[0x80];
3682 3683
};

S
Saeed Mahameed 已提交
3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707
struct mlx5_ifc_query_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_xrqc_bits xrq_context;
};

struct mlx5_ifc_query_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

3708 3709
struct mlx5_ifc_query_xrc_srq_out_bits {
	u8         status[0x8];
3710
	u8         reserved_at_8[0x18];
3711 3712 3713

	u8         syndrome[0x20];

3714
	u8         reserved_at_40[0x40];
3715 3716 3717

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

3718
	u8         reserved_at_280[0x600];
3719 3720 3721 3722 3723 3724

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_xrc_srq_in_bits {
	u8         opcode[0x10];
3725
	u8         reserved_at_10[0x10];
3726

3727
	u8         reserved_at_20[0x10];
3728 3729
	u8         op_mod[0x10];

3730
	u8         reserved_at_40[0x8];
3731 3732
	u8         xrc_srqn[0x18];

3733
	u8         reserved_at_60[0x20];
3734 3735 3736 3737 3738 3739 3740 3741 3742
};

enum {
	MLX5_QUERY_VPORT_STATE_OUT_STATE_DOWN  = 0x0,
	MLX5_QUERY_VPORT_STATE_OUT_STATE_UP    = 0x1,
};

struct mlx5_ifc_query_vport_state_out_bits {
	u8         status[0x8];
3743
	u8         reserved_at_8[0x18];
3744 3745 3746

	u8         syndrome[0x20];

3747
	u8         reserved_at_40[0x20];
3748

3749
	u8         reserved_at_60[0x18];
3750 3751 3752 3753 3754 3755
	u8         admin_state[0x4];
	u8         state[0x4];
};

enum {
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_VNIC_VPORT  = 0x0,
3756
	MLX5_QUERY_VPORT_STATE_IN_OP_MOD_ESW_VPORT   = 0x1,
3757 3758 3759 3760
};

struct mlx5_ifc_query_vport_state_in_bits {
	u8         opcode[0x10];
3761
	u8         reserved_at_10[0x10];
3762

3763
	u8         reserved_at_20[0x10];
3764 3765 3766
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3767
	u8         reserved_at_41[0xf];
3768 3769
	u8         vport_number[0x10];

3770
	u8         reserved_at_60[0x20];
3771 3772
};

3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801
struct mlx5_ifc_query_vnic_env_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_vnic_diagnostic_statistics_bits vport_env;
};

enum {
	MLX5_QUERY_VNIC_ENV_IN_OP_MOD_VPORT_DIAG_STATISTICS  = 0x0,
};

struct mlx5_ifc_query_vnic_env_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
};

3802 3803
struct mlx5_ifc_query_vport_counter_out_bits {
	u8         status[0x8];
3804
	u8         reserved_at_8[0x18];
3805 3806 3807

	u8         syndrome[0x20];

3808
	u8         reserved_at_40[0x40];
3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833

	struct mlx5_ifc_traffic_counter_bits received_errors;

	struct mlx5_ifc_traffic_counter_bits transmit_errors;

	struct mlx5_ifc_traffic_counter_bits received_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_unicast;

	struct mlx5_ifc_traffic_counter_bits received_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_ib_multicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_broadcast;

	struct mlx5_ifc_traffic_counter_bits received_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_unicast;

	struct mlx5_ifc_traffic_counter_bits received_eth_multicast;

	struct mlx5_ifc_traffic_counter_bits transmitted_eth_multicast;

3834
	u8         reserved_at_680[0xa00];
3835 3836 3837 3838 3839 3840 3841 3842
};

enum {
	MLX5_QUERY_VPORT_COUNTER_IN_OP_MOD_VPORT_COUNTERS  = 0x0,
};

struct mlx5_ifc_query_vport_counter_in_bits {
	u8         opcode[0x10];
3843
	u8         reserved_at_10[0x10];
3844

3845
	u8         reserved_at_20[0x10];
3846 3847 3848
	u8         op_mod[0x10];

	u8         other_vport[0x1];
3849 3850
	u8         reserved_at_41[0xb];
	u8	   port_num[0x4];
3851 3852
	u8         vport_number[0x10];

3853
	u8         reserved_at_60[0x60];
3854 3855

	u8         clear[0x1];
3856
	u8         reserved_at_c1[0x1f];
3857

3858
	u8         reserved_at_e0[0x20];
3859 3860 3861 3862
};

struct mlx5_ifc_query_tis_out_bits {
	u8         status[0x8];
3863
	u8         reserved_at_8[0x18];
3864 3865 3866

	u8         syndrome[0x20];

3867
	u8         reserved_at_40[0x40];
3868 3869 3870 3871 3872 3873

	struct mlx5_ifc_tisc_bits tis_context;
};

struct mlx5_ifc_query_tis_in_bits {
	u8         opcode[0x10];
3874
	u8         reserved_at_10[0x10];
3875

3876
	u8         reserved_at_20[0x10];
3877 3878
	u8         op_mod[0x10];

3879
	u8         reserved_at_40[0x8];
3880 3881
	u8         tisn[0x18];

3882
	u8         reserved_at_60[0x20];
3883 3884 3885 3886
};

struct mlx5_ifc_query_tir_out_bits {
	u8         status[0x8];
3887
	u8         reserved_at_8[0x18];
3888 3889 3890

	u8         syndrome[0x20];

3891
	u8         reserved_at_40[0xc0];
3892 3893 3894 3895 3896 3897

	struct mlx5_ifc_tirc_bits tir_context;
};

struct mlx5_ifc_query_tir_in_bits {
	u8         opcode[0x10];
3898
	u8         reserved_at_10[0x10];
3899

3900
	u8         reserved_at_20[0x10];
3901 3902
	u8         op_mod[0x10];

3903
	u8         reserved_at_40[0x8];
3904 3905
	u8         tirn[0x18];

3906
	u8         reserved_at_60[0x20];
3907 3908 3909 3910
};

struct mlx5_ifc_query_srq_out_bits {
	u8         status[0x8];
3911
	u8         reserved_at_8[0x18];
3912 3913 3914

	u8         syndrome[0x20];

3915
	u8         reserved_at_40[0x40];
3916 3917 3918

	struct mlx5_ifc_srqc_bits srq_context_entry;

3919
	u8         reserved_at_280[0x600];
3920 3921 3922 3923 3924 3925

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_srq_in_bits {
	u8         opcode[0x10];
3926
	u8         reserved_at_10[0x10];
3927

3928
	u8         reserved_at_20[0x10];
3929 3930
	u8         op_mod[0x10];

3931
	u8         reserved_at_40[0x8];
3932 3933
	u8         srqn[0x18];

3934
	u8         reserved_at_60[0x20];
3935 3936 3937 3938
};

struct mlx5_ifc_query_sq_out_bits {
	u8         status[0x8];
3939
	u8         reserved_at_8[0x18];
3940 3941 3942

	u8         syndrome[0x20];

3943
	u8         reserved_at_40[0xc0];
3944 3945 3946 3947 3948 3949

	struct mlx5_ifc_sqc_bits sq_context;
};

struct mlx5_ifc_query_sq_in_bits {
	u8         opcode[0x10];
3950
	u8         reserved_at_10[0x10];
3951

3952
	u8         reserved_at_20[0x10];
3953 3954
	u8         op_mod[0x10];

3955
	u8         reserved_at_40[0x8];
3956 3957
	u8         sqn[0x18];

3958
	u8         reserved_at_60[0x20];
3959 3960 3961 3962
};

struct mlx5_ifc_query_special_contexts_out_bits {
	u8         status[0x8];
3963
	u8         reserved_at_8[0x18];
3964 3965 3966

	u8         syndrome[0x20];

3967
	u8         dump_fill_mkey[0x20];
3968 3969

	u8         resd_lkey[0x20];
3970 3971 3972 3973

	u8         null_mkey[0x20];

	u8         reserved_at_a0[0x60];
3974 3975 3976 3977
};

struct mlx5_ifc_query_special_contexts_in_bits {
	u8         opcode[0x10];
3978
	u8         reserved_at_10[0x10];
3979

3980
	u8         reserved_at_20[0x10];
3981 3982
	u8         op_mod[0x10];

3983
	u8         reserved_at_40[0x40];
3984 3985
};

3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018
struct mlx5_ifc_query_scheduling_element_out_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0xc0];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

enum {
	SCHEDULING_HIERARCHY_E_SWITCH = 0x2,
};

struct mlx5_ifc_query_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x180];
};

4019 4020
struct mlx5_ifc_query_rqt_out_bits {
	u8         status[0x8];
4021
	u8         reserved_at_8[0x18];
4022 4023 4024

	u8         syndrome[0x20];

4025
	u8         reserved_at_40[0xc0];
4026 4027 4028 4029 4030 4031

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_query_rqt_in_bits {
	u8         opcode[0x10];
4032
	u8         reserved_at_10[0x10];
4033

4034
	u8         reserved_at_20[0x10];
4035 4036
	u8         op_mod[0x10];

4037
	u8         reserved_at_40[0x8];
4038 4039
	u8         rqtn[0x18];

4040
	u8         reserved_at_60[0x20];
4041 4042 4043 4044
};

struct mlx5_ifc_query_rq_out_bits {
	u8         status[0x8];
4045
	u8         reserved_at_8[0x18];
4046 4047 4048

	u8         syndrome[0x20];

4049
	u8         reserved_at_40[0xc0];
4050 4051 4052 4053 4054 4055

	struct mlx5_ifc_rqc_bits rq_context;
};

struct mlx5_ifc_query_rq_in_bits {
	u8         opcode[0x10];
4056
	u8         reserved_at_10[0x10];
4057

4058
	u8         reserved_at_20[0x10];
4059 4060
	u8         op_mod[0x10];

4061
	u8         reserved_at_40[0x8];
4062 4063
	u8         rqn[0x18];

4064
	u8         reserved_at_60[0x20];
4065 4066 4067 4068
};

struct mlx5_ifc_query_roce_address_out_bits {
	u8         status[0x8];
4069
	u8         reserved_at_8[0x18];
4070 4071 4072

	u8         syndrome[0x20];

4073
	u8         reserved_at_40[0x40];
4074 4075 4076 4077 4078 4079

	struct mlx5_ifc_roce_addr_layout_bits roce_address;
};

struct mlx5_ifc_query_roce_address_in_bits {
	u8         opcode[0x10];
4080
	u8         reserved_at_10[0x10];
4081

4082
	u8         reserved_at_20[0x10];
4083 4084 4085
	u8         op_mod[0x10];

	u8         roce_address_index[0x10];
4086 4087
	u8         reserved_at_50[0xc];
	u8	   vhca_port_num[0x4];
4088

4089
	u8         reserved_at_60[0x20];
4090 4091 4092 4093
};

struct mlx5_ifc_query_rmp_out_bits {
	u8         status[0x8];
4094
	u8         reserved_at_8[0x18];
4095 4096 4097

	u8         syndrome[0x20];

4098
	u8         reserved_at_40[0xc0];
4099 4100 4101 4102 4103 4104

	struct mlx5_ifc_rmpc_bits rmp_context;
};

struct mlx5_ifc_query_rmp_in_bits {
	u8         opcode[0x10];
4105
	u8         reserved_at_10[0x10];
4106

4107
	u8         reserved_at_20[0x10];
4108 4109
	u8         op_mod[0x10];

4110
	u8         reserved_at_40[0x8];
4111 4112
	u8         rmpn[0x18];

4113
	u8         reserved_at_60[0x20];
4114 4115 4116 4117
};

struct mlx5_ifc_query_qp_out_bits {
	u8         status[0x8];
4118
	u8         reserved_at_8[0x18];
4119 4120 4121

	u8         syndrome[0x20];

4122
	u8         reserved_at_40[0x40];
4123 4124 4125

	u8         opt_param_mask[0x20];

4126
	u8         reserved_at_a0[0x20];
4127 4128 4129

	struct mlx5_ifc_qpc_bits qpc;

4130
	u8         reserved_at_800[0x80];
4131 4132 4133 4134 4135 4136

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_qp_in_bits {
	u8         opcode[0x10];
4137
	u8         reserved_at_10[0x10];
4138

4139
	u8         reserved_at_20[0x10];
4140 4141
	u8         op_mod[0x10];

4142
	u8         reserved_at_40[0x8];
4143 4144
	u8         qpn[0x18];

4145
	u8         reserved_at_60[0x20];
4146 4147 4148 4149
};

struct mlx5_ifc_query_q_counter_out_bits {
	u8         status[0x8];
4150
	u8         reserved_at_8[0x18];
4151 4152 4153

	u8         syndrome[0x20];

4154
	u8         reserved_at_40[0x40];
4155 4156 4157

	u8         rx_write_requests[0x20];

4158
	u8         reserved_at_a0[0x20];
4159 4160 4161

	u8         rx_read_requests[0x20];

4162
	u8         reserved_at_e0[0x20];
4163 4164 4165

	u8         rx_atomic_requests[0x20];

4166
	u8         reserved_at_120[0x20];
4167 4168 4169

	u8         rx_dct_connect[0x20];

4170
	u8         reserved_at_160[0x20];
4171 4172 4173

	u8         out_of_buffer[0x20];

4174
	u8         reserved_at_1a0[0x20];
4175 4176 4177

	u8         out_of_sequence[0x20];

S
Saeed Mahameed 已提交
4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197
	u8         reserved_at_1e0[0x20];

	u8         duplicate_request[0x20];

	u8         reserved_at_220[0x20];

	u8         rnr_nak_retry_err[0x20];

	u8         reserved_at_260[0x20];

	u8         packet_seq_err[0x20];

	u8         reserved_at_2a0[0x20];

	u8         implied_nak_seq_err[0x20];

	u8         reserved_at_2e0[0x20];

	u8         local_ack_timeout_err[0x20];

4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238
	u8         reserved_at_320[0xa0];

	u8         resp_local_length_error[0x20];

	u8         req_local_length_error[0x20];

	u8         resp_local_qp_error[0x20];

	u8         local_operation_error[0x20];

	u8         resp_local_protection[0x20];

	u8         req_local_protection[0x20];

	u8         resp_cqe_error[0x20];

	u8         req_cqe_error[0x20];

	u8         req_mw_binding[0x20];

	u8         req_bad_response[0x20];

	u8         req_remote_invalid_request[0x20];

	u8         resp_remote_invalid_request[0x20];

	u8         req_remote_access_errors[0x20];

	u8	   resp_remote_access_errors[0x20];

	u8         req_remote_operation_errors[0x20];

	u8         req_transport_retries_exceeded[0x20];

	u8         cq_overflow[0x20];

	u8         resp_cqe_flush_error[0x20];

	u8         req_cqe_flush_error[0x20];

	u8         reserved_at_620[0x1e0];
4239 4240 4241 4242
};

struct mlx5_ifc_query_q_counter_in_bits {
	u8         opcode[0x10];
4243
	u8         reserved_at_10[0x10];
4244

4245
	u8         reserved_at_20[0x10];
4246 4247
	u8         op_mod[0x10];

4248
	u8         reserved_at_40[0x80];
4249 4250

	u8         clear[0x1];
4251
	u8         reserved_at_c1[0x1f];
4252

4253
	u8         reserved_at_e0[0x18];
4254 4255 4256 4257 4258
	u8         counter_set_id[0x8];
};

struct mlx5_ifc_query_pages_out_bits {
	u8         status[0x8];
4259
	u8         reserved_at_8[0x18];
4260 4261 4262

	u8         syndrome[0x20];

4263
	u8         reserved_at_40[0x10];
4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276
	u8         function_id[0x10];

	u8         num_pages[0x20];
};

enum {
	MLX5_QUERY_PAGES_IN_OP_MOD_BOOT_PAGES     = 0x1,
	MLX5_QUERY_PAGES_IN_OP_MOD_INIT_PAGES     = 0x2,
	MLX5_QUERY_PAGES_IN_OP_MOD_REGULAR_PAGES  = 0x3,
};

struct mlx5_ifc_query_pages_in_bits {
	u8         opcode[0x10];
4277
	u8         reserved_at_10[0x10];
4278

4279
	u8         reserved_at_20[0x10];
4280 4281
	u8         op_mod[0x10];

4282
	u8         reserved_at_40[0x10];
4283 4284
	u8         function_id[0x10];

4285
	u8         reserved_at_60[0x20];
4286 4287 4288 4289
};

struct mlx5_ifc_query_nic_vport_context_out_bits {
	u8         status[0x8];
4290
	u8         reserved_at_8[0x18];
4291 4292 4293

	u8         syndrome[0x20];

4294
	u8         reserved_at_40[0x40];
4295 4296 4297 4298 4299 4300

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_query_nic_vport_context_in_bits {
	u8         opcode[0x10];
4301
	u8         reserved_at_10[0x10];
4302

4303
	u8         reserved_at_20[0x10];
4304 4305 4306
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4307
	u8         reserved_at_41[0xf];
4308 4309
	u8         vport_number[0x10];

4310
	u8         reserved_at_60[0x5];
4311
	u8         allowed_list_type[0x3];
4312
	u8         reserved_at_68[0x18];
4313 4314 4315 4316
};

struct mlx5_ifc_query_mkey_out_bits {
	u8         status[0x8];
4317
	u8         reserved_at_8[0x18];
4318 4319 4320

	u8         syndrome[0x20];

4321
	u8         reserved_at_40[0x40];
4322 4323 4324

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

4325
	u8         reserved_at_280[0x600];
4326 4327 4328 4329 4330 4331 4332 4333

	u8         bsf0_klm0_pas_mtt0_1[16][0x8];

	u8         bsf1_klm1_pas_mtt2_3[16][0x8];
};

struct mlx5_ifc_query_mkey_in_bits {
	u8         opcode[0x10];
4334
	u8         reserved_at_10[0x10];
4335

4336
	u8         reserved_at_20[0x10];
4337 4338
	u8         op_mod[0x10];

4339
	u8         reserved_at_40[0x8];
4340 4341 4342
	u8         mkey_index[0x18];

	u8         pg_access[0x1];
4343
	u8         reserved_at_61[0x1f];
4344 4345 4346 4347
};

struct mlx5_ifc_query_mad_demux_out_bits {
	u8         status[0x8];
4348
	u8         reserved_at_8[0x18];
4349 4350 4351

	u8         syndrome[0x20];

4352
	u8         reserved_at_40[0x40];
4353 4354 4355 4356 4357 4358

	u8         mad_dumux_parameters_block[0x20];
};

struct mlx5_ifc_query_mad_demux_in_bits {
	u8         opcode[0x10];
4359
	u8         reserved_at_10[0x10];
4360

4361
	u8         reserved_at_20[0x10];
4362 4363
	u8         op_mod[0x10];

4364
	u8         reserved_at_40[0x40];
4365 4366 4367 4368
};

struct mlx5_ifc_query_l2_table_entry_out_bits {
	u8         status[0x8];
4369
	u8         reserved_at_8[0x18];
4370 4371 4372

	u8         syndrome[0x20];

4373
	u8         reserved_at_40[0xa0];
4374

4375
	u8         reserved_at_e0[0x13];
4376 4377 4378 4379 4380
	u8         vlan_valid[0x1];
	u8         vlan[0xc];

	struct mlx5_ifc_mac_address_layout_bits mac_address;

4381
	u8         reserved_at_140[0xc0];
4382 4383 4384 4385
};

struct mlx5_ifc_query_l2_table_entry_in_bits {
	u8         opcode[0x10];
4386
	u8         reserved_at_10[0x10];
4387

4388
	u8         reserved_at_20[0x10];
4389 4390
	u8         op_mod[0x10];

4391
	u8         reserved_at_40[0x60];
4392

4393
	u8         reserved_at_a0[0x8];
4394 4395
	u8         table_index[0x18];

4396
	u8         reserved_at_c0[0x140];
4397 4398 4399 4400
};

struct mlx5_ifc_query_issi_out_bits {
	u8         status[0x8];
4401
	u8         reserved_at_8[0x18];
4402 4403 4404

	u8         syndrome[0x20];

4405
	u8         reserved_at_40[0x10];
4406 4407
	u8         current_issi[0x10];

4408
	u8         reserved_at_60[0xa0];
4409

4410
	u8         reserved_at_100[76][0x8];
4411 4412 4413 4414 4415
	u8         supported_issi_dw0[0x20];
};

struct mlx5_ifc_query_issi_in_bits {
	u8         opcode[0x10];
4416
	u8         reserved_at_10[0x10];
4417

4418
	u8         reserved_at_20[0x10];
4419 4420
	u8         op_mod[0x10];

4421
	u8         reserved_at_40[0x40];
4422 4423
};

4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442
struct mlx5_ifc_set_driver_version_out_bits {
	u8         status[0x8];
	u8         reserved_0[0x18];

	u8         syndrome[0x20];
	u8         reserved_1[0x40];
};

struct mlx5_ifc_set_driver_version_in_bits {
	u8         opcode[0x10];
	u8         reserved_0[0x10];

	u8         reserved_1[0x10];
	u8         op_mod[0x10];

	u8         reserved_2[0x40];
	u8         driver_version[64][0x8];
};

4443 4444
struct mlx5_ifc_query_hca_vport_pkey_out_bits {
	u8         status[0x8];
4445
	u8         reserved_at_8[0x18];
4446 4447 4448

	u8         syndrome[0x20];

4449
	u8         reserved_at_40[0x40];
4450 4451 4452 4453 4454 4455

	struct mlx5_ifc_pkey_bits pkey[0];
};

struct mlx5_ifc_query_hca_vport_pkey_in_bits {
	u8         opcode[0x10];
4456
	u8         reserved_at_10[0x10];
4457

4458
	u8         reserved_at_20[0x10];
4459 4460 4461
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4462
	u8         reserved_at_41[0xb];
4463
	u8         port_num[0x4];
4464 4465
	u8         vport_number[0x10];

4466
	u8         reserved_at_60[0x10];
4467 4468 4469
	u8         pkey_index[0x10];
};

4470 4471 4472 4473 4474 4475
enum {
	MLX5_HCA_VPORT_SEL_PORT_GUID	= 1 << 0,
	MLX5_HCA_VPORT_SEL_NODE_GUID	= 1 << 1,
	MLX5_HCA_VPORT_SEL_STATE_POLICY	= 1 << 2,
};

4476 4477
struct mlx5_ifc_query_hca_vport_gid_out_bits {
	u8         status[0x8];
4478
	u8         reserved_at_8[0x18];
4479 4480 4481

	u8         syndrome[0x20];

4482
	u8         reserved_at_40[0x20];
4483 4484

	u8         gids_num[0x10];
4485
	u8         reserved_at_70[0x10];
4486 4487 4488 4489 4490 4491

	struct mlx5_ifc_array128_auto_bits gid[0];
};

struct mlx5_ifc_query_hca_vport_gid_in_bits {
	u8         opcode[0x10];
4492
	u8         reserved_at_10[0x10];
4493

4494
	u8         reserved_at_20[0x10];
4495 4496 4497
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4498
	u8         reserved_at_41[0xb];
4499
	u8         port_num[0x4];
4500 4501
	u8         vport_number[0x10];

4502
	u8         reserved_at_60[0x10];
4503 4504 4505 4506 4507
	u8         gid_index[0x10];
};

struct mlx5_ifc_query_hca_vport_context_out_bits {
	u8         status[0x8];
4508
	u8         reserved_at_8[0x18];
4509 4510 4511

	u8         syndrome[0x20];

4512
	u8         reserved_at_40[0x40];
4513 4514 4515 4516 4517 4518

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_query_hca_vport_context_in_bits {
	u8         opcode[0x10];
4519
	u8         reserved_at_10[0x10];
4520

4521
	u8         reserved_at_20[0x10];
4522 4523 4524
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4525
	u8         reserved_at_41[0xb];
4526
	u8         port_num[0x4];
4527 4528
	u8         vport_number[0x10];

4529
	u8         reserved_at_60[0x20];
4530 4531 4532 4533
};

struct mlx5_ifc_query_hca_cap_out_bits {
	u8         status[0x8];
4534
	u8         reserved_at_8[0x18];
4535 4536 4537

	u8         syndrome[0x20];

4538
	u8         reserved_at_40[0x40];
4539 4540 4541 4542 4543 4544

	union mlx5_ifc_hca_cap_union_bits capability;
};

struct mlx5_ifc_query_hca_cap_in_bits {
	u8         opcode[0x10];
4545
	u8         reserved_at_10[0x10];
4546

4547
	u8         reserved_at_20[0x10];
4548 4549
	u8         op_mod[0x10];

4550
	u8         reserved_at_40[0x40];
4551 4552 4553 4554
};

struct mlx5_ifc_query_flow_table_out_bits {
	u8         status[0x8];
4555
	u8         reserved_at_8[0x18];
4556 4557 4558

	u8         syndrome[0x20];

4559
	u8         reserved_at_40[0x80];
4560

4561
	u8         reserved_at_c0[0x8];
4562
	u8         level[0x8];
4563
	u8         reserved_at_d0[0x8];
4564 4565
	u8         log_size[0x8];

4566
	u8         reserved_at_e0[0x120];
4567 4568 4569 4570
};

struct mlx5_ifc_query_flow_table_in_bits {
	u8         opcode[0x10];
4571
	u8         reserved_at_10[0x10];
4572

4573
	u8         reserved_at_20[0x10];
4574 4575
	u8         op_mod[0x10];

4576
	u8         reserved_at_40[0x40];
4577 4578

	u8         table_type[0x8];
4579
	u8         reserved_at_88[0x18];
4580

4581
	u8         reserved_at_a0[0x8];
4582 4583
	u8         table_id[0x18];

4584
	u8         reserved_at_c0[0x140];
4585 4586 4587 4588
};

struct mlx5_ifc_query_fte_out_bits {
	u8         status[0x8];
4589
	u8         reserved_at_8[0x18];
4590 4591 4592

	u8         syndrome[0x20];

4593
	u8         reserved_at_40[0x1c0];
4594 4595 4596 4597 4598 4599

	struct mlx5_ifc_flow_context_bits flow_context;
};

struct mlx5_ifc_query_fte_in_bits {
	u8         opcode[0x10];
4600
	u8         reserved_at_10[0x10];
4601

4602
	u8         reserved_at_20[0x10];
4603 4604
	u8         op_mod[0x10];

4605
	u8         reserved_at_40[0x40];
4606 4607

	u8         table_type[0x8];
4608
	u8         reserved_at_88[0x18];
4609

4610
	u8         reserved_at_a0[0x8];
4611 4612
	u8         table_id[0x18];

4613
	u8         reserved_at_c0[0x40];
4614 4615 4616

	u8         flow_index[0x20];

4617
	u8         reserved_at_120[0xe0];
4618 4619 4620 4621 4622 4623
};

enum {
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_OUTER_HEADERS    = 0x0,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS  = 0x1,
	MLX5_QUERY_FLOW_GROUP_OUT_MATCH_CRITERIA_ENABLE_INNER_HEADERS    = 0x2,
4624
	MLX5_QUERY_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_2 = 0X3,
4625 4626 4627 4628
};

struct mlx5_ifc_query_flow_group_out_bits {
	u8         status[0x8];
4629
	u8         reserved_at_8[0x18];
4630 4631 4632

	u8         syndrome[0x20];

4633
	u8         reserved_at_40[0xa0];
4634 4635 4636

	u8         start_flow_index[0x20];

4637
	u8         reserved_at_100[0x20];
4638 4639 4640

	u8         end_flow_index[0x20];

4641
	u8         reserved_at_140[0xa0];
4642

4643
	u8         reserved_at_1e0[0x18];
4644 4645 4646 4647
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

4648
	u8         reserved_at_1200[0xe00];
4649 4650 4651 4652
};

struct mlx5_ifc_query_flow_group_in_bits {
	u8         opcode[0x10];
4653
	u8         reserved_at_10[0x10];
4654

4655
	u8         reserved_at_20[0x10];
4656 4657
	u8         op_mod[0x10];

4658
	u8         reserved_at_40[0x40];
4659 4660

	u8         table_type[0x8];
4661
	u8         reserved_at_88[0x18];
4662

4663
	u8         reserved_at_a0[0x8];
4664 4665 4666 4667
	u8         table_id[0x18];

	u8         group_id[0x20];

4668
	u8         reserved_at_e0[0x120];
4669 4670
};

4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694
struct mlx5_ifc_query_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_traffic_counter_bits flow_statistics[0];
};

struct mlx5_ifc_query_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x80];

	u8         clear[0x1];
	u8         reserved_at_c1[0xf];
	u8         num_of_counters[0x10];

4695
	u8         flow_counter_id[0x20];
4696 4697
};

4698 4699
struct mlx5_ifc_query_esw_vport_context_out_bits {
	u8         status[0x8];
4700
	u8         reserved_at_8[0x18];
4701 4702 4703

	u8         syndrome[0x20];

4704
	u8         reserved_at_40[0x40];
4705 4706 4707 4708 4709 4710

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

struct mlx5_ifc_query_esw_vport_context_in_bits {
	u8         opcode[0x10];
4711
	u8         reserved_at_10[0x10];
4712

4713
	u8         reserved_at_20[0x10];
4714 4715 4716
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4717
	u8         reserved_at_41[0xf];
4718 4719
	u8         vport_number[0x10];

4720
	u8         reserved_at_60[0x20];
4721 4722 4723 4724
};

struct mlx5_ifc_modify_esw_vport_context_out_bits {
	u8         status[0x8];
4725
	u8         reserved_at_8[0x18];
4726 4727 4728

	u8         syndrome[0x20];

4729
	u8         reserved_at_40[0x40];
4730 4731 4732
};

struct mlx5_ifc_esw_vport_context_fields_select_bits {
4733
	u8         reserved_at_0[0x1c];
4734 4735 4736 4737 4738 4739 4740 4741
	u8         vport_cvlan_insert[0x1];
	u8         vport_svlan_insert[0x1];
	u8         vport_cvlan_strip[0x1];
	u8         vport_svlan_strip[0x1];
};

struct mlx5_ifc_modify_esw_vport_context_in_bits {
	u8         opcode[0x10];
4742
	u8         reserved_at_10[0x10];
4743

4744
	u8         reserved_at_20[0x10];
4745 4746 4747
	u8         op_mod[0x10];

	u8         other_vport[0x1];
4748
	u8         reserved_at_41[0xf];
4749 4750 4751 4752 4753 4754 4755
	u8         vport_number[0x10];

	struct mlx5_ifc_esw_vport_context_fields_select_bits field_select;

	struct mlx5_ifc_esw_vport_context_bits esw_vport_context;
};

4756 4757
struct mlx5_ifc_query_eq_out_bits {
	u8         status[0x8];
4758
	u8         reserved_at_8[0x18];
4759 4760 4761

	u8         syndrome[0x20];

4762
	u8         reserved_at_40[0x40];
4763 4764 4765

	struct mlx5_ifc_eqc_bits eq_context_entry;

4766
	u8         reserved_at_280[0x40];
4767 4768 4769

	u8         event_bitmask[0x40];

4770
	u8         reserved_at_300[0x580];
4771 4772 4773 4774 4775 4776

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_eq_in_bits {
	u8         opcode[0x10];
4777
	u8         reserved_at_10[0x10];
4778

4779
	u8         reserved_at_20[0x10];
4780 4781
	u8         op_mod[0x10];

4782
	u8         reserved_at_40[0x18];
4783 4784
	u8         eq_number[0x8];

4785
	u8         reserved_at_60[0x20];
4786 4787
};

4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866
struct mlx5_ifc_encap_header_in_bits {
	u8         reserved_at_0[0x5];
	u8         header_type[0x3];
	u8         reserved_at_8[0xe];
	u8         encap_header_size[0xa];

	u8         reserved_at_20[0x10];
	u8         encap_header[2][0x8];

	u8         more_encap_header[0][0x8];
};

struct mlx5_ifc_query_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0xa0];

	struct mlx5_ifc_encap_header_in_bits encap_header[0];
};

struct mlx5_ifc_query_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         encap_id[0x20];

	u8         reserved_at_60[0xa0];
};

struct mlx5_ifc_alloc_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         encap_id[0x20];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0xa0];

	struct mlx5_ifc_encap_header_in_bits encap_header;
};

struct mlx5_ifc_dealloc_encap_header_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_encap_header_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_20[0x10];
	u8         op_mod[0x10];

	u8         encap_id[0x20];

	u8         reserved_60[0x20];
};

4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919
struct mlx5_ifc_set_action_in_bits {
	u8         action_type[0x4];
	u8         field[0xc];
	u8         reserved_at_10[0x3];
	u8         offset[0x5];
	u8         reserved_at_18[0x3];
	u8         length[0x5];

	u8         data[0x20];
};

struct mlx5_ifc_add_action_in_bits {
	u8         action_type[0x4];
	u8         field[0xc];
	u8         reserved_at_10[0x10];

	u8         data[0x20];
};

union mlx5_ifc_set_action_in_add_action_in_auto_bits {
	struct mlx5_ifc_set_action_in_bits set_action_in;
	struct mlx5_ifc_add_action_in_bits add_action_in;
	u8         reserved_at_0[0x40];
};

enum {
	MLX5_ACTION_TYPE_SET   = 0x1,
	MLX5_ACTION_TYPE_ADD   = 0x2,
};

enum {
	MLX5_ACTION_IN_FIELD_OUT_SMAC_47_16    = 0x1,
	MLX5_ACTION_IN_FIELD_OUT_SMAC_15_0     = 0x2,
	MLX5_ACTION_IN_FIELD_OUT_ETHERTYPE     = 0x3,
	MLX5_ACTION_IN_FIELD_OUT_DMAC_47_16    = 0x4,
	MLX5_ACTION_IN_FIELD_OUT_DMAC_15_0     = 0x5,
	MLX5_ACTION_IN_FIELD_OUT_IP_DSCP       = 0x6,
	MLX5_ACTION_IN_FIELD_OUT_TCP_FLAGS     = 0x7,
	MLX5_ACTION_IN_FIELD_OUT_TCP_SPORT     = 0x8,
	MLX5_ACTION_IN_FIELD_OUT_TCP_DPORT     = 0x9,
	MLX5_ACTION_IN_FIELD_OUT_IP_TTL        = 0xa,
	MLX5_ACTION_IN_FIELD_OUT_UDP_SPORT     = 0xb,
	MLX5_ACTION_IN_FIELD_OUT_UDP_DPORT     = 0xc,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_127_96  = 0xd,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_95_64   = 0xe,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_63_32   = 0xf,
	MLX5_ACTION_IN_FIELD_OUT_SIPV6_31_0    = 0x10,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_127_96  = 0x11,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_95_64   = 0x12,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_63_32   = 0x13,
	MLX5_ACTION_IN_FIELD_OUT_DIPV6_31_0    = 0x14,
	MLX5_ACTION_IN_FIELD_OUT_SIPV4         = 0x15,
	MLX5_ACTION_IN_FIELD_OUT_DIPV4         = 0x16,
4920
	MLX5_ACTION_IN_FIELD_OUT_IPV6_HOPLIMIT = 0x47,
4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970
};

struct mlx5_ifc_alloc_modify_header_context_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         modify_header_id[0x20];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_modify_header_context_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x20];

	u8         table_type[0x8];
	u8         reserved_at_68[0x10];
	u8         num_of_actions[0x8];

	union mlx5_ifc_set_action_in_add_action_in_auto_bits actions[0];
};

struct mlx5_ifc_dealloc_modify_header_context_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_modify_header_context_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         modify_header_id[0x20];

	u8         reserved_at_60[0x20];
};

4971 4972
struct mlx5_ifc_query_dct_out_bits {
	u8         status[0x8];
4973
	u8         reserved_at_8[0x18];
4974 4975 4976

	u8         syndrome[0x20];

4977
	u8         reserved_at_40[0x40];
4978 4979 4980

	struct mlx5_ifc_dctc_bits dct_context_entry;

4981
	u8         reserved_at_280[0x180];
4982 4983 4984 4985
};

struct mlx5_ifc_query_dct_in_bits {
	u8         opcode[0x10];
4986
	u8         reserved_at_10[0x10];
4987

4988
	u8         reserved_at_20[0x10];
4989 4990
	u8         op_mod[0x10];

4991
	u8         reserved_at_40[0x8];
4992 4993
	u8         dctn[0x18];

4994
	u8         reserved_at_60[0x20];
4995 4996 4997 4998
};

struct mlx5_ifc_query_cq_out_bits {
	u8         status[0x8];
4999
	u8         reserved_at_8[0x18];
5000 5001 5002

	u8         syndrome[0x20];

5003
	u8         reserved_at_40[0x40];
5004 5005 5006

	struct mlx5_ifc_cqc_bits cq_context;

5007
	u8         reserved_at_280[0x600];
5008 5009 5010 5011 5012 5013

	u8         pas[0][0x40];
};

struct mlx5_ifc_query_cq_in_bits {
	u8         opcode[0x10];
5014
	u8         reserved_at_10[0x10];
5015

5016
	u8         reserved_at_20[0x10];
5017 5018
	u8         op_mod[0x10];

5019
	u8         reserved_at_40[0x8];
5020 5021
	u8         cqn[0x18];

5022
	u8         reserved_at_60[0x20];
5023 5024 5025 5026
};

struct mlx5_ifc_query_cong_status_out_bits {
	u8         status[0x8];
5027
	u8         reserved_at_8[0x18];
5028 5029 5030

	u8         syndrome[0x20];

5031
	u8         reserved_at_40[0x20];
5032 5033 5034

	u8         enable[0x1];
	u8         tag_enable[0x1];
5035
	u8         reserved_at_62[0x1e];
5036 5037 5038 5039
};

struct mlx5_ifc_query_cong_status_in_bits {
	u8         opcode[0x10];
5040
	u8         reserved_at_10[0x10];
5041

5042
	u8         reserved_at_20[0x10];
5043 5044
	u8         op_mod[0x10];

5045
	u8         reserved_at_40[0x18];
5046 5047 5048
	u8         priority[0x4];
	u8         cong_protocol[0x4];

5049
	u8         reserved_at_60[0x20];
5050 5051 5052 5053
};

struct mlx5_ifc_query_cong_statistics_out_bits {
	u8         status[0x8];
5054
	u8         reserved_at_8[0x18];
5055 5056 5057

	u8         syndrome[0x20];

5058
	u8         reserved_at_40[0x40];
5059

5060
	u8         rp_cur_flows[0x20];
5061 5062 5063

	u8         sum_flows[0x20];

5064
	u8         rp_cnp_ignored_high[0x20];
5065

5066
	u8         rp_cnp_ignored_low[0x20];
5067

5068
	u8         rp_cnp_handled_high[0x20];
5069

5070
	u8         rp_cnp_handled_low[0x20];
5071

5072
	u8         reserved_at_140[0x100];
5073 5074 5075 5076 5077 5078 5079

	u8         time_stamp_high[0x20];

	u8         time_stamp_low[0x20];

	u8         accumulators_period[0x20];

5080
	u8         np_ecn_marked_roce_packets_high[0x20];
5081

5082
	u8         np_ecn_marked_roce_packets_low[0x20];
5083

5084
	u8         np_cnp_sent_high[0x20];
5085

5086
	u8         np_cnp_sent_low[0x20];
5087

5088
	u8         reserved_at_320[0x560];
5089 5090 5091 5092
};

struct mlx5_ifc_query_cong_statistics_in_bits {
	u8         opcode[0x10];
5093
	u8         reserved_at_10[0x10];
5094

5095
	u8         reserved_at_20[0x10];
5096 5097 5098
	u8         op_mod[0x10];

	u8         clear[0x1];
5099
	u8         reserved_at_41[0x1f];
5100

5101
	u8         reserved_at_60[0x20];
5102 5103 5104 5105
};

struct mlx5_ifc_query_cong_params_out_bits {
	u8         status[0x8];
5106
	u8         reserved_at_8[0x18];
5107 5108 5109

	u8         syndrome[0x20];

5110
	u8         reserved_at_40[0x40];
5111 5112 5113 5114 5115 5116

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_query_cong_params_in_bits {
	u8         opcode[0x10];
5117
	u8         reserved_at_10[0x10];
5118

5119
	u8         reserved_at_20[0x10];
5120 5121
	u8         op_mod[0x10];

5122
	u8         reserved_at_40[0x1c];
5123 5124
	u8         cong_protocol[0x4];

5125
	u8         reserved_at_60[0x20];
5126 5127 5128 5129
};

struct mlx5_ifc_query_adapter_out_bits {
	u8         status[0x8];
5130
	u8         reserved_at_8[0x18];
5131 5132 5133

	u8         syndrome[0x20];

5134
	u8         reserved_at_40[0x40];
5135 5136 5137 5138 5139 5140

	struct mlx5_ifc_query_adapter_param_block_bits query_adapter_struct;
};

struct mlx5_ifc_query_adapter_in_bits {
	u8         opcode[0x10];
5141
	u8         reserved_at_10[0x10];
5142

5143
	u8         reserved_at_20[0x10];
5144 5145
	u8         op_mod[0x10];

5146
	u8         reserved_at_40[0x40];
5147 5148 5149 5150
};

struct mlx5_ifc_qp_2rst_out_bits {
	u8         status[0x8];
5151
	u8         reserved_at_8[0x18];
5152 5153 5154

	u8         syndrome[0x20];

5155
	u8         reserved_at_40[0x40];
5156 5157 5158 5159
};

struct mlx5_ifc_qp_2rst_in_bits {
	u8         opcode[0x10];
5160
	u8         reserved_at_10[0x10];
5161

5162
	u8         reserved_at_20[0x10];
5163 5164
	u8         op_mod[0x10];

5165
	u8         reserved_at_40[0x8];
5166 5167
	u8         qpn[0x18];

5168
	u8         reserved_at_60[0x20];
5169 5170 5171 5172
};

struct mlx5_ifc_qp_2err_out_bits {
	u8         status[0x8];
5173
	u8         reserved_at_8[0x18];
5174 5175 5176

	u8         syndrome[0x20];

5177
	u8         reserved_at_40[0x40];
5178 5179 5180 5181
};

struct mlx5_ifc_qp_2err_in_bits {
	u8         opcode[0x10];
5182
	u8         reserved_at_10[0x10];
5183

5184
	u8         reserved_at_20[0x10];
5185 5186
	u8         op_mod[0x10];

5187
	u8         reserved_at_40[0x8];
5188 5189
	u8         qpn[0x18];

5190
	u8         reserved_at_60[0x20];
5191 5192 5193 5194
};

struct mlx5_ifc_page_fault_resume_out_bits {
	u8         status[0x8];
5195
	u8         reserved_at_8[0x18];
5196 5197 5198

	u8         syndrome[0x20];

5199
	u8         reserved_at_40[0x40];
5200 5201 5202 5203
};

struct mlx5_ifc_page_fault_resume_in_bits {
	u8         opcode[0x10];
5204
	u8         reserved_at_10[0x10];
5205

5206
	u8         reserved_at_20[0x10];
5207 5208 5209
	u8         op_mod[0x10];

	u8         error[0x1];
5210
	u8         reserved_at_41[0x4];
5211 5212
	u8         page_fault_type[0x3];
	u8         wq_number[0x18];
5213

5214 5215
	u8         reserved_at_60[0x8];
	u8         token[0x18];
5216 5217 5218 5219
};

struct mlx5_ifc_nop_out_bits {
	u8         status[0x8];
5220
	u8         reserved_at_8[0x18];
5221 5222 5223

	u8         syndrome[0x20];

5224
	u8         reserved_at_40[0x40];
5225 5226 5227 5228
};

struct mlx5_ifc_nop_in_bits {
	u8         opcode[0x10];
5229
	u8         reserved_at_10[0x10];
5230

5231
	u8         reserved_at_20[0x10];
5232 5233
	u8         op_mod[0x10];

5234
	u8         reserved_at_40[0x40];
5235 5236 5237 5238
};

struct mlx5_ifc_modify_vport_state_out_bits {
	u8         status[0x8];
5239
	u8         reserved_at_8[0x18];
5240 5241 5242

	u8         syndrome[0x20];

5243
	u8         reserved_at_40[0x40];
5244 5245 5246 5247
};

struct mlx5_ifc_modify_vport_state_in_bits {
	u8         opcode[0x10];
5248
	u8         reserved_at_10[0x10];
5249

5250
	u8         reserved_at_20[0x10];
5251 5252 5253
	u8         op_mod[0x10];

	u8         other_vport[0x1];
5254
	u8         reserved_at_41[0xf];
5255 5256
	u8         vport_number[0x10];

5257
	u8         reserved_at_60[0x18];
5258
	u8         admin_state[0x4];
5259
	u8         reserved_at_7c[0x4];
5260 5261 5262 5263
};

struct mlx5_ifc_modify_tis_out_bits {
	u8         status[0x8];
5264
	u8         reserved_at_8[0x18];
5265 5266 5267

	u8         syndrome[0x20];

5268
	u8         reserved_at_40[0x40];
5269 5270
};

5271
struct mlx5_ifc_modify_tis_bitmask_bits {
5272
	u8         reserved_at_0[0x20];
5273

5274 5275 5276
	u8         reserved_at_20[0x1d];
	u8         lag_tx_port_affinity[0x1];
	u8         strict_lag_tx_port_affinity[0x1];
5277 5278 5279
	u8         prio[0x1];
};

5280 5281
struct mlx5_ifc_modify_tis_in_bits {
	u8         opcode[0x10];
5282
	u8         reserved_at_10[0x10];
5283

5284
	u8         reserved_at_20[0x10];
5285 5286
	u8         op_mod[0x10];

5287
	u8         reserved_at_40[0x8];
5288 5289
	u8         tisn[0x18];

5290
	u8         reserved_at_60[0x20];
5291

5292
	struct mlx5_ifc_modify_tis_bitmask_bits bitmask;
5293

5294
	u8         reserved_at_c0[0x40];
5295 5296 5297 5298

	struct mlx5_ifc_tisc_bits ctx;
};

5299
struct mlx5_ifc_modify_tir_bitmask_bits {
5300
	u8	   reserved_at_0[0x20];
5301

5302
	u8         reserved_at_20[0x1b];
5303
	u8         self_lb_en[0x1];
5304 5305 5306
	u8         reserved_at_3c[0x1];
	u8         hash[0x1];
	u8         reserved_at_3e[0x1];
5307 5308 5309
	u8         lro[0x1];
};

5310 5311
struct mlx5_ifc_modify_tir_out_bits {
	u8         status[0x8];
5312
	u8         reserved_at_8[0x18];
5313 5314 5315

	u8         syndrome[0x20];

5316
	u8         reserved_at_40[0x40];
5317 5318 5319 5320
};

struct mlx5_ifc_modify_tir_in_bits {
	u8         opcode[0x10];
5321
	u8         reserved_at_10[0x10];
5322

5323
	u8         reserved_at_20[0x10];
5324 5325
	u8         op_mod[0x10];

5326
	u8         reserved_at_40[0x8];
5327 5328
	u8         tirn[0x18];

5329
	u8         reserved_at_60[0x20];
5330

5331
	struct mlx5_ifc_modify_tir_bitmask_bits bitmask;
5332

5333
	u8         reserved_at_c0[0x40];
5334 5335 5336 5337 5338 5339

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_modify_sq_out_bits {
	u8         status[0x8];
5340
	u8         reserved_at_8[0x18];
5341 5342 5343

	u8         syndrome[0x20];

5344
	u8         reserved_at_40[0x40];
5345 5346 5347 5348
};

struct mlx5_ifc_modify_sq_in_bits {
	u8         opcode[0x10];
5349
	u8         reserved_at_10[0x10];
5350

5351
	u8         reserved_at_20[0x10];
5352 5353 5354
	u8         op_mod[0x10];

	u8         sq_state[0x4];
5355
	u8         reserved_at_44[0x4];
5356 5357
	u8         sqn[0x18];

5358
	u8         reserved_at_60[0x20];
5359 5360 5361

	u8         modify_bitmask[0x40];

5362
	u8         reserved_at_c0[0x40];
5363 5364 5365 5366

	struct mlx5_ifc_sqc_bits ctx;
};

5367 5368 5369 5370 5371 5372 5373 5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403
struct mlx5_ifc_modify_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x1c0];
};

enum {
	MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_BW_SHARE = 0x1,
	MODIFY_SCHEDULING_ELEMENT_IN_MODIFY_BITMASK_MAX_AVERAGE_BW = 0x2,
};

struct mlx5_ifc_modify_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x20];

	u8         modify_bitmask[0x20];

	u8         reserved_at_c0[0x40];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

5404 5405
struct mlx5_ifc_modify_rqt_out_bits {
	u8         status[0x8];
5406
	u8         reserved_at_8[0x18];
5407 5408 5409

	u8         syndrome[0x20];

5410
	u8         reserved_at_40[0x40];
5411 5412
};

5413
struct mlx5_ifc_rqt_bitmask_bits {
5414
	u8	   reserved_at_0[0x20];
5415

5416
	u8         reserved_at_20[0x1f];
5417 5418 5419
	u8         rqn_list[0x1];
};

5420 5421
struct mlx5_ifc_modify_rqt_in_bits {
	u8         opcode[0x10];
5422
	u8         reserved_at_10[0x10];
5423

5424
	u8         reserved_at_20[0x10];
5425 5426
	u8         op_mod[0x10];

5427
	u8         reserved_at_40[0x8];
5428 5429
	u8         rqtn[0x18];

5430
	u8         reserved_at_60[0x20];
5431

5432
	struct mlx5_ifc_rqt_bitmask_bits bitmask;
5433

5434
	u8         reserved_at_c0[0x40];
5435 5436 5437 5438 5439 5440

	struct mlx5_ifc_rqtc_bits ctx;
};

struct mlx5_ifc_modify_rq_out_bits {
	u8         status[0x8];
5441
	u8         reserved_at_8[0x18];
5442 5443 5444

	u8         syndrome[0x20];

5445
	u8         reserved_at_40[0x40];
5446 5447
};

5448 5449
enum {
	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD = 1ULL << 1,
5450
	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS = 1ULL << 2,
5451
	MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID = 1ULL << 3,
5452 5453
};

5454 5455
struct mlx5_ifc_modify_rq_in_bits {
	u8         opcode[0x10];
5456
	u8         reserved_at_10[0x10];
5457

5458
	u8         reserved_at_20[0x10];
5459 5460 5461
	u8         op_mod[0x10];

	u8         rq_state[0x4];
5462
	u8         reserved_at_44[0x4];
5463 5464
	u8         rqn[0x18];

5465
	u8         reserved_at_60[0x20];
5466 5467 5468

	u8         modify_bitmask[0x40];

5469
	u8         reserved_at_c0[0x40];
5470 5471 5472 5473 5474 5475

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_modify_rmp_out_bits {
	u8         status[0x8];
5476
	u8         reserved_at_8[0x18];
5477 5478 5479

	u8         syndrome[0x20];

5480
	u8         reserved_at_40[0x40];
5481 5482
};

5483
struct mlx5_ifc_rmp_bitmask_bits {
5484
	u8	   reserved_at_0[0x20];
5485

5486
	u8         reserved_at_20[0x1f];
5487 5488 5489
	u8         lwm[0x1];
};

5490 5491
struct mlx5_ifc_modify_rmp_in_bits {
	u8         opcode[0x10];
5492
	u8         reserved_at_10[0x10];
5493

5494
	u8         reserved_at_20[0x10];
5495 5496 5497
	u8         op_mod[0x10];

	u8         rmp_state[0x4];
5498
	u8         reserved_at_44[0x4];
5499 5500
	u8         rmpn[0x18];

5501
	u8         reserved_at_60[0x20];
5502

5503
	struct mlx5_ifc_rmp_bitmask_bits bitmask;
5504

5505
	u8         reserved_at_c0[0x40];
5506 5507 5508 5509 5510 5511

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_modify_nic_vport_context_out_bits {
	u8         status[0x8];
5512
	u8         reserved_at_8[0x18];
5513 5514 5515

	u8         syndrome[0x20];

5516
	u8         reserved_at_40[0x40];
5517 5518 5519
};

struct mlx5_ifc_modify_nic_vport_field_select_bits {
5520 5521 5522
	u8         reserved_at_0[0x12];
	u8	   affiliation[0x1];
	u8	   reserved_at_e[0x1];
5523 5524
	u8         disable_uc_local_lb[0x1];
	u8         disable_mc_local_lb[0x1];
5525 5526
	u8         node_guid[0x1];
	u8         port_guid[0x1];
5527
	u8         min_inline[0x1];
5528 5529 5530
	u8         mtu[0x1];
	u8         change_event[0x1];
	u8         promisc[0x1];
5531 5532 5533
	u8         permanent_address[0x1];
	u8         addresses_list[0x1];
	u8         roce_en[0x1];
5534
	u8         reserved_at_1f[0x1];
5535 5536 5537 5538
};

struct mlx5_ifc_modify_nic_vport_context_in_bits {
	u8         opcode[0x10];
5539
	u8         reserved_at_10[0x10];
5540

5541
	u8         reserved_at_20[0x10];
5542 5543 5544
	u8         op_mod[0x10];

	u8         other_vport[0x1];
5545
	u8         reserved_at_41[0xf];
5546 5547 5548 5549
	u8         vport_number[0x10];

	struct mlx5_ifc_modify_nic_vport_field_select_bits field_select;

5550
	u8         reserved_at_80[0x780];
5551 5552 5553 5554 5555 5556

	struct mlx5_ifc_nic_vport_context_bits nic_vport_context;
};

struct mlx5_ifc_modify_hca_vport_context_out_bits {
	u8         status[0x8];
5557
	u8         reserved_at_8[0x18];
5558 5559 5560

	u8         syndrome[0x20];

5561
	u8         reserved_at_40[0x40];
5562 5563 5564 5565
};

struct mlx5_ifc_modify_hca_vport_context_in_bits {
	u8         opcode[0x10];
5566
	u8         reserved_at_10[0x10];
5567

5568
	u8         reserved_at_20[0x10];
5569 5570 5571
	u8         op_mod[0x10];

	u8         other_vport[0x1];
5572
	u8         reserved_at_41[0xb];
5573
	u8         port_num[0x4];
5574 5575
	u8         vport_number[0x10];

5576
	u8         reserved_at_60[0x20];
5577 5578 5579 5580 5581 5582

	struct mlx5_ifc_hca_vport_context_bits hca_vport_context;
};

struct mlx5_ifc_modify_cq_out_bits {
	u8         status[0x8];
5583
	u8         reserved_at_8[0x18];
5584 5585 5586

	u8         syndrome[0x20];

5587
	u8         reserved_at_40[0x40];
5588 5589 5590 5591 5592 5593 5594 5595 5596
};

enum {
	MLX5_MODIFY_CQ_IN_OP_MOD_MODIFY_CQ  = 0x0,
	MLX5_MODIFY_CQ_IN_OP_MOD_RESIZE_CQ  = 0x1,
};

struct mlx5_ifc_modify_cq_in_bits {
	u8         opcode[0x10];
5597
	u8         reserved_at_10[0x10];
5598

5599
	u8         reserved_at_20[0x10];
5600 5601
	u8         op_mod[0x10];

5602
	u8         reserved_at_40[0x8];
5603 5604 5605 5606 5607 5608
	u8         cqn[0x18];

	union mlx5_ifc_modify_field_select_resize_field_select_auto_bits modify_field_select_resize_field_select;

	struct mlx5_ifc_cqc_bits cq_context;

5609
	u8         reserved_at_280[0x600];
5610 5611 5612 5613 5614 5615

	u8         pas[0][0x40];
};

struct mlx5_ifc_modify_cong_status_out_bits {
	u8         status[0x8];
5616
	u8         reserved_at_8[0x18];
5617 5618 5619

	u8         syndrome[0x20];

5620
	u8         reserved_at_40[0x40];
5621 5622 5623 5624
};

struct mlx5_ifc_modify_cong_status_in_bits {
	u8         opcode[0x10];
5625
	u8         reserved_at_10[0x10];
5626

5627
	u8         reserved_at_20[0x10];
5628 5629
	u8         op_mod[0x10];

5630
	u8         reserved_at_40[0x18];
5631 5632 5633 5634 5635
	u8         priority[0x4];
	u8         cong_protocol[0x4];

	u8         enable[0x1];
	u8         tag_enable[0x1];
5636
	u8         reserved_at_62[0x1e];
5637 5638 5639 5640
};

struct mlx5_ifc_modify_cong_params_out_bits {
	u8         status[0x8];
5641
	u8         reserved_at_8[0x18];
5642 5643 5644

	u8         syndrome[0x20];

5645
	u8         reserved_at_40[0x40];
5646 5647 5648 5649
};

struct mlx5_ifc_modify_cong_params_in_bits {
	u8         opcode[0x10];
5650
	u8         reserved_at_10[0x10];
5651

5652
	u8         reserved_at_20[0x10];
5653 5654
	u8         op_mod[0x10];

5655
	u8         reserved_at_40[0x1c];
5656 5657 5658 5659
	u8         cong_protocol[0x4];

	union mlx5_ifc_field_select_802_1_r_roce_auto_bits field_select;

5660
	u8         reserved_at_80[0x80];
5661 5662 5663 5664 5665 5666

	union mlx5_ifc_cong_control_roce_ecn_auto_bits congestion_parameters;
};

struct mlx5_ifc_manage_pages_out_bits {
	u8         status[0x8];
5667
	u8         reserved_at_8[0x18];
5668 5669 5670 5671 5672

	u8         syndrome[0x20];

	u8         output_num_entries[0x20];

5673
	u8         reserved_at_60[0x20];
5674 5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685

	u8         pas[0][0x40];
};

enum {
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_FAIL     = 0x0,
	MLX5_MANAGE_PAGES_IN_OP_MOD_ALLOCATION_SUCCESS  = 0x1,
	MLX5_MANAGE_PAGES_IN_OP_MOD_HCA_RETURN_PAGES    = 0x2,
};

struct mlx5_ifc_manage_pages_in_bits {
	u8         opcode[0x10];
5686
	u8         reserved_at_10[0x10];
5687

5688
	u8         reserved_at_20[0x10];
5689 5690
	u8         op_mod[0x10];

5691
	u8         reserved_at_40[0x10];
5692 5693 5694 5695 5696 5697 5698 5699 5700
	u8         function_id[0x10];

	u8         input_num_entries[0x20];

	u8         pas[0][0x40];
};

struct mlx5_ifc_mad_ifc_out_bits {
	u8         status[0x8];
5701
	u8         reserved_at_8[0x18];
5702 5703 5704

	u8         syndrome[0x20];

5705
	u8         reserved_at_40[0x40];
5706 5707 5708 5709 5710 5711

	u8         response_mad_packet[256][0x8];
};

struct mlx5_ifc_mad_ifc_in_bits {
	u8         opcode[0x10];
5712
	u8         reserved_at_10[0x10];
5713

5714
	u8         reserved_at_20[0x10];
5715 5716 5717
	u8         op_mod[0x10];

	u8         remote_lid[0x10];
5718
	u8         reserved_at_50[0x8];
5719 5720
	u8         port[0x8];

5721
	u8         reserved_at_60[0x20];
5722 5723 5724 5725 5726 5727

	u8         mad[256][0x8];
};

struct mlx5_ifc_init_hca_out_bits {
	u8         status[0x8];
5728
	u8         reserved_at_8[0x18];
5729 5730 5731

	u8         syndrome[0x20];

5732
	u8         reserved_at_40[0x40];
5733 5734 5735 5736
};

struct mlx5_ifc_init_hca_in_bits {
	u8         opcode[0x10];
5737
	u8         reserved_at_10[0x10];
5738

5739
	u8         reserved_at_20[0x10];
5740 5741
	u8         op_mod[0x10];

5742
	u8         reserved_at_40[0x40];
5743
	u8	   sw_owner_id[4][0x20];
5744 5745 5746 5747
};

struct mlx5_ifc_init2rtr_qp_out_bits {
	u8         status[0x8];
5748
	u8         reserved_at_8[0x18];
5749 5750 5751

	u8         syndrome[0x20];

5752
	u8         reserved_at_40[0x40];
5753 5754 5755 5756
};

struct mlx5_ifc_init2rtr_qp_in_bits {
	u8         opcode[0x10];
5757
	u8         reserved_at_10[0x10];
5758

5759
	u8         reserved_at_20[0x10];
5760 5761
	u8         op_mod[0x10];

5762
	u8         reserved_at_40[0x8];
5763 5764
	u8         qpn[0x18];

5765
	u8         reserved_at_60[0x20];
5766 5767 5768

	u8         opt_param_mask[0x20];

5769
	u8         reserved_at_a0[0x20];
5770 5771 5772

	struct mlx5_ifc_qpc_bits qpc;

5773
	u8         reserved_at_800[0x80];
5774 5775 5776 5777
};

struct mlx5_ifc_init2init_qp_out_bits {
	u8         status[0x8];
5778
	u8         reserved_at_8[0x18];
5779 5780 5781

	u8         syndrome[0x20];

5782
	u8         reserved_at_40[0x40];
5783 5784 5785 5786
};

struct mlx5_ifc_init2init_qp_in_bits {
	u8         opcode[0x10];
5787
	u8         reserved_at_10[0x10];
5788

5789
	u8         reserved_at_20[0x10];
5790 5791
	u8         op_mod[0x10];

5792
	u8         reserved_at_40[0x8];
5793 5794
	u8         qpn[0x18];

5795
	u8         reserved_at_60[0x20];
5796 5797 5798

	u8         opt_param_mask[0x20];

5799
	u8         reserved_at_a0[0x20];
5800 5801 5802

	struct mlx5_ifc_qpc_bits qpc;

5803
	u8         reserved_at_800[0x80];
5804 5805 5806 5807
};

struct mlx5_ifc_get_dropped_packet_log_out_bits {
	u8         status[0x8];
5808
	u8         reserved_at_8[0x18];
5809 5810 5811

	u8         syndrome[0x20];

5812
	u8         reserved_at_40[0x40];
5813 5814 5815 5816 5817 5818 5819 5820

	u8         packet_headers_log[128][0x8];

	u8         packet_syndrome[64][0x8];
};

struct mlx5_ifc_get_dropped_packet_log_in_bits {
	u8         opcode[0x10];
5821
	u8         reserved_at_10[0x10];
5822

5823
	u8         reserved_at_20[0x10];
5824 5825
	u8         op_mod[0x10];

5826
	u8         reserved_at_40[0x40];
5827 5828 5829 5830
};

struct mlx5_ifc_gen_eqe_in_bits {
	u8         opcode[0x10];
5831
	u8         reserved_at_10[0x10];
5832

5833
	u8         reserved_at_20[0x10];
5834 5835
	u8         op_mod[0x10];

5836
	u8         reserved_at_40[0x18];
5837 5838
	u8         eq_number[0x8];

5839
	u8         reserved_at_60[0x20];
5840 5841 5842 5843 5844 5845

	u8         eqe[64][0x8];
};

struct mlx5_ifc_gen_eq_out_bits {
	u8         status[0x8];
5846
	u8         reserved_at_8[0x18];
5847 5848 5849

	u8         syndrome[0x20];

5850
	u8         reserved_at_40[0x40];
5851 5852 5853 5854
};

struct mlx5_ifc_enable_hca_out_bits {
	u8         status[0x8];
5855
	u8         reserved_at_8[0x18];
5856 5857 5858

	u8         syndrome[0x20];

5859
	u8         reserved_at_40[0x20];
5860 5861 5862 5863
};

struct mlx5_ifc_enable_hca_in_bits {
	u8         opcode[0x10];
5864
	u8         reserved_at_10[0x10];
5865

5866
	u8         reserved_at_20[0x10];
5867 5868
	u8         op_mod[0x10];

5869
	u8         reserved_at_40[0x10];
5870 5871
	u8         function_id[0x10];

5872
	u8         reserved_at_60[0x20];
5873 5874 5875 5876
};

struct mlx5_ifc_drain_dct_out_bits {
	u8         status[0x8];
5877
	u8         reserved_at_8[0x18];
5878 5879 5880

	u8         syndrome[0x20];

5881
	u8         reserved_at_40[0x40];
5882 5883 5884 5885
};

struct mlx5_ifc_drain_dct_in_bits {
	u8         opcode[0x10];
5886
	u8         reserved_at_10[0x10];
5887

5888
	u8         reserved_at_20[0x10];
5889 5890
	u8         op_mod[0x10];

5891
	u8         reserved_at_40[0x8];
5892 5893
	u8         dctn[0x18];

5894
	u8         reserved_at_60[0x20];
5895 5896 5897 5898
};

struct mlx5_ifc_disable_hca_out_bits {
	u8         status[0x8];
5899
	u8         reserved_at_8[0x18];
5900 5901 5902

	u8         syndrome[0x20];

5903
	u8         reserved_at_40[0x20];
5904 5905 5906 5907
};

struct mlx5_ifc_disable_hca_in_bits {
	u8         opcode[0x10];
5908
	u8         reserved_at_10[0x10];
5909

5910
	u8         reserved_at_20[0x10];
5911 5912
	u8         op_mod[0x10];

5913
	u8         reserved_at_40[0x10];
5914 5915
	u8         function_id[0x10];

5916
	u8         reserved_at_60[0x20];
5917 5918 5919 5920
};

struct mlx5_ifc_detach_from_mcg_out_bits {
	u8         status[0x8];
5921
	u8         reserved_at_8[0x18];
5922 5923 5924

	u8         syndrome[0x20];

5925
	u8         reserved_at_40[0x40];
5926 5927 5928 5929
};

struct mlx5_ifc_detach_from_mcg_in_bits {
	u8         opcode[0x10];
5930
	u8         reserved_at_10[0x10];
5931

5932
	u8         reserved_at_20[0x10];
5933 5934
	u8         op_mod[0x10];

5935
	u8         reserved_at_40[0x8];
5936 5937
	u8         qpn[0x18];

5938
	u8         reserved_at_60[0x20];
5939 5940 5941 5942

	u8         multicast_gid[16][0x8];
};

S
Saeed Mahameed 已提交
5943 5944 5945 5946 5947 5948 5949 5950 5951 5952 5953 5954 5955 5956 5957 5958 5959 5960 5961 5962 5963 5964
struct mlx5_ifc_destroy_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

5965 5966
struct mlx5_ifc_destroy_xrc_srq_out_bits {
	u8         status[0x8];
5967
	u8         reserved_at_8[0x18];
5968 5969 5970

	u8         syndrome[0x20];

5971
	u8         reserved_at_40[0x40];
5972 5973 5974 5975
};

struct mlx5_ifc_destroy_xrc_srq_in_bits {
	u8         opcode[0x10];
5976
	u8         reserved_at_10[0x10];
5977

5978
	u8         reserved_at_20[0x10];
5979 5980
	u8         op_mod[0x10];

5981
	u8         reserved_at_40[0x8];
5982 5983
	u8         xrc_srqn[0x18];

5984
	u8         reserved_at_60[0x20];
5985 5986 5987 5988
};

struct mlx5_ifc_destroy_tis_out_bits {
	u8         status[0x8];
5989
	u8         reserved_at_8[0x18];
5990 5991 5992

	u8         syndrome[0x20];

5993
	u8         reserved_at_40[0x40];
5994 5995 5996 5997
};

struct mlx5_ifc_destroy_tis_in_bits {
	u8         opcode[0x10];
5998
	u8         reserved_at_10[0x10];
5999

6000
	u8         reserved_at_20[0x10];
6001 6002
	u8         op_mod[0x10];

6003
	u8         reserved_at_40[0x8];
6004 6005
	u8         tisn[0x18];

6006
	u8         reserved_at_60[0x20];
6007 6008 6009 6010
};

struct mlx5_ifc_destroy_tir_out_bits {
	u8         status[0x8];
6011
	u8         reserved_at_8[0x18];
6012 6013 6014

	u8         syndrome[0x20];

6015
	u8         reserved_at_40[0x40];
6016 6017 6018 6019
};

struct mlx5_ifc_destroy_tir_in_bits {
	u8         opcode[0x10];
6020
	u8         reserved_at_10[0x10];
6021

6022
	u8         reserved_at_20[0x10];
6023 6024
	u8         op_mod[0x10];

6025
	u8         reserved_at_40[0x8];
6026 6027
	u8         tirn[0x18];

6028
	u8         reserved_at_60[0x20];
6029 6030 6031 6032
};

struct mlx5_ifc_destroy_srq_out_bits {
	u8         status[0x8];
6033
	u8         reserved_at_8[0x18];
6034 6035 6036

	u8         syndrome[0x20];

6037
	u8         reserved_at_40[0x40];
6038 6039 6040 6041
};

struct mlx5_ifc_destroy_srq_in_bits {
	u8         opcode[0x10];
6042
	u8         reserved_at_10[0x10];
6043

6044
	u8         reserved_at_20[0x10];
6045 6046
	u8         op_mod[0x10];

6047
	u8         reserved_at_40[0x8];
6048 6049
	u8         srqn[0x18];

6050
	u8         reserved_at_60[0x20];
6051 6052 6053 6054
};

struct mlx5_ifc_destroy_sq_out_bits {
	u8         status[0x8];
6055
	u8         reserved_at_8[0x18];
6056 6057 6058

	u8         syndrome[0x20];

6059
	u8         reserved_at_40[0x40];
6060 6061 6062 6063
};

struct mlx5_ifc_destroy_sq_in_bits {
	u8         opcode[0x10];
6064
	u8         reserved_at_10[0x10];
6065

6066
	u8         reserved_at_20[0x10];
6067 6068
	u8         op_mod[0x10];

6069
	u8         reserved_at_40[0x8];
6070 6071
	u8         sqn[0x18];

6072
	u8         reserved_at_60[0x20];
6073 6074
};

6075 6076 6077 6078 6079 6080 6081 6082 6083 6084 6085 6086 6087 6088 6089 6090 6091 6092 6093 6094 6095 6096 6097 6098
struct mlx5_ifc_destroy_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x1c0];
};

struct mlx5_ifc_destroy_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_80[0x180];
};

6099 6100
struct mlx5_ifc_destroy_rqt_out_bits {
	u8         status[0x8];
6101
	u8         reserved_at_8[0x18];
6102 6103 6104

	u8         syndrome[0x20];

6105
	u8         reserved_at_40[0x40];
6106 6107 6108 6109
};

struct mlx5_ifc_destroy_rqt_in_bits {
	u8         opcode[0x10];
6110
	u8         reserved_at_10[0x10];
6111

6112
	u8         reserved_at_20[0x10];
6113 6114
	u8         op_mod[0x10];

6115
	u8         reserved_at_40[0x8];
6116 6117
	u8         rqtn[0x18];

6118
	u8         reserved_at_60[0x20];
6119 6120 6121 6122
};

struct mlx5_ifc_destroy_rq_out_bits {
	u8         status[0x8];
6123
	u8         reserved_at_8[0x18];
6124 6125 6126

	u8         syndrome[0x20];

6127
	u8         reserved_at_40[0x40];
6128 6129 6130 6131
};

struct mlx5_ifc_destroy_rq_in_bits {
	u8         opcode[0x10];
6132
	u8         reserved_at_10[0x10];
6133

6134
	u8         reserved_at_20[0x10];
6135 6136
	u8         op_mod[0x10];

6137
	u8         reserved_at_40[0x8];
6138 6139
	u8         rqn[0x18];

6140
	u8         reserved_at_60[0x20];
6141 6142
};

6143 6144 6145 6146 6147 6148 6149 6150 6151 6152 6153 6154 6155 6156 6157 6158 6159 6160 6161 6162 6163 6164
struct mlx5_ifc_set_delay_drop_params_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x20];

	u8         reserved_at_60[0x10];
	u8         delay_drop_timeout[0x10];
};

struct mlx5_ifc_set_delay_drop_params_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

6165 6166
struct mlx5_ifc_destroy_rmp_out_bits {
	u8         status[0x8];
6167
	u8         reserved_at_8[0x18];
6168 6169 6170

	u8         syndrome[0x20];

6171
	u8         reserved_at_40[0x40];
6172 6173 6174 6175
};

struct mlx5_ifc_destroy_rmp_in_bits {
	u8         opcode[0x10];
6176
	u8         reserved_at_10[0x10];
6177

6178
	u8         reserved_at_20[0x10];
6179 6180
	u8         op_mod[0x10];

6181
	u8         reserved_at_40[0x8];
6182 6183
	u8         rmpn[0x18];

6184
	u8         reserved_at_60[0x20];
6185 6186 6187 6188
};

struct mlx5_ifc_destroy_qp_out_bits {
	u8         status[0x8];
6189
	u8         reserved_at_8[0x18];
6190 6191 6192

	u8         syndrome[0x20];

6193
	u8         reserved_at_40[0x40];
6194 6195 6196 6197
};

struct mlx5_ifc_destroy_qp_in_bits {
	u8         opcode[0x10];
6198
	u8         reserved_at_10[0x10];
6199

6200
	u8         reserved_at_20[0x10];
6201 6202
	u8         op_mod[0x10];

6203
	u8         reserved_at_40[0x8];
6204 6205
	u8         qpn[0x18];

6206
	u8         reserved_at_60[0x20];
6207 6208 6209 6210
};

struct mlx5_ifc_destroy_psv_out_bits {
	u8         status[0x8];
6211
	u8         reserved_at_8[0x18];
6212 6213 6214

	u8         syndrome[0x20];

6215
	u8         reserved_at_40[0x40];
6216 6217 6218 6219
};

struct mlx5_ifc_destroy_psv_in_bits {
	u8         opcode[0x10];
6220
	u8         reserved_at_10[0x10];
6221

6222
	u8         reserved_at_20[0x10];
6223 6224
	u8         op_mod[0x10];

6225
	u8         reserved_at_40[0x8];
6226 6227
	u8         psvn[0x18];

6228
	u8         reserved_at_60[0x20];
6229 6230 6231 6232
};

struct mlx5_ifc_destroy_mkey_out_bits {
	u8         status[0x8];
6233
	u8         reserved_at_8[0x18];
6234 6235 6236

	u8         syndrome[0x20];

6237
	u8         reserved_at_40[0x40];
6238 6239 6240 6241
};

struct mlx5_ifc_destroy_mkey_in_bits {
	u8         opcode[0x10];
6242
	u8         reserved_at_10[0x10];
6243

6244
	u8         reserved_at_20[0x10];
6245 6246
	u8         op_mod[0x10];

6247
	u8         reserved_at_40[0x8];
6248 6249
	u8         mkey_index[0x18];

6250
	u8         reserved_at_60[0x20];
6251 6252 6253 6254
};

struct mlx5_ifc_destroy_flow_table_out_bits {
	u8         status[0x8];
6255
	u8         reserved_at_8[0x18];
6256 6257 6258

	u8         syndrome[0x20];

6259
	u8         reserved_at_40[0x40];
6260 6261 6262 6263
};

struct mlx5_ifc_destroy_flow_table_in_bits {
	u8         opcode[0x10];
6264
	u8         reserved_at_10[0x10];
6265

6266
	u8         reserved_at_20[0x10];
6267 6268
	u8         op_mod[0x10];

6269 6270 6271 6272 6273
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6274 6275

	u8         table_type[0x8];
6276
	u8         reserved_at_88[0x18];
6277

6278
	u8         reserved_at_a0[0x8];
6279 6280
	u8         table_id[0x18];

6281
	u8         reserved_at_c0[0x140];
6282 6283 6284 6285
};

struct mlx5_ifc_destroy_flow_group_out_bits {
	u8         status[0x8];
6286
	u8         reserved_at_8[0x18];
6287 6288 6289

	u8         syndrome[0x20];

6290
	u8         reserved_at_40[0x40];
6291 6292 6293 6294
};

struct mlx5_ifc_destroy_flow_group_in_bits {
	u8         opcode[0x10];
6295
	u8         reserved_at_10[0x10];
6296

6297
	u8         reserved_at_20[0x10];
6298 6299
	u8         op_mod[0x10];

6300 6301 6302 6303 6304
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6305 6306

	u8         table_type[0x8];
6307
	u8         reserved_at_88[0x18];
6308

6309
	u8         reserved_at_a0[0x8];
6310 6311 6312 6313
	u8         table_id[0x18];

	u8         group_id[0x20];

6314
	u8         reserved_at_e0[0x120];
6315 6316 6317 6318
};

struct mlx5_ifc_destroy_eq_out_bits {
	u8         status[0x8];
6319
	u8         reserved_at_8[0x18];
6320 6321 6322

	u8         syndrome[0x20];

6323
	u8         reserved_at_40[0x40];
6324 6325 6326 6327
};

struct mlx5_ifc_destroy_eq_in_bits {
	u8         opcode[0x10];
6328
	u8         reserved_at_10[0x10];
6329

6330
	u8         reserved_at_20[0x10];
6331 6332
	u8         op_mod[0x10];

6333
	u8         reserved_at_40[0x18];
6334 6335
	u8         eq_number[0x8];

6336
	u8         reserved_at_60[0x20];
6337 6338 6339 6340
};

struct mlx5_ifc_destroy_dct_out_bits {
	u8         status[0x8];
6341
	u8         reserved_at_8[0x18];
6342 6343 6344

	u8         syndrome[0x20];

6345
	u8         reserved_at_40[0x40];
6346 6347 6348 6349
};

struct mlx5_ifc_destroy_dct_in_bits {
	u8         opcode[0x10];
6350
	u8         reserved_at_10[0x10];
6351

6352
	u8         reserved_at_20[0x10];
6353 6354
	u8         op_mod[0x10];

6355
	u8         reserved_at_40[0x8];
6356 6357
	u8         dctn[0x18];

6358
	u8         reserved_at_60[0x20];
6359 6360 6361 6362
};

struct mlx5_ifc_destroy_cq_out_bits {
	u8         status[0x8];
6363
	u8         reserved_at_8[0x18];
6364 6365 6366

	u8         syndrome[0x20];

6367
	u8         reserved_at_40[0x40];
6368 6369 6370 6371
};

struct mlx5_ifc_destroy_cq_in_bits {
	u8         opcode[0x10];
6372
	u8         reserved_at_10[0x10];
6373

6374
	u8         reserved_at_20[0x10];
6375 6376
	u8         op_mod[0x10];

6377
	u8         reserved_at_40[0x8];
6378 6379
	u8         cqn[0x18];

6380
	u8         reserved_at_60[0x20];
6381 6382 6383 6384
};

struct mlx5_ifc_delete_vxlan_udp_dport_out_bits {
	u8         status[0x8];
6385
	u8         reserved_at_8[0x18];
6386 6387 6388

	u8         syndrome[0x20];

6389
	u8         reserved_at_40[0x40];
6390 6391 6392 6393
};

struct mlx5_ifc_delete_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
6394
	u8         reserved_at_10[0x10];
6395

6396
	u8         reserved_at_20[0x10];
6397 6398
	u8         op_mod[0x10];

6399
	u8         reserved_at_40[0x20];
6400

6401
	u8         reserved_at_60[0x10];
6402 6403 6404 6405 6406
	u8         vxlan_udp_port[0x10];
};

struct mlx5_ifc_delete_l2_table_entry_out_bits {
	u8         status[0x8];
6407
	u8         reserved_at_8[0x18];
6408 6409 6410

	u8         syndrome[0x20];

6411
	u8         reserved_at_40[0x40];
6412 6413 6414 6415
};

struct mlx5_ifc_delete_l2_table_entry_in_bits {
	u8         opcode[0x10];
6416
	u8         reserved_at_10[0x10];
6417

6418
	u8         reserved_at_20[0x10];
6419 6420
	u8         op_mod[0x10];

6421
	u8         reserved_at_40[0x60];
6422

6423
	u8         reserved_at_a0[0x8];
6424 6425
	u8         table_index[0x18];

6426
	u8         reserved_at_c0[0x140];
6427 6428 6429 6430
};

struct mlx5_ifc_delete_fte_out_bits {
	u8         status[0x8];
6431
	u8         reserved_at_8[0x18];
6432 6433 6434

	u8         syndrome[0x20];

6435
	u8         reserved_at_40[0x40];
6436 6437 6438 6439
};

struct mlx5_ifc_delete_fte_in_bits {
	u8         opcode[0x10];
6440
	u8         reserved_at_10[0x10];
6441

6442
	u8         reserved_at_20[0x10];
6443 6444
	u8         op_mod[0x10];

6445 6446 6447 6448 6449
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6450 6451

	u8         table_type[0x8];
6452
	u8         reserved_at_88[0x18];
6453

6454
	u8         reserved_at_a0[0x8];
6455 6456
	u8         table_id[0x18];

6457
	u8         reserved_at_c0[0x40];
6458 6459 6460

	u8         flow_index[0x20];

6461
	u8         reserved_at_120[0xe0];
6462 6463 6464 6465
};

struct mlx5_ifc_dealloc_xrcd_out_bits {
	u8         status[0x8];
6466
	u8         reserved_at_8[0x18];
6467 6468 6469

	u8         syndrome[0x20];

6470
	u8         reserved_at_40[0x40];
6471 6472 6473 6474
};

struct mlx5_ifc_dealloc_xrcd_in_bits {
	u8         opcode[0x10];
6475
	u8         reserved_at_10[0x10];
6476

6477
	u8         reserved_at_20[0x10];
6478 6479
	u8         op_mod[0x10];

6480
	u8         reserved_at_40[0x8];
6481 6482
	u8         xrcd[0x18];

6483
	u8         reserved_at_60[0x20];
6484 6485 6486 6487
};

struct mlx5_ifc_dealloc_uar_out_bits {
	u8         status[0x8];
6488
	u8         reserved_at_8[0x18];
6489 6490 6491

	u8         syndrome[0x20];

6492
	u8         reserved_at_40[0x40];
6493 6494 6495 6496
};

struct mlx5_ifc_dealloc_uar_in_bits {
	u8         opcode[0x10];
6497
	u8         reserved_at_10[0x10];
6498

6499
	u8         reserved_at_20[0x10];
6500 6501
	u8         op_mod[0x10];

6502
	u8         reserved_at_40[0x8];
6503 6504
	u8         uar[0x18];

6505
	u8         reserved_at_60[0x20];
6506 6507 6508 6509
};

struct mlx5_ifc_dealloc_transport_domain_out_bits {
	u8         status[0x8];
6510
	u8         reserved_at_8[0x18];
6511 6512 6513

	u8         syndrome[0x20];

6514
	u8         reserved_at_40[0x40];
6515 6516 6517 6518
};

struct mlx5_ifc_dealloc_transport_domain_in_bits {
	u8         opcode[0x10];
6519
	u8         reserved_at_10[0x10];
6520

6521
	u8         reserved_at_20[0x10];
6522 6523
	u8         op_mod[0x10];

6524
	u8         reserved_at_40[0x8];
6525 6526
	u8         transport_domain[0x18];

6527
	u8         reserved_at_60[0x20];
6528 6529 6530 6531
};

struct mlx5_ifc_dealloc_q_counter_out_bits {
	u8         status[0x8];
6532
	u8         reserved_at_8[0x18];
6533 6534 6535

	u8         syndrome[0x20];

6536
	u8         reserved_at_40[0x40];
6537 6538 6539 6540
};

struct mlx5_ifc_dealloc_q_counter_in_bits {
	u8         opcode[0x10];
6541
	u8         reserved_at_10[0x10];
6542

6543
	u8         reserved_at_20[0x10];
6544 6545
	u8         op_mod[0x10];

6546
	u8         reserved_at_40[0x18];
6547 6548
	u8         counter_set_id[0x8];

6549
	u8         reserved_at_60[0x20];
6550 6551 6552 6553
};

struct mlx5_ifc_dealloc_pd_out_bits {
	u8         status[0x8];
6554
	u8         reserved_at_8[0x18];
6555 6556 6557

	u8         syndrome[0x20];

6558
	u8         reserved_at_40[0x40];
6559 6560 6561 6562
};

struct mlx5_ifc_dealloc_pd_in_bits {
	u8         opcode[0x10];
6563
	u8         reserved_at_10[0x10];
6564

6565
	u8         reserved_at_20[0x10];
6566 6567
	u8         op_mod[0x10];

6568
	u8         reserved_at_40[0x8];
6569 6570
	u8         pd[0x18];

6571
	u8         reserved_at_60[0x20];
6572 6573
};

6574 6575 6576 6577 6578 6579 6580 6581 6582 6583 6584 6585 6586 6587 6588 6589
struct mlx5_ifc_dealloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_dealloc_flow_counter_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

6590
	u8         flow_counter_id[0x20];
6591 6592 6593 6594

	u8         reserved_at_60[0x20];
};

S
Saeed Mahameed 已提交
6595 6596 6597 6598 6599 6600 6601 6602 6603 6604 6605 6606 6607 6608 6609 6610 6611 6612 6613 6614 6615 6616 6617 6618
struct mlx5_ifc_create_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_create_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_xrqc_bits xrq_context;
};

6619 6620
struct mlx5_ifc_create_xrc_srq_out_bits {
	u8         status[0x8];
6621
	u8         reserved_at_8[0x18];
6622 6623 6624

	u8         syndrome[0x20];

6625
	u8         reserved_at_40[0x8];
6626 6627
	u8         xrc_srqn[0x18];

6628
	u8         reserved_at_60[0x20];
6629 6630 6631 6632
};

struct mlx5_ifc_create_xrc_srq_in_bits {
	u8         opcode[0x10];
6633
	u8         reserved_at_10[0x10];
6634

6635
	u8         reserved_at_20[0x10];
6636 6637
	u8         op_mod[0x10];

6638
	u8         reserved_at_40[0x40];
6639 6640 6641

	struct mlx5_ifc_xrc_srqc_bits xrc_srq_context_entry;

6642
	u8         reserved_at_280[0x600];
6643 6644 6645 6646 6647 6648

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_tis_out_bits {
	u8         status[0x8];
6649
	u8         reserved_at_8[0x18];
6650 6651 6652

	u8         syndrome[0x20];

6653
	u8         reserved_at_40[0x8];
6654 6655
	u8         tisn[0x18];

6656
	u8         reserved_at_60[0x20];
6657 6658 6659 6660
};

struct mlx5_ifc_create_tis_in_bits {
	u8         opcode[0x10];
6661
	u8         reserved_at_10[0x10];
6662

6663
	u8         reserved_at_20[0x10];
6664 6665
	u8         op_mod[0x10];

6666
	u8         reserved_at_40[0xc0];
6667 6668 6669 6670 6671 6672

	struct mlx5_ifc_tisc_bits ctx;
};

struct mlx5_ifc_create_tir_out_bits {
	u8         status[0x8];
6673
	u8         reserved_at_8[0x18];
6674 6675 6676

	u8         syndrome[0x20];

6677
	u8         reserved_at_40[0x8];
6678 6679
	u8         tirn[0x18];

6680
	u8         reserved_at_60[0x20];
6681 6682 6683 6684
};

struct mlx5_ifc_create_tir_in_bits {
	u8         opcode[0x10];
6685
	u8         reserved_at_10[0x10];
6686

6687
	u8         reserved_at_20[0x10];
6688 6689
	u8         op_mod[0x10];

6690
	u8         reserved_at_40[0xc0];
6691 6692 6693 6694 6695 6696

	struct mlx5_ifc_tirc_bits ctx;
};

struct mlx5_ifc_create_srq_out_bits {
	u8         status[0x8];
6697
	u8         reserved_at_8[0x18];
6698 6699 6700

	u8         syndrome[0x20];

6701
	u8         reserved_at_40[0x8];
6702 6703
	u8         srqn[0x18];

6704
	u8         reserved_at_60[0x20];
6705 6706 6707 6708
};

struct mlx5_ifc_create_srq_in_bits {
	u8         opcode[0x10];
6709
	u8         reserved_at_10[0x10];
6710

6711
	u8         reserved_at_20[0x10];
6712 6713
	u8         op_mod[0x10];

6714
	u8         reserved_at_40[0x40];
6715 6716 6717

	struct mlx5_ifc_srqc_bits srq_context_entry;

6718
	u8         reserved_at_280[0x600];
6719 6720 6721 6722 6723 6724

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_sq_out_bits {
	u8         status[0x8];
6725
	u8         reserved_at_8[0x18];
6726 6727 6728

	u8         syndrome[0x20];

6729
	u8         reserved_at_40[0x8];
6730 6731
	u8         sqn[0x18];

6732
	u8         reserved_at_60[0x20];
6733 6734 6735 6736
};

struct mlx5_ifc_create_sq_in_bits {
	u8         opcode[0x10];
6737
	u8         reserved_at_10[0x10];
6738

6739
	u8         reserved_at_20[0x10];
6740 6741
	u8         op_mod[0x10];

6742
	u8         reserved_at_40[0xc0];
6743 6744 6745 6746

	struct mlx5_ifc_sqc_bits ctx;
};

6747 6748 6749 6750 6751 6752 6753 6754 6755 6756 6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767 6768 6769 6770 6771 6772 6773 6774 6775 6776
struct mlx5_ifc_create_scheduling_element_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	u8         scheduling_element_id[0x20];

	u8         reserved_at_a0[0x160];
};

struct mlx5_ifc_create_scheduling_element_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         scheduling_hierarchy[0x8];
	u8         reserved_at_48[0x18];

	u8         reserved_at_60[0xa0];

	struct mlx5_ifc_scheduling_context_bits scheduling_context;

	u8         reserved_at_300[0x100];
};

6777 6778
struct mlx5_ifc_create_rqt_out_bits {
	u8         status[0x8];
6779
	u8         reserved_at_8[0x18];
6780 6781 6782

	u8         syndrome[0x20];

6783
	u8         reserved_at_40[0x8];
6784 6785
	u8         rqtn[0x18];

6786
	u8         reserved_at_60[0x20];
6787 6788 6789 6790
};

struct mlx5_ifc_create_rqt_in_bits {
	u8         opcode[0x10];
6791
	u8         reserved_at_10[0x10];
6792

6793
	u8         reserved_at_20[0x10];
6794 6795
	u8         op_mod[0x10];

6796
	u8         reserved_at_40[0xc0];
6797 6798 6799 6800 6801 6802

	struct mlx5_ifc_rqtc_bits rqt_context;
};

struct mlx5_ifc_create_rq_out_bits {
	u8         status[0x8];
6803
	u8         reserved_at_8[0x18];
6804 6805 6806

	u8         syndrome[0x20];

6807
	u8         reserved_at_40[0x8];
6808 6809
	u8         rqn[0x18];

6810
	u8         reserved_at_60[0x20];
6811 6812 6813 6814
};

struct mlx5_ifc_create_rq_in_bits {
	u8         opcode[0x10];
6815
	u8         reserved_at_10[0x10];
6816

6817
	u8         reserved_at_20[0x10];
6818 6819
	u8         op_mod[0x10];

6820
	u8         reserved_at_40[0xc0];
6821 6822 6823 6824 6825 6826

	struct mlx5_ifc_rqc_bits ctx;
};

struct mlx5_ifc_create_rmp_out_bits {
	u8         status[0x8];
6827
	u8         reserved_at_8[0x18];
6828 6829 6830

	u8         syndrome[0x20];

6831
	u8         reserved_at_40[0x8];
6832 6833
	u8         rmpn[0x18];

6834
	u8         reserved_at_60[0x20];
6835 6836 6837 6838
};

struct mlx5_ifc_create_rmp_in_bits {
	u8         opcode[0x10];
6839
	u8         reserved_at_10[0x10];
6840

6841
	u8         reserved_at_20[0x10];
6842 6843
	u8         op_mod[0x10];

6844
	u8         reserved_at_40[0xc0];
6845 6846 6847 6848 6849 6850

	struct mlx5_ifc_rmpc_bits ctx;
};

struct mlx5_ifc_create_qp_out_bits {
	u8         status[0x8];
6851
	u8         reserved_at_8[0x18];
6852 6853 6854

	u8         syndrome[0x20];

6855
	u8         reserved_at_40[0x8];
6856 6857
	u8         qpn[0x18];

6858
	u8         reserved_at_60[0x20];
6859 6860 6861 6862
};

struct mlx5_ifc_create_qp_in_bits {
	u8         opcode[0x10];
6863
	u8         reserved_at_10[0x10];
6864

6865
	u8         reserved_at_20[0x10];
6866 6867
	u8         op_mod[0x10];

6868
	u8         reserved_at_40[0x40];
6869 6870 6871

	u8         opt_param_mask[0x20];

6872
	u8         reserved_at_a0[0x20];
6873 6874 6875

	struct mlx5_ifc_qpc_bits qpc;

6876
	u8         reserved_at_800[0x80];
6877 6878 6879 6880 6881 6882

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_psv_out_bits {
	u8         status[0x8];
6883
	u8         reserved_at_8[0x18];
6884 6885 6886

	u8         syndrome[0x20];

6887
	u8         reserved_at_40[0x40];
6888

6889
	u8         reserved_at_80[0x8];
6890 6891
	u8         psv0_index[0x18];

6892
	u8         reserved_at_a0[0x8];
6893 6894
	u8         psv1_index[0x18];

6895
	u8         reserved_at_c0[0x8];
6896 6897
	u8         psv2_index[0x18];

6898
	u8         reserved_at_e0[0x8];
6899 6900 6901 6902 6903
	u8         psv3_index[0x18];
};

struct mlx5_ifc_create_psv_in_bits {
	u8         opcode[0x10];
6904
	u8         reserved_at_10[0x10];
6905

6906
	u8         reserved_at_20[0x10];
6907 6908 6909
	u8         op_mod[0x10];

	u8         num_psv[0x4];
6910
	u8         reserved_at_44[0x4];
6911 6912
	u8         pd[0x18];

6913
	u8         reserved_at_60[0x20];
6914 6915 6916 6917
};

struct mlx5_ifc_create_mkey_out_bits {
	u8         status[0x8];
6918
	u8         reserved_at_8[0x18];
6919 6920 6921

	u8         syndrome[0x20];

6922
	u8         reserved_at_40[0x8];
6923 6924
	u8         mkey_index[0x18];

6925
	u8         reserved_at_60[0x20];
6926 6927 6928 6929
};

struct mlx5_ifc_create_mkey_in_bits {
	u8         opcode[0x10];
6930
	u8         reserved_at_10[0x10];
6931

6932
	u8         reserved_at_20[0x10];
6933 6934
	u8         op_mod[0x10];

6935
	u8         reserved_at_40[0x20];
6936 6937

	u8         pg_access[0x1];
6938
	u8         reserved_at_61[0x1f];
6939 6940 6941

	struct mlx5_ifc_mkc_bits memory_key_mkey_entry;

6942
	u8         reserved_at_280[0x80];
6943 6944 6945

	u8         translations_octword_actual_size[0x20];

6946
	u8         reserved_at_320[0x560];
6947 6948 6949 6950 6951 6952

	u8         klm_pas_mtt[0][0x20];
};

struct mlx5_ifc_create_flow_table_out_bits {
	u8         status[0x8];
6953
	u8         reserved_at_8[0x18];
6954 6955 6956

	u8         syndrome[0x20];

6957
	u8         reserved_at_40[0x8];
6958 6959
	u8         table_id[0x18];

6960
	u8         reserved_at_60[0x20];
6961 6962
};

6963 6964 6965 6966 6967 6968 6969 6970 6971 6972 6973 6974 6975 6976 6977 6978 6979 6980
struct mlx5_ifc_flow_table_context_bits {
	u8         encap_en[0x1];
	u8         decap_en[0x1];
	u8         reserved_at_2[0x2];
	u8         table_miss_action[0x4];
	u8         level[0x8];
	u8         reserved_at_10[0x8];
	u8         log_size[0x8];

	u8         reserved_at_20[0x8];
	u8         table_miss_id[0x18];

	u8         reserved_at_40[0x8];
	u8         lag_master_next_table_id[0x18];

	u8         reserved_at_60[0xe0];
};

6981 6982
struct mlx5_ifc_create_flow_table_in_bits {
	u8         opcode[0x10];
6983
	u8         reserved_at_10[0x10];
6984

6985
	u8         reserved_at_20[0x10];
6986 6987
	u8         op_mod[0x10];

6988 6989 6990 6991 6992
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
6993 6994

	u8         table_type[0x8];
6995
	u8         reserved_at_88[0x18];
6996

6997
	u8         reserved_at_a0[0x20];
6998

6999
	struct mlx5_ifc_flow_table_context_bits flow_table_context;
7000 7001 7002 7003
};

struct mlx5_ifc_create_flow_group_out_bits {
	u8         status[0x8];
7004
	u8         reserved_at_8[0x18];
7005 7006 7007

	u8         syndrome[0x20];

7008
	u8         reserved_at_40[0x8];
7009 7010
	u8         group_id[0x18];

7011
	u8         reserved_at_60[0x20];
7012 7013 7014
};

enum {
7015 7016 7017 7018
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_OUTER_HEADERS     = 0x0,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS   = 0x1,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_INNER_HEADERS     = 0x2,
	MLX5_CREATE_FLOW_GROUP_IN_MATCH_CRITERIA_ENABLE_MISC_PARAMETERS_2 = 0x3,
7019 7020 7021 7022
};

struct mlx5_ifc_create_flow_group_in_bits {
	u8         opcode[0x10];
7023
	u8         reserved_at_10[0x10];
7024

7025
	u8         reserved_at_20[0x10];
7026 7027
	u8         op_mod[0x10];

7028 7029 7030 7031 7032
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
7033 7034

	u8         table_type[0x8];
7035
	u8         reserved_at_88[0x18];
7036

7037
	u8         reserved_at_a0[0x8];
7038 7039
	u8         table_id[0x18];

7040 7041 7042
	u8         source_eswitch_owner_vhca_id_valid[0x1];

	u8         reserved_at_c1[0x1f];
7043 7044 7045

	u8         start_flow_index[0x20];

7046
	u8         reserved_at_100[0x20];
7047 7048 7049

	u8         end_flow_index[0x20];

7050
	u8         reserved_at_140[0xa0];
7051

7052
	u8         reserved_at_1e0[0x18];
7053 7054 7055 7056
	u8         match_criteria_enable[0x8];

	struct mlx5_ifc_fte_match_param_bits match_criteria;

7057
	u8         reserved_at_1200[0xe00];
7058 7059 7060 7061
};

struct mlx5_ifc_create_eq_out_bits {
	u8         status[0x8];
7062
	u8         reserved_at_8[0x18];
7063 7064 7065

	u8         syndrome[0x20];

7066
	u8         reserved_at_40[0x18];
7067 7068
	u8         eq_number[0x8];

7069
	u8         reserved_at_60[0x20];
7070 7071 7072 7073
};

struct mlx5_ifc_create_eq_in_bits {
	u8         opcode[0x10];
7074
	u8         reserved_at_10[0x10];
7075

7076
	u8         reserved_at_20[0x10];
7077 7078
	u8         op_mod[0x10];

7079
	u8         reserved_at_40[0x40];
7080 7081 7082

	struct mlx5_ifc_eqc_bits eq_context_entry;

7083
	u8         reserved_at_280[0x40];
7084 7085 7086

	u8         event_bitmask[0x40];

7087
	u8         reserved_at_300[0x580];
7088 7089 7090 7091 7092 7093

	u8         pas[0][0x40];
};

struct mlx5_ifc_create_dct_out_bits {
	u8         status[0x8];
7094
	u8         reserved_at_8[0x18];
7095 7096 7097

	u8         syndrome[0x20];

7098
	u8         reserved_at_40[0x8];
7099 7100
	u8         dctn[0x18];

7101
	u8         reserved_at_60[0x20];
7102 7103 7104 7105
};

struct mlx5_ifc_create_dct_in_bits {
	u8         opcode[0x10];
7106
	u8         reserved_at_10[0x10];
7107

7108
	u8         reserved_at_20[0x10];
7109 7110
	u8         op_mod[0x10];

7111
	u8         reserved_at_40[0x40];
7112 7113 7114

	struct mlx5_ifc_dctc_bits dct_context_entry;

7115
	u8         reserved_at_280[0x180];
7116 7117 7118 7119
};

struct mlx5_ifc_create_cq_out_bits {
	u8         status[0x8];
7120
	u8         reserved_at_8[0x18];
7121 7122 7123

	u8         syndrome[0x20];

7124
	u8         reserved_at_40[0x8];
7125 7126
	u8         cqn[0x18];

7127
	u8         reserved_at_60[0x20];
7128 7129 7130 7131
};

struct mlx5_ifc_create_cq_in_bits {
	u8         opcode[0x10];
7132
	u8         reserved_at_10[0x10];
7133

7134
	u8         reserved_at_20[0x10];
7135 7136
	u8         op_mod[0x10];

7137
	u8         reserved_at_40[0x40];
7138 7139 7140

	struct mlx5_ifc_cqc_bits cq_context;

7141
	u8         reserved_at_280[0x600];
7142 7143 7144 7145 7146 7147

	u8         pas[0][0x40];
};

struct mlx5_ifc_config_int_moderation_out_bits {
	u8         status[0x8];
7148
	u8         reserved_at_8[0x18];
7149 7150 7151

	u8         syndrome[0x20];

7152
	u8         reserved_at_40[0x4];
7153 7154 7155
	u8         min_delay[0xc];
	u8         int_vector[0x10];

7156
	u8         reserved_at_60[0x20];
7157 7158 7159 7160 7161 7162 7163 7164 7165
};

enum {
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_WRITE  = 0x0,
	MLX5_CONFIG_INT_MODERATION_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_config_int_moderation_in_bits {
	u8         opcode[0x10];
7166
	u8         reserved_at_10[0x10];
7167

7168
	u8         reserved_at_20[0x10];
7169 7170
	u8         op_mod[0x10];

7171
	u8         reserved_at_40[0x4];
7172 7173 7174
	u8         min_delay[0xc];
	u8         int_vector[0x10];

7175
	u8         reserved_at_60[0x20];
7176 7177 7178 7179
};

struct mlx5_ifc_attach_to_mcg_out_bits {
	u8         status[0x8];
7180
	u8         reserved_at_8[0x18];
7181 7182 7183

	u8         syndrome[0x20];

7184
	u8         reserved_at_40[0x40];
7185 7186 7187 7188
};

struct mlx5_ifc_attach_to_mcg_in_bits {
	u8         opcode[0x10];
7189
	u8         reserved_at_10[0x10];
7190

7191
	u8         reserved_at_20[0x10];
7192 7193
	u8         op_mod[0x10];

7194
	u8         reserved_at_40[0x8];
7195 7196
	u8         qpn[0x18];

7197
	u8         reserved_at_60[0x20];
7198 7199 7200 7201

	u8         multicast_gid[16][0x8];
};

S
Saeed Mahameed 已提交
7202 7203 7204 7205 7206 7207 7208 7209 7210 7211 7212 7213 7214 7215 7216 7217 7218 7219 7220 7221 7222 7223 7224
struct mlx5_ifc_arm_xrq_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_arm_xrq_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x8];
	u8         xrqn[0x18];

	u8         reserved_at_60[0x10];
	u8         lwm[0x10];
};

7225 7226
struct mlx5_ifc_arm_xrc_srq_out_bits {
	u8         status[0x8];
7227
	u8         reserved_at_8[0x18];
7228 7229 7230

	u8         syndrome[0x20];

7231
	u8         reserved_at_40[0x40];
7232 7233 7234 7235 7236 7237 7238 7239
};

enum {
	MLX5_ARM_XRC_SRQ_IN_OP_MOD_XRC_SRQ  = 0x1,
};

struct mlx5_ifc_arm_xrc_srq_in_bits {
	u8         opcode[0x10];
7240
	u8         reserved_at_10[0x10];
7241

7242
	u8         reserved_at_20[0x10];
7243 7244
	u8         op_mod[0x10];

7245
	u8         reserved_at_40[0x8];
7246 7247
	u8         xrc_srqn[0x18];

7248
	u8         reserved_at_60[0x10];
7249 7250 7251 7252 7253
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_rq_out_bits {
	u8         status[0x8];
7254
	u8         reserved_at_8[0x18];
7255 7256 7257

	u8         syndrome[0x20];

7258
	u8         reserved_at_40[0x40];
7259 7260 7261
};

enum {
S
Saeed Mahameed 已提交
7262 7263
	MLX5_ARM_RQ_IN_OP_MOD_SRQ = 0x1,
	MLX5_ARM_RQ_IN_OP_MOD_XRQ = 0x2,
7264 7265 7266 7267
};

struct mlx5_ifc_arm_rq_in_bits {
	u8         opcode[0x10];
7268
	u8         reserved_at_10[0x10];
7269

7270
	u8         reserved_at_20[0x10];
7271 7272
	u8         op_mod[0x10];

7273
	u8         reserved_at_40[0x8];
7274 7275
	u8         srq_number[0x18];

7276
	u8         reserved_at_60[0x10];
7277 7278 7279 7280 7281
	u8         lwm[0x10];
};

struct mlx5_ifc_arm_dct_out_bits {
	u8         status[0x8];
7282
	u8         reserved_at_8[0x18];
7283 7284 7285

	u8         syndrome[0x20];

7286
	u8         reserved_at_40[0x40];
7287 7288 7289 7290
};

struct mlx5_ifc_arm_dct_in_bits {
	u8         opcode[0x10];
7291
	u8         reserved_at_10[0x10];
7292

7293
	u8         reserved_at_20[0x10];
7294 7295
	u8         op_mod[0x10];

7296
	u8         reserved_at_40[0x8];
7297 7298
	u8         dct_number[0x18];

7299
	u8         reserved_at_60[0x20];
7300 7301 7302 7303
};

struct mlx5_ifc_alloc_xrcd_out_bits {
	u8         status[0x8];
7304
	u8         reserved_at_8[0x18];
7305 7306 7307

	u8         syndrome[0x20];

7308
	u8         reserved_at_40[0x8];
7309 7310
	u8         xrcd[0x18];

7311
	u8         reserved_at_60[0x20];
7312 7313 7314 7315
};

struct mlx5_ifc_alloc_xrcd_in_bits {
	u8         opcode[0x10];
7316
	u8         reserved_at_10[0x10];
7317

7318
	u8         reserved_at_20[0x10];
7319 7320
	u8         op_mod[0x10];

7321
	u8         reserved_at_40[0x40];
7322 7323 7324 7325
};

struct mlx5_ifc_alloc_uar_out_bits {
	u8         status[0x8];
7326
	u8         reserved_at_8[0x18];
7327 7328 7329

	u8         syndrome[0x20];

7330
	u8         reserved_at_40[0x8];
7331 7332
	u8         uar[0x18];

7333
	u8         reserved_at_60[0x20];
7334 7335 7336 7337
};

struct mlx5_ifc_alloc_uar_in_bits {
	u8         opcode[0x10];
7338
	u8         reserved_at_10[0x10];
7339

7340
	u8         reserved_at_20[0x10];
7341 7342
	u8         op_mod[0x10];

7343
	u8         reserved_at_40[0x40];
7344 7345 7346 7347
};

struct mlx5_ifc_alloc_transport_domain_out_bits {
	u8         status[0x8];
7348
	u8         reserved_at_8[0x18];
7349 7350 7351

	u8         syndrome[0x20];

7352
	u8         reserved_at_40[0x8];
7353 7354
	u8         transport_domain[0x18];

7355
	u8         reserved_at_60[0x20];
7356 7357 7358 7359
};

struct mlx5_ifc_alloc_transport_domain_in_bits {
	u8         opcode[0x10];
7360
	u8         reserved_at_10[0x10];
7361

7362
	u8         reserved_at_20[0x10];
7363 7364
	u8         op_mod[0x10];

7365
	u8         reserved_at_40[0x40];
7366 7367 7368 7369
};

struct mlx5_ifc_alloc_q_counter_out_bits {
	u8         status[0x8];
7370
	u8         reserved_at_8[0x18];
7371 7372 7373

	u8         syndrome[0x20];

7374
	u8         reserved_at_40[0x18];
7375 7376
	u8         counter_set_id[0x8];

7377
	u8         reserved_at_60[0x20];
7378 7379 7380 7381
};

struct mlx5_ifc_alloc_q_counter_in_bits {
	u8         opcode[0x10];
7382
	u8         reserved_at_10[0x10];
7383

7384
	u8         reserved_at_20[0x10];
7385 7386
	u8         op_mod[0x10];

7387
	u8         reserved_at_40[0x40];
7388 7389 7390 7391
};

struct mlx5_ifc_alloc_pd_out_bits {
	u8         status[0x8];
7392
	u8         reserved_at_8[0x18];
7393 7394 7395

	u8         syndrome[0x20];

7396
	u8         reserved_at_40[0x8];
7397 7398
	u8         pd[0x18];

7399
	u8         reserved_at_60[0x20];
7400 7401 7402
};

struct mlx5_ifc_alloc_pd_in_bits {
7403 7404 7405 7406 7407 7408 7409 7410 7411 7412 7413 7414 7415 7416 7417
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_alloc_flow_counter_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

7418
	u8         flow_counter_id[0x20];
7419 7420 7421 7422 7423

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_alloc_flow_counter_in_bits {
7424
	u8         opcode[0x10];
7425
	u8         reserved_at_10[0x10];
7426

7427
	u8         reserved_at_20[0x10];
7428 7429
	u8         op_mod[0x10];

7430
	u8         reserved_at_40[0x40];
7431 7432 7433 7434
};

struct mlx5_ifc_add_vxlan_udp_dport_out_bits {
	u8         status[0x8];
7435
	u8         reserved_at_8[0x18];
7436 7437 7438

	u8         syndrome[0x20];

7439
	u8         reserved_at_40[0x40];
7440 7441 7442 7443
};

struct mlx5_ifc_add_vxlan_udp_dport_in_bits {
	u8         opcode[0x10];
7444
	u8         reserved_at_10[0x10];
7445

7446
	u8         reserved_at_20[0x10];
7447 7448
	u8         op_mod[0x10];

7449
	u8         reserved_at_40[0x20];
7450

7451
	u8         reserved_at_60[0x10];
7452 7453 7454
	u8         vxlan_udp_port[0x10];
};

7455
struct mlx5_ifc_set_pp_rate_limit_out_bits {
S
Saeed Mahameed 已提交
7456 7457 7458 7459 7460 7461 7462 7463
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

7464
struct mlx5_ifc_set_pp_rate_limit_in_bits {
S
Saeed Mahameed 已提交
7465 7466 7467 7468 7469 7470 7471 7472 7473 7474 7475 7476
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x10];
	u8         rate_limit_index[0x10];

	u8         reserved_at_60[0x20];

	u8         rate_limit[0x20];
7477

7478 7479 7480 7481 7482 7483
	u8	   burst_upper_bound[0x20];

	u8         reserved_at_c0[0x10];
	u8	   typical_packet_size[0x10];

	u8         reserved_at_e0[0x120];
S
Saeed Mahameed 已提交
7484 7485
};

7486 7487
struct mlx5_ifc_access_register_out_bits {
	u8         status[0x8];
7488
	u8         reserved_at_8[0x18];
7489 7490 7491

	u8         syndrome[0x20];

7492
	u8         reserved_at_40[0x40];
7493 7494 7495 7496 7497 7498 7499 7500 7501 7502 7503

	u8         register_data[0][0x20];
};

enum {
	MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE  = 0x0,
	MLX5_ACCESS_REGISTER_IN_OP_MOD_READ   = 0x1,
};

struct mlx5_ifc_access_register_in_bits {
	u8         opcode[0x10];
7504
	u8         reserved_at_10[0x10];
7505

7506
	u8         reserved_at_20[0x10];
7507 7508
	u8         op_mod[0x10];

7509
	u8         reserved_at_40[0x10];
7510 7511 7512 7513 7514 7515 7516 7517 7518 7519 7520 7521
	u8         register_id[0x10];

	u8         argument[0x20];

	u8         register_data[0][0x20];
};

struct mlx5_ifc_sltp_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
7522
	u8         reserved_at_12[0x2];
7523
	u8         lane[0x4];
7524
	u8         reserved_at_18[0x8];
7525

7526
	u8         reserved_at_20[0x20];
7527

7528
	u8         reserved_at_40[0x7];
7529 7530 7531 7532 7533
	u8         polarity[0x1];
	u8         ob_tap0[0x8];
	u8         ob_tap1[0x8];
	u8         ob_tap2[0x8];

7534
	u8         reserved_at_60[0xc];
7535 7536 7537 7538
	u8         ob_preemp_mode[0x4];
	u8         ob_reg[0x8];
	u8         ob_bias[0x8];

7539
	u8         reserved_at_80[0x20];
7540 7541 7542 7543 7544 7545 7546
};

struct mlx5_ifc_slrg_reg_bits {
	u8         status[0x4];
	u8         version[0x4];
	u8         local_port[0x8];
	u8         pnat[0x2];
7547
	u8         reserved_at_12[0x2];
7548
	u8         lane[0x4];
7549
	u8         reserved_at_18[0x8];
7550 7551

	u8         time_to_link_up[0x10];
7552
	u8         reserved_at_30[0xc];
7553 7554 7555 7556 7557
	u8         grade_lane_speed[0x4];

	u8         grade_version[0x8];
	u8         grade[0x18];

7558
	u8         reserved_at_60[0x4];
7559 7560 7561 7562 7563 7564
	u8         height_grade_type[0x4];
	u8         height_grade[0x18];

	u8         height_dz[0x10];
	u8         height_dv[0x10];

7565
	u8         reserved_at_a0[0x10];
7566 7567
	u8         height_sigma[0x10];

7568
	u8         reserved_at_c0[0x20];
7569

7570
	u8         reserved_at_e0[0x4];
7571 7572 7573
	u8         phase_grade_type[0x4];
	u8         phase_grade[0x18];

7574
	u8         reserved_at_100[0x8];
7575
	u8         phase_eo_pos[0x8];
7576
	u8         reserved_at_110[0x8];
7577 7578 7579 7580 7581 7582 7583
	u8         phase_eo_neg[0x8];

	u8         ffe_set_tested[0x10];
	u8         test_errors_per_lane[0x10];
};

struct mlx5_ifc_pvlc_reg_bits {
7584
	u8         reserved_at_0[0x8];
7585
	u8         local_port[0x8];
7586
	u8         reserved_at_10[0x10];
7587

7588
	u8         reserved_at_20[0x1c];
7589 7590
	u8         vl_hw_cap[0x4];

7591
	u8         reserved_at_40[0x1c];
7592 7593
	u8         vl_admin[0x4];

7594
	u8         reserved_at_60[0x1c];
7595 7596 7597 7598 7599 7600
	u8         vl_operational[0x4];
};

struct mlx5_ifc_pude_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
7601
	u8         reserved_at_10[0x4];
7602
	u8         admin_status[0x4];
7603
	u8         reserved_at_18[0x4];
7604 7605
	u8         oper_status[0x4];

7606
	u8         reserved_at_20[0x60];
7607 7608 7609
};

struct mlx5_ifc_ptys_reg_bits {
7610
	u8         reserved_at_0[0x1];
S
Saeed Mahameed 已提交
7611
	u8         an_disable_admin[0x1];
7612 7613
	u8         an_disable_cap[0x1];
	u8         reserved_at_3[0x5];
7614
	u8         local_port[0x8];
7615
	u8         reserved_at_10[0xd];
7616 7617
	u8         proto_mask[0x3];

S
Saeed Mahameed 已提交
7618 7619
	u8         an_status[0x4];
	u8         reserved_at_24[0x3c];
7620 7621 7622 7623 7624 7625

	u8         eth_proto_capability[0x20];

	u8         ib_link_width_capability[0x10];
	u8         ib_proto_capability[0x10];

7626
	u8         reserved_at_a0[0x20];
7627 7628 7629 7630 7631 7632

	u8         eth_proto_admin[0x20];

	u8         ib_link_width_admin[0x10];
	u8         ib_proto_admin[0x10];

7633
	u8         reserved_at_100[0x20];
7634 7635 7636 7637 7638 7639

	u8         eth_proto_oper[0x20];

	u8         ib_link_width_oper[0x10];
	u8         ib_proto_oper[0x10];

7640 7641
	u8         reserved_at_160[0x1c];
	u8         connector_type[0x4];
7642 7643 7644

	u8         eth_proto_lp_advertise[0x20];

7645
	u8         reserved_at_1a0[0x60];
7646 7647
};

7648 7649 7650 7651 7652 7653 7654 7655 7656 7657 7658
struct mlx5_ifc_mlcr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x20];

	u8         beacon_duration[0x10];
	u8         reserved_at_40[0x10];

	u8         beacon_remain[0x10];
};

7659
struct mlx5_ifc_ptas_reg_bits {
7660
	u8         reserved_at_0[0x20];
7661 7662

	u8         algorithm_options[0x10];
7663
	u8         reserved_at_30[0x4];
7664 7665 7666 7667 7668 7669 7670 7671 7672 7673 7674 7675 7676 7677 7678 7679 7680 7681 7682 7683 7684 7685 7686 7687 7688
	u8         repetitions_mode[0x4];
	u8         num_of_repetitions[0x8];

	u8         grade_version[0x8];
	u8         height_grade_type[0x4];
	u8         phase_grade_type[0x4];
	u8         height_grade_weight[0x8];
	u8         phase_grade_weight[0x8];

	u8         gisim_measure_bits[0x10];
	u8         adaptive_tap_measure_bits[0x10];

	u8         ber_bath_high_error_threshold[0x10];
	u8         ber_bath_mid_error_threshold[0x10];

	u8         ber_bath_low_error_threshold[0x10];
	u8         one_ratio_high_threshold[0x10];

	u8         one_ratio_high_mid_threshold[0x10];
	u8         one_ratio_low_mid_threshold[0x10];

	u8         one_ratio_low_threshold[0x10];
	u8         ndeo_error_threshold[0x10];

	u8         mixer_offset_step_size[0x10];
7689
	u8         reserved_at_110[0x8];
7690 7691 7692 7693 7694
	u8         mix90_phase_for_voltage_bath[0x8];

	u8         mixer_offset_start[0x10];
	u8         mixer_offset_end[0x10];

7695
	u8         reserved_at_140[0x15];
7696 7697 7698 7699 7700 7701 7702
	u8         ber_test_time[0xb];
};

struct mlx5_ifc_pspa_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         sub_port[0x8];
7703
	u8         reserved_at_18[0x8];
7704

7705
	u8         reserved_at_20[0x20];
7706 7707 7708
};

struct mlx5_ifc_pqdr_reg_bits {
7709
	u8         reserved_at_0[0x8];
7710
	u8         local_port[0x8];
7711
	u8         reserved_at_10[0x5];
7712
	u8         prio[0x3];
7713
	u8         reserved_at_18[0x6];
7714 7715
	u8         mode[0x2];

7716
	u8         reserved_at_20[0x20];
7717

7718
	u8         reserved_at_40[0x10];
7719 7720
	u8         min_threshold[0x10];

7721
	u8         reserved_at_60[0x10];
7722 7723
	u8         max_threshold[0x10];

7724
	u8         reserved_at_80[0x10];
7725 7726
	u8         mark_probability_denominator[0x10];

7727
	u8         reserved_at_a0[0x60];
7728 7729 7730
};

struct mlx5_ifc_ppsc_reg_bits {
7731
	u8         reserved_at_0[0x8];
7732
	u8         local_port[0x8];
7733
	u8         reserved_at_10[0x10];
7734

7735
	u8         reserved_at_20[0x60];
7736

7737
	u8         reserved_at_80[0x1c];
7738 7739
	u8         wrps_admin[0x4];

7740
	u8         reserved_at_a0[0x1c];
7741 7742
	u8         wrps_status[0x4];

7743
	u8         reserved_at_c0[0x8];
7744
	u8         up_threshold[0x8];
7745
	u8         reserved_at_d0[0x8];
7746 7747
	u8         down_threshold[0x8];

7748
	u8         reserved_at_e0[0x20];
7749

7750
	u8         reserved_at_100[0x1c];
7751 7752
	u8         srps_admin[0x4];

7753
	u8         reserved_at_120[0x1c];
7754 7755
	u8         srps_status[0x4];

7756
	u8         reserved_at_140[0x40];
7757 7758 7759
};

struct mlx5_ifc_pplr_reg_bits {
7760
	u8         reserved_at_0[0x8];
7761
	u8         local_port[0x8];
7762
	u8         reserved_at_10[0x10];
7763

7764
	u8         reserved_at_20[0x8];
7765
	u8         lb_cap[0x8];
7766
	u8         reserved_at_30[0x8];
7767 7768 7769 7770
	u8         lb_en[0x8];
};

struct mlx5_ifc_pplm_reg_bits {
7771
	u8         reserved_at_0[0x8];
7772
	u8         local_port[0x8];
7773
	u8         reserved_at_10[0x10];
7774

7775
	u8         reserved_at_20[0x20];
7776 7777 7778 7779

	u8         port_profile_mode[0x8];
	u8         static_port_profile[0x8];
	u8         active_port_profile[0x8];
7780
	u8         reserved_at_58[0x8];
7781 7782 7783 7784

	u8         retransmission_active[0x8];
	u8         fec_mode_active[0x18];

7785
	u8         reserved_at_80[0x20];
7786 7787 7788 7789 7790 7791
};

struct mlx5_ifc_ppcnt_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
	u8         pnat[0x2];
7792
	u8         reserved_at_12[0x8];
7793 7794 7795
	u8         grp[0x6];

	u8         clr[0x1];
7796
	u8         reserved_at_21[0x1c];
7797 7798 7799 7800 7801
	u8         prio_tc[0x3];

	union mlx5_ifc_eth_cntrs_grp_data_layout_auto_bits counter_set;
};

7802 7803 7804 7805 7806 7807 7808 7809 7810 7811 7812 7813
struct mlx5_ifc_mpcnt_reg_bits {
	u8         reserved_at_0[0x8];
	u8         pcie_index[0x8];
	u8         reserved_at_10[0xa];
	u8         grp[0x6];

	u8         clr[0x1];
	u8         reserved_at_21[0x1f];

	union mlx5_ifc_pcie_cntrs_grp_data_layout_auto_bits counter_set;
};

7814
struct mlx5_ifc_ppad_reg_bits {
7815
	u8         reserved_at_0[0x3];
7816
	u8         single_mac[0x1];
7817
	u8         reserved_at_4[0x4];
7818 7819 7820 7821 7822
	u8         local_port[0x8];
	u8         mac_47_32[0x10];

	u8         mac_31_0[0x20];

7823
	u8         reserved_at_40[0x40];
7824 7825 7826
};

struct mlx5_ifc_pmtu_reg_bits {
7827
	u8         reserved_at_0[0x8];
7828
	u8         local_port[0x8];
7829
	u8         reserved_at_10[0x10];
7830 7831

	u8         max_mtu[0x10];
7832
	u8         reserved_at_30[0x10];
7833 7834

	u8         admin_mtu[0x10];
7835
	u8         reserved_at_50[0x10];
7836 7837

	u8         oper_mtu[0x10];
7838
	u8         reserved_at_70[0x10];
7839 7840 7841
};

struct mlx5_ifc_pmpr_reg_bits {
7842
	u8         reserved_at_0[0x8];
7843
	u8         module[0x8];
7844
	u8         reserved_at_10[0x10];
7845

7846
	u8         reserved_at_20[0x18];
7847 7848
	u8         attenuation_5g[0x8];

7849
	u8         reserved_at_40[0x18];
7850 7851
	u8         attenuation_7g[0x8];

7852
	u8         reserved_at_60[0x18];
7853 7854 7855 7856
	u8         attenuation_12g[0x8];
};

struct mlx5_ifc_pmpe_reg_bits {
7857
	u8         reserved_at_0[0x8];
7858
	u8         module[0x8];
7859
	u8         reserved_at_10[0xc];
7860 7861
	u8         module_status[0x4];

7862
	u8         reserved_at_20[0x60];
7863 7864 7865 7866 7867 7868 7869
};

struct mlx5_ifc_pmpc_reg_bits {
	u8         module_state_updated[32][0x8];
};

struct mlx5_ifc_pmlpn_reg_bits {
7870
	u8         reserved_at_0[0x4];
7871 7872
	u8         mlpn_status[0x4];
	u8         local_port[0x8];
7873
	u8         reserved_at_10[0x10];
7874 7875

	u8         e[0x1];
7876
	u8         reserved_at_21[0x1f];
7877 7878 7879 7880
};

struct mlx5_ifc_pmlp_reg_bits {
	u8         rxtx[0x1];
7881
	u8         reserved_at_1[0x7];
7882
	u8         local_port[0x8];
7883
	u8         reserved_at_10[0x8];
7884 7885 7886 7887 7888 7889 7890 7891 7892 7893
	u8         width[0x8];

	u8         lane0_module_mapping[0x20];

	u8         lane1_module_mapping[0x20];

	u8         lane2_module_mapping[0x20];

	u8         lane3_module_mapping[0x20];

7894
	u8         reserved_at_a0[0x160];
7895 7896 7897
};

struct mlx5_ifc_pmaos_reg_bits {
7898
	u8         reserved_at_0[0x8];
7899
	u8         module[0x8];
7900
	u8         reserved_at_10[0x4];
7901
	u8         admin_status[0x4];
7902
	u8         reserved_at_18[0x4];
7903 7904 7905 7906
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
7907
	u8         reserved_at_22[0x1c];
7908 7909
	u8         e[0x2];

7910
	u8         reserved_at_40[0x40];
7911 7912 7913
};

struct mlx5_ifc_plpc_reg_bits {
7914
	u8         reserved_at_0[0x4];
7915
	u8         profile_id[0xc];
7916
	u8         reserved_at_10[0x4];
7917
	u8         proto_mask[0x4];
7918
	u8         reserved_at_18[0x8];
7919

7920
	u8         reserved_at_20[0x10];
7921 7922
	u8         lane_speed[0x10];

7923
	u8         reserved_at_40[0x17];
7924 7925 7926 7927 7928 7929 7930 7931 7932 7933 7934 7935
	u8         lpbf[0x1];
	u8         fec_mode_policy[0x8];

	u8         retransmission_capability[0x8];
	u8         fec_mode_capability[0x18];

	u8         retransmission_support_admin[0x8];
	u8         fec_mode_support_admin[0x18];

	u8         retransmission_request_admin[0x8];
	u8         fec_mode_request_admin[0x18];

7936
	u8         reserved_at_c0[0x80];
7937 7938 7939
};

struct mlx5_ifc_plib_reg_bits {
7940
	u8         reserved_at_0[0x8];
7941
	u8         local_port[0x8];
7942
	u8         reserved_at_10[0x8];
7943 7944
	u8         ib_port[0x8];

7945
	u8         reserved_at_20[0x60];
7946 7947 7948
};

struct mlx5_ifc_plbf_reg_bits {
7949
	u8         reserved_at_0[0x8];
7950
	u8         local_port[0x8];
7951
	u8         reserved_at_10[0xd];
7952 7953
	u8         lbf_mode[0x3];

7954
	u8         reserved_at_20[0x20];
7955 7956 7957
};

struct mlx5_ifc_pipg_reg_bits {
7958
	u8         reserved_at_0[0x8];
7959
	u8         local_port[0x8];
7960
	u8         reserved_at_10[0x10];
7961 7962

	u8         dic[0x1];
7963
	u8         reserved_at_21[0x19];
7964
	u8         ipg[0x4];
7965
	u8         reserved_at_3e[0x2];
7966 7967 7968
};

struct mlx5_ifc_pifr_reg_bits {
7969
	u8         reserved_at_0[0x8];
7970
	u8         local_port[0x8];
7971
	u8         reserved_at_10[0x10];
7972

7973
	u8         reserved_at_20[0xe0];
7974 7975 7976 7977 7978 7979 7980

	u8         port_filter[8][0x20];

	u8         port_filter_update_en[8][0x20];
};

struct mlx5_ifc_pfcc_reg_bits {
7981
	u8         reserved_at_0[0x8];
7982
	u8         local_port[0x8];
7983 7984 7985 7986 7987
	u8         reserved_at_10[0xb];
	u8         ppan_mask_n[0x1];
	u8         minor_stall_mask[0x1];
	u8         critical_stall_mask[0x1];
	u8         reserved_at_1e[0x2];
7988 7989

	u8         ppan[0x4];
7990
	u8         reserved_at_24[0x4];
7991
	u8         prio_mask_tx[0x8];
7992
	u8         reserved_at_30[0x8];
7993 7994 7995 7996
	u8         prio_mask_rx[0x8];

	u8         pptx[0x1];
	u8         aptx[0x1];
7997 7998
	u8         pptx_mask_n[0x1];
	u8         reserved_at_43[0x5];
7999
	u8         pfctx[0x8];
8000
	u8         reserved_at_50[0x10];
8001 8002 8003

	u8         pprx[0x1];
	u8         aprx[0x1];
8004 8005
	u8         pprx_mask_n[0x1];
	u8         reserved_at_63[0x5];
8006
	u8         pfcrx[0x8];
8007
	u8         reserved_at_70[0x10];
8008

8009 8010 8011 8012
	u8         device_stall_minor_watermark[0x10];
	u8         device_stall_critical_watermark[0x10];

	u8         reserved_at_a0[0x60];
8013 8014 8015 8016
};

struct mlx5_ifc_pelc_reg_bits {
	u8         op[0x4];
8017
	u8         reserved_at_4[0x4];
8018
	u8         local_port[0x8];
8019
	u8         reserved_at_10[0x10];
8020 8021 8022 8023 8024 8025 8026 8027 8028 8029 8030 8031 8032 8033

	u8         op_admin[0x8];
	u8         op_capability[0x8];
	u8         op_request[0x8];
	u8         op_active[0x8];

	u8         admin[0x40];

	u8         capability[0x40];

	u8         request[0x40];

	u8         active[0x40];

8034
	u8         reserved_at_140[0x80];
8035 8036 8037
};

struct mlx5_ifc_peir_reg_bits {
8038
	u8         reserved_at_0[0x8];
8039
	u8         local_port[0x8];
8040
	u8         reserved_at_10[0x10];
8041

8042
	u8         reserved_at_20[0xc];
8043
	u8         error_count[0x4];
8044
	u8         reserved_at_30[0x10];
8045

8046
	u8         reserved_at_40[0xc];
8047
	u8         lane[0x4];
8048
	u8         reserved_at_50[0x8];
8049 8050 8051
	u8         error_type[0x8];
};

8052
struct mlx5_ifc_pcam_enhanced_features_bits {
8053 8054 8055
	u8         reserved_at_0[0x6d];
	u8         rx_icrc_encapsulated_counter[0x1];
	u8	   reserved_at_6e[0x8];
8056 8057
	u8         pfcc_mask[0x1];
	u8         reserved_at_77[0x4];
8058
	u8         rx_buffer_fullness_counters[0x1];
8059 8060
	u8         ptys_connector_type[0x1];
	u8         reserved_at_7d[0x1];
8061 8062 8063 8064
	u8         ppcnt_discard_group[0x1];
	u8         ppcnt_statistical_group[0x1];
};

8065 8066 8067 8068 8069 8070 8071 8072 8073 8074 8075
struct mlx5_ifc_pcam_regs_5000_to_507f_bits {
	u8         port_access_reg_cap_mask_127_to_96[0x20];
	u8         port_access_reg_cap_mask_95_to_64[0x20];
	u8         port_access_reg_cap_mask_63_to_32[0x20];

	u8         port_access_reg_cap_mask_31_to_13[0x13];
	u8         pbmc[0x1];
	u8         pptb[0x1];
	u8         port_access_reg_cap_mask_10_to_0[0xb];
};

8076 8077 8078 8079 8080 8081 8082 8083 8084
struct mlx5_ifc_pcam_reg_bits {
	u8         reserved_at_0[0x8];
	u8         feature_group[0x8];
	u8         reserved_at_10[0x8];
	u8         access_reg_group[0x8];

	u8         reserved_at_20[0x20];

	union {
8085
		struct mlx5_ifc_pcam_regs_5000_to_507f_bits regs_5000_to_507f;
8086 8087 8088 8089 8090 8091 8092 8093 8094 8095 8096 8097 8098 8099
		u8         reserved_at_0[0x80];
	} port_access_reg_cap_mask;

	u8         reserved_at_c0[0x80];

	union {
		struct mlx5_ifc_pcam_enhanced_features_bits enhanced_features;
		u8         reserved_at_0[0x80];
	} feature_cap_mask;

	u8         reserved_at_1c0[0xc0];
};

struct mlx5_ifc_mcam_enhanced_features_bits {
8100 8101
	u8         reserved_at_0[0x7b];
	u8         pcie_outbound_stalled[0x1];
8102
	u8         tx_overflow_buffer_pkt[0x1];
8103 8104
	u8         mtpps_enh_out_per_adj[0x1];
	u8         mtpps_fs[0x1];
8105 8106 8107
	u8         pcie_performance_group[0x1];
};

8108 8109 8110 8111 8112 8113 8114
struct mlx5_ifc_mcam_access_reg_bits {
	u8         reserved_at_0[0x1c];
	u8         mcda[0x1];
	u8         mcc[0x1];
	u8         mcqi[0x1];
	u8         reserved_at_1f[0x1];

8115 8116 8117
	u8         regs_95_to_68[0x1c];
	u8         tracer_registers[0x4];

8118 8119 8120 8121
	u8         regs_63_to_32[0x20];
	u8         regs_31_to_0[0x20];
};

8122 8123 8124 8125 8126 8127 8128 8129 8130
struct mlx5_ifc_mcam_reg_bits {
	u8         reserved_at_0[0x8];
	u8         feature_group[0x8];
	u8         reserved_at_10[0x8];
	u8         access_reg_group[0x8];

	u8         reserved_at_20[0x20];

	union {
8131
		struct mlx5_ifc_mcam_access_reg_bits access_regs;
8132 8133 8134 8135 8136 8137 8138 8139 8140 8141 8142 8143 8144
		u8         reserved_at_0[0x80];
	} mng_access_reg_cap_mask;

	u8         reserved_at_c0[0x80];

	union {
		struct mlx5_ifc_mcam_enhanced_features_bits enhanced_features;
		u8         reserved_at_0[0x80];
	} mng_feature_cap_mask;

	u8         reserved_at_1c0[0x80];
};

8145 8146 8147 8148 8149 8150 8151 8152 8153 8154 8155 8156 8157 8158 8159 8160 8161 8162 8163 8164 8165 8166 8167 8168 8169 8170 8171 8172 8173 8174 8175 8176 8177 8178 8179 8180 8181
struct mlx5_ifc_qcam_access_reg_cap_mask {
	u8         qcam_access_reg_cap_mask_127_to_20[0x6C];
	u8         qpdpm[0x1];
	u8         qcam_access_reg_cap_mask_18_to_4[0x0F];
	u8         qdpm[0x1];
	u8         qpts[0x1];
	u8         qcap[0x1];
	u8         qcam_access_reg_cap_mask_0[0x1];
};

struct mlx5_ifc_qcam_qos_feature_cap_mask {
	u8         qcam_qos_feature_cap_mask_127_to_1[0x7F];
	u8         qpts_trust_both[0x1];
};

struct mlx5_ifc_qcam_reg_bits {
	u8         reserved_at_0[0x8];
	u8         feature_group[0x8];
	u8         reserved_at_10[0x8];
	u8         access_reg_group[0x8];
	u8         reserved_at_20[0x20];

	union {
		struct mlx5_ifc_qcam_access_reg_cap_mask reg_cap;
		u8  reserved_at_0[0x80];
	} qos_access_reg_cap_mask;

	u8         reserved_at_c0[0x80];

	union {
		struct mlx5_ifc_qcam_qos_feature_cap_mask feature_cap;
		u8  reserved_at_0[0x80];
	} qos_feature_cap_mask;

	u8         reserved_at_1c0[0x80];
};

8182
struct mlx5_ifc_pcap_reg_bits {
8183
	u8         reserved_at_0[0x8];
8184
	u8         local_port[0x8];
8185
	u8         reserved_at_10[0x10];
8186 8187 8188 8189 8190 8191 8192

	u8         port_capability_mask[4][0x20];
};

struct mlx5_ifc_paos_reg_bits {
	u8         swid[0x8];
	u8         local_port[0x8];
8193
	u8         reserved_at_10[0x4];
8194
	u8         admin_status[0x4];
8195
	u8         reserved_at_18[0x4];
8196 8197 8198 8199
	u8         oper_status[0x4];

	u8         ase[0x1];
	u8         ee[0x1];
8200
	u8         reserved_at_22[0x1c];
8201 8202
	u8         e[0x2];

8203
	u8         reserved_at_40[0x40];
8204 8205 8206
};

struct mlx5_ifc_pamp_reg_bits {
8207
	u8         reserved_at_0[0x8];
8208
	u8         opamp_group[0x8];
8209
	u8         reserved_at_10[0xc];
8210 8211 8212
	u8         opamp_group_type[0x4];

	u8         start_index[0x10];
8213
	u8         reserved_at_30[0x4];
8214 8215 8216 8217 8218
	u8         num_of_indices[0xc];

	u8         index_data[18][0x10];
};

8219 8220 8221 8222 8223 8224 8225 8226 8227 8228
struct mlx5_ifc_pcmr_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x2e];
	u8         fcs_cap[0x1];
	u8         reserved_at_3f[0x1f];
	u8         fcs_chk[0x1];
	u8         reserved_at_5f[0x1];
};

8229
struct mlx5_ifc_lane_2_module_mapping_bits {
8230
	u8         reserved_at_0[0x6];
8231
	u8         rx_lane[0x2];
8232
	u8         reserved_at_8[0x6];
8233
	u8         tx_lane[0x2];
8234
	u8         reserved_at_10[0x8];
8235 8236 8237 8238
	u8         module[0x8];
};

struct mlx5_ifc_bufferx_reg_bits {
8239
	u8         reserved_at_0[0x6];
8240 8241
	u8         lossy[0x1];
	u8         epsb[0x1];
8242
	u8         reserved_at_8[0xc];
8243 8244 8245 8246 8247 8248 8249 8250 8251 8252 8253
	u8         size[0xc];

	u8         xoff_threshold[0x10];
	u8         xon_threshold[0x10];
};

struct mlx5_ifc_set_node_in_bits {
	u8         node_description[64][0x8];
};

struct mlx5_ifc_register_power_settings_bits {
8254
	u8         reserved_at_0[0x18];
8255 8256
	u8         power_settings_level[0x8];

8257
	u8         reserved_at_20[0x60];
8258 8259 8260 8261
};

struct mlx5_ifc_register_host_endianness_bits {
	u8         he[0x1];
8262
	u8         reserved_at_1[0x1f];
8263

8264
	u8         reserved_at_20[0x60];
8265 8266 8267
};

struct mlx5_ifc_umr_pointer_desc_argument_bits {
8268
	u8         reserved_at_0[0x20];
8269 8270 8271 8272 8273 8274 8275 8276 8277 8278 8279 8280

	u8         mkey[0x20];

	u8         addressh_63_32[0x20];

	u8         addressl_31_0[0x20];
};

struct mlx5_ifc_ud_adrs_vector_bits {
	u8         dc_key[0x40];

	u8         ext[0x1];
8281
	u8         reserved_at_41[0x7];
8282 8283 8284 8285 8286 8287 8288 8289
	u8         destination_qp_dct[0x18];

	u8         static_rate[0x4];
	u8         sl_eth_prio[0x4];
	u8         fl[0x1];
	u8         mlid[0x7];
	u8         rlid_udp_sport[0x10];

8290
	u8         reserved_at_80[0x20];
8291 8292 8293 8294 8295 8296 8297

	u8         rmac_47_16[0x20];

	u8         rmac_15_0[0x10];
	u8         tclass[0x8];
	u8         hop_limit[0x8];

8298
	u8         reserved_at_e0[0x1];
8299
	u8         grh[0x1];
8300
	u8         reserved_at_e2[0x2];
8301 8302 8303 8304 8305 8306 8307
	u8         src_addr_index[0x8];
	u8         flow_label[0x14];

	u8         rgid_rip[16][0x8];
};

struct mlx5_ifc_pages_req_event_bits {
8308
	u8         reserved_at_0[0x10];
8309 8310 8311 8312
	u8         function_id[0x10];

	u8         num_pages[0x20];

8313
	u8         reserved_at_40[0xa0];
8314 8315 8316
};

struct mlx5_ifc_eqe_bits {
8317
	u8         reserved_at_0[0x8];
8318
	u8         event_type[0x8];
8319
	u8         reserved_at_10[0x8];
8320 8321
	u8         event_sub_type[0x8];

8322
	u8         reserved_at_20[0xe0];
8323 8324 8325

	union mlx5_ifc_event_auto_bits event_data;

8326
	u8         reserved_at_1e0[0x10];
8327
	u8         signature[0x8];
8328
	u8         reserved_at_1f8[0x7];
8329 8330 8331 8332 8333 8334 8335 8336 8337
	u8         owner[0x1];
};

enum {
	MLX5_CMD_QUEUE_ENTRY_TYPE_PCIE_CMD_IF_TRANSPORT  = 0x7,
};

struct mlx5_ifc_cmd_queue_entry_bits {
	u8         type[0x8];
8338
	u8         reserved_at_8[0x18];
8339 8340 8341 8342 8343 8344

	u8         input_length[0x20];

	u8         input_mailbox_pointer_63_32[0x20];

	u8         input_mailbox_pointer_31_9[0x17];
8345
	u8         reserved_at_77[0x9];
8346 8347 8348 8349 8350 8351 8352 8353

	u8         command_input_inline_data[16][0x8];

	u8         command_output_inline_data[16][0x8];

	u8         output_mailbox_pointer_63_32[0x20];

	u8         output_mailbox_pointer_31_9[0x17];
8354
	u8         reserved_at_1b7[0x9];
8355 8356 8357 8358 8359

	u8         output_length[0x20];

	u8         token[0x8];
	u8         signature[0x8];
8360
	u8         reserved_at_1f0[0x8];
8361 8362 8363 8364 8365 8366
	u8         status[0x7];
	u8         ownership[0x1];
};

struct mlx5_ifc_cmd_out_bits {
	u8         status[0x8];
8367
	u8         reserved_at_8[0x18];
8368 8369 8370 8371 8372 8373 8374 8375

	u8         syndrome[0x20];

	u8         command_output[0x20];
};

struct mlx5_ifc_cmd_in_bits {
	u8         opcode[0x10];
8376
	u8         reserved_at_10[0x10];
8377

8378
	u8         reserved_at_20[0x10];
8379 8380 8381 8382 8383 8384 8385 8386
	u8         op_mod[0x10];

	u8         command[0][0x20];
};

struct mlx5_ifc_cmd_if_box_bits {
	u8         mailbox_data[512][0x8];

8387
	u8         reserved_at_1000[0x180];
8388 8389 8390 8391

	u8         next_pointer_63_32[0x20];

	u8         next_pointer_31_10[0x16];
8392
	u8         reserved_at_11b6[0xa];
8393 8394 8395

	u8         block_number[0x20];

8396
	u8         reserved_at_11e0[0x8];
8397 8398 8399 8400 8401 8402 8403 8404 8405
	u8         token[0x8];
	u8         ctrl_signature[0x8];
	u8         signature[0x8];
};

struct mlx5_ifc_mtt_bits {
	u8         ptag_63_32[0x20];

	u8         ptag_31_8[0x18];
8406
	u8         reserved_at_38[0x6];
8407 8408 8409 8410
	u8         wr_en[0x1];
	u8         rd_en[0x1];
};

T
Tariq Toukan 已提交
8411 8412 8413 8414 8415 8416 8417 8418 8419 8420 8421 8422 8423 8424 8425 8426 8427 8428 8429 8430 8431 8432 8433 8434 8435 8436 8437 8438 8439 8440 8441 8442 8443 8444 8445 8446 8447 8448 8449 8450 8451 8452 8453 8454 8455 8456 8457 8458
struct mlx5_ifc_query_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x10];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_query_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_set_wol_rol_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         rol_mode_valid[0x1];
	u8         wol_mode_valid[0x1];
	u8         reserved_at_42[0xe];
	u8         rol_mode[0x8];
	u8         wol_mode[0x8];

	u8         reserved_at_60[0x20];
};

8459 8460 8461 8462 8463 8464 8465 8466 8467 8468 8469 8470 8471 8472 8473 8474 8475 8476 8477 8478 8479 8480 8481 8482 8483 8484 8485 8486 8487 8488 8489 8490 8491
enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_FULL_DRIVER  = 0x0,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_DISABLED     = 0x1,
	MLX5_INITIAL_SEG_NIC_INTERFACE_SUPPORTED_NO_DRAM_NIC  = 0x2,
};

enum {
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_INTERNAL_ERR              = 0x1,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_DEAD_IRISC                   = 0x7,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HW_FATAL_ERR                 = 0x8,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FW_CRC_ERR                   = 0x9,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_FETCH_PCI_ERR            = 0xa,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ICM_PAGE_ERR                 = 0xb,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_ASYNCHRONOUS_EQ_BUF_OVERRUN  = 0xc,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_IN_ERR                    = 0xd,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_EQ_INV                       = 0xe,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_FFSER_ERR                    = 0xf,
	MLX5_INITIAL_SEG_HEALTH_SYNDROME_HIGH_TEMP_ERR                = 0x10,
};

struct mlx5_ifc_initial_seg_bits {
	u8         fw_rev_minor[0x10];
	u8         fw_rev_major[0x10];

	u8         cmd_interface_rev[0x10];
	u8         fw_rev_subminor[0x10];

8492
	u8         reserved_at_40[0x40];
8493 8494 8495 8496

	u8         cmdq_phy_addr_63_32[0x20];

	u8         cmdq_phy_addr_31_12[0x14];
8497
	u8         reserved_at_b4[0x2];
8498 8499 8500 8501 8502 8503
	u8         nic_interface[0x2];
	u8         log_cmdq_size[0x4];
	u8         log_cmdq_stride[0x4];

	u8         command_doorbell_vector[0x20];

8504
	u8         reserved_at_e0[0xf00];
8505 8506

	u8         initializing[0x1];
8507
	u8         reserved_at_fe1[0x4];
8508
	u8         nic_interface_supported[0x3];
8509
	u8         reserved_at_fe8[0x18];
8510 8511 8512 8513 8514

	struct mlx5_ifc_health_buffer_bits health_buffer;

	u8         no_dram_nic_offset[0x20];

8515
	u8         reserved_at_1220[0x6e40];
8516

8517
	u8         reserved_at_8060[0x1f];
8518 8519 8520 8521 8522
	u8         clear_int[0x1];

	u8         health_syndrome[0x8];
	u8         health_counter[0x18];

8523
	u8         reserved_at_80a0[0x17fc0];
8524 8525
};

8526 8527 8528 8529 8530 8531 8532 8533 8534 8535 8536 8537 8538 8539 8540 8541 8542 8543 8544 8545 8546 8547 8548 8549 8550 8551
struct mlx5_ifc_mtpps_reg_bits {
	u8         reserved_at_0[0xc];
	u8         cap_number_of_pps_pins[0x4];
	u8         reserved_at_10[0x4];
	u8         cap_max_num_of_pps_in_pins[0x4];
	u8         reserved_at_18[0x4];
	u8         cap_max_num_of_pps_out_pins[0x4];

	u8         reserved_at_20[0x24];
	u8         cap_pin_3_mode[0x4];
	u8         reserved_at_48[0x4];
	u8         cap_pin_2_mode[0x4];
	u8         reserved_at_50[0x4];
	u8         cap_pin_1_mode[0x4];
	u8         reserved_at_58[0x4];
	u8         cap_pin_0_mode[0x4];

	u8         reserved_at_60[0x4];
	u8         cap_pin_7_mode[0x4];
	u8         reserved_at_68[0x4];
	u8         cap_pin_6_mode[0x4];
	u8         reserved_at_70[0x4];
	u8         cap_pin_5_mode[0x4];
	u8         reserved_at_78[0x4];
	u8         cap_pin_4_mode[0x4];

8552 8553
	u8         field_select[0x20];
	u8         reserved_at_a0[0x60];
8554 8555 8556 8557 8558 8559 8560 8561 8562 8563 8564 8565 8566 8567

	u8         enable[0x1];
	u8         reserved_at_101[0xb];
	u8         pattern[0x4];
	u8         reserved_at_110[0x4];
	u8         pin_mode[0x4];
	u8         pin[0x8];

	u8         reserved_at_120[0x20];

	u8         time_stamp[0x40];

	u8         out_pulse_duration[0x10];
	u8         out_periodic_adjustment[0x10];
8568
	u8         enhanced_out_periodic_adjustment[0x20];
8569

8570
	u8         reserved_at_1c0[0x20];
8571 8572 8573 8574 8575 8576 8577 8578 8579 8580 8581
};

struct mlx5_ifc_mtppse_reg_bits {
	u8         reserved_at_0[0x18];
	u8         pin[0x8];
	u8         event_arm[0x1];
	u8         reserved_at_21[0x1b];
	u8         event_generation_mode[0x4];
	u8         reserved_at_40[0x40];
};

8582 8583 8584 8585 8586 8587 8588 8589 8590 8591 8592 8593 8594 8595 8596 8597 8598 8599 8600 8601 8602 8603 8604 8605 8606 8607 8608 8609 8610 8611 8612 8613 8614 8615 8616 8617 8618 8619 8620 8621 8622 8623 8624 8625 8626 8627 8628 8629 8630 8631 8632 8633 8634 8635 8636 8637 8638 8639 8640 8641 8642 8643 8644 8645 8646 8647 8648 8649 8650 8651 8652 8653 8654 8655 8656 8657 8658 8659 8660
struct mlx5_ifc_mcqi_cap_bits {
	u8         supported_info_bitmask[0x20];

	u8         component_size[0x20];

	u8         max_component_size[0x20];

	u8         log_mcda_word_size[0x4];
	u8         reserved_at_64[0xc];
	u8         mcda_max_write_size[0x10];

	u8         rd_en[0x1];
	u8         reserved_at_81[0x1];
	u8         match_chip_id[0x1];
	u8         match_psid[0x1];
	u8         check_user_timestamp[0x1];
	u8         match_base_guid_mac[0x1];
	u8         reserved_at_86[0x1a];
};

struct mlx5_ifc_mcqi_reg_bits {
	u8         read_pending_component[0x1];
	u8         reserved_at_1[0xf];
	u8         component_index[0x10];

	u8         reserved_at_20[0x20];

	u8         reserved_at_40[0x1b];
	u8         info_type[0x5];

	u8         info_size[0x20];

	u8         offset[0x20];

	u8         reserved_at_a0[0x10];
	u8         data_size[0x10];

	u8         data[0][0x20];
};

struct mlx5_ifc_mcc_reg_bits {
	u8         reserved_at_0[0x4];
	u8         time_elapsed_since_last_cmd[0xc];
	u8         reserved_at_10[0x8];
	u8         instruction[0x8];

	u8         reserved_at_20[0x10];
	u8         component_index[0x10];

	u8         reserved_at_40[0x8];
	u8         update_handle[0x18];

	u8         handle_owner_type[0x4];
	u8         handle_owner_host_id[0x4];
	u8         reserved_at_68[0x1];
	u8         control_progress[0x7];
	u8         error_code[0x8];
	u8         reserved_at_78[0x4];
	u8         control_state[0x4];

	u8         component_size[0x20];

	u8         reserved_at_a0[0x60];
};

struct mlx5_ifc_mcda_reg_bits {
	u8         reserved_at_0[0x8];
	u8         update_handle[0x18];

	u8         offset[0x20];

	u8         reserved_at_40[0x10];
	u8         size[0x10];

	u8         reserved_at_60[0x20];

	u8         data[0][0x20];
};

8661 8662 8663 8664 8665 8666 8667 8668 8669 8670 8671 8672 8673 8674 8675 8676
union mlx5_ifc_ports_control_registers_document_bits {
	struct mlx5_ifc_bufferx_reg_bits bufferx_reg;
	struct mlx5_ifc_eth_2819_cntrs_grp_data_layout_bits eth_2819_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_2863_cntrs_grp_data_layout_bits eth_2863_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_3635_cntrs_grp_data_layout_bits eth_3635_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_802_3_cntrs_grp_data_layout_bits eth_802_3_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_extended_cntrs_grp_data_layout_bits eth_extended_cntrs_grp_data_layout;
	struct mlx5_ifc_eth_per_prio_grp_data_layout_bits eth_per_prio_grp_data_layout;
	struct mlx5_ifc_eth_per_traffic_grp_data_layout_bits eth_per_traffic_grp_data_layout;
	struct mlx5_ifc_lane_2_module_mapping_bits lane_2_module_mapping;
	struct mlx5_ifc_pamp_reg_bits pamp_reg;
	struct mlx5_ifc_paos_reg_bits paos_reg;
	struct mlx5_ifc_pcap_reg_bits pcap_reg;
	struct mlx5_ifc_peir_reg_bits peir_reg;
	struct mlx5_ifc_pelc_reg_bits pelc_reg;
	struct mlx5_ifc_pfcc_reg_bits pfcc_reg;
8677
	struct mlx5_ifc_ib_port_cntrs_grp_data_layout_bits ib_port_cntrs_grp_data_layout;
8678 8679 8680 8681 8682 8683 8684 8685 8686 8687 8688 8689 8690 8691 8692
	struct mlx5_ifc_phys_layer_cntrs_bits phys_layer_cntrs;
	struct mlx5_ifc_pifr_reg_bits pifr_reg;
	struct mlx5_ifc_pipg_reg_bits pipg_reg;
	struct mlx5_ifc_plbf_reg_bits plbf_reg;
	struct mlx5_ifc_plib_reg_bits plib_reg;
	struct mlx5_ifc_plpc_reg_bits plpc_reg;
	struct mlx5_ifc_pmaos_reg_bits pmaos_reg;
	struct mlx5_ifc_pmlp_reg_bits pmlp_reg;
	struct mlx5_ifc_pmlpn_reg_bits pmlpn_reg;
	struct mlx5_ifc_pmpc_reg_bits pmpc_reg;
	struct mlx5_ifc_pmpe_reg_bits pmpe_reg;
	struct mlx5_ifc_pmpr_reg_bits pmpr_reg;
	struct mlx5_ifc_pmtu_reg_bits pmtu_reg;
	struct mlx5_ifc_ppad_reg_bits ppad_reg;
	struct mlx5_ifc_ppcnt_reg_bits ppcnt_reg;
8693
	struct mlx5_ifc_mpcnt_reg_bits mpcnt_reg;
8694 8695 8696 8697 8698 8699 8700
	struct mlx5_ifc_pplm_reg_bits pplm_reg;
	struct mlx5_ifc_pplr_reg_bits pplr_reg;
	struct mlx5_ifc_ppsc_reg_bits ppsc_reg;
	struct mlx5_ifc_pqdr_reg_bits pqdr_reg;
	struct mlx5_ifc_pspa_reg_bits pspa_reg;
	struct mlx5_ifc_ptas_reg_bits ptas_reg;
	struct mlx5_ifc_ptys_reg_bits ptys_reg;
8701
	struct mlx5_ifc_mlcr_reg_bits mlcr_reg;
8702 8703 8704 8705
	struct mlx5_ifc_pude_reg_bits pude_reg;
	struct mlx5_ifc_pvlc_reg_bits pvlc_reg;
	struct mlx5_ifc_slrg_reg_bits slrg_reg;
	struct mlx5_ifc_sltp_reg_bits sltp_reg;
8706 8707
	struct mlx5_ifc_mtpps_reg_bits mtpps_reg;
	struct mlx5_ifc_mtppse_reg_bits mtppse_reg;
8708
	struct mlx5_ifc_fpga_access_reg_bits fpga_access_reg;
8709 8710
	struct mlx5_ifc_fpga_ctrl_bits fpga_ctrl_bits;
	struct mlx5_ifc_fpga_cap_bits fpga_cap_bits;
8711 8712 8713
	struct mlx5_ifc_mcqi_reg_bits mcqi_reg;
	struct mlx5_ifc_mcc_reg_bits mcc_reg;
	struct mlx5_ifc_mcda_reg_bits mcda_reg;
8714
	u8         reserved_at_0[0x60e0];
8715 8716 8717 8718
};

union mlx5_ifc_debug_enhancements_document_bits {
	struct mlx5_ifc_health_buffer_bits health_buffer;
8719
	u8         reserved_at_0[0x200];
8720 8721 8722 8723
};

union mlx5_ifc_uplink_pci_interface_document_bits {
	struct mlx5_ifc_initial_seg_bits initial_seg;
8724
	u8         reserved_at_0[0x20060];
8725 8726
};

8727 8728
struct mlx5_ifc_set_flow_table_root_out_bits {
	u8         status[0x8];
8729
	u8         reserved_at_8[0x18];
8730 8731 8732

	u8         syndrome[0x20];

8733
	u8         reserved_at_40[0x40];
8734 8735 8736 8737
};

struct mlx5_ifc_set_flow_table_root_in_bits {
	u8         opcode[0x10];
8738
	u8         reserved_at_10[0x10];
8739

8740
	u8         reserved_at_20[0x10];
8741 8742
	u8         op_mod[0x10];

8743 8744 8745 8746 8747
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];

	u8         reserved_at_60[0x20];
8748 8749

	u8         table_type[0x8];
8750
	u8         reserved_at_88[0x18];
8751

8752
	u8         reserved_at_a0[0x8];
8753 8754
	u8         table_id[0x18];

8755 8756 8757
	u8         reserved_at_c0[0x8];
	u8         underlay_qpn[0x18];
	u8         reserved_at_e0[0x120];
8758 8759
};

8760
enum {
8761 8762
	MLX5_MODIFY_FLOW_TABLE_MISS_TABLE_ID     = (1UL << 0),
	MLX5_MODIFY_FLOW_TABLE_LAG_NEXT_TABLE_ID = (1UL << 15),
8763 8764 8765 8766
};

struct mlx5_ifc_modify_flow_table_out_bits {
	u8         status[0x8];
8767
	u8         reserved_at_8[0x18];
8768 8769 8770

	u8         syndrome[0x20];

8771
	u8         reserved_at_40[0x40];
8772 8773 8774 8775
};

struct mlx5_ifc_modify_flow_table_in_bits {
	u8         opcode[0x10];
8776
	u8         reserved_at_10[0x10];
8777

8778
	u8         reserved_at_20[0x10];
8779 8780
	u8         op_mod[0x10];

8781 8782 8783
	u8         other_vport[0x1];
	u8         reserved_at_41[0xf];
	u8         vport_number[0x10];
8784

8785
	u8         reserved_at_60[0x10];
8786 8787 8788
	u8         modify_field_select[0x10];

	u8         table_type[0x8];
8789
	u8         reserved_at_88[0x18];
8790

8791
	u8         reserved_at_a0[0x8];
8792 8793
	u8         table_id[0x18];

8794
	struct mlx5_ifc_flow_table_context_bits flow_table_context;
8795 8796
};

8797 8798 8799 8800 8801 8802 8803 8804 8805 8806 8807 8808 8809 8810 8811 8812 8813 8814 8815 8816 8817 8818 8819 8820 8821 8822 8823 8824 8825 8826 8827 8828 8829 8830 8831
struct mlx5_ifc_ets_tcn_config_reg_bits {
	u8         g[0x1];
	u8         b[0x1];
	u8         r[0x1];
	u8         reserved_at_3[0x9];
	u8         group[0x4];
	u8         reserved_at_10[0x9];
	u8         bw_allocation[0x7];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_ets_global_config_reg_bits {
	u8         reserved_at_0[0x2];
	u8         r[0x1];
	u8         reserved_at_3[0x1d];

	u8         reserved_at_20[0xc];
	u8         max_bw_units[0x4];
	u8         reserved_at_30[0x8];
	u8         max_bw_value[0x8];
};

struct mlx5_ifc_qetc_reg_bits {
	u8                                         reserved_at_0[0x8];
	u8                                         port_number[0x8];
	u8                                         reserved_at_10[0x30];

	struct mlx5_ifc_ets_tcn_config_reg_bits    tc_configuration[0x8];
	struct mlx5_ifc_ets_global_config_reg_bits global_configuration;
};

8832 8833 8834 8835 8836 8837 8838 8839 8840 8841 8842 8843 8844 8845 8846 8847 8848 8849 8850 8851
struct mlx5_ifc_qpdpm_dscp_reg_bits {
	u8         e[0x1];
	u8         reserved_at_01[0x0b];
	u8         prio[0x04];
};

struct mlx5_ifc_qpdpm_reg_bits {
	u8                                     reserved_at_0[0x8];
	u8                                     local_port[0x8];
	u8                                     reserved_at_10[0x10];
	struct mlx5_ifc_qpdpm_dscp_reg_bits    dscp[64];
};

struct mlx5_ifc_qpts_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x2d];
	u8         trust_state[0x3];
};

8852 8853 8854 8855 8856 8857 8858 8859 8860 8861 8862 8863 8864 8865 8866 8867 8868 8869 8870 8871 8872 8873 8874 8875 8876 8877 8878 8879 8880 8881 8882 8883 8884 8885 8886
struct mlx5_ifc_pptb_reg_bits {
	u8         reserved_at_0[0x2];
	u8         mm[0x2];
	u8         reserved_at_4[0x4];
	u8         local_port[0x8];
	u8         reserved_at_10[0x6];
	u8         cm[0x1];
	u8         um[0x1];
	u8         pm[0x8];

	u8         prio_x_buff[0x20];

	u8         pm_msb[0x8];
	u8         reserved_at_48[0x10];
	u8         ctrl_buff[0x4];
	u8         untagged_buff[0x4];
};

struct mlx5_ifc_pbmc_reg_bits {
	u8         reserved_at_0[0x8];
	u8         local_port[0x8];
	u8         reserved_at_10[0x10];

	u8         xoff_timer_value[0x10];
	u8         xoff_refresh[0x10];

	u8         reserved_at_40[0x9];
	u8         fullness_threshold[0x7];
	u8         port_buffer_size[0x10];

	struct mlx5_ifc_bufferx_reg_bits buffer[10];

	u8         reserved_at_2e0[0x40];
};

8887 8888 8889 8890 8891 8892 8893 8894 8895 8896
struct mlx5_ifc_qtct_reg_bits {
	u8         reserved_at_0[0x8];
	u8         port_number[0x8];
	u8         reserved_at_10[0xd];
	u8         prio[0x3];

	u8         reserved_at_20[0x1d];
	u8         tclass[0x3];
};

8897 8898 8899 8900 8901 8902 8903 8904 8905 8906 8907 8908 8909 8910 8911 8912 8913 8914 8915 8916 8917 8918 8919 8920 8921 8922 8923 8924 8925 8926
struct mlx5_ifc_mcia_reg_bits {
	u8         l[0x1];
	u8         reserved_at_1[0x7];
	u8         module[0x8];
	u8         reserved_at_10[0x8];
	u8         status[0x8];

	u8         i2c_device_address[0x8];
	u8         page_number[0x8];
	u8         device_address[0x10];

	u8         reserved_at_40[0x10];
	u8         size[0x10];

	u8         reserved_at_60[0x20];

	u8         dword_0[0x20];
	u8         dword_1[0x20];
	u8         dword_2[0x20];
	u8         dword_3[0x20];
	u8         dword_4[0x20];
	u8         dword_5[0x20];
	u8         dword_6[0x20];
	u8         dword_7[0x20];
	u8         dword_8[0x20];
	u8         dword_9[0x20];
	u8         dword_10[0x20];
	u8         dword_11[0x20];
};

S
Saeed Mahameed 已提交
8927 8928 8929 8930 8931 8932 8933 8934 8935 8936 8937 8938 8939 8940 8941 8942 8943 8944 8945 8946 8947 8948 8949 8950 8951 8952 8953 8954 8955 8956
struct mlx5_ifc_dcbx_param_bits {
	u8         dcbx_cee_cap[0x1];
	u8         dcbx_ieee_cap[0x1];
	u8         dcbx_standby_cap[0x1];
	u8         reserved_at_0[0x5];
	u8         port_number[0x8];
	u8         reserved_at_10[0xa];
	u8         max_application_table_size[6];
	u8         reserved_at_20[0x15];
	u8         version_oper[0x3];
	u8         reserved_at_38[5];
	u8         version_admin[0x3];
	u8         willing_admin[0x1];
	u8         reserved_at_41[0x3];
	u8         pfc_cap_oper[0x4];
	u8         reserved_at_48[0x4];
	u8         pfc_cap_admin[0x4];
	u8         reserved_at_50[0x4];
	u8         num_of_tc_oper[0x4];
	u8         reserved_at_58[0x4];
	u8         num_of_tc_admin[0x4];
	u8         remote_willing[0x1];
	u8         reserved_at_61[3];
	u8         remote_pfc_cap[4];
	u8         reserved_at_68[0x14];
	u8         remote_num_of_tc[0x4];
	u8         reserved_at_80[0x18];
	u8         error[0x8];
	u8         reserved_at_a0[0x160];
};
8957 8958 8959 8960 8961 8962 8963 8964 8965 8966 8967 8968 8969 8970 8971 8972 8973 8974 8975 8976 8977 8978 8979 8980 8981 8982 8983 8984 8985 8986 8987 8988 8989 8990 8991 8992 8993 8994 8995 8996 8997 8998 8999 9000 9001 9002 9003 9004 9005 9006 9007 9008 9009 9010 9011 9012 9013 9014 9015 9016 9017 9018 9019 9020 9021 9022 9023 9024 9025 9026 9027 9028 9029 9030 9031 9032 9033 9034 9035 9036 9037 9038 9039 9040 9041 9042 9043 9044 9045 9046 9047 9048 9049 9050 9051 9052 9053 9054 9055 9056 9057 9058 9059 9060 9061 9062 9063 9064 9065 9066 9067 9068 9069 9070 9071 9072 9073 9074 9075 9076 9077 9078 9079 9080 9081 9082 9083 9084 9085 9086

struct mlx5_ifc_lagc_bits {
	u8         reserved_at_0[0x1d];
	u8         lag_state[0x3];

	u8         reserved_at_20[0x14];
	u8         tx_remap_affinity_2[0x4];
	u8         reserved_at_38[0x4];
	u8         tx_remap_affinity_1[0x4];
};

struct mlx5_ifc_create_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_modify_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_modify_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x20];
	u8         field_select[0x20];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_query_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];

	struct mlx5_ifc_lagc_bits ctx;
};

struct mlx5_ifc_query_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_vport_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_create_vport_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_vport_lag_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

struct mlx5_ifc_destroy_vport_lag_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];
};

9087 9088 9089 9090 9091 9092 9093 9094 9095 9096 9097 9098 9099 9100 9101 9102 9103 9104 9105 9106 9107 9108 9109 9110 9111 9112 9113 9114 9115 9116 9117 9118 9119 9120 9121 9122 9123 9124 9125 9126 9127 9128 9129 9130 9131 9132 9133 9134 9135 9136 9137 9138 9139
struct mlx5_ifc_alloc_memic_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_30[0x20];

	u8	   reserved_at_40[0x18];
	u8	   log_memic_addr_alignment[0x8];

	u8         range_start_addr[0x40];

	u8         range_size[0x20];

	u8         memic_size[0x20];
};

struct mlx5_ifc_alloc_memic_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         memic_start_addr[0x40];
};

struct mlx5_ifc_dealloc_memic_in_bits {
	u8         opcode[0x10];
	u8         reserved_at_10[0x10];

	u8         reserved_at_20[0x10];
	u8         op_mod[0x10];

	u8         reserved_at_40[0x40];

	u8         memic_start_addr[0x40];

	u8         memic_size[0x20];

	u8         reserved_at_e0[0x20];
};

struct mlx5_ifc_dealloc_memic_out_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         reserved_at_40[0x40];
};

9140 9141 9142 9143 9144 9145 9146 9147 9148 9149 9150 9151 9152 9153 9154 9155 9156 9157 9158 9159 9160 9161 9162 9163 9164 9165 9166 9167 9168 9169 9170 9171 9172 9173 9174 9175 9176 9177 9178 9179 9180 9181 9182 9183 9184 9185 9186 9187 9188 9189 9190 9191
struct mlx5_ifc_general_obj_in_cmd_hdr_bits {
	u8         opcode[0x10];
	u8         uid[0x10];

	u8         reserved_at_20[0x10];
	u8         obj_type[0x10];

	u8         obj_id[0x20];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_general_obj_out_cmd_hdr_bits {
	u8         status[0x8];
	u8         reserved_at_8[0x18];

	u8         syndrome[0x20];

	u8         obj_id[0x20];

	u8         reserved_at_60[0x20];
};

struct mlx5_ifc_umem_bits {
	u8         modify_field_select[0x40];

	u8         reserved_at_40[0x5b];
	u8         log_page_size[0x5];

	u8         page_offset[0x20];

	u8         num_of_mtt[0x40];

	struct mlx5_ifc_mtt_bits  mtt[0];
};

struct mlx5_ifc_uctx_bits {
	u8         modify_field_select[0x40];

	u8         reserved_at_40[0x1c0];
};

struct mlx5_ifc_create_umem_in_bits {
	struct mlx5_ifc_general_obj_in_cmd_hdr_bits   hdr;
	struct mlx5_ifc_umem_bits                     umem;
};

struct mlx5_ifc_create_uctx_in_bits {
	struct mlx5_ifc_general_obj_in_cmd_hdr_bits   hdr;
	struct mlx5_ifc_uctx_bits                     uctx;
};

9192 9193 9194 9195 9196 9197 9198 9199 9200 9201 9202 9203 9204 9205 9206 9207 9208 9209 9210 9211 9212 9213 9214 9215 9216 9217 9218 9219 9220 9221 9222 9223 9224 9225 9226 9227 9228 9229 9230 9231 9232 9233 9234 9235 9236 9237 9238 9239 9240 9241 9242 9243 9244 9245 9246 9247 9248
struct mlx5_ifc_mtrc_string_db_param_bits {
	u8         string_db_base_address[0x20];

	u8         reserved_at_20[0x8];
	u8         string_db_size[0x18];
};

struct mlx5_ifc_mtrc_cap_bits {
	u8         trace_owner[0x1];
	u8         trace_to_memory[0x1];
	u8         reserved_at_2[0x4];
	u8         trc_ver[0x2];
	u8         reserved_at_8[0x14];
	u8         num_string_db[0x4];

	u8         first_string_trace[0x8];
	u8         num_string_trace[0x8];
	u8         reserved_at_30[0x28];

	u8         log_max_trace_buffer_size[0x8];

	u8         reserved_at_60[0x20];

	struct mlx5_ifc_mtrc_string_db_param_bits string_db_param[8];

	u8         reserved_at_280[0x180];
};

struct mlx5_ifc_mtrc_conf_bits {
	u8         reserved_at_0[0x1c];
	u8         trace_mode[0x4];
	u8         reserved_at_20[0x18];
	u8         log_trace_buffer_size[0x8];
	u8         trace_mkey[0x20];
	u8         reserved_at_60[0x3a0];
};

struct mlx5_ifc_mtrc_stdb_bits {
	u8         string_db_index[0x4];
	u8         reserved_at_4[0x4];
	u8         read_size[0x18];
	u8         start_offset[0x20];
	u8         string_db_data[0];
};

struct mlx5_ifc_mtrc_ctrl_bits {
	u8         trace_status[0x2];
	u8         reserved_at_2[0x2];
	u8         arm_event[0x1];
	u8         reserved_at_5[0xb];
	u8         modify_field_select[0x10];
	u8         reserved_at_20[0x2b];
	u8         current_timestamp52_32[0x15];
	u8         current_timestamp31_0[0x20];
	u8         reserved_at_80[0x180];
};

9249
#endif /* MLX5_IFC_H */