dsemul.c 4.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
#include <asm/branch.h>
#include <asm/cacheflush.h>
#include <asm/fpu_emulator.h>
4 5 6
#include <asm/inst.h>
#include <asm/mipsregs.h>
#include <asm/uaccess.h>
L
Linus Torvalds 已提交
7 8 9 10 11 12 13 14 15

#include "ieee754.h"

/*
 * Emulate the arbritrary instruction ir at xcp->cp0_epc.  Required when
 * we have to emulate the instruction in a COP1 branch delay slot.  Do
 * not change cp0_epc due to the instruction
 *
 * According to the spec:
L
Lucas De Marchi 已提交
16
 * 1) it shouldn't be a branch :-)
L
Linus Torvalds 已提交
17 18 19 20 21 22 23 24 25 26 27 28 29 30
 * 2) it can be a COP instruction :-(
 * 3) if we are tring to run a protected memory space we must take
 *    special care on memory access instructions :-(
 */

/*
 * "Trampoline" return routine to catch exception following
 *  execution of delay-slot instruction execution.
 */

struct emuframe {
	mips_instruction	emul;
	mips_instruction	badinst;
	mips_instruction	cookie;
31
	unsigned long		epc;
L
Linus Torvalds 已提交
32 33
};

34 35 36 37 38
/*
 * Set up an emulation frame for instruction IR, from a delay slot of
 * a branch jumping to CPC.  Return 0 if successful, -1 if no emulation
 * required, otherwise a signal number causing a frame setup failure.
 */
39
int mips_dsemul(struct pt_regs *regs, mips_instruction ir, unsigned long cpc)
L
Linus Torvalds 已提交
40
{
A
Atsushi Nemoto 已提交
41
	struct emuframe __user *fr;
L
Linus Torvalds 已提交
42 43
	int err;

44
	/* NOP is easy */
45
	if ((get_isa16_mode(regs->cp0_epc) && ((ir >> 16) == MM_NOP16)) ||
46 47
	    (ir == 0))
		return -1;
L
Linus Torvalds 已提交
48

49
	pr_debug("dsemul %lx %lx\n", regs->cp0_epc, cpc);
L
Linus Torvalds 已提交
50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69

	/*
	 * The strategy is to push the instruction onto the user stack
	 * and put a trap after it which we can catch and jump to
	 * the required address any alternative apart from full
	 * instruction emulation!!.
	 *
	 * Algorithmics used a system call instruction, and
	 * borrowed that vector.  MIPS/Linux version is a bit
	 * more heavyweight in the interests of portability and
	 * multiprocessor support.  For Linux we generate a
	 * an unaligned access and force an address error exception.
	 *
	 * For embedded systems (stand-alone) we prefer to use a
	 * non-existing CP1 instruction. This prevents us from emulating
	 * branches, but gives us a cleaner interface to the exception
	 * handler (single entry point).
	 */

	/* Ensure that the two instructions are in the same cache line */
A
Atsushi Nemoto 已提交
70 71
	fr = (struct emuframe __user *)
		((regs->regs[29] - sizeof(struct emuframe)) & ~0x7);
L
Linus Torvalds 已提交
72 73 74 75 76

	/* Verify that the stack pointer is not competely insane */
	if (unlikely(!access_ok(VERIFY_WRITE, fr, sizeof(struct emuframe))))
		return SIGBUS;

77 78 79 80 81 82 83 84 85 86
	if (get_isa16_mode(regs->cp0_epc)) {
		err = __put_user(ir >> 16, (u16 __user *)(&fr->emul));
		err |= __put_user(ir & 0xffff, (u16 __user *)((long)(&fr->emul) + 2));
		err |= __put_user(BREAK_MATH >> 16, (u16 __user *)(&fr->badinst));
		err |= __put_user(BREAK_MATH & 0xffff, (u16 __user *)((long)(&fr->badinst) + 2));
	} else {
		err = __put_user(ir, &fr->emul);
		err |= __put_user((mips_instruction)BREAK_MATH, &fr->badinst);
	}

L
Linus Torvalds 已提交
87 88 89 90
	err |= __put_user((mips_instruction)BD_COOKIE, &fr->cookie);
	err |= __put_user(cpc, &fr->epc);

	if (unlikely(err)) {
91
		MIPS_FPU_EMU_INC_STATS(errors);
L
Linus Torvalds 已提交
92 93 94
		return SIGBUS;
	}

95 96
	regs->cp0_epc = ((unsigned long) &fr->emul) |
		get_isa16_mode(regs->cp0_epc);
L
Linus Torvalds 已提交
97

98
	flush_cache_sigtramp((unsigned long)&fr->emul);
L
Linus Torvalds 已提交
99

100
	return 0;
L
Linus Torvalds 已提交
101 102 103 104
}

int do_dsemulret(struct pt_regs *xcp)
{
A
Atsushi Nemoto 已提交
105
	struct emuframe __user *fr;
106
	unsigned long epc;
L
Linus Torvalds 已提交
107 108
	u32 insn, cookie;
	int err = 0;
109
	u16 instr[2];
L
Linus Torvalds 已提交
110

A
Atsushi Nemoto 已提交
111
	fr = (struct emuframe __user *)
112
		(msk_isa16_mode(xcp->cp0_epc) - sizeof(mips_instruction));
L
Linus Torvalds 已提交
113 114 115 116 117 118 119 120 121 122 123

	/*
	 * If we can't even access the area, something is very wrong, but we'll
	 * leave that to the default handling
	 */
	if (!access_ok(VERIFY_READ, fr, sizeof(struct emuframe)))
		return 0;

	/*
	 * Do some sanity checking on the stackframe:
	 *
124
	 *  - Is the instruction pointed to by the EPC an BREAK_MATH?
L
Linus Torvalds 已提交
125 126
	 *  - Is the following memory word the BD_COOKIE?
	 */
127 128 129 130 131 132 133
	if (get_isa16_mode(xcp->cp0_epc)) {
		err = __get_user(instr[0], (u16 __user *)(&fr->badinst));
		err |= __get_user(instr[1], (u16 __user *)((long)(&fr->badinst) + 2));
		insn = (instr[0] << 16) | instr[1];
	} else {
		err = __get_user(insn, &fr->badinst);
	}
L
Linus Torvalds 已提交
134 135
	err |= __get_user(cookie, &fr->cookie);

136
	if (unlikely(err || (insn != BREAK_MATH) || (cookie != BD_COOKIE))) {
137
		MIPS_FPU_EMU_INC_STATS(errors);
L
Linus Torvalds 已提交
138 139 140 141 142 143 144 145 146 147 148 149 150
		return 0;
	}

	/*
	 * At this point, we are satisfied that it's a BD emulation trap.  Yes,
	 * a user might have deliberately put two malformed and useless
	 * instructions in a row in his program, in which case he's in for a
	 * nasty surprise - the next instruction will be treated as a
	 * continuation address!  Alas, this seems to be the only way that we
	 * can handle signals, recursion, and longjmps() in the context of
	 * emulating the branch delay instruction.
	 */

151 152
	pr_debug("dsemulret\n");

L
Linus Torvalds 已提交
153 154 155 156 157 158 159 160 161
	if (__get_user(epc, &fr->epc)) {		/* Saved EPC */
		/* This is not a good situation to be in */
		force_sig(SIGBUS, current);

		return 0;
	}

	/* Set EPC to return to post-branch instruction */
	xcp->cp0_epc = epc;
162
	MIPS_FPU_EMU_INC_STATS(ds_emul);
L
Linus Torvalds 已提交
163 164
	return 1;
}