nouveau_bo.c 39.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2007 Dave Airlied
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */
/*
 * Authors: Dave Airlied <airlied@linux.ie>
 *	    Ben Skeggs   <darktama@iinet.net.au>
 *	    Jeremy Kolb  <jkolb@brandeis.edu>
 */

30
#include <core/engine.h>
31

32 33 34 35 36
#include <subdev/fb.h>
#include <subdev/vm.h>
#include <subdev/bar.h>

#include "nouveau_drm.h"
37
#include "nouveau_dma.h"
38
#include "nouveau_fence.h"
39

40 41 42
#include "nouveau_bo.h"
#include "nouveau_ttm.h"
#include "nouveau_gem.h"
43

44 45 46 47 48
/*
 * NV10-NV40 tiling helpers
 */

static void
49 50
nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
			   u32 addr, u32 size, u32 pitch, u32 flags)
51
{
52
	struct nouveau_drm *drm = nouveau_drm(dev);
53 54 55 56
	int i = reg - drm->tile.reg;
	struct nouveau_fb *pfb = nouveau_fb(drm->device);
	struct nouveau_fb_tile *tile = &pfb->tile.region[i];
	struct nouveau_engine *engine;
57

58
	nouveau_fence_unref(&reg->fence);
59 60

	if (tile->pitch)
61
		pfb->tile.fini(pfb, i, tile);
62 63

	if (pitch)
64
		pfb->tile.init(pfb, i, addr, size, pitch, flags, tile);
65

66
	pfb->tile.prog(pfb, i, tile);
67

68 69 70 71
	if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_GR)))
		engine->tile_prog(engine, i);
	if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_MPEG)))
		engine->tile_prog(engine, i);
72 73
}

74
static struct nouveau_drm_tile *
75 76
nv10_bo_get_tile_region(struct drm_device *dev, int i)
{
77
	struct nouveau_drm *drm = nouveau_drm(dev);
78
	struct nouveau_drm_tile *tile = &drm->tile.reg[i];
79

80
	spin_lock(&drm->tile.lock);
81 82 83 84 85 86 87

	if (!tile->used &&
	    (!tile->fence || nouveau_fence_done(tile->fence)))
		tile->used = true;
	else
		tile = NULL;

88
	spin_unlock(&drm->tile.lock);
89 90 91 92
	return tile;
}

static void
93 94
nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
			struct nouveau_fence *fence)
95
{
96
	struct nouveau_drm *drm = nouveau_drm(dev);
97 98

	if (tile) {
99
		spin_lock(&drm->tile.lock);
100 101 102 103 104 105 106
		if (fence) {
			/* Mark it as pending. */
			tile->fence = fence;
			nouveau_fence_ref(fence);
		}

		tile->used = false;
107
		spin_unlock(&drm->tile.lock);
108 109 110
	}
}

111 112 113
static struct nouveau_drm_tile *
nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
		   u32 size, u32 pitch, u32 flags)
114
{
115
	struct nouveau_drm *drm = nouveau_drm(dev);
116 117
	struct nouveau_fb *pfb = nouveau_fb(drm->device);
	struct nouveau_drm_tile *tile, *found = NULL;
118 119
	int i;

120
	for (i = 0; i < pfb->tile.regions; i++) {
121 122 123 124 125 126
		tile = nv10_bo_get_tile_region(dev, i);

		if (pitch && !found) {
			found = tile;
			continue;

127
		} else if (tile && pfb->tile.region[i].pitch) {
128 129 130 131 132 133 134 135 136 137 138 139 140
			/* Kill an unused tile region. */
			nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
		}

		nv10_bo_put_tile_region(dev, tile, NULL);
	}

	if (found)
		nv10_bo_update_tile_region(dev, found, addr, size,
					    pitch, flags);
	return found;
}

141 142 143
static void
nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
{
144 145
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
146 147 148 149
	struct nouveau_bo *nvbo = nouveau_bo(bo);

	if (unlikely(nvbo->gem))
		DRM_ERROR("bo %p still attached to GEM object\n", bo);
150
	nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
151 152 153
	kfree(nvbo);
}

154
static void
155
nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
156
		       int *align, int *size)
157
{
158 159
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
	struct nouveau_device *device = nv_device(drm->device);
160

161
	if (device->card_type < NV_50) {
162
		if (nvbo->tile_mode) {
163
			if (device->chipset >= 0x40) {
164
				*align = 65536;
165
				*size = roundup(*size, 64 * nvbo->tile_mode);
166

167
			} else if (device->chipset >= 0x30) {
168
				*align = 32768;
169
				*size = roundup(*size, 64 * nvbo->tile_mode);
170

171
			} else if (device->chipset >= 0x20) {
172
				*align = 16384;
173
				*size = roundup(*size, 64 * nvbo->tile_mode);
174

175
			} else if (device->chipset >= 0x10) {
176
				*align = 16384;
177
				*size = roundup(*size, 32 * nvbo->tile_mode);
178 179
			}
		}
180
	} else {
181 182
		*size = roundup(*size, (1 << nvbo->page_shift));
		*align = max((1 <<  nvbo->page_shift), *align);
183 184
	}

185
	*size = roundup(*size, PAGE_SIZE);
186 187
}

188
int
189 190
nouveau_bo_new(struct drm_device *dev, int size, int align,
	       uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
D
Dave Airlie 已提交
191
	       struct sg_table *sg,
192
	       struct nouveau_bo **pnvbo)
193
{
194
	struct nouveau_drm *drm = nouveau_drm(dev);
195
	struct nouveau_bo *nvbo;
196
	size_t acc_size;
197
	int ret;
D
Dave Airlie 已提交
198 199 200 201
	int type = ttm_bo_type_device;

	if (sg)
		type = ttm_bo_type_sg;
202 203 204 205 206 207

	nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
	if (!nvbo)
		return -ENOMEM;
	INIT_LIST_HEAD(&nvbo->head);
	INIT_LIST_HEAD(&nvbo->entry);
208
	INIT_LIST_HEAD(&nvbo->vma_list);
209 210
	nvbo->tile_mode = tile_mode;
	nvbo->tile_flags = tile_flags;
211
	nvbo->bo.bdev = &drm->ttm.bdev;
212

213
	nvbo->page_shift = 12;
214
	if (drm->client.base.vm) {
215
		if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
216
			nvbo->page_shift = drm->client.base.vm->vmm->lpg_shift;
217 218 219
	}

	nouveau_bo_fixup_align(nvbo, flags, &align, &size);
220 221
	nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
	nouveau_bo_placement_set(nvbo, flags, 0);
222

223
	acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
224 225
				       sizeof(struct nouveau_bo));

226
	ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
D
Dave Airlie 已提交
227
			  type, &nvbo->placement,
228
			  align >> PAGE_SHIFT, false, NULL, acc_size, sg,
229
			  nouveau_bo_del_ttm);
230 231 232 233 234 235 236 237 238
	if (ret) {
		/* ttm will call nouveau_bo_del_ttm if it fails.. */
		return ret;
	}

	*pnvbo = nvbo;
	return 0;
}

239 240 241 242 243 244 245 246 247 248 249 250 251
static void
set_placement_list(uint32_t *pl, unsigned *n, uint32_t type, uint32_t flags)
{
	*n = 0;

	if (type & TTM_PL_FLAG_VRAM)
		pl[(*n)++] = TTM_PL_FLAG_VRAM | flags;
	if (type & TTM_PL_FLAG_TT)
		pl[(*n)++] = TTM_PL_FLAG_TT | flags;
	if (type & TTM_PL_FLAG_SYSTEM)
		pl[(*n)++] = TTM_PL_FLAG_SYSTEM | flags;
}

252 253 254
static void
set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
{
255 256 257
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
	struct nouveau_fb *pfb = nouveau_fb(drm->device);
	u32 vram_pages = pfb->ram.size >> PAGE_SHIFT;
258

259
	if (nv_device(drm->device)->card_type == NV_10 &&
260
	    nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
261
	    nvbo->bo.mem.num_pages < vram_pages / 4) {
262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277
		/*
		 * Make sure that the color and depth buffers are handled
		 * by independent memory controller units. Up to a 9x
		 * speed up when alpha-blending and depth-test are enabled
		 * at the same time.
		 */
		if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
			nvbo->placement.fpfn = vram_pages / 2;
			nvbo->placement.lpfn = ~0;
		} else {
			nvbo->placement.fpfn = 0;
			nvbo->placement.lpfn = vram_pages / 2;
		}
	}
}

278
void
279
nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
280
{
281 282 283 284 285 286 287 288 289 290 291
	struct ttm_placement *pl = &nvbo->placement;
	uint32_t flags = TTM_PL_MASK_CACHING |
		(nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);

	pl->placement = nvbo->placements;
	set_placement_list(nvbo->placements, &pl->num_placement,
			   type, flags);

	pl->busy_placement = nvbo->busy_placements;
	set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
			   type | busy, flags);
292 293

	set_placement_range(nvbo, type);
294 295 296 297 298
}

int
nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype)
{
299
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
300
	struct ttm_buffer_object *bo = &nvbo->bo;
301
	int ret;
302 303

	if (nvbo->pin_refcnt && !(memtype & (1 << bo->mem.mem_type))) {
304
		NV_ERROR(drm, "bo %p pinned elsewhere: 0x%08x vs 0x%08x\n", bo,
305 306 307 308 309 310 311 312 313 314 315
			 1 << bo->mem.mem_type, memtype);
		return -EINVAL;
	}

	if (nvbo->pin_refcnt++)
		return 0;

	ret = ttm_bo_reserve(bo, false, false, false, 0);
	if (ret)
		goto out;

316
	nouveau_bo_placement_set(nvbo, memtype, 0);
317

318
	ret = nouveau_bo_validate(nvbo, false, false, false);
319 320 321
	if (ret == 0) {
		switch (bo->mem.mem_type) {
		case TTM_PL_VRAM:
322
			drm->gem.vram_available -= bo->mem.size;
323 324
			break;
		case TTM_PL_TT:
325
			drm->gem.gart_available -= bo->mem.size;
326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
			break;
		default:
			break;
		}
	}
	ttm_bo_unreserve(bo);
out:
	if (unlikely(ret))
		nvbo->pin_refcnt--;
	return ret;
}

int
nouveau_bo_unpin(struct nouveau_bo *nvbo)
{
341
	struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
342
	struct ttm_buffer_object *bo = &nvbo->bo;
343
	int ret;
344 345 346 347 348 349 350 351

	if (--nvbo->pin_refcnt)
		return 0;

	ret = ttm_bo_reserve(bo, false, false, false, 0);
	if (ret)
		return ret;

352
	nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
353

354
	ret = nouveau_bo_validate(nvbo, false, false, false);
355 356 357
	if (ret == 0) {
		switch (bo->mem.mem_type) {
		case TTM_PL_VRAM:
358
			drm->gem.vram_available += bo->mem.size;
359 360
			break;
		case TTM_PL_TT:
361
			drm->gem.gart_available += bo->mem.size;
362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388
			break;
		default:
			break;
		}
	}

	ttm_bo_unreserve(bo);
	return ret;
}

int
nouveau_bo_map(struct nouveau_bo *nvbo)
{
	int ret;

	ret = ttm_bo_reserve(&nvbo->bo, false, false, false, 0);
	if (ret)
		return ret;

	ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
	ttm_bo_unreserve(&nvbo->bo);
	return ret;
}

void
nouveau_bo_unmap(struct nouveau_bo *nvbo)
{
389 390
	if (nvbo)
		ttm_bo_kunmap(&nvbo->kmap);
391 392
}

393 394 395 396 397 398 399 400 401 402 403 404 405 406
int
nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
		    bool no_wait_reserve, bool no_wait_gpu)
{
	int ret;

	ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement, interruptible,
			      no_wait_reserve, no_wait_gpu);
	if (ret)
		return ret;

	return 0;
}

407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454
u16
nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index)
{
	bool is_iomem;
	u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		return ioread16_native((void __force __iomem *)mem);
	else
		return *mem;
}

void
nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
{
	bool is_iomem;
	u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		iowrite16_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

u32
nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		return ioread32_native((void __force __iomem *)mem);
	else
		return *mem;
}

void
nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
{
	bool is_iomem;
	u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
	mem = &mem[index];
	if (is_iomem)
		iowrite32_native(val, (void __force __iomem *)mem);
	else
		*mem = val;
}

455
static struct ttm_tt *
456 457
nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size,
		      uint32_t page_flags, struct page *dummy_read)
458
{
459
#if __OS_HAS_AGP
460 461
	struct nouveau_drm *drm = nouveau_bdev(bdev);
	struct drm_device *dev = drm->dev;
462

463 464 465
	if (drm->agp.stat == ENABLED) {
		return ttm_agp_tt_create(bdev, dev->agp->bridge, size,
					 page_flags, dummy_read);
466
	}
467
#endif
468

469
	return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read);
470 471 472 473 474 475 476 477 478 479 480 481 482
}

static int
nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
{
	/* We'll do this from user space. */
	return 0;
}

static int
nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
			 struct ttm_mem_type_manager *man)
{
483
	struct nouveau_drm *drm = nouveau_bdev(bdev);
484 485 486 487 488 489 490 491

	switch (type) {
	case TTM_PL_SYSTEM:
		man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
		man->available_caching = TTM_PL_MASK_CACHING;
		man->default_caching = TTM_PL_FLAG_CACHED;
		break;
	case TTM_PL_VRAM:
492
		if (nv_device(drm->device)->card_type >= NV_50) {
B
Ben Skeggs 已提交
493
			man->func = &nouveau_vram_manager;
494 495 496
			man->io_reserve_fastpath = false;
			man->use_io_reserve_lru = true;
		} else {
B
Ben Skeggs 已提交
497
			man->func = &ttm_bo_manager_func;
498
		}
499
		man->flags = TTM_MEMTYPE_FLAG_FIXED |
500
			     TTM_MEMTYPE_FLAG_MAPPABLE;
501 502 503 504 505
		man->available_caching = TTM_PL_FLAG_UNCACHED |
					 TTM_PL_FLAG_WC;
		man->default_caching = TTM_PL_FLAG_WC;
		break;
	case TTM_PL_TT:
506
		if (nv_device(drm->device)->card_type >= NV_50)
507
			man->func = &nouveau_gart_manager;
508
		else
509
		if (drm->agp.stat != ENABLED)
510
			man->func = &nv04_gart_manager;
511 512
		else
			man->func = &ttm_bo_manager_func;
513 514

		if (drm->agp.stat == ENABLED) {
515
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
516 517 518
			man->available_caching = TTM_PL_FLAG_UNCACHED |
				TTM_PL_FLAG_WC;
			man->default_caching = TTM_PL_FLAG_WC;
519
		} else {
520 521 522 523 524
			man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
				     TTM_MEMTYPE_FLAG_CMA;
			man->available_caching = TTM_PL_MASK_CACHING;
			man->default_caching = TTM_PL_FLAG_CACHED;
		}
525

526 527 528 529 530 531 532 533 534 535 536 537 538
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);

	switch (bo->mem.mem_type) {
539
	case TTM_PL_VRAM:
540 541
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
					 TTM_PL_FLAG_SYSTEM);
542
		break;
543
	default:
544
		nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
545 546
		break;
	}
547 548

	*pl = nvbo->placement;
549 550 551 552 553 554
}


/* GPU-assisted copy using NV_MEMORY_TO_MEMORY_FORMAT, can access
 * TTM_PL_{VRAM,TT} directly.
 */
555

556 557
static int
nouveau_bo_move_accel_cleanup(struct nouveau_channel *chan,
558 559
			      struct nouveau_bo *nvbo, bool evict,
			      bool no_wait_reserve, bool no_wait_gpu,
560 561 562 563 564
			      struct ttm_mem_reg *new_mem)
{
	struct nouveau_fence *fence = NULL;
	int ret;

565
	ret = nouveau_fence_new(chan, &fence);
566 567 568
	if (ret)
		return ret;

569
	ret = ttm_bo_move_accel_cleanup(&nvbo->bo, fence, evict,
570
					no_wait_reserve, no_wait_gpu, new_mem);
571
	nouveau_fence_unref(&fence);
572 573 574
	return ret;
}

575 576 577 578 579 580 581 582 583 584 585 586
static int
nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		FIRE_RING (chan);
	}
	return ret;
}

587 588 589 590 591 592 593
static int
nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	int ret = RING_SPACE(chan, 10);
	if (ret == 0) {
594
		BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
595 596 597 598 599 600 601 602
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, new_mem->num_pages);
603
		BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
604 605 606 607
	}
	return ret;
}

608 609 610 611 612 613 614 615 616 617 618
static int
nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
	int ret = RING_SPACE(chan, 2);
	if (ret == 0) {
		BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
	}
	return ret;
}

619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
static int
nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

B
Ben Skeggs 已提交
657 658 659 660
static int
nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
661 662 663
	struct nouveau_mem *node = old_mem->mm_node;
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
B
Ben Skeggs 已提交
664 665 666 667 668 669 670 671 672 673 674
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 12);
		if (ret)
			return ret;

675
		BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
B
Ben Skeggs 已提交
676 677
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
678
		BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
B
Ben Skeggs 已提交
679 680 681 682 683 684
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
685
		BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
B
Ben Skeggs 已提交
686 687 688 689 690 691 692 693 694 695
		OUT_RING  (chan, 0x00100110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733
static int
nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
	u32 page_count = new_mem->num_pages;
	int ret;

	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 8191) ? 8191 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;

		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, PAGE_SIZE);
		OUT_RING  (chan, line_count);
		BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
		OUT_RING  (chan, 0x00000110);

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

	return 0;
}

734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751
static int
nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, 0x00000000 /* COPY */);
		OUT_RING  (chan, new_mem->num_pages << PAGE_SHIFT);
	}
	return ret;
}

752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769
static int
nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
	struct nouveau_mem *node = old_mem->mm_node;
	int ret = RING_SPACE(chan, 7);
	if (ret == 0) {
		BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
		OUT_RING  (chan, new_mem->num_pages << PAGE_SHIFT);
		OUT_RING  (chan, upper_32_bits(node->vma[0].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[0].offset));
		OUT_RING  (chan, upper_32_bits(node->vma[1].offset));
		OUT_RING  (chan, lower_32_bits(node->vma[1].offset));
		OUT_RING  (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
	}
	return ret;
}

770 771 772
static int
nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
773
	int ret = RING_SPACE(chan, 6);
774
	if (ret == 0) {
775 776 777 778 779 780
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
		OUT_RING  (chan, NvNotify0);
		OUT_RING  (chan, NvDmaFB);
		OUT_RING  (chan, NvDmaFB);
781 782 783 784 785
	}

	return ret;
}

786
static int
787 788
nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
789
{
790
	struct nouveau_mem *node = old_mem->mm_node;
791 792
	struct nouveau_bo *nvbo = nouveau_bo(bo);
	u64 length = (new_mem->num_pages << PAGE_SHIFT);
793 794
	u64 src_offset = node->vma[0].offset;
	u64 dst_offset = node->vma[1].offset;
795 796
	int ret;

797 798 799
	while (length) {
		u32 amount, stride, height;

800 801
		amount  = min(length, (u64)(4 * 1024 * 1024));
		stride  = 16 * 4;
802 803
		height  = amount / stride;

804 805
		if (new_mem->mem_type == TTM_PL_VRAM &&
		    nouveau_bo_tile_layout(nvbo)) {
806 807 808 809
			ret = RING_SPACE(chan, 8);
			if (ret)
				return ret;

810
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
811
			OUT_RING  (chan, 0);
812
			OUT_RING  (chan, 0);
813 814 815 816 817 818 819 820 821 822
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
			ret = RING_SPACE(chan, 2);
			if (ret)
				return ret;

823
			BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
824 825
			OUT_RING  (chan, 1);
		}
826 827
		if (old_mem->mem_type == TTM_PL_VRAM &&
		    nouveau_bo_tile_layout(nvbo)) {
828 829 830 831
			ret = RING_SPACE(chan, 8);
			if (ret)
				return ret;

832
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
833
			OUT_RING  (chan, 0);
834
			OUT_RING  (chan, 0);
835 836 837 838 839 840 841 842 843 844
			OUT_RING  (chan, stride);
			OUT_RING  (chan, height);
			OUT_RING  (chan, 1);
			OUT_RING  (chan, 0);
			OUT_RING  (chan, 0);
		} else {
			ret = RING_SPACE(chan, 2);
			if (ret)
				return ret;

845
			BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
846 847 848 849
			OUT_RING  (chan, 1);
		}

		ret = RING_SPACE(chan, 14);
850 851
		if (ret)
			return ret;
852

853
		BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
854 855
		OUT_RING  (chan, upper_32_bits(src_offset));
		OUT_RING  (chan, upper_32_bits(dst_offset));
856
		BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
857 858 859 860 861 862 863 864
		OUT_RING  (chan, lower_32_bits(src_offset));
		OUT_RING  (chan, lower_32_bits(dst_offset));
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, stride);
		OUT_RING  (chan, height);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
865
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
866 867 868 869 870
		OUT_RING  (chan, 0);

		length -= amount;
		src_offset += amount;
		dst_offset += amount;
871 872
	}

873 874 875
	return 0;
}

876 877 878
static int
nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
{
879
	int ret = RING_SPACE(chan, 4);
880
	if (ret == 0) {
881 882 883 884
		BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
		OUT_RING  (chan, handle);
		BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
		OUT_RING  (chan, NvNotify0);
885 886 887 888 889
	}

	return ret;
}

890 891 892 893 894
static inline uint32_t
nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
		      struct nouveau_channel *chan, struct ttm_mem_reg *mem)
{
	if (mem->mem_type == TTM_PL_TT)
895 896
		return NvDmaTT;
	return NvDmaFB;
897 898
}

899 900 901 902
static int
nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
		  struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
{
903 904
	u32 src_offset = old_mem->start << PAGE_SHIFT;
	u32 dst_offset = new_mem->start << PAGE_SHIFT;
905 906 907 908 909 910 911
	u32 page_count = new_mem->num_pages;
	int ret;

	ret = RING_SPACE(chan, 3);
	if (ret)
		return ret;

912
	BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
913 914 915
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
	OUT_RING  (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));

916 917 918 919 920 921 922
	page_count = new_mem->num_pages;
	while (page_count) {
		int line_count = (page_count > 2047) ? 2047 : page_count;

		ret = RING_SPACE(chan, 11);
		if (ret)
			return ret;
923

924
		BEGIN_NV04(chan, NvSubCopy,
925
				 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
926 927 928 929 930 931 932 933
		OUT_RING  (chan, src_offset);
		OUT_RING  (chan, dst_offset);
		OUT_RING  (chan, PAGE_SIZE); /* src_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* dst_pitch */
		OUT_RING  (chan, PAGE_SIZE); /* line_length */
		OUT_RING  (chan, line_count);
		OUT_RING  (chan, 0x00000101);
		OUT_RING  (chan, 0x00000000);
934
		BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
935
		OUT_RING  (chan, 0);
936 937 938 939 940 941

		page_count -= line_count;
		src_offset += (PAGE_SIZE * line_count);
		dst_offset += (PAGE_SIZE * line_count);
	}

942 943 944
	return 0;
}

945 946 947 948 949 950 951
static int
nouveau_vma_getmap(struct nouveau_channel *chan, struct nouveau_bo *nvbo,
		   struct ttm_mem_reg *mem, struct nouveau_vma *vma)
{
	struct nouveau_mem *node = mem->mm_node;
	int ret;

952 953 954
	ret = nouveau_vm_get(nv_client(chan->cli)->vm, mem->num_pages <<
			     PAGE_SHIFT, node->page_shift,
			     NV_MEM_ACCESS_RW, vma);
955 956 957 958 959 960
	if (ret)
		return ret;

	if (mem->mem_type == TTM_PL_VRAM)
		nouveau_vm_map(vma, node);
	else
961
		nouveau_vm_map_sg(vma, 0, mem->num_pages << PAGE_SHIFT, node);
962 963 964 965

	return 0;
}

966 967 968 969 970
static int
nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
		     bool no_wait_reserve, bool no_wait_gpu,
		     struct ttm_mem_reg *new_mem)
{
971 972
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct nouveau_channel *chan = chan = drm->channel;
973
	struct nouveau_bo *nvbo = nouveau_bo(bo);
974
	struct ttm_mem_reg *old_mem = &bo->mem;
975 976
	int ret;

977
	mutex_lock(&chan->cli->mutex);
978

979 980 981
	/* create temporary vmas for the transfer and attach them to the
	 * old nouveau_mem node, these will get cleaned up after ttm has
	 * destroyed the ttm_mem_reg
982
	 */
983
	if (nv_device(drm->device)->card_type >= NV_50) {
984
		struct nouveau_mem *node = old_mem->mm_node;
985

986 987 988 989 990 991 992
		ret = nouveau_vma_getmap(chan, nvbo, old_mem, &node->vma[0]);
		if (ret)
			goto out;

		ret = nouveau_vma_getmap(chan, nvbo, new_mem, &node->vma[1]);
		if (ret)
			goto out;
993 994
	}

995
	ret = drm->ttm.move(chan, bo, &bo->mem, new_mem);
996 997 998 999 1000
	if (ret == 0) {
		ret = nouveau_bo_move_accel_cleanup(chan, nvbo, evict,
						    no_wait_reserve,
						    no_wait_gpu, new_mem);
	}
1001

1002
out:
1003
	mutex_unlock(&chan->cli->mutex);
1004
	return ret;
1005 1006
}

1007
void
1008
nouveau_bo_move_init(struct nouveau_drm *drm)
1009 1010 1011
{
	static const struct {
		const char *name;
1012
		int engine;
1013 1014 1015 1016 1017 1018
		u32 oclass;
		int (*exec)(struct nouveau_channel *,
			    struct ttm_buffer_object *,
			    struct ttm_mem_reg *, struct ttm_mem_reg *);
		int (*init)(struct nouveau_channel *, u32 handle);
	} _methods[] = {
1019 1020
		{  "COPY", 0, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
		{  "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
1021 1022 1023 1024 1025 1026 1027
		{ "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
		{ "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
		{  "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
		{ "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
		{  "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
		{  "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
		{  "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
1028
		{},
1029
		{ "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
1030 1031 1032 1033 1034
	}, *mthd = _methods;
	const char *name = "CPU";
	int ret;

	do {
1035
		struct nouveau_object *object;
1036
		struct nouveau_channel *chan;
1037
		u32 handle = (mthd->engine << 16) | mthd->oclass;
1038

1039 1040 1041 1042 1043 1044 1045 1046
		if (mthd->init == nve0_bo_move_init)
			chan = drm->cechan;
		else
			chan = drm->channel;
		if (chan == NULL)
			continue;

		ret = nouveau_object_new(nv_object(drm), chan->handle, handle,
1047
					 mthd->oclass, NULL, 0, &object);
1048
		if (ret == 0) {
1049
			ret = mthd->init(chan, handle);
1050
			if (ret) {
1051
				nouveau_object_del(nv_object(drm),
1052 1053
						   chan->handle, handle);
				continue;
1054
			}
1055 1056 1057 1058

			drm->ttm.move = mthd->exec;
			name = mthd->name;
			break;
1059 1060 1061
		}
	} while ((++mthd)->exec);

1062
	NV_INFO(drm, "MM: using %s for buffer copies\n", name);
1063 1064
}

1065 1066
static int
nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
1067 1068
		      bool no_wait_reserve, bool no_wait_gpu,
		      struct ttm_mem_reg *new_mem)
1069 1070 1071 1072 1073 1074 1075 1076
{
	u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
	struct ttm_placement placement;
	struct ttm_mem_reg tmp_mem;
	int ret;

	placement.fpfn = placement.lpfn = 0;
	placement.num_placement = placement.num_busy_placement = 1;
1077
	placement.placement = placement.busy_placement = &placement_memtype;
1078 1079 1080

	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
1081
	ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_reserve, no_wait_gpu);
1082 1083 1084 1085 1086 1087 1088
	if (ret)
		return ret;

	ret = ttm_tt_bind(bo->ttm, &tmp_mem);
	if (ret)
		goto out;

1089
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_reserve, no_wait_gpu, &tmp_mem);
1090 1091 1092
	if (ret)
		goto out;

1093
	ret = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, new_mem);
1094
out:
1095
	ttm_bo_mem_put(bo, &tmp_mem);
1096 1097 1098 1099 1100
	return ret;
}

static int
nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
1101 1102
		      bool no_wait_reserve, bool no_wait_gpu,
		      struct ttm_mem_reg *new_mem)
1103 1104 1105 1106 1107 1108 1109 1110
{
	u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
	struct ttm_placement placement;
	struct ttm_mem_reg tmp_mem;
	int ret;

	placement.fpfn = placement.lpfn = 0;
	placement.num_placement = placement.num_busy_placement = 1;
1111
	placement.placement = placement.busy_placement = &placement_memtype;
1112 1113 1114

	tmp_mem = *new_mem;
	tmp_mem.mm_node = NULL;
1115
	ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_reserve, no_wait_gpu);
1116 1117 1118
	if (ret)
		return ret;

1119
	ret = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem);
1120 1121 1122
	if (ret)
		goto out;

1123
	ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_reserve, no_wait_gpu, new_mem);
1124 1125 1126 1127
	if (ret)
		goto out;

out:
1128
	ttm_bo_mem_put(bo, &tmp_mem);
1129 1130 1131
	return ret;
}

1132 1133 1134 1135
static void
nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem)
{
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1136 1137
	struct nouveau_vma *vma;

1138 1139 1140 1141
	/* ttm can now (stupidly) pass the driver bos it didn't create... */
	if (bo->destroy != nouveau_bo_del_ttm)
		return;

1142
	list_for_each_entry(vma, &nvbo->vma_list, head) {
1143
		if (new_mem && new_mem->mem_type == TTM_PL_VRAM) {
1144 1145
			nouveau_vm_map(vma, new_mem->mm_node);
		} else
1146
		if (new_mem && new_mem->mem_type == TTM_PL_TT &&
1147
		    nvbo->page_shift == vma->vm->vmm->spg_shift) {
D
Dave Airlie 已提交
1148 1149 1150 1151 1152 1153 1154 1155
			if (((struct nouveau_mem *)new_mem->mm_node)->sg)
				nouveau_vm_map_sg_table(vma, 0, new_mem->
						  num_pages << PAGE_SHIFT,
						  new_mem->mm_node);
			else
				nouveau_vm_map_sg(vma, 0, new_mem->
						  num_pages << PAGE_SHIFT,
						  new_mem->mm_node);
1156 1157 1158
		} else {
			nouveau_vm_unmap(vma);
		}
1159 1160 1161
	}
}

1162
static int
1163
nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
1164
		   struct nouveau_drm_tile **new_tile)
1165
{
1166 1167
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1168
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1169
	u64 offset = new_mem->start << PAGE_SHIFT;
1170

1171 1172
	*new_tile = NULL;
	if (new_mem->mem_type != TTM_PL_VRAM)
1173 1174
		return 0;

1175
	if (nv_device(drm->device)->card_type >= NV_10) {
1176
		*new_tile = nv10_bo_set_tiling(dev, offset, new_mem->size,
1177 1178
						nvbo->tile_mode,
						nvbo->tile_flags);
1179 1180
	}

1181 1182 1183 1184 1185
	return 0;
}

static void
nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
1186 1187
		      struct nouveau_drm_tile *new_tile,
		      struct nouveau_drm_tile **old_tile)
1188
{
1189 1190
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
	struct drm_device *dev = drm->dev;
1191

1192
	nv10_bo_put_tile_region(dev, *old_tile, bo->sync_obj);
1193
	*old_tile = new_tile;
1194 1195 1196 1197
}

static int
nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
1198 1199
		bool no_wait_reserve, bool no_wait_gpu,
		struct ttm_mem_reg *new_mem)
1200
{
1201
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1202 1203
	struct nouveau_bo *nvbo = nouveau_bo(bo);
	struct ttm_mem_reg *old_mem = &bo->mem;
1204
	struct nouveau_drm_tile *new_tile = NULL;
1205 1206
	int ret = 0;

1207
	if (nv_device(drm->device)->card_type < NV_50) {
1208 1209 1210 1211
		ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
		if (ret)
			return ret;
	}
1212 1213

	/* Fake bo copy. */
1214 1215 1216 1217
	if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
		BUG_ON(bo->mem.mm_node != NULL);
		bo->mem = *new_mem;
		new_mem->mm_node = NULL;
1218
		goto out;
1219 1220
	}

1221
	/* CPU copy if we have no accelerated method available */
1222
	if (!drm->ttm.move) {
1223 1224 1225 1226
		ret = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
		goto out;
	}

1227 1228
	/* Hardware assisted copy. */
	if (new_mem->mem_type == TTM_PL_SYSTEM)
1229
		ret = nouveau_bo_move_flipd(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
1230
	else if (old_mem->mem_type == TTM_PL_SYSTEM)
1231
		ret = nouveau_bo_move_flips(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
1232
	else
1233
		ret = nouveau_bo_move_m2mf(bo, evict, intr, no_wait_reserve, no_wait_gpu, new_mem);
1234

1235 1236 1237 1238
	if (!ret)
		goto out;

	/* Fallback to software copy. */
1239
	ret = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
1240 1241

out:
1242
	if (nv_device(drm->device)->card_type < NV_50) {
1243 1244 1245 1246 1247
		if (ret)
			nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
		else
			nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
	}
1248 1249

	return ret;
1250 1251 1252 1253 1254 1255 1256 1257
}

static int
nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
{
	return 0;
}

1258 1259 1260 1261
static int
nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
	struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
1262 1263
	struct nouveau_drm *drm = nouveau_bdev(bdev);
	struct drm_device *dev = drm->dev;
1264
	int ret;
1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278

	mem->bus.addr = NULL;
	mem->bus.offset = 0;
	mem->bus.size = mem->num_pages << PAGE_SHIFT;
	mem->bus.base = 0;
	mem->bus.is_iomem = false;
	if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
		return -EINVAL;
	switch (mem->mem_type) {
	case TTM_PL_SYSTEM:
		/* System memory */
		return 0;
	case TTM_PL_TT:
#if __OS_HAS_AGP
1279
		if (drm->agp.stat == ENABLED) {
1280
			mem->bus.offset = mem->start << PAGE_SHIFT;
1281
			mem->bus.base = drm->agp.base;
1282 1283 1284 1285 1286
			mem->bus.is_iomem = true;
		}
#endif
		break;
	case TTM_PL_VRAM:
1287 1288 1289
		mem->bus.offset = mem->start << PAGE_SHIFT;
		mem->bus.base = pci_resource_start(dev->pdev, 1);
		mem->bus.is_iomem = true;
1290 1291
		if (nv_device(drm->device)->card_type >= NV_50) {
			struct nouveau_bar *bar = nouveau_bar(drm->device);
1292
			struct nouveau_mem *node = mem->mm_node;
1293

1294
			ret = bar->umap(bar, node, NV_MEM_ACCESS_RW,
1295 1296 1297
					&node->bar_vma);
			if (ret)
				return ret;
1298

1299
			mem->bus.offset = node->bar_vma.offset;
1300
		}
1301 1302 1303 1304 1305 1306 1307 1308 1309 1310
		break;
	default:
		return -EINVAL;
	}
	return 0;
}

static void
nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
{
1311 1312
	struct nouveau_drm *drm = nouveau_bdev(bdev);
	struct nouveau_bar *bar = nouveau_bar(drm->device);
1313
	struct nouveau_mem *node = mem->mm_node;
1314

1315
	if (!node->bar_vma.node)
1316 1317
		return;

1318
	bar->unmap(bar, &node->bar_vma);
1319 1320 1321 1322 1323
}

static int
nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
{
1324
	struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1325
	struct nouveau_bo *nvbo = nouveau_bo(bo);
1326 1327
	struct nouveau_device *device = nv_device(drm->device);
	u32 mappable = pci_resource_len(device->pdev, 1) >> PAGE_SHIFT;
1328 1329 1330 1331 1332

	/* as long as the bo isn't in vram, and isn't tiled, we've got
	 * nothing to do here.
	 */
	if (bo->mem.mem_type != TTM_PL_VRAM) {
1333
		if (nv_device(drm->device)->card_type < NV_50 ||
1334
		    !nouveau_bo_tile_layout(nvbo))
1335 1336 1337 1338
			return 0;
	}

	/* make sure bo is in mappable vram */
1339
	if (bo->mem.start + bo->mem.num_pages < mappable)
1340 1341 1342 1343
		return 0;


	nvbo->placement.fpfn = 0;
1344
	nvbo->placement.lpfn = mappable;
1345
	nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
1346
	return nouveau_bo_validate(nvbo, false, true, false);
1347 1348
}

1349 1350 1351
static int
nouveau_ttm_tt_populate(struct ttm_tt *ttm)
{
1352
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1353
	struct nouveau_drm *drm;
1354 1355 1356
	struct drm_device *dev;
	unsigned i;
	int r;
D
Dave Airlie 已提交
1357
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1358 1359 1360 1361

	if (ttm->state != tt_unpopulated)
		return 0;

D
Dave Airlie 已提交
1362 1363 1364 1365 1366 1367 1368 1369
	if (slave && ttm->sg) {
		/* make userspace faulting work */
		drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
						 ttm_dma->dma_address, ttm->num_pages);
		ttm->state = tt_unbound;
		return 0;
	}

1370 1371
	drm = nouveau_bdev(ttm->bdev);
	dev = drm->dev;
1372

J
Jerome Glisse 已提交
1373
#if __OS_HAS_AGP
1374
	if (drm->agp.stat == ENABLED) {
J
Jerome Glisse 已提交
1375 1376 1377 1378
		return ttm_agp_tt_populate(ttm);
	}
#endif

1379 1380
#ifdef CONFIG_SWIOTLB
	if (swiotlb_nr_tbl()) {
1381
		return ttm_dma_populate((void *)ttm, dev->dev);
1382 1383 1384 1385 1386 1387 1388 1389 1390
	}
#endif

	r = ttm_pool_populate(ttm);
	if (r) {
		return r;
	}

	for (i = 0; i < ttm->num_pages; i++) {
1391
		ttm_dma->dma_address[i] = pci_map_page(dev->pdev, ttm->pages[i],
1392 1393
						   0, PAGE_SIZE,
						   PCI_DMA_BIDIRECTIONAL);
1394
		if (pci_dma_mapping_error(dev->pdev, ttm_dma->dma_address[i])) {
1395
			while (--i) {
1396
				pci_unmap_page(dev->pdev, ttm_dma->dma_address[i],
1397
					       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
1398
				ttm_dma->dma_address[i] = 0;
1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
			}
			ttm_pool_unpopulate(ttm);
			return -EFAULT;
		}
	}
	return 0;
}

static void
nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
{
1410
	struct ttm_dma_tt *ttm_dma = (void *)ttm;
1411
	struct nouveau_drm *drm;
1412 1413
	struct drm_device *dev;
	unsigned i;
D
Dave Airlie 已提交
1414 1415 1416 1417
	bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);

	if (slave)
		return;
1418

1419 1420
	drm = nouveau_bdev(ttm->bdev);
	dev = drm->dev;
1421

J
Jerome Glisse 已提交
1422
#if __OS_HAS_AGP
1423
	if (drm->agp.stat == ENABLED) {
J
Jerome Glisse 已提交
1424 1425 1426 1427 1428
		ttm_agp_tt_unpopulate(ttm);
		return;
	}
#endif

1429 1430
#ifdef CONFIG_SWIOTLB
	if (swiotlb_nr_tbl()) {
1431
		ttm_dma_unpopulate((void *)ttm, dev->dev);
1432 1433 1434 1435 1436
		return;
	}
#endif

	for (i = 0; i < ttm->num_pages; i++) {
1437 1438
		if (ttm_dma->dma_address[i]) {
			pci_unmap_page(dev->pdev, ttm_dma->dma_address[i],
1439 1440 1441 1442 1443 1444 1445
				       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
		}
	}

	ttm_pool_unpopulate(ttm);
}

1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
void
nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence)
{
	struct nouveau_fence *old_fence = NULL;

	if (likely(fence))
		nouveau_fence_ref(fence);

	spin_lock(&nvbo->bo.bdev->fence_lock);
	old_fence = nvbo->bo.sync_obj;
	nvbo->bo.sync_obj = fence;
	spin_unlock(&nvbo->bo.bdev->fence_lock);

	nouveau_fence_unref(&old_fence);
}

static void
nouveau_bo_fence_unref(void **sync_obj)
{
	nouveau_fence_unref((struct nouveau_fence **)sync_obj);
}

static void *
nouveau_bo_fence_ref(void *sync_obj)
{
	return nouveau_fence_ref(sync_obj);
}

static bool
1475
nouveau_bo_fence_signalled(void *sync_obj)
1476
{
1477
	return nouveau_fence_done(sync_obj);
1478 1479 1480
}

static int
1481
nouveau_bo_fence_wait(void *sync_obj, bool lazy, bool intr)
1482 1483 1484 1485 1486
{
	return nouveau_fence_wait(sync_obj, lazy, intr);
}

static int
1487
nouveau_bo_fence_flush(void *sync_obj)
1488 1489 1490 1491
{
	return 0;
}

1492
struct ttm_bo_driver nouveau_bo_driver = {
1493
	.ttm_tt_create = &nouveau_ttm_tt_create,
1494 1495
	.ttm_tt_populate = &nouveau_ttm_tt_populate,
	.ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
1496 1497 1498
	.invalidate_caches = nouveau_bo_invalidate_caches,
	.init_mem_type = nouveau_bo_init_mem_type,
	.evict_flags = nouveau_bo_evict_flags,
1499
	.move_notify = nouveau_bo_move_ntfy,
1500 1501
	.move = nouveau_bo_move,
	.verify_access = nouveau_bo_verify_access,
1502 1503 1504 1505 1506
	.sync_obj_signaled = nouveau_bo_fence_signalled,
	.sync_obj_wait = nouveau_bo_fence_wait,
	.sync_obj_flush = nouveau_bo_fence_flush,
	.sync_obj_unref = nouveau_bo_fence_unref,
	.sync_obj_ref = nouveau_bo_fence_ref,
1507 1508 1509
	.fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
	.io_mem_reserve = &nouveau_ttm_io_mem_reserve,
	.io_mem_free = &nouveau_ttm_io_mem_free,
1510 1511
};

1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
struct nouveau_vma *
nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nouveau_vm *vm)
{
	struct nouveau_vma *vma;
	list_for_each_entry(vma, &nvbo->vma_list, head) {
		if (vma->vm == vm)
			return vma;
	}

	return NULL;
}

int
nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nouveau_vm *vm,
		   struct nouveau_vma *vma)
{
	const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
	struct nouveau_mem *node = nvbo->bo.mem.mm_node;
	int ret;

	ret = nouveau_vm_get(vm, size, nvbo->page_shift,
			     NV_MEM_ACCESS_RW, vma);
	if (ret)
		return ret;

	if (nvbo->bo.mem.mem_type == TTM_PL_VRAM)
		nouveau_vm_map(vma, nvbo->bo.mem.mm_node);
D
Dave Airlie 已提交
1539 1540 1541 1542 1543 1544
	else if (nvbo->bo.mem.mem_type == TTM_PL_TT) {
		if (node->sg)
			nouveau_vm_map_sg_table(vma, 0, size, node);
		else
			nouveau_vm_map_sg(vma, 0, size, node);
	}
1545 1546

	list_add_tail(&vma->head, &nvbo->vma_list);
1547
	vma->refcount = 1;
1548 1549 1550 1551 1552 1553 1554 1555 1556
	return 0;
}

void
nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nouveau_vma *vma)
{
	if (vma->node) {
		if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM) {
			spin_lock(&nvbo->bo.bdev->fence_lock);
1557
			ttm_bo_wait(&nvbo->bo, false, false, false);
1558 1559 1560 1561 1562 1563 1564 1565
			spin_unlock(&nvbo->bo.bdev->fence_lock);
			nouveau_vm_unmap(vma);
		}

		nouveau_vm_put(vma);
		list_del(&vma->head);
	}
}