intel_hdmi.c 62.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2006 Dave Airlie <airlied@linux.ie>
 * Copyright © 2006-2009 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 *	Jesse Barnes <jesse.barnes@intel.com>
 */

#include <linux/i2c.h>
30
#include <linux/slab.h>
31
#include <linux/delay.h>
32
#include <linux/hdmi.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36
#include <drm/drm_crtc.h>
#include <drm/drm_edid.h>
S
Shashank Sharma 已提交
37
#include <drm/drm_scdc_helper.h>
38
#include "intel_drv.h"
39
#include <drm/i915_drm.h>
40
#include <drm/intel_lpe_audio.h>
41 42
#include "i915_drv.h"

43 44
static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
{
45
	return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
46 47
}

48 49 50
static void
assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
{
51
	struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
52
	struct drm_i915_private *dev_priv = to_i915(dev);
53 54
	uint32_t enabled_bits;

55
	enabled_bits = HAS_DDI(dev_priv) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
56

57
	WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
58 59 60
	     "HDMI port enabled, expecting disabled\n");
}

61
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
C
Chris Wilson 已提交
62
{
63 64 65
	struct intel_digital_port *intel_dig_port =
		container_of(encoder, struct intel_digital_port, base.base);
	return &intel_dig_port->hdmi;
C
Chris Wilson 已提交
66 67
}

68 69
static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
{
70
	return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
71 72
}

73
static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
74
{
75 76
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
77
		return VIDEO_DIP_SELECT_AVI;
78
	case HDMI_INFOFRAME_TYPE_SPD:
79
		return VIDEO_DIP_SELECT_SPD;
80 81
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return VIDEO_DIP_SELECT_VENDOR;
82
	default:
83
		MISSING_CASE(type);
84
		return 0;
85 86 87
	}
}

88
static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
89
{
90 91
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
92
		return VIDEO_DIP_ENABLE_AVI;
93
	case HDMI_INFOFRAME_TYPE_SPD:
94
		return VIDEO_DIP_ENABLE_SPD;
95 96
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return VIDEO_DIP_ENABLE_VENDOR;
97
	default:
98
		MISSING_CASE(type);
99
		return 0;
100 101 102
	}
}

103
static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
104
{
105 106
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
107
		return VIDEO_DIP_ENABLE_AVI_HSW;
108
	case HDMI_INFOFRAME_TYPE_SPD:
109
		return VIDEO_DIP_ENABLE_SPD_HSW;
110 111
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return VIDEO_DIP_ENABLE_VS_HSW;
112
	default:
113
		MISSING_CASE(type);
114 115 116 117
		return 0;
	}
}

118 119 120 121 122
static i915_reg_t
hsw_dip_data_reg(struct drm_i915_private *dev_priv,
		 enum transcoder cpu_transcoder,
		 enum hdmi_infoframe_type type,
		 int i)
123
{
124 125
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
126
		return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i);
127
	case HDMI_INFOFRAME_TYPE_SPD:
128
		return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i);
129
	case HDMI_INFOFRAME_TYPE_VENDOR:
130
		return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i);
131
	default:
132
		MISSING_CASE(type);
133
		return INVALID_MMIO_REG;
134 135 136
	}
}

137
static void g4x_write_infoframe(struct drm_encoder *encoder,
138
				const struct intel_crtc_state *crtc_state,
139
				enum hdmi_infoframe_type type,
140
				const void *frame, ssize_t len)
141
{
142
	const uint32_t *data = frame;
143
	struct drm_device *dev = encoder->dev;
144
	struct drm_i915_private *dev_priv = to_i915(dev);
145
	u32 val = I915_READ(VIDEO_DIP_CTL);
146
	int i;
147

148 149
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

150
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
151
	val |= g4x_infoframe_index(type);
152

153
	val &= ~g4x_infoframe_enable(type);
154

155
	I915_WRITE(VIDEO_DIP_CTL, val);
156

157
	mmiowb();
158
	for (i = 0; i < len; i += 4) {
159 160 161
		I915_WRITE(VIDEO_DIP_DATA, *data);
		data++;
	}
162 163 164
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(VIDEO_DIP_DATA, 0);
165
	mmiowb();
166

167
	val |= g4x_infoframe_enable(type);
168
	val &= ~VIDEO_DIP_FREQ_MASK;
169
	val |= VIDEO_DIP_FREQ_VSYNC;
170

171
	I915_WRITE(VIDEO_DIP_CTL, val);
172
	POSTING_READ(VIDEO_DIP_CTL);
173 174
}

175 176
static bool g4x_infoframe_enabled(struct drm_encoder *encoder,
				  const struct intel_crtc_state *pipe_config)
177
{
178
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
179
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
180 181
	u32 val = I915_READ(VIDEO_DIP_CTL);

182 183
	if ((val & VIDEO_DIP_ENABLE) == 0)
		return false;
184

185 186 187 188 189
	if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
		return false;

	return val & (VIDEO_DIP_ENABLE_AVI |
		      VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
190 191
}

192
static void ibx_write_infoframe(struct drm_encoder *encoder,
193
				const struct intel_crtc_state *crtc_state,
194
				enum hdmi_infoframe_type type,
195
				const void *frame, ssize_t len)
196
{
197
	const uint32_t *data = frame;
198
	struct drm_device *dev = encoder->dev;
199
	struct drm_i915_private *dev_priv = to_i915(dev);
200
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
201
	i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
202
	u32 val = I915_READ(reg);
203
	int i;
204

205 206
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

207
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
208
	val |= g4x_infoframe_index(type);
209

210
	val &= ~g4x_infoframe_enable(type);
211 212 213

	I915_WRITE(reg, val);

214
	mmiowb();
215 216 217 218
	for (i = 0; i < len; i += 4) {
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
219 220 221
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
222
	mmiowb();
223

224
	val |= g4x_infoframe_enable(type);
225
	val &= ~VIDEO_DIP_FREQ_MASK;
226
	val |= VIDEO_DIP_FREQ_VSYNC;
227 228

	I915_WRITE(reg, val);
229
	POSTING_READ(reg);
230 231
}

232 233
static bool ibx_infoframe_enabled(struct drm_encoder *encoder,
				  const struct intel_crtc_state *pipe_config)
234
{
235
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
236
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
237 238
	enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
	i915_reg_t reg = TVIDEO_DIP_CTL(pipe);
239 240
	u32 val = I915_READ(reg);

241 242 243 244 245
	if ((val & VIDEO_DIP_ENABLE) == 0)
		return false;

	if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
		return false;
246

247 248 249
	return val & (VIDEO_DIP_ENABLE_AVI |
		      VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		      VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
250 251
}

252
static void cpt_write_infoframe(struct drm_encoder *encoder,
253
				const struct intel_crtc_state *crtc_state,
254
				enum hdmi_infoframe_type type,
255
				const void *frame, ssize_t len)
256
{
257
	const uint32_t *data = frame;
258
	struct drm_device *dev = encoder->dev;
259
	struct drm_i915_private *dev_priv = to_i915(dev);
260
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
261
	i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
262
	u32 val = I915_READ(reg);
263
	int i;
264

265 266
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

267
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
268
	val |= g4x_infoframe_index(type);
269

270 271
	/* The DIP control register spec says that we need to update the AVI
	 * infoframe without clearing its enable bit */
272 273
	if (type != HDMI_INFOFRAME_TYPE_AVI)
		val &= ~g4x_infoframe_enable(type);
274

275
	I915_WRITE(reg, val);
276

277
	mmiowb();
278
	for (i = 0; i < len; i += 4) {
279 280 281
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
282 283 284
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
285
	mmiowb();
286

287
	val |= g4x_infoframe_enable(type);
288
	val &= ~VIDEO_DIP_FREQ_MASK;
289
	val |= VIDEO_DIP_FREQ_VSYNC;
290

291
	I915_WRITE(reg, val);
292
	POSTING_READ(reg);
293
}
294

295 296
static bool cpt_infoframe_enabled(struct drm_encoder *encoder,
				  const struct intel_crtc_state *pipe_config)
297
{
298 299 300
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
	enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
	u32 val = I915_READ(TVIDEO_DIP_CTL(pipe));
301

302 303 304 305 306 307
	if ((val & VIDEO_DIP_ENABLE) == 0)
		return false;

	return val & (VIDEO_DIP_ENABLE_AVI |
		      VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		      VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
308 309
}

310
static void vlv_write_infoframe(struct drm_encoder *encoder,
311
				const struct intel_crtc_state *crtc_state,
312
				enum hdmi_infoframe_type type,
313
				const void *frame, ssize_t len)
314
{
315
	const uint32_t *data = frame;
316
	struct drm_device *dev = encoder->dev;
317
	struct drm_i915_private *dev_priv = to_i915(dev);
318
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
319
	i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
320
	u32 val = I915_READ(reg);
321
	int i;
322

323 324
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

325
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
326
	val |= g4x_infoframe_index(type);
327

328
	val &= ~g4x_infoframe_enable(type);
329

330
	I915_WRITE(reg, val);
331

332
	mmiowb();
333 334 335 336
	for (i = 0; i < len; i += 4) {
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
337 338 339
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
340
	mmiowb();
341

342
	val |= g4x_infoframe_enable(type);
343
	val &= ~VIDEO_DIP_FREQ_MASK;
344
	val |= VIDEO_DIP_FREQ_VSYNC;
345

346
	I915_WRITE(reg, val);
347
	POSTING_READ(reg);
348 349
}

350 351
static bool vlv_infoframe_enabled(struct drm_encoder *encoder,
				  const struct intel_crtc_state *pipe_config)
352
{
353
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
354
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
355 356
	enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
	u32 val = I915_READ(VLV_TVIDEO_DIP_CTL(pipe));
357

358 359 360 361 362
	if ((val & VIDEO_DIP_ENABLE) == 0)
		return false;

	if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
		return false;
363

364 365 366
	return val & (VIDEO_DIP_ENABLE_AVI |
		      VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		      VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
367 368
}

369
static void hsw_write_infoframe(struct drm_encoder *encoder,
370
				const struct intel_crtc_state *crtc_state,
371
				enum hdmi_infoframe_type type,
372
				const void *frame, ssize_t len)
373
{
374
	const uint32_t *data = frame;
375
	struct drm_device *dev = encoder->dev;
376
	struct drm_i915_private *dev_priv = to_i915(dev);
377
	enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
378 379
	i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
	i915_reg_t data_reg;
380
	int i;
381
	u32 val = I915_READ(ctl_reg);
382

383
	data_reg = hsw_dip_data_reg(dev_priv, cpu_transcoder, type, 0);
384

385
	val &= ~hsw_infoframe_enable(type);
386 387
	I915_WRITE(ctl_reg, val);

388
	mmiowb();
389
	for (i = 0; i < len; i += 4) {
390 391
		I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
					    type, i >> 2), *data);
392 393
		data++;
	}
394 395
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
396 397
		I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
					    type, i >> 2), 0);
398
	mmiowb();
399

400
	val |= hsw_infoframe_enable(type);
401
	I915_WRITE(ctl_reg, val);
402
	POSTING_READ(ctl_reg);
403 404
}

405 406
static bool hsw_infoframe_enabled(struct drm_encoder *encoder,
				  const struct intel_crtc_state *pipe_config)
407
{
408 409
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
	u32 val = I915_READ(HSW_TVIDEO_DIP_CTL(pipe_config->cpu_transcoder));
410

411 412 413
	return val & (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
		      VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
		      VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
414 415
}

416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432
/*
 * The data we write to the DIP data buffer registers is 1 byte bigger than the
 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
 * used for both technologies.
 *
 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
 * DW1:       DB3       | DB2 | DB1 | DB0
 * DW2:       DB7       | DB6 | DB5 | DB4
 * DW3: ...
 *
 * (HB is Header Byte, DB is Data Byte)
 *
 * The hdmi pack() functions don't know about that hardware specific hole so we
 * trick them by giving an offset into the buffer and moving back the header
 * bytes by one.
 */
433
static void intel_write_infoframe(struct drm_encoder *encoder,
434
				  const struct intel_crtc_state *crtc_state,
435
				  union hdmi_infoframe *frame)
436
{
437
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
438 439
	uint8_t buffer[VIDEO_DIP_DATA_SIZE];
	ssize_t len;
440

441 442 443 444 445 446 447 448 449 450 451
	/* see comment above for the reason for this offset */
	len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
	if (len < 0)
		return;

	/* Insert the 'hole' (see big comment above) at position 3 */
	buffer[0] = buffer[1];
	buffer[1] = buffer[2];
	buffer[2] = buffer[3];
	buffer[3] = 0;
	len++;
452

453
	intel_dig_port->write_infoframe(encoder, crtc_state, frame->any.type, buffer, len);
454 455
}

456
static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
457
					 const struct intel_crtc_state *crtc_state)
458
{
459
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
460 461
	const struct drm_display_mode *adjusted_mode =
		&crtc_state->base.adjusted_mode;
462 463
	struct drm_connector *connector = &intel_hdmi->attached_connector->base;
	bool is_hdmi2_sink = connector->display_info.hdmi.scdc.supported;
464 465
	union hdmi_infoframe frame;
	int ret;
466

467
	ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
468 469
						       adjusted_mode,
						       is_hdmi2_sink);
470 471 472 473
	if (ret < 0) {
		DRM_ERROR("couldn't fill AVI infoframe\n");
		return;
	}
P
Paulo Zanoni 已提交
474

475 476 477 478 479
	if (crtc_state->ycbcr420)
		frame.avi.colorspace = HDMI_COLORSPACE_YUV420;
	else
		frame.avi.colorspace = HDMI_COLORSPACE_RGB;

480
	drm_hdmi_avi_infoframe_quant_range(&frame.avi, adjusted_mode,
481 482 483 484
					   crtc_state->limited_color_range ?
					   HDMI_QUANTIZATION_RANGE_LIMITED :
					   HDMI_QUANTIZATION_RANGE_FULL,
					   intel_hdmi->rgb_quant_range_selectable);
485

486
	/* TODO: handle pixel repetition for YCBCR420 outputs */
487
	intel_write_infoframe(encoder, crtc_state, &frame);
488 489
}

490 491
static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder,
					 const struct intel_crtc_state *crtc_state)
492
{
493 494 495 496 497 498 499 500
	union hdmi_infoframe frame;
	int ret;

	ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
	if (ret < 0) {
		DRM_ERROR("couldn't fill SPD infoframe\n");
		return;
	}
501

502
	frame.spd.sdi = HDMI_SPD_SDI_PC;
503

504
	intel_write_infoframe(encoder, crtc_state, &frame);
505 506
}

507 508
static void
intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
509
			      const struct intel_crtc_state *crtc_state)
510 511 512 513 514
{
	union hdmi_infoframe frame;
	int ret;

	ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
515
							  &crtc_state->base.adjusted_mode);
516 517 518
	if (ret < 0)
		return;

519
	intel_write_infoframe(encoder, crtc_state, &frame);
520 521
}

522
static void g4x_set_infoframes(struct drm_encoder *encoder,
523
			       bool enable,
524 525
			       const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state)
526
{
527
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
528 529
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
530
	i915_reg_t reg = VIDEO_DIP_CTL;
531
	u32 val = I915_READ(reg);
532
	u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
533

534 535
	assert_hdmi_port_disabled(intel_hdmi);

536 537 538 539 540 541 542 543 544 545 546
	/* If the registers were not initialized yet, they might be zeroes,
	 * which means we're selecting the AVI DIP and we're setting its
	 * frequency to once. This seems to really confuse the HW and make
	 * things stop working (the register spec says the AVI always needs to
	 * be sent every VSync). So here we avoid writing to the register more
	 * than we need and also explicitly select the AVI DIP and explicitly
	 * set its frequency to every VSync. Avoiding to write it twice seems to
	 * be enough to solve the problem, but being defensive shouldn't hurt us
	 * either. */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

547
	if (!enable) {
548 549
		if (!(val & VIDEO_DIP_ENABLE))
			return;
550 551 552 553 554 555 556
		if (port != (val & VIDEO_DIP_PORT_MASK)) {
			DRM_DEBUG_KMS("video DIP still enabled on port %c\n",
				      (val & VIDEO_DIP_PORT_MASK) >> 29);
			return;
		}
		val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
			 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
557
		I915_WRITE(reg, val);
558
		POSTING_READ(reg);
559 560 561
		return;
	}

562 563
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
564 565 566
			DRM_DEBUG_KMS("video DIP already enabled on port %c\n",
				      (val & VIDEO_DIP_PORT_MASK) >> 29);
			return;
567 568 569 570 571
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

572
	val |= VIDEO_DIP_ENABLE;
573 574
	val &= ~(VIDEO_DIP_ENABLE_AVI |
		 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
575

576
	I915_WRITE(reg, val);
577
	POSTING_READ(reg);
578

579 580 581
	intel_hdmi_set_avi_infoframe(encoder, crtc_state);
	intel_hdmi_set_spd_infoframe(encoder, crtc_state);
	intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
582 583
}

584
static bool hdmi_sink_is_deep_color(const struct drm_connector_state *conn_state)
585
{
586
	struct drm_connector *connector = conn_state->connector;
587 588 589 590 591 592 593

	/*
	 * HDMI cloning is only supported on g4x which doesn't
	 * support deep color or GCP infoframes anyway so no
	 * need to worry about multiple HDMI sinks here.
	 */

594
	return connector->display_info.bpc > 8;
595 596
}

597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639
/*
 * Determine if default_phase=1 can be indicated in the GCP infoframe.
 *
 * From HDMI specification 1.4a:
 * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0
 * - The first pixel following each Video Data Period shall have a pixel packing phase of 0
 * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase
 * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing
 *   phase of 0
 */
static bool gcp_default_phase_possible(int pipe_bpp,
				       const struct drm_display_mode *mode)
{
	unsigned int pixels_per_group;

	switch (pipe_bpp) {
	case 30:
		/* 4 pixels in 5 clocks */
		pixels_per_group = 4;
		break;
	case 36:
		/* 2 pixels in 3 clocks */
		pixels_per_group = 2;
		break;
	case 48:
		/* 1 pixel in 2 clocks */
		pixels_per_group = 1;
		break;
	default:
		/* phase information not relevant for 8bpc */
		return false;
	}

	return mode->crtc_hdisplay % pixels_per_group == 0 &&
		mode->crtc_htotal % pixels_per_group == 0 &&
		mode->crtc_hblank_start % pixels_per_group == 0 &&
		mode->crtc_hblank_end % pixels_per_group == 0 &&
		mode->crtc_hsync_start % pixels_per_group == 0 &&
		mode->crtc_hsync_end % pixels_per_group == 0 &&
		((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 ||
		 mode->crtc_htotal/2 % pixels_per_group == 0);
}

640 641 642
static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder,
					 const struct intel_crtc_state *crtc_state,
					 const struct drm_connector_state *conn_state)
643
{
644
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
645
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
646 647
	i915_reg_t reg;
	u32 val = 0;
648 649

	if (HAS_DDI(dev_priv))
650
		reg = HSW_TVIDEO_DIP_GCP(crtc_state->cpu_transcoder);
651
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
652
		reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
653
	else if (HAS_PCH_SPLIT(dev_priv))
654 655 656 657 658
		reg = TVIDEO_DIP_GCP(crtc->pipe);
	else
		return false;

	/* Indicate color depth whenever the sink supports deep color */
659
	if (hdmi_sink_is_deep_color(conn_state))
660 661
		val |= GCP_COLOR_INDICATION;

662
	/* Enable default_phase whenever the display mode is suitably aligned */
663 664
	if (gcp_default_phase_possible(crtc_state->pipe_bpp,
				       &crtc_state->base.adjusted_mode))
665 666
		val |= GCP_DEFAULT_PHASE_ENABLE;

667 668 669 670 671
	I915_WRITE(reg, val);

	return val != 0;
}

672
static void ibx_set_infoframes(struct drm_encoder *encoder,
673
			       bool enable,
674 675
			       const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state)
676
{
677
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
678
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
679 680
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
681
	i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
682
	u32 val = I915_READ(reg);
683
	u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
684

685 686
	assert_hdmi_port_disabled(intel_hdmi);

687 688 689
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

690
	if (!enable) {
691 692
		if (!(val & VIDEO_DIP_ENABLE))
			return;
693 694 695
		val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
			 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
			 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
696
		I915_WRITE(reg, val);
697
		POSTING_READ(reg);
698 699 700
		return;
	}

701
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
702 703 704
		WARN(val & VIDEO_DIP_ENABLE,
		     "DIP already enabled on port %c\n",
		     (val & VIDEO_DIP_PORT_MASK) >> 29);
705 706 707 708
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

709
	val |= VIDEO_DIP_ENABLE;
710 711 712
	val &= ~(VIDEO_DIP_ENABLE_AVI |
		 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
713

714
	if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
715 716
		val |= VIDEO_DIP_ENABLE_GCP;

717
	I915_WRITE(reg, val);
718
	POSTING_READ(reg);
719

720 721 722
	intel_hdmi_set_avi_infoframe(encoder, crtc_state);
	intel_hdmi_set_spd_infoframe(encoder, crtc_state);
	intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
723 724 725
}

static void cpt_set_infoframes(struct drm_encoder *encoder,
726
			       bool enable,
727 728
			       const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state)
729
{
730
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
731
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
732
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
733
	i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
734 735
	u32 val = I915_READ(reg);

736 737
	assert_hdmi_port_disabled(intel_hdmi);

738 739 740
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

741
	if (!enable) {
742 743
		if (!(val & VIDEO_DIP_ENABLE))
			return;
744 745 746
		val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
			 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
			 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
747
		I915_WRITE(reg, val);
748
		POSTING_READ(reg);
749 750 751
		return;
	}

752 753
	/* Set both together, unset both together: see the spec. */
	val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
754
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
755
		 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
756

757
	if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
758 759
		val |= VIDEO_DIP_ENABLE_GCP;

760
	I915_WRITE(reg, val);
761
	POSTING_READ(reg);
762

763 764 765
	intel_hdmi_set_avi_infoframe(encoder, crtc_state);
	intel_hdmi_set_spd_infoframe(encoder, crtc_state);
	intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
766 767 768
}

static void vlv_set_infoframes(struct drm_encoder *encoder,
769
			       bool enable,
770 771
			       const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state)
772
{
773
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
774
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
775
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
776
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
777
	i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
778
	u32 val = I915_READ(reg);
779
	u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
780

781 782
	assert_hdmi_port_disabled(intel_hdmi);

783 784 785
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

786
	if (!enable) {
787 788
		if (!(val & VIDEO_DIP_ENABLE))
			return;
789 790 791
		val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
			 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
			 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
792
		I915_WRITE(reg, val);
793
		POSTING_READ(reg);
794 795 796
		return;
	}

797
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
798 799 800
		WARN(val & VIDEO_DIP_ENABLE,
		     "DIP already enabled on port %c\n",
		     (val & VIDEO_DIP_PORT_MASK) >> 29);
801 802 803 804
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

805
	val |= VIDEO_DIP_ENABLE;
806 807 808
	val &= ~(VIDEO_DIP_ENABLE_AVI |
		 VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
809

810
	if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
811 812
		val |= VIDEO_DIP_ENABLE_GCP;

813
	I915_WRITE(reg, val);
814
	POSTING_READ(reg);
815

816 817 818
	intel_hdmi_set_avi_infoframe(encoder, crtc_state);
	intel_hdmi_set_spd_infoframe(encoder, crtc_state);
	intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
819 820 821
}

static void hsw_set_infoframes(struct drm_encoder *encoder,
822
			       bool enable,
823 824
			       const struct intel_crtc_state *crtc_state,
			       const struct drm_connector_state *conn_state)
825
{
826
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
827
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
828
	i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder);
829
	u32 val = I915_READ(reg);
830

831 832
	assert_hdmi_port_disabled(intel_hdmi);

833 834 835 836
	val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
		 VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
		 VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);

837
	if (!enable) {
838
		I915_WRITE(reg, val);
839
		POSTING_READ(reg);
840 841 842
		return;
	}

843
	if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
844 845
		val |= VIDEO_DIP_ENABLE_GCP_HSW;

846
	I915_WRITE(reg, val);
847
	POSTING_READ(reg);
848

849 850 851
	intel_hdmi_set_avi_infoframe(encoder, crtc_state);
	intel_hdmi_set_spd_infoframe(encoder, crtc_state);
	intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
852 853
}

854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869
void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable)
{
	struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
	struct i2c_adapter *adapter =
		intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);

	if (hdmi->dp_dual_mode.type < DRM_DP_DUAL_MODE_TYPE2_DVI)
		return;

	DRM_DEBUG_KMS("%s DP dual mode adaptor TMDS output\n",
		      enable ? "Enabling" : "Disabling");

	drm_dp_dual_mode_set_tmds_output(hdmi->dp_dual_mode.type,
					 adapter, enable);
}

870 871
static void intel_hdmi_prepare(struct intel_encoder *encoder,
			       const struct intel_crtc_state *crtc_state)
872
{
873
	struct drm_device *dev = encoder->base.dev;
874
	struct drm_i915_private *dev_priv = to_i915(dev);
875
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
876
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
877
	const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
878
	u32 hdmi_val;
879

880 881
	intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);

882
	hdmi_val = SDVO_ENCODING_HDMI;
883
	if (!HAS_PCH_SPLIT(dev_priv) && crtc_state->limited_color_range)
884
		hdmi_val |= HDMI_COLOR_RANGE_16_235;
885
	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
886
		hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
887
	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
888
		hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
889

890
	if (crtc_state->pipe_bpp > 24)
891
		hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
892
	else
893
		hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
894

895
	if (crtc_state->has_hdmi_sink)
896
		hdmi_val |= HDMI_MODE_SELECT_HDMI;
897

898
	if (HAS_PCH_CPT(dev_priv))
899
		hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
900
	else if (IS_CHERRYVIEW(dev_priv))
901
		hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
902
	else
903
		hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
904

905 906
	I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
	POSTING_READ(intel_hdmi->hdmi_reg);
907 908
}

909 910
static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
				    enum pipe *pipe)
911
{
912
	struct drm_device *dev = encoder->base.dev;
913
	struct drm_i915_private *dev_priv = to_i915(dev);
914 915
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	u32 tmp;
916
	bool ret;
917

918 919
	if (!intel_display_power_get_if_enabled(dev_priv,
						encoder->power_domain))
920 921
		return false;

922 923
	ret = false;

924
	tmp = I915_READ(intel_hdmi->hdmi_reg);
925 926

	if (!(tmp & SDVO_ENABLE))
927
		goto out;
928

929
	if (HAS_PCH_CPT(dev_priv))
930
		*pipe = PORT_TO_PIPE_CPT(tmp);
931
	else if (IS_CHERRYVIEW(dev_priv))
932
		*pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
933 934 935
	else
		*pipe = PORT_TO_PIPE(tmp);

936 937 938
	ret = true;

out:
939
	intel_display_power_put(dev_priv, encoder->power_domain);
940 941

	return ret;
942 943
}

944
static void intel_hdmi_get_config(struct intel_encoder *encoder,
945
				  struct intel_crtc_state *pipe_config)
946 947
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
948
	struct intel_digital_port *intel_dig_port = hdmi_to_dig_port(intel_hdmi);
949
	struct drm_device *dev = encoder->base.dev;
950
	struct drm_i915_private *dev_priv = to_i915(dev);
951
	u32 tmp, flags = 0;
952
	int dotclock;
953 954 955 956 957 958 959 960 961 962 963 964 965

	tmp = I915_READ(intel_hdmi->hdmi_reg);

	if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;

	if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

966 967 968
	if (tmp & HDMI_MODE_SELECT_HDMI)
		pipe_config->has_hdmi_sink = true;

969
	if (intel_dig_port->infoframe_enabled(&encoder->base, pipe_config))
970 971
		pipe_config->has_infoframe = true;

972
	if (tmp & SDVO_AUDIO_ENABLE)
973 974
		pipe_config->has_audio = true;

975
	if (!HAS_PCH_SPLIT(dev_priv) &&
976 977 978
	    tmp & HDMI_COLOR_RANGE_16_235)
		pipe_config->limited_color_range = true;

979
	pipe_config->base.adjusted_mode.flags |= flags;
980 981 982 983 984 985

	if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
		dotclock = pipe_config->port_clock * 2 / 3;
	else
		dotclock = pipe_config->port_clock;

986 987 988
	if (pipe_config->pixel_multiplier)
		dotclock /= pipe_config->pixel_multiplier;

989
	pipe_config->base.adjusted_mode.crtc_clock = dotclock;
990 991

	pipe_config->lane_count = 4;
992 993
}

994 995 996
static void intel_enable_hdmi_audio(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
997
{
998
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
999

1000
	WARN_ON(!pipe_config->has_hdmi_sink);
1001 1002
	DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
			 pipe_name(crtc->pipe));
1003
	intel_audio_codec_enable(encoder, pipe_config, conn_state);
1004 1005
}

1006 1007 1008
static void g4x_enable_hdmi(struct intel_encoder *encoder,
			    struct intel_crtc_state *pipe_config,
			    struct drm_connector_state *conn_state)
1009
{
1010
	struct drm_device *dev = encoder->base.dev;
1011
	struct drm_i915_private *dev_priv = to_i915(dev);
1012
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1013 1014
	u32 temp;

1015
	temp = I915_READ(intel_hdmi->hdmi_reg);
1016

1017
	temp |= SDVO_ENABLE;
1018
	if (pipe_config->has_audio)
1019
		temp |= SDVO_AUDIO_ENABLE;
1020

1021 1022 1023
	I915_WRITE(intel_hdmi->hdmi_reg, temp);
	POSTING_READ(intel_hdmi->hdmi_reg);

1024 1025
	if (pipe_config->has_audio)
		intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
1026 1027
}

1028 1029 1030
static void ibx_enable_hdmi(struct intel_encoder *encoder,
			    struct intel_crtc_state *pipe_config,
			    struct drm_connector_state *conn_state)
1031 1032
{
	struct drm_device *dev = encoder->base.dev;
1033
	struct drm_i915_private *dev_priv = to_i915(dev);
1034 1035 1036 1037
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	u32 temp;

	temp = I915_READ(intel_hdmi->hdmi_reg);
1038

1039
	temp |= SDVO_ENABLE;
1040
	if (pipe_config->has_audio)
1041
		temp |= SDVO_AUDIO_ENABLE;
1042

1043 1044 1045 1046 1047 1048
	/*
	 * HW workaround, need to write this twice for issue
	 * that may result in first write getting masked.
	 */
	I915_WRITE(intel_hdmi->hdmi_reg, temp);
	POSTING_READ(intel_hdmi->hdmi_reg);
1049 1050
	I915_WRITE(intel_hdmi->hdmi_reg, temp);
	POSTING_READ(intel_hdmi->hdmi_reg);
1051

1052 1053 1054 1055 1056 1057
	/*
	 * HW workaround, need to toggle enable bit off and on
	 * for 12bpc with pixel repeat.
	 *
	 * FIXME: BSpec says this should be done at the end of
	 * of the modeset sequence, so not sure if this isn't too soon.
1058
	 */
1059 1060
	if (pipe_config->pipe_bpp > 24 &&
	    pipe_config->pixel_multiplier > 1) {
1061 1062 1063 1064 1065 1066 1067 1068 1069
		I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->hdmi_reg);

		/*
		 * HW workaround, need to write this twice for issue
		 * that may result in first write getting masked.
		 */
		I915_WRITE(intel_hdmi->hdmi_reg, temp);
		POSTING_READ(intel_hdmi->hdmi_reg);
1070 1071
		I915_WRITE(intel_hdmi->hdmi_reg, temp);
		POSTING_READ(intel_hdmi->hdmi_reg);
1072
	}
1073

1074 1075
	if (pipe_config->has_audio)
		intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
1076 1077
}

1078 1079 1080
static void cpt_enable_hdmi(struct intel_encoder *encoder,
			    struct intel_crtc_state *pipe_config,
			    struct drm_connector_state *conn_state)
1081 1082
{
	struct drm_device *dev = encoder->base.dev;
1083
	struct drm_i915_private *dev_priv = to_i915(dev);
1084
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
1085 1086 1087 1088 1089 1090 1091
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	enum pipe pipe = crtc->pipe;
	u32 temp;

	temp = I915_READ(intel_hdmi->hdmi_reg);

	temp |= SDVO_ENABLE;
1092
	if (pipe_config->has_audio)
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104
		temp |= SDVO_AUDIO_ENABLE;

	/*
	 * WaEnableHDMI8bpcBefore12bpc:snb,ivb
	 *
	 * The procedure for 12bpc is as follows:
	 * 1. disable HDMI clock gating
	 * 2. enable HDMI with 8bpc
	 * 3. enable HDMI with 12bpc
	 * 4. enable HDMI clock gating
	 */

1105
	if (pipe_config->pipe_bpp > 24) {
1106 1107 1108 1109 1110 1111
		I915_WRITE(TRANS_CHICKEN1(pipe),
			   I915_READ(TRANS_CHICKEN1(pipe)) |
			   TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);

		temp &= ~SDVO_COLOR_FORMAT_MASK;
		temp |= SDVO_COLOR_FORMAT_8bpc;
1112
	}
1113 1114 1115 1116

	I915_WRITE(intel_hdmi->hdmi_reg, temp);
	POSTING_READ(intel_hdmi->hdmi_reg);

1117
	if (pipe_config->pipe_bpp > 24) {
1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
		temp &= ~SDVO_COLOR_FORMAT_MASK;
		temp |= HDMI_COLOR_FORMAT_12bpc;

		I915_WRITE(intel_hdmi->hdmi_reg, temp);
		POSTING_READ(intel_hdmi->hdmi_reg);

		I915_WRITE(TRANS_CHICKEN1(pipe),
			   I915_READ(TRANS_CHICKEN1(pipe)) &
			   ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
	}

1129 1130
	if (pipe_config->has_audio)
		intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
1131
}
1132

1133 1134 1135
static void vlv_enable_hdmi(struct intel_encoder *encoder,
			    struct intel_crtc_state *pipe_config,
			    struct drm_connector_state *conn_state)
1136
{
1137 1138
}

1139 1140 1141
static void intel_disable_hdmi(struct intel_encoder *encoder,
			       struct intel_crtc_state *old_crtc_state,
			       struct drm_connector_state *old_conn_state)
1142 1143
{
	struct drm_device *dev = encoder->base.dev;
1144
	struct drm_i915_private *dev_priv = to_i915(dev);
1145
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1146 1147
	struct intel_digital_port *intel_dig_port =
		hdmi_to_dig_port(intel_hdmi);
1148
	struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
1149 1150
	u32 temp;

1151
	temp = I915_READ(intel_hdmi->hdmi_reg);
1152

1153
	temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE);
1154 1155
	I915_WRITE(intel_hdmi->hdmi_reg, temp);
	POSTING_READ(intel_hdmi->hdmi_reg);
1156 1157 1158 1159 1160 1161

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching DP port to be enabled on transcoder A.
	 */
1162
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) {
1163 1164 1165 1166 1167 1168 1169
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183
		temp &= ~SDVO_PIPE_B_SELECT;
		temp |= SDVO_ENABLE;
		/*
		 * HW workaround, need to write this twice for issue
		 * that may result in first write getting masked.
		 */
		I915_WRITE(intel_hdmi->hdmi_reg, temp);
		POSTING_READ(intel_hdmi->hdmi_reg);
		I915_WRITE(intel_hdmi->hdmi_reg, temp);
		POSTING_READ(intel_hdmi->hdmi_reg);

		temp &= ~SDVO_ENABLE;
		I915_WRITE(intel_hdmi->hdmi_reg, temp);
		POSTING_READ(intel_hdmi->hdmi_reg);
1184

1185
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
1186 1187
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
1188
	}
1189

1190 1191
	intel_dig_port->set_infoframes(&encoder->base, false,
				       old_crtc_state, old_conn_state);
1192 1193

	intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
1194 1195
}

1196 1197 1198
static void g4x_disable_hdmi(struct intel_encoder *encoder,
			     struct intel_crtc_state *old_crtc_state,
			     struct drm_connector_state *old_conn_state)
1199
{
1200
	if (old_crtc_state->has_audio)
1201 1202
		intel_audio_codec_disable(encoder);

1203
	intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
1204 1205
}

1206 1207 1208
static void pch_disable_hdmi(struct intel_encoder *encoder,
			     struct intel_crtc_state *old_crtc_state,
			     struct drm_connector_state *old_conn_state)
1209
{
1210
	if (old_crtc_state->has_audio)
1211 1212 1213
		intel_audio_codec_disable(encoder);
}

1214 1215 1216
static void pch_post_disable_hdmi(struct intel_encoder *encoder,
				  struct intel_crtc_state *old_crtc_state,
				  struct drm_connector_state *old_conn_state)
1217
{
1218
	intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
1219 1220
}

1221
static int intel_hdmi_source_max_tmds_clock(struct drm_i915_private *dev_priv)
1222
{
1223
	if (IS_G4X(dev_priv))
1224
		return 165000;
1225 1226
	else if (IS_GEMINILAKE(dev_priv))
		return 594000;
1227
	else if (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)
1228 1229 1230 1231 1232
		return 300000;
	else
		return 225000;
}

1233
static int hdmi_port_clock_limit(struct intel_hdmi *hdmi,
1234 1235
				 bool respect_downstream_limits,
				 bool force_dvi)
1236 1237 1238 1239 1240
{
	struct drm_device *dev = intel_hdmi_to_dev(hdmi);
	int max_tmds_clock = intel_hdmi_source_max_tmds_clock(to_i915(dev));

	if (respect_downstream_limits) {
1241 1242 1243
		struct intel_connector *connector = hdmi->attached_connector;
		const struct drm_display_info *info = &connector->base.display_info;

1244 1245 1246
		if (hdmi->dp_dual_mode.max_tmds_clock)
			max_tmds_clock = min(max_tmds_clock,
					     hdmi->dp_dual_mode.max_tmds_clock);
1247 1248 1249 1250

		if (info->max_tmds_clock)
			max_tmds_clock = min(max_tmds_clock,
					     info->max_tmds_clock);
1251
		else if (!hdmi->has_hdmi_sink || force_dvi)
1252 1253 1254 1255 1256 1257
			max_tmds_clock = min(max_tmds_clock, 165000);
	}

	return max_tmds_clock;
}

1258 1259
static enum drm_mode_status
hdmi_port_clock_valid(struct intel_hdmi *hdmi,
1260 1261
		      int clock, bool respect_downstream_limits,
		      bool force_dvi)
1262
{
1263
	struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
1264 1265 1266

	if (clock < 25000)
		return MODE_CLOCK_LOW;
1267
	if (clock > hdmi_port_clock_limit(hdmi, respect_downstream_limits, force_dvi))
1268 1269
		return MODE_CLOCK_HIGH;

1270
	/* BXT DPLL can't generate 223-240 MHz */
1271
	if (IS_GEN9_LP(dev_priv) && clock > 223333 && clock < 240000)
1272 1273 1274
		return MODE_CLOCK_RANGE;

	/* CHV DPLL can't generate 216-240 MHz */
1275
	if (IS_CHERRYVIEW(dev_priv) && clock > 216000 && clock < 240000)
1276 1277 1278 1279 1280
		return MODE_CLOCK_RANGE;

	return MODE_OK;
}

1281 1282 1283
static enum drm_mode_status
intel_hdmi_mode_valid(struct drm_connector *connector,
		      struct drm_display_mode *mode)
1284
{
1285 1286
	struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
	struct drm_device *dev = intel_hdmi_to_dev(hdmi);
1287
	struct drm_i915_private *dev_priv = to_i915(dev);
1288 1289
	enum drm_mode_status status;
	int clock;
M
Mika Kahola 已提交
1290
	int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
1291 1292
	bool force_dvi =
		READ_ONCE(to_intel_digital_connector_state(connector->state)->force_audio) == HDMI_AUDIO_OFF_DVI;
1293 1294 1295

	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;
1296

1297
	clock = mode->clock;
M
Mika Kahola 已提交
1298 1299 1300 1301 1302 1303 1304

	if ((mode->flags & DRM_MODE_FLAG_3D_MASK) == DRM_MODE_FLAG_3D_FRAME_PACKING)
		clock *= 2;

	if (clock > max_dotclk)
		return MODE_CLOCK_HIGH;

1305 1306 1307
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		clock *= 2;

1308 1309 1310
	if (drm_mode_is_420_only(&connector->display_info, mode))
		clock /= 2;

1311
	/* check if we can do 8bpc */
1312
	status = hdmi_port_clock_valid(hdmi, clock, true, force_dvi);
1313

1314
	/* if we can't do 8bpc we may still be able to do 12bpc */
1315 1316
	if (!HAS_GMCH_DISPLAY(dev_priv) && status != MODE_OK && hdmi->has_hdmi_sink && !force_dvi)
		status = hdmi_port_clock_valid(hdmi, clock * 3 / 2, true, force_dvi);
1317

1318
	return status;
1319 1320
}

1321
static bool hdmi_12bpc_possible(struct intel_crtc_state *crtc_state)
1322
{
1323 1324 1325 1326 1327 1328
	struct drm_i915_private *dev_priv =
		to_i915(crtc_state->base.crtc->dev);
	struct drm_atomic_state *state = crtc_state->base.state;
	struct drm_connector_state *connector_state;
	struct drm_connector *connector;
	int i;
1329

1330
	if (HAS_GMCH_DISPLAY(dev_priv))
1331 1332 1333 1334 1335 1336
		return false;

	/*
	 * HDMI 12bpc affects the clocks, so it's only possible
	 * when not cloning with other encoder types.
	 */
1337 1338 1339
	if (crtc_state->output_types != 1 << INTEL_OUTPUT_HDMI)
		return false;

1340
	for_each_new_connector_in_state(state, connector, connector_state, i) {
1341 1342 1343 1344 1345
		const struct drm_display_info *info = &connector->display_info;

		if (connector_state->crtc != crtc_state->base.crtc)
			continue;

1346 1347 1348 1349 1350 1351 1352 1353 1354
		if (crtc_state->ycbcr420) {
			const struct drm_hdmi_info *hdmi = &info->hdmi;

			if (!(hdmi->y420_dc_modes & DRM_EDID_YCBCR420_DC_36))
				return false;
		} else {
			if (!(info->edid_hdmi_dc_modes & DRM_EDID_HDMI_DC_36))
				return false;
		}
1355 1356
	}

1357 1358 1359 1360 1361
	/* Display Wa #1139 */
	if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1) &&
	    crtc_state->base.adjusted_mode.htotal > 5460)
		return false;

1362
	return true;
1363 1364
}

1365 1366 1367 1368 1369
static bool
intel_hdmi_ycbcr420_config(struct drm_connector *connector,
			   struct intel_crtc_state *config,
			   int *clock_12bpc, int *clock_8bpc)
{
1370 1371
	struct intel_crtc *intel_crtc = to_intel_crtc(config->base.crtc);

1372 1373 1374 1375 1376 1377 1378 1379 1380 1381
	if (!connector->ycbcr_420_allowed) {
		DRM_ERROR("Platform doesn't support YCBCR420 output\n");
		return false;
	}

	/* YCBCR420 TMDS rate requirement is half the pixel clock */
	config->port_clock /= 2;
	*clock_12bpc /= 2;
	*clock_8bpc /= 2;
	config->ycbcr420 = true;
1382 1383 1384 1385 1386 1387 1388 1389 1390 1391

	/* YCBCR 420 output conversion needs a scaler */
	if (skl_update_scaler_crtc(config)) {
		DRM_DEBUG_KMS("Scaler allocation for output failed\n");
		return false;
	}

	intel_pch_panel_fitting(intel_crtc, config,
				DRM_MODE_SCALE_FULLSCREEN);

1392 1393 1394
	return true;
}

1395
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1396 1397
			       struct intel_crtc_state *pipe_config,
			       struct drm_connector_state *conn_state)
1398
{
1399
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1400
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1401
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1402 1403
	struct drm_connector *connector = conn_state->connector;
	struct drm_scdc *scdc = &connector->display_info.hdmi.scdc;
1404 1405
	struct intel_digital_connector_state *intel_conn_state =
		to_intel_digital_connector_state(conn_state);
1406 1407
	int clock_8bpc = pipe_config->base.adjusted_mode.crtc_clock;
	int clock_12bpc = clock_8bpc * 3 / 2;
1408
	int desired_bpp;
1409
	bool force_dvi = intel_conn_state->force_audio == HDMI_AUDIO_OFF_DVI;
1410

1411
	pipe_config->has_hdmi_sink = !force_dvi && intel_hdmi->has_hdmi_sink;
1412

1413 1414 1415
	if (pipe_config->has_hdmi_sink)
		pipe_config->has_infoframe = true;

1416
	if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
1417
		/* See CEA-861-E - 5.1 Default Encoding Parameters */
1418 1419
		pipe_config->limited_color_range =
			pipe_config->has_hdmi_sink &&
1420 1421
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
1422 1423
	} else {
		pipe_config->limited_color_range =
1424
			intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
1425 1426
	}

1427 1428
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
		pipe_config->pixel_multiplier = 2;
1429
		clock_8bpc *= 2;
1430
		clock_12bpc *= 2;
1431 1432
	}

1433 1434 1435 1436 1437 1438 1439 1440
	if (drm_mode_is_420_only(&connector->display_info, adjusted_mode)) {
		if (!intel_hdmi_ycbcr420_config(connector, pipe_config,
						&clock_12bpc, &clock_8bpc)) {
			DRM_ERROR("Can't support YCBCR420 output\n");
			return false;
		}
	}

1441
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv))
1442 1443
		pipe_config->has_pch_encoder = true;

1444 1445 1446 1447 1448 1449 1450
	if (pipe_config->has_hdmi_sink) {
		if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
			pipe_config->has_audio = intel_hdmi->has_audio;
		else
			pipe_config->has_audio =
				intel_conn_state->force_audio == HDMI_AUDIO_ON;
	}
1451

1452 1453 1454
	/*
	 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
	 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
1455 1456
	 * outputs. We also need to check that the higher clock still fits
	 * within limits.
1457
	 */
1458 1459
	if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink && !force_dvi &&
	    hdmi_port_clock_valid(intel_hdmi, clock_12bpc, true, force_dvi) == MODE_OK &&
1460
	    hdmi_12bpc_possible(pipe_config)) {
1461 1462
		DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
		desired_bpp = 12*3;
1463 1464

		/* Need to adjust the port link by 1.5x for 12bpc. */
1465
		pipe_config->port_clock = clock_12bpc;
1466
	} else {
1467 1468
		DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
		desired_bpp = 8*3;
1469 1470

		pipe_config->port_clock = clock_8bpc;
1471 1472 1473
	}

	if (!pipe_config->bw_constrained) {
1474
		DRM_DEBUG_KMS("forcing pipe bpp to %i for HDMI\n", desired_bpp);
1475
		pipe_config->pipe_bpp = desired_bpp;
1476 1477
	}

1478
	if (hdmi_port_clock_valid(intel_hdmi, pipe_config->port_clock,
1479
				  false, force_dvi) != MODE_OK) {
1480
		DRM_DEBUG_KMS("unsupported HDMI clock, rejecting mode\n");
1481 1482 1483
		return false;
	}

1484
	/* Set user selected PAR to incoming mode's member */
1485
	adjusted_mode->picture_aspect_ratio = conn_state->picture_aspect_ratio;
1486

1487 1488
	pipe_config->lane_count = 4;

S
Shashank Sharma 已提交
1489 1490 1491 1492 1493 1494 1495 1496 1497 1498
	if (scdc->scrambling.supported && IS_GEMINILAKE(dev_priv)) {
		if (scdc->scrambling.low_rates)
			pipe_config->hdmi_scrambling = true;

		if (pipe_config->port_clock > 340000) {
			pipe_config->hdmi_scrambling = true;
			pipe_config->hdmi_high_tmds_clock_ratio = true;
		}
	}

1499 1500 1501
	return true;
}

1502 1503
static void
intel_hdmi_unset_edid(struct drm_connector *connector)
1504
{
1505
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1506

1507 1508 1509 1510
	intel_hdmi->has_hdmi_sink = false;
	intel_hdmi->has_audio = false;
	intel_hdmi->rgb_quant_range_selectable = false;

1511 1512 1513
	intel_hdmi->dp_dual_mode.type = DRM_DP_DUAL_MODE_NONE;
	intel_hdmi->dp_dual_mode.max_tmds_clock = 0;

1514 1515 1516 1517
	kfree(to_intel_connector(connector)->detect_edid);
	to_intel_connector(connector)->detect_edid = NULL;
}

1518
static void
1519
intel_hdmi_dp_dual_mode_detect(struct drm_connector *connector, bool has_edid)
1520 1521 1522
{
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
	struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
1523
	enum port port = hdmi_to_dig_port(hdmi)->port;
1524 1525 1526 1527
	struct i2c_adapter *adapter =
		intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
	enum drm_dp_dual_mode_type type = drm_dp_dual_mode_detect(adapter);

1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550
	/*
	 * Type 1 DVI adaptors are not required to implement any
	 * registers, so we can't always detect their presence.
	 * Ideally we should be able to check the state of the
	 * CONFIG1 pin, but no such luck on our hardware.
	 *
	 * The only method left to us is to check the VBT to see
	 * if the port is a dual mode capable DP port. But let's
	 * only do that when we sucesfully read the EDID, to avoid
	 * confusing log messages about DP dual mode adaptors when
	 * there's nothing connected to the port.
	 */
	if (type == DRM_DP_DUAL_MODE_UNKNOWN) {
		if (has_edid &&
		    intel_bios_is_port_dp_dual_mode(dev_priv, port)) {
			DRM_DEBUG_KMS("Assuming DP dual mode adaptor presence based on VBT\n");
			type = DRM_DP_DUAL_MODE_TYPE1_DVI;
		} else {
			type = DRM_DP_DUAL_MODE_NONE;
		}
	}

	if (type == DRM_DP_DUAL_MODE_NONE)
1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561
		return;

	hdmi->dp_dual_mode.type = type;
	hdmi->dp_dual_mode.max_tmds_clock =
		drm_dp_dual_mode_max_tmds_clock(type, adapter);

	DRM_DEBUG_KMS("DP dual mode adaptor (%s) detected (max TMDS clock: %d kHz)\n",
		      drm_dp_get_dual_mode_type_name(type),
		      hdmi->dp_dual_mode.max_tmds_clock);
}

1562
static bool
1563
intel_hdmi_set_edid(struct drm_connector *connector)
1564 1565 1566
{
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1567
	struct edid *edid;
1568
	bool connected = false;
1569

1570
	intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
1571

1572 1573 1574
	edid = drm_get_edid(connector,
			    intel_gmbus_get_adapter(dev_priv,
			    intel_hdmi->ddc_bus));
1575

1576
	intel_hdmi_dp_dual_mode_detect(connector, edid != NULL);
1577

1578
	intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
1579

1580 1581 1582 1583 1584 1585
	to_intel_connector(connector)->detect_edid = edid;
	if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
		intel_hdmi->rgb_quant_range_selectable =
			drm_rgb_quant_range_selectable(edid);

		intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
1586
		intel_hdmi->has_hdmi_sink = drm_detect_hdmi_monitor(edid);
1587 1588

		connected = true;
1589 1590
	}

1591 1592 1593
	return connected;
}

1594 1595
static enum drm_connector_status
intel_hdmi_detect(struct drm_connector *connector, bool force)
1596
{
1597 1598
	enum drm_connector_status status;
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
1599

1600 1601 1602
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

1603 1604
	intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);

1605
	intel_hdmi_unset_edid(connector);
1606

1607
	if (intel_hdmi_set_edid(connector)) {
1608 1609 1610 1611
		struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);

		hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
		status = connector_status_connected;
1612
	} else
1613
		status = connector_status_disconnected;
1614

1615 1616
	intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);

1617
	return status;
1618 1619
}

1620 1621
static void
intel_hdmi_force(struct drm_connector *connector)
1622
{
1623
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1624

1625 1626
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
1627

1628
	intel_hdmi_unset_edid(connector);
1629

1630 1631
	if (connector->status != connector_status_connected)
		return;
1632

1633
	intel_hdmi_set_edid(connector);
1634 1635
	hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
}
1636

1637 1638 1639 1640 1641 1642 1643
static int intel_hdmi_get_modes(struct drm_connector *connector)
{
	struct edid *edid;

	edid = to_intel_connector(connector)->detect_edid;
	if (edid == NULL)
		return 0;
1644

1645
	return intel_connector_update_modes(connector, edid);
1646 1647
}

1648 1649 1650
static void intel_hdmi_pre_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
1651
{
1652 1653
	struct intel_digital_port *intel_dig_port =
		enc_to_dig_port(&encoder->base);
1654

1655
	intel_hdmi_prepare(encoder, pipe_config);
1656

1657 1658 1659
	intel_dig_port->set_infoframes(&encoder->base,
				       pipe_config->has_infoframe,
				       pipe_config, conn_state);
1660 1661
}

1662 1663 1664
static void vlv_hdmi_pre_enable(struct intel_encoder *encoder,
				struct intel_crtc_state *pipe_config,
				struct drm_connector_state *conn_state)
1665 1666 1667
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
1668
	struct drm_i915_private *dev_priv = to_i915(dev);
1669 1670

	vlv_phy_pre_encoder_enable(encoder);
1671

1672 1673 1674 1675
	/* HDMI 1.0V-2dB */
	vlv_set_phy_signal_level(encoder, 0x2b245f5f, 0x00002000, 0x5578b83a,
				 0x2b247878);

1676 1677 1678
	dport->set_infoframes(&encoder->base,
			      pipe_config->has_infoframe,
			      pipe_config, conn_state);
1679

1680
	g4x_enable_hdmi(encoder, pipe_config, conn_state);
1681

1682
	vlv_wait_port_ready(dev_priv, dport, 0x0);
1683 1684
}

1685 1686 1687
static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
1688
{
1689
	intel_hdmi_prepare(encoder, pipe_config);
1690

1691
	vlv_phy_pre_pll_enable(encoder);
1692 1693
}

1694 1695 1696
static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
1697
{
1698
	intel_hdmi_prepare(encoder, pipe_config);
1699

1700
	chv_phy_pre_pll_enable(encoder);
1701 1702
}

1703 1704 1705
static void chv_hdmi_post_pll_disable(struct intel_encoder *encoder,
				      struct intel_crtc_state *old_crtc_state,
				      struct drm_connector_state *old_conn_state)
1706
{
1707
	chv_phy_post_pll_disable(encoder);
1708 1709
}

1710 1711 1712
static void vlv_hdmi_post_disable(struct intel_encoder *encoder,
				  struct intel_crtc_state *old_crtc_state,
				  struct drm_connector_state *old_conn_state)
1713 1714
{
	/* Reset lanes to avoid HDMI flicker (VLV w/a) */
1715
	vlv_phy_reset_lanes(encoder);
1716 1717
}

1718 1719 1720
static void chv_hdmi_post_disable(struct intel_encoder *encoder,
				  struct intel_crtc_state *old_crtc_state,
				  struct drm_connector_state *old_conn_state)
1721 1722
{
	struct drm_device *dev = encoder->base.dev;
1723
	struct drm_i915_private *dev_priv = to_i915(dev);
1724

V
Ville Syrjälä 已提交
1725
	mutex_lock(&dev_priv->sb_lock);
1726

1727 1728
	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
1729

V
Ville Syrjälä 已提交
1730
	mutex_unlock(&dev_priv->sb_lock);
1731 1732
}

1733 1734 1735
static void chv_hdmi_pre_enable(struct intel_encoder *encoder,
				struct intel_crtc_state *pipe_config,
				struct drm_connector_state *conn_state)
1736 1737 1738
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
1739
	struct drm_i915_private *dev_priv = to_i915(dev);
1740

1741
	chv_phy_pre_encoder_enable(encoder);
1742

1743 1744
	/* FIXME: Program the support xxx V-dB */
	/* Use 800mV-0dB */
1745
	chv_set_phy_signal_level(encoder, 128, 102, false);
1746

1747 1748 1749
	dport->set_infoframes(&encoder->base,
			      pipe_config->has_infoframe,
			      pipe_config, conn_state);
1750

1751
	g4x_enable_hdmi(encoder, pipe_config, conn_state);
1752

1753
	vlv_wait_port_ready(dev_priv, dport, 0x0);
1754 1755

	/* Second common lane will stay alive on its own now */
1756
	chv_phy_release_cl2_override(encoder);
1757 1758
}

1759 1760
static void intel_hdmi_destroy(struct drm_connector *connector)
{
1761
	kfree(to_intel_connector(connector)->detect_edid);
1762
	drm_connector_cleanup(connector);
1763
	kfree(connector);
1764 1765 1766 1767
}

static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
	.detect = intel_hdmi_detect,
1768
	.force = intel_hdmi_force,
1769
	.fill_modes = drm_helper_probe_single_connector_modes,
1770 1771
	.atomic_get_property = intel_digital_connector_atomic_get_property,
	.atomic_set_property = intel_digital_connector_atomic_set_property,
1772
	.late_register = intel_connector_register,
1773
	.early_unregister = intel_connector_unregister,
1774
	.destroy = intel_hdmi_destroy,
1775
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1776
	.atomic_duplicate_state = intel_digital_connector_duplicate_state,
1777 1778 1779 1780 1781
};

static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
	.get_modes = intel_hdmi_get_modes,
	.mode_valid = intel_hdmi_mode_valid,
1782
	.atomic_check = intel_digital_connector_atomic_check,
1783 1784 1785
};

static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
C
Chris Wilson 已提交
1786
	.destroy = intel_encoder_destroy,
1787 1788
};

1789 1790 1791
static void
intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
{
1792
	intel_attach_force_audio_property(connector);
1793
	intel_attach_broadcast_rgb_property(connector);
1794
	intel_attach_aspect_ratio_property(connector);
1795
	connector->state->picture_aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
1796 1797
}

S
Shashank Sharma 已提交
1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848
/*
 * intel_hdmi_handle_sink_scrambling: handle sink scrambling/clock ratio setup
 * @encoder: intel_encoder
 * @connector: drm_connector
 * @high_tmds_clock_ratio = bool to indicate if the function needs to set
 *  or reset the high tmds clock ratio for scrambling
 * @scrambling: bool to Indicate if the function needs to set or reset
 *  sink scrambling
 *
 * This function handles scrambling on HDMI 2.0 capable sinks.
 * If required clock rate is > 340 Mhz && scrambling is supported by sink
 * it enables scrambling. This should be called before enabling the HDMI
 * 2.0 port, as the sink can choose to disable the scrambling if it doesn't
 * detect a scrambled clock within 100 ms.
 */
void intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
				       struct drm_connector *connector,
				       bool high_tmds_clock_ratio,
				       bool scrambling)
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	struct drm_scrambling *sink_scrambling =
				&connector->display_info.hdmi.scdc.scrambling;
	struct i2c_adapter *adptr = intel_gmbus_get_adapter(dev_priv,
							   intel_hdmi->ddc_bus);
	bool ret;

	if (!sink_scrambling->supported)
		return;

	DRM_DEBUG_KMS("Setting sink scrambling for enc:%s connector:%s\n",
		      encoder->base.name, connector->name);

	/* Set TMDS bit clock ratio to 1/40 or 1/10 */
	ret = drm_scdc_set_high_tmds_clock_ratio(adptr, high_tmds_clock_ratio);
	if (!ret) {
		DRM_ERROR("Set TMDS ratio failed\n");
		return;
	}

	/* Enable/disable sink scrambling */
	ret = drm_scdc_set_scrambling(adptr, scrambling);
	if (!ret) {
		DRM_ERROR("Set sink scrambling failed\n");
		return;
	}

	DRM_DEBUG_KMS("sink scrambling handled\n");
}

1849
static u8 chv_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
1850 1851 1852
{
	u8 ddc_pin;

1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866
	switch (port) {
	case PORT_B:
		ddc_pin = GMBUS_PIN_DPB;
		break;
	case PORT_C:
		ddc_pin = GMBUS_PIN_DPC;
		break;
	case PORT_D:
		ddc_pin = GMBUS_PIN_DPD_CHV;
		break;
	default:
		MISSING_CASE(port);
		ddc_pin = GMBUS_PIN_DPB;
		break;
1867
	}
1868 1869 1870 1871 1872 1873
	return ddc_pin;
}

static u8 bxt_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
{
	u8 ddc_pin;
1874 1875 1876

	switch (port) {
	case PORT_B:
1877
		ddc_pin = GMBUS_PIN_1_BXT;
1878 1879
		break;
	case PORT_C:
1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900
		ddc_pin = GMBUS_PIN_2_BXT;
		break;
	default:
		MISSING_CASE(port);
		ddc_pin = GMBUS_PIN_1_BXT;
		break;
	}
	return ddc_pin;
}

static u8 cnp_port_to_ddc_pin(struct drm_i915_private *dev_priv,
			      enum port port)
{
	u8 ddc_pin;

	switch (port) {
	case PORT_B:
		ddc_pin = GMBUS_PIN_1_BXT;
		break;
	case PORT_C:
		ddc_pin = GMBUS_PIN_2_BXT;
1901 1902
		break;
	case PORT_D:
1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926
		ddc_pin = GMBUS_PIN_4_CNP;
		break;
	default:
		MISSING_CASE(port);
		ddc_pin = GMBUS_PIN_1_BXT;
		break;
	}
	return ddc_pin;
}

static u8 g4x_port_to_ddc_pin(struct drm_i915_private *dev_priv,
			      enum port port)
{
	u8 ddc_pin;

	switch (port) {
	case PORT_B:
		ddc_pin = GMBUS_PIN_DPB;
		break;
	case PORT_C:
		ddc_pin = GMBUS_PIN_DPC;
		break;
	case PORT_D:
		ddc_pin = GMBUS_PIN_DPD;
1927 1928 1929 1930 1931 1932
		break;
	default:
		MISSING_CASE(port);
		ddc_pin = GMBUS_PIN_DPB;
		break;
	}
1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956
	return ddc_pin;
}

static u8 intel_hdmi_ddc_pin(struct drm_i915_private *dev_priv,
			     enum port port)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[port];
	u8 ddc_pin;

	if (info->alternate_ddc_pin) {
		DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (VBT)\n",
			      info->alternate_ddc_pin, port_name(port));
		return info->alternate_ddc_pin;
	}

	if (IS_CHERRYVIEW(dev_priv))
		ddc_pin = chv_port_to_ddc_pin(dev_priv, port);
	else if (IS_GEN9_LP(dev_priv))
		ddc_pin = bxt_port_to_ddc_pin(dev_priv, port);
	else if (HAS_PCH_CNP(dev_priv))
		ddc_pin = cnp_port_to_ddc_pin(dev_priv, port);
	else
		ddc_pin = g4x_port_to_ddc_pin(dev_priv, port);
1957 1958 1959 1960 1961 1962 1963

	DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (platform default)\n",
		      ddc_pin, port_name(port));

	return ddc_pin;
}

1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991
void intel_infoframe_init(struct intel_digital_port *intel_dig_port)
{
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		intel_dig_port->write_infoframe = vlv_write_infoframe;
		intel_dig_port->set_infoframes = vlv_set_infoframes;
		intel_dig_port->infoframe_enabled = vlv_infoframe_enabled;
	} else if (IS_G4X(dev_priv)) {
		intel_dig_port->write_infoframe = g4x_write_infoframe;
		intel_dig_port->set_infoframes = g4x_set_infoframes;
		intel_dig_port->infoframe_enabled = g4x_infoframe_enabled;
	} else if (HAS_DDI(dev_priv)) {
		intel_dig_port->write_infoframe = hsw_write_infoframe;
		intel_dig_port->set_infoframes = hsw_set_infoframes;
		intel_dig_port->infoframe_enabled = hsw_infoframe_enabled;
	} else if (HAS_PCH_IBX(dev_priv)) {
		intel_dig_port->write_infoframe = ibx_write_infoframe;
		intel_dig_port->set_infoframes = ibx_set_infoframes;
		intel_dig_port->infoframe_enabled = ibx_infoframe_enabled;
	} else {
		intel_dig_port->write_infoframe = cpt_write_infoframe;
		intel_dig_port->set_infoframes = cpt_set_infoframes;
		intel_dig_port->infoframe_enabled = cpt_infoframe_enabled;
	}
}

P
Paulo Zanoni 已提交
1992 1993
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector)
1994
{
1995 1996 1997 1998
	struct drm_connector *connector = &intel_connector->base;
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
1999
	struct drm_i915_private *dev_priv = to_i915(dev);
2000
	enum port port = intel_dig_port->port;
2001

2002 2003 2004
	DRM_DEBUG_KMS("Adding HDMI connector on port %c\n",
		      port_name(port));

2005 2006 2007 2008 2009
	if (WARN(intel_dig_port->max_lanes < 4,
		 "Not enough lanes (%d) for HDMI on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return;

2010
	drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
2011
			   DRM_MODE_CONNECTOR_HDMIA);
2012 2013
	drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);

2014
	connector->interlace_allowed = 1;
2015
	connector->doublescan_allowed = 0;
2016
	connector->stereo_allowed = 1;
2017

2018 2019 2020
	if (IS_GEMINILAKE(dev_priv))
		connector->ycbcr_420_allowed = true;

2021 2022
	intel_hdmi->ddc_bus = intel_hdmi_ddc_pin(dev_priv, port);

2023
	if (WARN_ON(port == PORT_A))
2024
		return;
2025
	intel_encoder->hpd_pin = intel_hpd_pin(port);
2026

2027
	if (HAS_DDI(dev_priv))
2028 2029 2030
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
2031 2032 2033 2034

	intel_hdmi_add_properties(intel_hdmi, connector);

	intel_connector_attach_encoder(intel_connector, intel_encoder);
2035
	intel_hdmi->attached_connector = intel_connector;
2036 2037 2038 2039 2040

	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
2041
	if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
2042 2043 2044 2045 2046
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}

2047
void intel_hdmi_init(struct drm_i915_private *dev_priv,
2048
		     i915_reg_t hdmi_reg, enum port port)
2049 2050 2051 2052 2053
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct intel_connector *intel_connector;

2054
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
2055 2056 2057
	if (!intel_dig_port)
		return;

2058
	intel_connector = intel_connector_alloc();
2059 2060 2061 2062 2063 2064 2065
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;

2066 2067 2068
	drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			 &intel_hdmi_enc_funcs, DRM_MODE_ENCODER_TMDS,
			 "HDMI %c", port_name(port));
P
Paulo Zanoni 已提交
2069

2070
	intel_encoder->compute_config = intel_hdmi_compute_config;
2071
	if (HAS_PCH_SPLIT(dev_priv)) {
2072 2073 2074 2075 2076
		intel_encoder->disable = pch_disable_hdmi;
		intel_encoder->post_disable = pch_post_disable_hdmi;
	} else {
		intel_encoder->disable = g4x_disable_hdmi;
	}
P
Paulo Zanoni 已提交
2077
	intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
2078
	intel_encoder->get_config = intel_hdmi_get_config;
2079
	if (IS_CHERRYVIEW(dev_priv)) {
2080
		intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
2081 2082
		intel_encoder->pre_enable = chv_hdmi_pre_enable;
		intel_encoder->enable = vlv_enable_hdmi;
2083
		intel_encoder->post_disable = chv_hdmi_post_disable;
2084
		intel_encoder->post_pll_disable = chv_hdmi_post_pll_disable;
2085
	} else if (IS_VALLEYVIEW(dev_priv)) {
2086 2087
		intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
		intel_encoder->pre_enable = vlv_hdmi_pre_enable;
2088
		intel_encoder->enable = vlv_enable_hdmi;
2089
		intel_encoder->post_disable = vlv_hdmi_post_disable;
2090
	} else {
2091
		intel_encoder->pre_enable = intel_hdmi_pre_enable;
2092
		if (HAS_PCH_CPT(dev_priv))
2093
			intel_encoder->enable = cpt_enable_hdmi;
2094
		else if (HAS_PCH_IBX(dev_priv))
2095
			intel_encoder->enable = ibx_enable_hdmi;
2096
		else
2097
			intel_encoder->enable = g4x_enable_hdmi;
2098
	}
2099

2100
	intel_encoder->type = INTEL_OUTPUT_HDMI;
2101
	intel_encoder->power_domain = intel_port_to_power_domain(port);
2102
	intel_encoder->port = port;
2103
	if (IS_CHERRYVIEW(dev_priv)) {
2104 2105 2106 2107 2108 2109 2110
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
2111
	intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
2112 2113 2114 2115 2116
	/*
	 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
	 * to work on real hardware. And since g4x can send infoframes to
	 * only one port anyway, nothing is lost by allowing it.
	 */
2117
	if (IS_G4X(dev_priv))
2118
		intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
2119

2120
	intel_dig_port->port = port;
2121
	intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
2122
	intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
2123
	intel_dig_port->max_lanes = 4;
2124

2125 2126
	intel_infoframe_init(intel_dig_port);

2127
	intel_hdmi_init_connector(intel_dig_port, intel_connector);
2128
}