i2c-designware-pcidrv.c 8.6 KB
Newer Older
1 2 3 4 5 6 7 8
/*
 * Synopsys DesignWare I2C adapter driver (master only).
 *
 * Based on the TI DAVINCI I2C adapter driver.
 *
 * Copyright (C) 2006 Texas Instruments.
 * Copyright (C) 2007 MontaVista Software Inc.
 * Copyright (C) 2009 Provigent Ltd.
9
 * Copyright (C) 2011, 2015 Intel Corporation.
10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36
 *
 * ----------------------------------------------------------------------------
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 * ----------------------------------------------------------------------------
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/delay.h>
#include <linux/i2c.h>
#include <linux/errno.h>
#include <linux/sched.h>
#include <linux/err.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/slab.h>
#include <linux/pci.h>
37
#include <linux/pm_runtime.h>
38
#include <linux/acpi.h>
39 40 41 42 43
#include "i2c-designware-core.h"

#define DRIVER_NAME "i2c-designware-pci"

enum dw_pci_ctl_id_t {
44
	medfield,
45
	merrifield,
46
	baytrail,
47
	haswell,
48 49
};

50 51 52 53 54 55 56 57
struct dw_scl_sda_cfg {
	u32 ss_hcnt;
	u32 fs_hcnt;
	u32 ss_lcnt;
	u32 fs_lcnt;
	u32 sda_hold;
};

58 59 60 61 62 63
struct dw_pci_controller {
	u32 bus_num;
	u32 bus_cfg;
	u32 tx_fifo_depth;
	u32 rx_fifo_depth;
	u32 clk_khz;
64
	u32 functionality;
65
	struct dw_scl_sda_cfg *scl_sda_cfg;
66
	int (*setup)(struct pci_dev *pdev, struct dw_pci_controller *c);
67 68 69 70 71 72
};

#define INTEL_MID_STD_CFG  (DW_IC_CON_MASTER |			\
				DW_IC_CON_SLAVE_DISABLE |	\
				DW_IC_CON_RESTART_EN)

73 74 75 76 77 78
#define DW_DEFAULT_FUNCTIONALITY (I2C_FUNC_I2C |			\
					I2C_FUNC_SMBUS_BYTE |		\
					I2C_FUNC_SMBUS_BYTE_DATA |	\
					I2C_FUNC_SMBUS_WORD_DATA |	\
					I2C_FUNC_SMBUS_I2C_BLOCK)

79 80 81 82 83 84 85 86
/* Merrifield HCNT/LCNT/SDA hold time */
static struct dw_scl_sda_cfg mrfld_config = {
	.ss_hcnt = 0x2f8,
	.fs_hcnt = 0x87,
	.ss_lcnt = 0x37b,
	.fs_lcnt = 0x10a,
};

87 88 89 90 91 92 93 94 95
/* BayTrail HCNT/LCNT/SDA hold time */
static struct dw_scl_sda_cfg byt_config = {
	.ss_hcnt = 0x200,
	.fs_hcnt = 0x55,
	.ss_lcnt = 0x200,
	.fs_lcnt = 0x99,
	.sda_hold = 0x6,
};

96 97 98 99 100 101 102 103 104
/* Haswell HCNT/LCNT/SDA hold time */
static struct dw_scl_sda_cfg hsw_config = {
	.ss_hcnt = 0x01b0,
	.fs_hcnt = 0x48,
	.ss_lcnt = 0x01fb,
	.fs_lcnt = 0xa0,
	.sda_hold = 0x9,
};

105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123
static int mfld_setup(struct pci_dev *pdev, struct dw_pci_controller *c)
{
	switch (pdev->device) {
	case 0x0817:
		c->bus_cfg &= ~DW_IC_CON_SPEED_MASK;
		c->bus_cfg |= DW_IC_CON_SPEED_STD;
	case 0x0818:
	case 0x0819:
		c->bus_num = pdev->device - 0x817 + 3;
		return 0;
	case 0x082C:
	case 0x082D:
	case 0x082E:
		c->bus_num = pdev->device - 0x82C + 0;
		return 0;
	}
	return -ENODEV;
}

124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142
static int mrfld_setup(struct pci_dev *pdev, struct dw_pci_controller *c)
{
	/*
	 * On Intel Merrifield the i2c busses are enumerated [1..7]. So, we add
	 * 1 to shift the default range. Besides that the first PCI slot
	 * provides 4 functions, that's why we have to add 0 to the head slot
	 * and 4 to the tail one.
	 */
	switch (PCI_SLOT(pdev->devfn)) {
	case 8:
		c->bus_num = PCI_FUNC(pdev->devfn) + 0 + 1;
		return 0;
	case 9:
		c->bus_num = PCI_FUNC(pdev->devfn) + 4 + 1;
		return 0;
	}
	return -ENODEV;
}

143
static struct dw_pci_controller dw_pci_controllers[] = {
144 145
	[medfield] = {
		.bus_num = -1,
146 147 148 149
		.bus_cfg   = INTEL_MID_STD_CFG | DW_IC_CON_SPEED_FAST,
		.tx_fifo_depth = 32,
		.rx_fifo_depth = 32,
		.clk_khz      = 25000,
150
		.setup = mfld_setup,
151
	},
152 153 154 155 156 157 158 159
	[merrifield] = {
		.bus_num = -1,
		.bus_cfg = INTEL_MID_STD_CFG | DW_IC_CON_SPEED_FAST,
		.tx_fifo_depth = 64,
		.rx_fifo_depth = 64,
		.scl_sda_cfg = &mrfld_config,
		.setup = mrfld_setup,
	},
160 161 162 163 164
	[baytrail] = {
		.bus_num = -1,
		.bus_cfg = INTEL_MID_STD_CFG | DW_IC_CON_SPEED_FAST,
		.tx_fifo_depth = 32,
		.rx_fifo_depth = 32,
165
		.functionality = I2C_FUNC_10BIT_ADDR,
166
		.scl_sda_cfg = &byt_config,
167
	},
168 169 170 171 172 173 174 175
	[haswell] = {
		.bus_num = -1,
		.bus_cfg = INTEL_MID_STD_CFG | DW_IC_CON_SPEED_FAST,
		.tx_fifo_depth = 32,
		.rx_fifo_depth = 32,
		.functionality = I2C_FUNC_10BIT_ADDR,
		.scl_sda_cfg = &hsw_config,
	},
176
};
A
Alan Cox 已提交
177

178
#ifdef CONFIG_PM
179
static int i2c_dw_pci_suspend(struct device *dev)
180
{
G
Geliang Tang 已提交
181
	struct pci_dev *pdev = to_pci_dev(dev);
182

183
	i2c_dw_disable(pci_get_drvdata(pdev));
184 185 186
	return 0;
}

187
static int i2c_dw_pci_resume(struct device *dev)
188
{
G
Geliang Tang 已提交
189
	struct pci_dev *pdev = to_pci_dev(dev);
190

191
	return i2c_dw_init(pci_get_drvdata(pdev));
192
}
193
#endif
194

195 196
static UNIVERSAL_DEV_PM_OPS(i2c_dw_pm_ops, i2c_dw_pci_suspend,
			    i2c_dw_pci_resume, NULL);
197

198 199 200 201 202
static u32 i2c_dw_get_clk_rate_khz(struct dw_i2c_dev *dev)
{
	return dev->controller->clk_khz;
}

203
static int i2c_dw_pci_probe(struct pci_dev *pdev,
204
			    const struct pci_device_id *id)
205 206 207 208 209
{
	struct dw_i2c_dev *dev;
	struct i2c_adapter *adap;
	int r;
	struct  dw_pci_controller *controller;
210
	struct dw_scl_sda_cfg *cfg;
211 212

	if (id->driver_data >= ARRAY_SIZE(dw_pci_controllers)) {
213
		dev_err(&pdev->dev, "%s: invalid driver data %ld\n", __func__,
214 215 216 217 218 219
			id->driver_data);
		return -EINVAL;
	}

	controller = &dw_pci_controllers[id->driver_data];

220
	r = pcim_enable_device(pdev);
221 222 223
	if (r) {
		dev_err(&pdev->dev, "Failed to enable I2C PCI device (%d)\n",
			r);
224
		return r;
225 226
	}

227
	r = pcim_iomap_regions(pdev, 1 << 0, pci_name(pdev));
228 229
	if (r) {
		dev_err(&pdev->dev, "I/O memory remapping failed\n");
230
		return r;
231 232
	}

233 234 235
	dev = devm_kzalloc(&pdev->dev, sizeof(struct dw_i2c_dev), GFP_KERNEL);
	if (!dev)
		return -ENOMEM;
236 237 238 239

	dev->clk = NULL;
	dev->controller = controller;
	dev->get_clk_rate_khz = i2c_dw_get_clk_rate_khz;
240 241
	dev->base = pcim_iomap_table(pdev)[0];
	dev->dev = &pdev->dev;
242
	dev->irq = pdev->irq;
243 244 245 246 247 248 249

	if (controller->setup) {
		r = controller->setup(pdev, controller);
		if (r)
			return r;
	}

250 251 252
	dev->functionality = controller->functionality |
				DW_DEFAULT_FUNCTIONALITY;

253
	dev->master_cfg = controller->bus_cfg;
254 255 256 257 258 259 260 261
	if (controller->scl_sda_cfg) {
		cfg = controller->scl_sda_cfg;
		dev->ss_hcnt = cfg->ss_hcnt;
		dev->fs_hcnt = cfg->fs_hcnt;
		dev->ss_lcnt = cfg->ss_lcnt;
		dev->fs_lcnt = cfg->fs_lcnt;
		dev->sda_hold_time = cfg->sda_hold;
	}
262 263 264 265 266 267 268 269 270

	pci_set_drvdata(pdev, dev);

	dev->tx_fifo_depth = controller->tx_fifo_depth;
	dev->rx_fifo_depth = controller->rx_fifo_depth;

	adap = &dev->adapter;
	adap->owner = THIS_MODULE;
	adap->class = 0;
271
	ACPI_COMPANION_SET(&adap->dev, ACPI_COMPANION(&pdev->dev));
272
	adap->nr = controller->bus_num;
273

274 275
	r = i2c_dw_probe(dev);
	if (r)
276
		return r;
277

278 279
	pm_runtime_set_autosuspend_delay(&pdev->dev, 1000);
	pm_runtime_use_autosuspend(&pdev->dev);
280
	pm_runtime_put_autosuspend(&pdev->dev);
281 282
	pm_runtime_allow(&pdev->dev);

283 284 285
	return 0;
}

286
static void i2c_dw_pci_remove(struct pci_dev *pdev)
287 288 289
{
	struct dw_i2c_dev *dev = pci_get_drvdata(pdev);

290 291 292 293
	i2c_dw_disable(dev);
	pm_runtime_forbid(&pdev->dev);
	pm_runtime_get_noresume(&pdev->dev);

294 295 296 297 298 299
	i2c_del_adapter(&dev->adapter);
}

/* work with hotplug and coldplug */
MODULE_ALIAS("i2c_designware-pci");

300
static const struct pci_device_id i2_designware_pci_ids[] = {
301
	/* Medfield */
302 303 304 305 306 307
	{ PCI_VDEVICE(INTEL, 0x0817), medfield },
	{ PCI_VDEVICE(INTEL, 0x0818), medfield },
	{ PCI_VDEVICE(INTEL, 0x0819), medfield },
	{ PCI_VDEVICE(INTEL, 0x082C), medfield },
	{ PCI_VDEVICE(INTEL, 0x082D), medfield },
	{ PCI_VDEVICE(INTEL, 0x082E), medfield },
308 309 310
	/* Merrifield */
	{ PCI_VDEVICE(INTEL, 0x1195), merrifield },
	{ PCI_VDEVICE(INTEL, 0x1196), merrifield },
311 312 313 314 315 316 317 318
	/* Baytrail */
	{ PCI_VDEVICE(INTEL, 0x0F41), baytrail },
	{ PCI_VDEVICE(INTEL, 0x0F42), baytrail },
	{ PCI_VDEVICE(INTEL, 0x0F43), baytrail },
	{ PCI_VDEVICE(INTEL, 0x0F44), baytrail },
	{ PCI_VDEVICE(INTEL, 0x0F45), baytrail },
	{ PCI_VDEVICE(INTEL, 0x0F46), baytrail },
	{ PCI_VDEVICE(INTEL, 0x0F47), baytrail },
319 320 321
	/* Haswell */
	{ PCI_VDEVICE(INTEL, 0x9c61), haswell },
	{ PCI_VDEVICE(INTEL, 0x9c62), haswell },
A
Alan Cox 已提交
322
	/* Braswell / Cherrytrail */
323
	{ PCI_VDEVICE(INTEL, 0x22C1), baytrail },
A
Alan Cox 已提交
324 325 326 327 328 329
	{ PCI_VDEVICE(INTEL, 0x22C2), baytrail },
	{ PCI_VDEVICE(INTEL, 0x22C3), baytrail },
	{ PCI_VDEVICE(INTEL, 0x22C4), baytrail },
	{ PCI_VDEVICE(INTEL, 0x22C5), baytrail },
	{ PCI_VDEVICE(INTEL, 0x22C6), baytrail },
	{ PCI_VDEVICE(INTEL, 0x22C7), baytrail },
330 331 332 333 334 335 336 337
	{ 0,}
};
MODULE_DEVICE_TABLE(pci, i2_designware_pci_ids);

static struct pci_driver dw_i2c_driver = {
	.name		= DRIVER_NAME,
	.id_table	= i2_designware_pci_ids,
	.probe		= i2c_dw_pci_probe,
338
	.remove		= i2c_dw_pci_remove,
339 340 341
	.driver         = {
		.pm     = &i2c_dw_pm_ops,
	},
342 343
};

A
Axel Lin 已提交
344
module_pci_driver(dw_i2c_driver);
345 346 347 348

MODULE_AUTHOR("Baruch Siach <baruch@tkos.co.il>");
MODULE_DESCRIPTION("Synopsys DesignWare PCI I2C bus adapter");
MODULE_LICENSE("GPL");