pci.c 14.9 KB
Newer Older
T
Tzachi Perelstein 已提交
1
/*
2
 * arch/arm/mach-orion5x/pci.c
T
Tzachi Perelstein 已提交
3
 *
L
Lennert Buytenhek 已提交
4
 * PCI and PCIe functions for Marvell Orion System On Chip
T
Tzachi Perelstein 已提交
5 6 7
 *
 * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
 *
L
Lennert Buytenhek 已提交
8 9
 * This file is licensed under the terms of the GNU General Public
 * License version 2.  This program is licensed "as is" without any
T
Tzachi Perelstein 已提交
10 11 12 13 14
 * warranty of any kind, whether express or implied.
 */

#include <linux/kernel.h>
#include <linux/pci.h>
15
#include <linux/slab.h>
16
#include <linux/mbus.h>
17
#include <video/vga.h>
18
#include <asm/irq.h>
T
Tzachi Perelstein 已提交
19
#include <asm/mach/pci.h>
20
#include <plat/pcie.h>
21
#include <plat/addr-map.h>
T
Tzachi Perelstein 已提交
22 23 24
#include "common.h"

/*****************************************************************************
L
Lennert Buytenhek 已提交
25
 * Orion has one PCIe controller and one PCI controller.
T
Tzachi Perelstein 已提交
26
 *
L
Lennert Buytenhek 已提交
27 28
 * Note1: The local PCIe bus number is '0'. The local PCI bus number
 * follows the scanned PCIe bridged busses, if any.
T
Tzachi Perelstein 已提交
29
 *
L
Lennert Buytenhek 已提交
30
 * Note2: It is possible for PCI/PCIe agents to access many subsystem's
T
Tzachi Perelstein 已提交
31 32 33 34 35 36 37
 * space, by configuring BARs and Address Decode Windows, e.g. flashes on
 * device bus, Orion registers, etc. However this code only enable the
 * access to DDR banks.
 ****************************************************************************/


/*****************************************************************************
L
Lennert Buytenhek 已提交
38
 * PCIe controller
T
Tzachi Perelstein 已提交
39
 ****************************************************************************/
40
#define PCIE_BASE	((void __iomem *)ORION5X_PCIE_VIRT_BASE)
T
Tzachi Perelstein 已提交
41

42
void __init orion5x_pcie_id(u32 *dev, u32 *rev)
T
Tzachi Perelstein 已提交
43
{
44 45
	*dev = orion_pcie_dev_id(PCIE_BASE);
	*rev = orion_pcie_rev(PCIE_BASE);
T
Tzachi Perelstein 已提交
46 47
}

48
static int pcie_valid_config(int bus, int dev)
T
Tzachi Perelstein 已提交
49 50 51
{
	/*
	 * Don't go out when trying to access --
52
	 * 1. nonexisting device on local bus
T
Tzachi Perelstein 已提交
53 54
	 * 2. where there's no device connected (no link)
	 */
55 56
	if (bus == 0 && dev == 0)
		return 1;
T
Tzachi Perelstein 已提交
57

58
	if (!orion_pcie_link_up(PCIE_BASE))
T
Tzachi Perelstein 已提交
59 60
		return 0;

61 62 63
	if (bus == 0 && dev != 1)
		return 0;

T
Tzachi Perelstein 已提交
64 65 66
	return 1;
}

67 68

/*
L
Lennert Buytenhek 已提交
69
 * PCIe config cycles are done by programming the PCIE_CONF_ADDR register
70 71 72
 * and then reading the PCIE_CONF_DATA register. Need to make sure these
 * transactions are atomic.
 */
73
static DEFINE_SPINLOCK(orion5x_pcie_lock);
74 75 76

static int pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
			int size, u32 *val)
T
Tzachi Perelstein 已提交
77 78
{
	unsigned long flags;
79
	int ret;
T
Tzachi Perelstein 已提交
80

81
	if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
T
Tzachi Perelstein 已提交
82 83 84 85
		*val = 0xffffffff;
		return PCIBIOS_DEVICE_NOT_FOUND;
	}

86
	spin_lock_irqsave(&orion5x_pcie_lock, flags);
87
	ret = orion_pcie_rd_conf(PCIE_BASE, bus, devfn, where, size, val);
88
	spin_unlock_irqrestore(&orion5x_pcie_lock, flags);
T
Tzachi Perelstein 已提交
89

90 91
	return ret;
}
T
Tzachi Perelstein 已提交
92

93 94 95 96
static int pcie_rd_conf_wa(struct pci_bus *bus, u32 devfn,
			   int where, int size, u32 *val)
{
	int ret;
T
Tzachi Perelstein 已提交
97

98 99 100 101
	if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
		*val = 0xffffffff;
		return PCIBIOS_DEVICE_NOT_FOUND;
	}
T
Tzachi Perelstein 已提交
102

103 104 105 106 107 108 109 110 111
	/*
	 * We only support access to the non-extended configuration
	 * space when using the WA access method (or we would have to
	 * sacrifice 256M of CPU virtual address space.)
	 */
	if (where >= 0x100) {
		*val = 0xffffffff;
		return PCIBIOS_DEVICE_NOT_FOUND;
	}
T
Tzachi Perelstein 已提交
112

113
	ret = orion_pcie_rd_conf_wa((void __iomem *)ORION5X_PCIE_WA_VIRT_BASE,
114
				    bus, devfn, where, size, val);
T
Tzachi Perelstein 已提交
115

116 117
	return ret;
}
T
Tzachi Perelstein 已提交
118

119 120
static int pcie_wr_conf(struct pci_bus *bus, u32 devfn,
			int where, int size, u32 val)
T
Tzachi Perelstein 已提交
121 122 123 124
{
	unsigned long flags;
	int ret;

125
	if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0)
T
Tzachi Perelstein 已提交
126 127
		return PCIBIOS_DEVICE_NOT_FOUND;

128
	spin_lock_irqsave(&orion5x_pcie_lock, flags);
129
	ret = orion_pcie_wr_conf(PCIE_BASE, bus, devfn, where, size, val);
130
	spin_unlock_irqrestore(&orion5x_pcie_lock, flags);
T
Tzachi Perelstein 已提交
131 132 133 134

	return ret;
}

L
Lennert Buytenhek 已提交
135
static struct pci_ops pcie_ops = {
136 137
	.read = pcie_rd_conf,
	.write = pcie_wr_conf,
T
Tzachi Perelstein 已提交
138 139 140
};


141
static int __init pcie_setup(struct pci_sys_data *sys)
T
Tzachi Perelstein 已提交
142 143
{
	struct resource *res;
144
	int dev;
T
Tzachi Perelstein 已提交
145

146
	/*
147
	 * Generic PCIe unit setup.
T
Tzachi Perelstein 已提交
148
	 */
149
	orion_pcie_setup(PCIE_BASE);
T
Tzachi Perelstein 已提交
150 151

	/*
152 153
	 * Check whether to apply Orion-1/Orion-NAS PCIe config
	 * read transaction workaround.
T
Tzachi Perelstein 已提交
154
	 */
155 156 157 158
	dev = orion_pcie_dev_id(PCIE_BASE);
	if (dev == MV88F5181_DEV_ID || dev == MV88F5182_DEV_ID) {
		printk(KERN_NOTICE "Applying Orion-1/Orion-NAS PCIe config "
				   "read transaction workaround\n");
159 160
		orion5x_setup_pcie_wa_win(ORION5X_PCIE_WA_PHYS_BASE,
					  ORION5X_PCIE_WA_SIZE);
161 162
		pcie_ops.read = pcie_rd_conf_wa;
	}
T
Tzachi Perelstein 已提交
163 164

	/*
165
	 * Request resources.
T
Tzachi Perelstein 已提交
166 167 168
	 */
	res = kzalloc(sizeof(struct resource) * 2, GFP_KERNEL);
	if (!res)
169
		panic("pcie_setup unable to alloc resources");
T
Tzachi Perelstein 已提交
170 171 172 173

	/*
	 * IORESOURCE_IO
	 */
174
	sys->io_offset = 0;
L
Lennert Buytenhek 已提交
175
	res[0].name = "PCIe I/O Space";
T
Tzachi Perelstein 已提交
176
	res[0].flags = IORESOURCE_IO;
177 178
	res[0].start = ORION5X_PCIE_IO_BUS_BASE;
	res[0].end = res[0].start + ORION5X_PCIE_IO_SIZE - 1;
T
Tzachi Perelstein 已提交
179
	if (request_resource(&ioport_resource, &res[0]))
L
Lennert Buytenhek 已提交
180
		panic("Request PCIe IO resource failed\n");
181
	pci_add_resource_offset(&sys->resources, &res[0], sys->io_offset);
T
Tzachi Perelstein 已提交
182 183 184 185

	/*
	 * IORESOURCE_MEM
	 */
L
Lennert Buytenhek 已提交
186
	res[1].name = "PCIe Memory Space";
T
Tzachi Perelstein 已提交
187
	res[1].flags = IORESOURCE_MEM;
188 189
	res[1].start = ORION5X_PCIE_MEM_PHYS_BASE;
	res[1].end = res[1].start + ORION5X_PCIE_MEM_SIZE - 1;
T
Tzachi Perelstein 已提交
190
	if (request_resource(&iomem_resource, &res[1]))
L
Lennert Buytenhek 已提交
191
		panic("Request PCIe Memory resource failed\n");
192
	pci_add_resource_offset(&sys->resources, &res[1], sys->mem_offset);
T
Tzachi Perelstein 已提交
193 194 195 196 197 198 199

	return 1;
}

/*****************************************************************************
 * PCI controller
 ****************************************************************************/
200
#define ORION5X_PCI_REG(x)	(ORION5X_PCI_VIRT_BASE | (x))
201 202 203 204 205
#define PCI_MODE		ORION5X_PCI_REG(0xd00)
#define PCI_CMD			ORION5X_PCI_REG(0xc00)
#define PCI_P2P_CONF		ORION5X_PCI_REG(0x1d14)
#define PCI_CONF_ADDR		ORION5X_PCI_REG(0xc78)
#define PCI_CONF_DATA		ORION5X_PCI_REG(0xc7c)
T
Tzachi Perelstein 已提交
206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243

/*
 * PCI_MODE bits
 */
#define PCI_MODE_64BIT			(1 << 2)
#define PCI_MODE_PCIX			((1 << 4) | (1 << 5))

/*
 * PCI_CMD bits
 */
#define PCI_CMD_HOST_REORDER		(1 << 29)

/*
 * PCI_P2P_CONF bits
 */
#define PCI_P2P_BUS_OFFS		16
#define PCI_P2P_BUS_MASK		(0xff << PCI_P2P_BUS_OFFS)
#define PCI_P2P_DEV_OFFS		24
#define PCI_P2P_DEV_MASK		(0x1f << PCI_P2P_DEV_OFFS)

/*
 * PCI_CONF_ADDR bits
 */
#define PCI_CONF_REG(reg)		((reg) & 0xfc)
#define PCI_CONF_FUNC(func)		(((func) & 0x3) << 8)
#define PCI_CONF_DEV(dev)		(((dev) & 0x1f) << 11)
#define PCI_CONF_BUS(bus)		(((bus) & 0xff) << 16)
#define PCI_CONF_ADDR_EN		(1 << 31)

/*
 * Internal configuration space
 */
#define PCI_CONF_FUNC_STAT_CMD		0
#define PCI_CONF_REG_STAT_CMD		4
#define PCIX_STAT			0x64
#define PCIX_STAT_BUS_OFFS		8
#define PCIX_STAT_BUS_MASK		(0xff << PCIX_STAT_BUS_OFFS)

244 245 246
/*
 * PCI Address Decode Windows registers
 */
247
#define PCI_BAR_SIZE_DDR_CS(n)	(((n) == 0) ? ORION5X_PCI_REG(0xc08) : \
248 249 250 251 252 253 254
				 ((n) == 1) ? ORION5X_PCI_REG(0xd08) : \
				 ((n) == 2) ? ORION5X_PCI_REG(0xc0c) : \
				 ((n) == 3) ? ORION5X_PCI_REG(0xd0c) : 0)
#define PCI_BAR_REMAP_DDR_CS(n)	(((n) == 0) ? ORION5X_PCI_REG(0xc48) : \
				 ((n) == 1) ? ORION5X_PCI_REG(0xd48) : \
				 ((n) == 2) ? ORION5X_PCI_REG(0xc4c) : \
				 ((n) == 3) ? ORION5X_PCI_REG(0xd4c) : 0)
255 256
#define PCI_BAR_ENABLE		ORION5X_PCI_REG(0xc3c)
#define PCI_ADDR_DECODE_CTRL	ORION5X_PCI_REG(0xd3c)
257 258 259 260 261 262 263 264

/*
 * PCI configuration helpers for BAR settings
 */
#define PCI_CONF_FUNC_BAR_CS(n)		((n) >> 1)
#define PCI_CONF_REG_BAR_LO_CS(n)	(((n) & 1) ? 0x18 : 0x10)
#define PCI_CONF_REG_BAR_HI_CS(n)	(((n) & 1) ? 0x1c : 0x14)

T
Tzachi Perelstein 已提交
265 266 267 268 269
/*
 * PCI config cycles are done by programming the PCI_CONF_ADDR register
 * and then reading the PCI_CONF_DATA register. Need to make sure these
 * transactions are atomic.
 */
270
static DEFINE_SPINLOCK(orion5x_pci_lock);
T
Tzachi Perelstein 已提交
271

272 273
static int orion5x_pci_cardbus_mode;

274
static int orion5x_pci_local_bus_nr(void)
T
Tzachi Perelstein 已提交
275
{
276
	u32 conf = readl(PCI_P2P_CONF);
T
Tzachi Perelstein 已提交
277 278 279
	return((conf & PCI_P2P_BUS_MASK) >> PCI_P2P_BUS_OFFS);
}

280
static int orion5x_pci_hw_rd_conf(int bus, int dev, u32 func,
T
Tzachi Perelstein 已提交
281 282 283
					u32 where, u32 size, u32 *val)
{
	unsigned long flags;
284
	spin_lock_irqsave(&orion5x_pci_lock, flags);
T
Tzachi Perelstein 已提交
285

286 287 288
	writel(PCI_CONF_BUS(bus) |
		PCI_CONF_DEV(dev) | PCI_CONF_REG(where) |
		PCI_CONF_FUNC(func) | PCI_CONF_ADDR_EN, PCI_CONF_ADDR);
T
Tzachi Perelstein 已提交
289

290
	*val = readl(PCI_CONF_DATA);
T
Tzachi Perelstein 已提交
291 292 293 294 295 296

	if (size == 1)
		*val = (*val >> (8*(where & 0x3))) & 0xff;
	else if (size == 2)
		*val = (*val >> (8*(where & 0x3))) & 0xffff;

297
	spin_unlock_irqrestore(&orion5x_pci_lock, flags);
T
Tzachi Perelstein 已提交
298 299 300 301

	return PCIBIOS_SUCCESSFUL;
}

302
static int orion5x_pci_hw_wr_conf(int bus, int dev, u32 func,
T
Tzachi Perelstein 已提交
303 304 305 306 307
					u32 where, u32 size, u32 val)
{
	unsigned long flags;
	int ret = PCIBIOS_SUCCESSFUL;

308
	spin_lock_irqsave(&orion5x_pci_lock, flags);
T
Tzachi Perelstein 已提交
309

310 311 312
	writel(PCI_CONF_BUS(bus) |
		PCI_CONF_DEV(dev) | PCI_CONF_REG(where) |
		PCI_CONF_FUNC(func) | PCI_CONF_ADDR_EN, PCI_CONF_ADDR);
T
Tzachi Perelstein 已提交
313 314 315 316 317 318 319 320 321 322 323

	if (size == 4) {
		__raw_writel(val, PCI_CONF_DATA);
	} else if (size == 2) {
		__raw_writew(val, PCI_CONF_DATA + (where & 0x3));
	} else if (size == 1) {
		__raw_writeb(val, PCI_CONF_DATA + (where & 0x3));
	} else {
		ret = PCIBIOS_BAD_REGISTER_NUMBER;
	}

324
	spin_unlock_irqrestore(&orion5x_pci_lock, flags);
T
Tzachi Perelstein 已提交
325 326 327 328

	return ret;
}

329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348
static int orion5x_pci_valid_config(int bus, u32 devfn)
{
	if (bus == orion5x_pci_local_bus_nr()) {
		/*
		 * Don't go out for local device
		 */
		if (PCI_SLOT(devfn) == 0 && PCI_FUNC(devfn) != 0)
			return 0;

		/*
		 * When the PCI signals are directly connected to a
		 * Cardbus slot, ignore all but device IDs 0 and 1.
		 */
		if (orion5x_pci_cardbus_mode && PCI_SLOT(devfn) > 1)
			return 0;
	}

	return 1;
}

349
static int orion5x_pci_rd_conf(struct pci_bus *bus, u32 devfn,
T
Tzachi Perelstein 已提交
350 351
				int where, int size, u32 *val)
{
352
	if (!orion5x_pci_valid_config(bus->number, devfn)) {
T
Tzachi Perelstein 已提交
353 354 355 356
		*val = 0xffffffff;
		return PCIBIOS_DEVICE_NOT_FOUND;
	}

357
	return orion5x_pci_hw_rd_conf(bus->number, PCI_SLOT(devfn),
T
Tzachi Perelstein 已提交
358 359 360
					PCI_FUNC(devfn), where, size, val);
}

361
static int orion5x_pci_wr_conf(struct pci_bus *bus, u32 devfn,
T
Tzachi Perelstein 已提交
362 363
				int where, int size, u32 val)
{
364
	if (!orion5x_pci_valid_config(bus->number, devfn))
T
Tzachi Perelstein 已提交
365 366
		return PCIBIOS_DEVICE_NOT_FOUND;

367
	return orion5x_pci_hw_wr_conf(bus->number, PCI_SLOT(devfn),
T
Tzachi Perelstein 已提交
368 369 370
					PCI_FUNC(devfn), where, size, val);
}

L
Lennert Buytenhek 已提交
371
static struct pci_ops pci_ops = {
372 373
	.read = orion5x_pci_rd_conf,
	.write = orion5x_pci_wr_conf,
T
Tzachi Perelstein 已提交
374 375
};

376
static void __init orion5x_pci_set_bus_nr(int nr)
T
Tzachi Perelstein 已提交
377
{
378
	u32 p2p = readl(PCI_P2P_CONF);
T
Tzachi Perelstein 已提交
379

380
	if (readl(PCI_MODE) & PCI_MODE_PCIX) {
T
Tzachi Perelstein 已提交
381 382 383 384 385 386
		/*
		 * PCI-X mode
		 */
		u32 pcix_status, bus, dev;
		bus = (p2p & PCI_P2P_BUS_MASK) >> PCI_P2P_BUS_OFFS;
		dev = (p2p & PCI_P2P_DEV_MASK) >> PCI_P2P_DEV_OFFS;
387
		orion5x_pci_hw_rd_conf(bus, dev, 0, PCIX_STAT, 4, &pcix_status);
T
Tzachi Perelstein 已提交
388 389
		pcix_status &= ~PCIX_STAT_BUS_MASK;
		pcix_status |= (nr << PCIX_STAT_BUS_OFFS);
390
		orion5x_pci_hw_wr_conf(bus, dev, 0, PCIX_STAT, 4, pcix_status);
T
Tzachi Perelstein 已提交
391 392 393 394 395 396
	} else {
		/*
		 * PCI Conventional mode
		 */
		p2p &= ~PCI_P2P_BUS_MASK;
		p2p |= (nr << PCI_P2P_BUS_OFFS);
397
		writel(p2p, PCI_P2P_CONF);
T
Tzachi Perelstein 已提交
398 399 400
	}
}

401
static void __init orion5x_pci_master_slave_enable(void)
T
Tzachi Perelstein 已提交
402
{
403
	int bus_nr, func, reg;
404
	u32 val;
T
Tzachi Perelstein 已提交
405

406
	bus_nr = orion5x_pci_local_bus_nr();
T
Tzachi Perelstein 已提交
407 408
	func = PCI_CONF_FUNC_STAT_CMD;
	reg = PCI_CONF_REG_STAT_CMD;
409
	orion5x_pci_hw_rd_conf(bus_nr, 0, func, reg, 4, &val);
T
Tzachi Perelstein 已提交
410
	val |= (PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
411
	orion5x_pci_hw_wr_conf(bus_nr, 0, func, reg, 4, val | 0x7);
T
Tzachi Perelstein 已提交
412 413
}

414
static void __init orion5x_setup_pci_wins(struct mbus_dram_target_info *dram)
415 416
{
	u32 win_enable;
417
	int bus;
418 419 420 421 422 423
	int i;

	/*
	 * First, disable windows.
	 */
	win_enable = 0xffffffff;
424
	writel(win_enable, PCI_BAR_ENABLE);
425 426 427 428

	/*
	 * Setup windows for DDR banks.
	 */
429
	bus = orion5x_pci_local_bus_nr();
430 431 432 433 434 435 436 437 438 439 440

	for (i = 0; i < dram->num_cs; i++) {
		struct mbus_dram_window *cs = dram->cs + i;
		u32 func = PCI_CONF_FUNC_BAR_CS(cs->cs_index);
		u32 reg;
		u32 val;

		/*
		 * Write DRAM bank base address register.
		 */
		reg = PCI_CONF_REG_BAR_LO_CS(cs->cs_index);
441
		orion5x_pci_hw_rd_conf(bus, 0, func, reg, 4, &val);
442
		val = (cs->base & 0xfffff000) | (val & 0xfff);
443
		orion5x_pci_hw_wr_conf(bus, 0, func, reg, 4, val);
444 445 446 447 448

		/*
		 * Write DRAM bank size register.
		 */
		reg = PCI_CONF_REG_BAR_HI_CS(cs->cs_index);
449
		orion5x_pci_hw_wr_conf(bus, 0, func, reg, 4, 0);
450 451 452 453
		writel((cs->size - 1) & 0xfffff000,
			PCI_BAR_SIZE_DDR_CS(cs->cs_index));
		writel(cs->base & 0xfffff000,
			PCI_BAR_REMAP_DDR_CS(cs->cs_index));
454 455 456 457 458 459 460 461 462 463

		/*
		 * Enable decode window for this chip select.
		 */
		win_enable &= ~(1 << cs->cs_index);
	}

	/*
	 * Re-enable decode windows.
	 */
464
	writel(win_enable, PCI_BAR_ENABLE);
465 466

	/*
467
	 * Disable automatic update of address remapping when writing to BARs.
468
	 */
469
	orion5x_setbits(PCI_ADDR_DECODE_CTRL, 1);
470 471
}

472
static int __init pci_setup(struct pci_sys_data *sys)
T
Tzachi Perelstein 已提交
473 474 475
{
	struct resource *res;

476 477 478
	/*
	 * Point PCI unit MBUS decode windows to DRAM space.
	 */
479
	orion5x_setup_pci_wins(&orion_mbus_dram_info);
480

T
Tzachi Perelstein 已提交
481 482 483
	/*
	 * Master + Slave enable
	 */
484
	orion5x_pci_master_slave_enable();
T
Tzachi Perelstein 已提交
485 486 487 488

	/*
	 * Force ordering
	 */
489
	orion5x_setbits(PCI_CMD, PCI_CMD_HOST_REORDER);
T
Tzachi Perelstein 已提交
490 491 492 493 494 495

	/*
	 * Request resources
	 */
	res = kzalloc(sizeof(struct resource) * 2, GFP_KERNEL);
	if (!res)
496
		panic("pci_setup unable to alloc resources");
T
Tzachi Perelstein 已提交
497 498 499 500

	/*
	 * IORESOURCE_IO
	 */
501
	sys->io_offset = 0;
T
Tzachi Perelstein 已提交
502 503
	res[0].name = "PCI I/O Space";
	res[0].flags = IORESOURCE_IO;
504 505
	res[0].start = ORION5X_PCI_IO_BUS_BASE;
	res[0].end = res[0].start + ORION5X_PCI_IO_SIZE - 1;
T
Tzachi Perelstein 已提交
506 507
	if (request_resource(&ioport_resource, &res[0]))
		panic("Request PCI IO resource failed\n");
508
	pci_add_resource_offset(&sys->resources, &res[0], sys->io_offset);
T
Tzachi Perelstein 已提交
509 510 511 512 513 514

	/*
	 * IORESOURCE_MEM
	 */
	res[1].name = "PCI Memory Space";
	res[1].flags = IORESOURCE_MEM;
515 516
	res[1].start = ORION5X_PCI_MEM_PHYS_BASE;
	res[1].end = res[1].start + ORION5X_PCI_MEM_SIZE - 1;
T
Tzachi Perelstein 已提交
517 518
	if (request_resource(&iomem_resource, &res[1]))
		panic("Request PCI Memory resource failed\n");
519
	pci_add_resource_offset(&sys->resources, &res[1], sys->mem_offset);
T
Tzachi Perelstein 已提交
520 521 522 523 524 525

	return 1;
}


/*****************************************************************************
L
Lennert Buytenhek 已提交
526
 * General PCIe + PCI
T
Tzachi Perelstein 已提交
527
 ****************************************************************************/
528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544
static void __devinit rc_pci_fixup(struct pci_dev *dev)
{
	/*
	 * Prevent enumeration of root complex.
	 */
	if (dev->bus->parent == NULL && dev->devfn == 0) {
		int i;

		for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
			dev->resource[i].start = 0;
			dev->resource[i].end   = 0;
			dev->resource[i].flags = 0;
		}
	}
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL, PCI_ANY_ID, rc_pci_fixup);

545 546 547 548 549 550 551
static int orion5x_pci_disabled __initdata;

void __init orion5x_pci_disable(void)
{
	orion5x_pci_disabled = 1;
}

552 553 554 555 556
void __init orion5x_pci_set_cardbus_mode(void)
{
	orion5x_pci_cardbus_mode = 1;
}

557
int __init orion5x_pci_sys_setup(int nr, struct pci_sys_data *sys)
T
Tzachi Perelstein 已提交
558 559 560
{
	int ret = 0;

561 562
	vga_base = ORION5X_PCIE_MEM_PHYS_BASE;

T
Tzachi Perelstein 已提交
563
	if (nr == 0) {
564 565
		orion_pcie_set_local_bus_nr(PCIE_BASE, sys->busnr);
		ret = pcie_setup(sys);
566
	} else if (nr == 1 && !orion5x_pci_disabled) {
567
		orion5x_pci_set_bus_nr(sys->busnr);
568
		ret = pci_setup(sys);
T
Tzachi Perelstein 已提交
569 570 571 572 573
	}

	return ret;
}

574
struct pci_bus __init *orion5x_pci_sys_scan_bus(int nr, struct pci_sys_data *sys)
T
Tzachi Perelstein 已提交
575 576 577 578
{
	struct pci_bus *bus;

	if (nr == 0) {
579 580
		bus = pci_scan_root_bus(NULL, sys->busnr, &pcie_ops, sys,
					&sys->resources);
581
	} else if (nr == 1 && !orion5x_pci_disabled) {
582 583
		bus = pci_scan_root_bus(NULL, sys->busnr, &pci_ops, sys,
					&sys->resources);
T
Tzachi Perelstein 已提交
584 585
	} else {
		bus = NULL;
586
		BUG();
T
Tzachi Perelstein 已提交
587 588 589 590
	}

	return bus;
}
591

592
int __init orion5x_pci_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
593 594 595 596 597 598
{
	int bus = dev->bus->number;

	/*
	 * PCIe endpoint?
	 */
599
	if (orion5x_pci_disabled || bus < orion5x_pci_local_bus_nr())
600 601 602 603
		return IRQ_ORION5X_PCIE0_INT;

	return -1;
}