tegra114.dtsi 20.2 KB
Newer Older
1
#include <dt-bindings/clock/tegra114-car.h>
2
#include <dt-bindings/gpio/tegra-gpio.h>
3
#include <dt-bindings/pinctrl/pinctrl-tegra.h>
4
#include <dt-bindings/interrupt-controller/arm-gic.h>
5

6
#include "skeleton.dtsi"
7 8 9 10 11

/ {
	compatible = "nvidia,tegra114";
	interrupt-parent = <&gic>;

12 13 14 15 16 17 18
	aliases {
		serial0 = &uarta;
		serial1 = &uartb;
		serial2 = &uartc;
		serial3 = &uartd;
	};

19 20 21 22 23 24 25 26 27 28 29 30 31 32
	host1x@50000000 {
		compatible = "nvidia,tegra114-host1x", "simple-bus";
		reg = <0x50000000 0x00028000>;
		interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */
			     <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */
		clocks = <&tegra_car TEGRA114_CLK_HOST1X>;
		resets = <&tegra_car 28>;
		reset-names = "host1x";

		#address-cells = <1>;
		#size-cells = <1>;

		ranges = <0x54000000 0x54000000 0x01000000>;

33 34 35 36 37 38 39 40 41
		gr2d@54140000 {
			compatible = "nvidia,tegra114-gr2d", "nvidia,tegra20-gr2d";
			reg = <0x54140000 0x00040000>;
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&tegra_car TEGRA114_CLK_GR2D>;
			resets = <&tegra_car 21>;
			reset-names = "2d";
		};

42 43 44 45 46 47 48 49
		gr3d@54180000 {
			compatible = "nvidia,tegra114-gr3d", "nvidia,tegra20-gr3d";
			reg = <0x54180000 0x00040000>;
			clocks = <&tegra_car TEGRA114_CLK_GR3D>;
			resets = <&tegra_car 24>;
			reset-names = "3d";
		};

50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
		dc@54200000 {
			compatible = "nvidia,tegra114-dc", "nvidia,tegra20-dc";
			reg = <0x54200000 0x00040000>;
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&tegra_car TEGRA114_CLK_DISP1>,
				 <&tegra_car TEGRA114_CLK_PLL_P>;
			clock-names = "dc", "parent";
			resets = <&tegra_car 27>;
			reset-names = "dc";

			rgb {
				status = "disabled";
			};
		};

		dc@54240000 {
			compatible = "nvidia,tegra114-dc", "nvidia,tegra20-dc";
			reg = <0x54240000 0x00040000>;
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&tegra_car TEGRA114_CLK_DISP2>,
				 <&tegra_car TEGRA114_CLK_PLL_P>;
			clock-names = "dc", "parent";
			resets = <&tegra_car 26>;
			reset-names = "dc";

			rgb {
				status = "disabled";
			};
		};

		hdmi@54280000 {
			compatible = "nvidia,tegra114-hdmi";
			reg = <0x54280000 0x00040000>;
			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&tegra_car TEGRA114_CLK_HDMI>,
				 <&tegra_car TEGRA114_CLK_PLL_D2_OUT0>;
			clock-names = "hdmi", "parent";
			resets = <&tegra_car 51>;
			reset-names = "hdmi";
			status = "disabled";
		};
91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122

		dsi@54300000 {
			compatible = "nvidia,tegra114-dsi";
			reg = <0x54300000 0x00040000>;
			clocks = <&tegra_car TEGRA114_CLK_DSIA>,
				 <&tegra_car TEGRA114_CLK_DSIALP>,
				 <&tegra_car TEGRA114_CLK_PLL_D_OUT0>;
			clock-names = "dsi", "lp", "parent";
			resets = <&tegra_car 48>;
			reset-names = "dsi";
			nvidia,mipi-calibrate = <&mipi 0x060>; /* DSIA & DSIB pads */
			status = "disabled";

			#address-cells = <1>;
			#size-cells = <0>;
		};

		dsi@54400000 {
			compatible = "nvidia,tegra114-dsi";
			reg = <0x54400000 0x00040000>;
			clocks = <&tegra_car TEGRA114_CLK_DSIB>,
				 <&tegra_car TEGRA114_CLK_DSIBLP>,
				 <&tegra_car TEGRA114_CLK_PLL_D2_OUT0>;
			clock-names = "dsi", "lp", "parent";
			resets = <&tegra_car 82>;
			reset-names = "dsi";
			nvidia,mipi-calibrate = <&mipi 0x180>; /* DSIC & DSID pads */
			status = "disabled";

			#address-cells = <1>;
			#size-cells = <0>;
		};
123 124
	};

125
	gic: interrupt-controller@50041000 {
126 127 128 129 130 131 132
		compatible = "arm,cortex-a15-gic";
		#interrupt-cells = <3>;
		interrupt-controller;
		reg = <0x50041000 0x1000>,
		      <0x50042000 0x1000>,
		      <0x50044000 0x2000>,
		      <0x50046000 0x2000>;
133 134
		interrupts = <GIC_PPI 9
			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
135 136 137 138 139
	};

	timer@60005000 {
		compatible = "nvidia,tegra114-timer", "nvidia,tegra20-timer";
		reg = <0x60005000 0x400>;
140 141 142 143 144 145
		interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
146
		clocks = <&tegra_car TEGRA114_CLK_TIMER>;
147 148
	};

149
	tegra_car: clock@60006000 {
150
		compatible = "nvidia,tegra114-car";
151 152
		reg = <0x60006000 0x1000>;
		#clock-cells = <1>;
153
		#reset-cells = <1>;
154 155
	};

156
	apbdma: dma@6000a000 {
157 158
		compatible = "nvidia,tegra114-apbdma";
		reg = <0x6000a000 0x1400>;
159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190
		interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
191
		clocks = <&tegra_car TEGRA114_CLK_APBDMA>;
192 193
		resets = <&tegra_car 34>;
		reset-names = "dma";
194
		#dma-cells = <1>;
195 196
	};

197
	ahb: ahb@6000c004 {
198 199 200 201
		compatible = "nvidia,tegra114-ahb", "nvidia,tegra30-ahb";
		reg = <0x6000c004 0x14c>;
	};

202
	gpio: gpio@6000d000 {
203 204
		compatible = "nvidia,tegra114-gpio", "nvidia,tegra30-gpio";
		reg = <0x6000d000 0x1000>;
205 206 207 208 209 210 211 212
		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
213 214 215 216 217 218
		#gpio-cells = <2>;
		gpio-controller;
		#interrupt-cells = <2>;
		interrupt-controller;
	};

219
	pinmux: pinmux@70000868 {
220 221 222 223 224
		compatible = "nvidia,tegra114-pinmux";
		reg = <0x70000868 0x148		/* Pad control registers */
		       0x70003000 0x40c>;	/* Mux registers */
	};

225 226 227 228 229 230 231 232 233
	/*
	 * There are two serial driver i.e. 8250 based simple serial
	 * driver and APB DMA based serial driver for higher baudrate
	 * and performace. To enable the 8250 based driver, the compatible
	 * is "nvidia,tegra114-uart", "nvidia,tegra20-uart" and to enable
	 * the APB DMA based serial driver, the comptible is
	 * "nvidia,tegra114-hsuart", "nvidia,tegra30-hsuart".
	 */
	uarta: serial@70006000 {
234 235 236
		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
		reg = <0x70006000 0x40>;
		reg-shift = <2>;
237
		interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
238
		clocks = <&tegra_car TEGRA114_CLK_UARTA>;
239 240
		resets = <&tegra_car 6>;
		reset-names = "serial";
241 242
		dmas = <&apbdma 8>, <&apbdma 8>;
		dma-names = "rx", "tx";
243
		status = "disabled";
244 245
	};

246
	uartb: serial@70006040 {
247 248 249
		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
		reg = <0x70006040 0x40>;
		reg-shift = <2>;
250
		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
251
		clocks = <&tegra_car TEGRA114_CLK_UARTB>;
252 253
		resets = <&tegra_car 7>;
		reset-names = "serial";
254 255
		dmas = <&apbdma 9>, <&apbdma 9>;
		dma-names = "rx", "tx";
256
		status = "disabled";
257 258
	};

259
	uartc: serial@70006200 {
260 261 262
		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
		reg = <0x70006200 0x100>;
		reg-shift = <2>;
263
		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
264
		clocks = <&tegra_car TEGRA114_CLK_UARTC>;
265 266
		resets = <&tegra_car 55>;
		reset-names = "serial";
267 268
		dmas = <&apbdma 10>, <&apbdma 10>;
		dma-names = "rx", "tx";
269
		status = "disabled";
270 271
	};

272
	uartd: serial@70006300 {
273 274 275
		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
		reg = <0x70006300 0x100>;
		reg-shift = <2>;
276
		interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
277
		clocks = <&tegra_car TEGRA114_CLK_UARTD>;
278 279
		resets = <&tegra_car 65>;
		reset-names = "serial";
280 281
		dmas = <&apbdma 19>, <&apbdma 19>;
		dma-names = "rx", "tx";
282
		status = "disabled";
283 284
	};

285
	pwm: pwm@7000a000 {
286 287 288
		compatible = "nvidia,tegra114-pwm", "nvidia,tegra20-pwm";
		reg = <0x7000a000 0x100>;
		#pwm-cells = <2>;
289
		clocks = <&tegra_car TEGRA114_CLK_PWM>;
290 291
		resets = <&tegra_car 17>;
		reset-names = "pwm";
292 293 294
		status = "disabled";
	};

295 296 297
	i2c@7000c000 {
		compatible = "nvidia,tegra114-i2c";
		reg = <0x7000c000 0x100>;
298
		interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
299 300
		#address-cells = <1>;
		#size-cells = <0>;
301
		clocks = <&tegra_car TEGRA114_CLK_I2C1>;
302
		clock-names = "div-clk";
303 304
		resets = <&tegra_car 12>;
		reset-names = "i2c";
305 306
		dmas = <&apbdma 21>, <&apbdma 21>;
		dma-names = "rx", "tx";
307 308 309 310 311 312
		status = "disabled";
	};

	i2c@7000c400 {
		compatible = "nvidia,tegra114-i2c";
		reg = <0x7000c400 0x100>;
313
		interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
314 315
		#address-cells = <1>;
		#size-cells = <0>;
316
		clocks = <&tegra_car TEGRA114_CLK_I2C2>;
317
		clock-names = "div-clk";
318 319
		resets = <&tegra_car 54>;
		reset-names = "i2c";
320 321
		dmas = <&apbdma 22>, <&apbdma 22>;
		dma-names = "rx", "tx";
322 323 324 325 326 327
		status = "disabled";
	};

	i2c@7000c500 {
		compatible = "nvidia,tegra114-i2c";
		reg = <0x7000c500 0x100>;
328
		interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
329 330
		#address-cells = <1>;
		#size-cells = <0>;
331
		clocks = <&tegra_car TEGRA114_CLK_I2C3>;
332
		clock-names = "div-clk";
333 334
		resets = <&tegra_car 67>;
		reset-names = "i2c";
335 336
		dmas = <&apbdma 23>, <&apbdma 23>;
		dma-names = "rx", "tx";
337 338 339 340 341 342
		status = "disabled";
	};

	i2c@7000c700 {
		compatible = "nvidia,tegra114-i2c";
		reg = <0x7000c700 0x100>;
343
		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
344 345
		#address-cells = <1>;
		#size-cells = <0>;
346
		clocks = <&tegra_car TEGRA114_CLK_I2C4>;
347
		clock-names = "div-clk";
348 349
		resets = <&tegra_car 103>;
		reset-names = "i2c";
350 351
		dmas = <&apbdma 26>, <&apbdma 26>;
		dma-names = "rx", "tx";
352 353 354 355 356 357
		status = "disabled";
	};

	i2c@7000d000 {
		compatible = "nvidia,tegra114-i2c";
		reg = <0x7000d000 0x100>;
358
		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
359 360
		#address-cells = <1>;
		#size-cells = <0>;
361
		clocks = <&tegra_car TEGRA114_CLK_I2C5>;
362
		clock-names = "div-clk";
363 364
		resets = <&tegra_car 47>;
		reset-names = "i2c";
365 366
		dmas = <&apbdma 24>, <&apbdma 24>;
		dma-names = "rx", "tx";
367 368 369
		status = "disabled";
	};

370 371 372
	spi@7000d400 {
		compatible = "nvidia,tegra114-spi";
		reg = <0x7000d400 0x200>;
373
		interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
374 375
		#address-cells = <1>;
		#size-cells = <0>;
376
		clocks = <&tegra_car TEGRA114_CLK_SBC1>;
377
		clock-names = "spi";
378 379
		resets = <&tegra_car 41>;
		reset-names = "spi";
380 381
		dmas = <&apbdma 15>, <&apbdma 15>;
		dma-names = "rx", "tx";
382 383 384 385 386 387
		status = "disabled";
	};

	spi@7000d600 {
		compatible = "nvidia,tegra114-spi";
		reg = <0x7000d600 0x200>;
388
		interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
389 390
		#address-cells = <1>;
		#size-cells = <0>;
391
		clocks = <&tegra_car TEGRA114_CLK_SBC2>;
392
		clock-names = "spi";
393 394
		resets = <&tegra_car 44>;
		reset-names = "spi";
395 396
		dmas = <&apbdma 16>, <&apbdma 16>;
		dma-names = "rx", "tx";
397 398 399 400 401 402
		status = "disabled";
	};

	spi@7000d800 {
		compatible = "nvidia,tegra114-spi";
		reg = <0x7000d800 0x200>;
403
		interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
404 405
		#address-cells = <1>;
		#size-cells = <0>;
406
		clocks = <&tegra_car TEGRA114_CLK_SBC3>;
407
		clock-names = "spi";
408 409
		resets = <&tegra_car 46>;
		reset-names = "spi";
410 411
		dmas = <&apbdma 17>, <&apbdma 17>;
		dma-names = "rx", "tx";
412 413 414 415 416 417
		status = "disabled";
	};

	spi@7000da00 {
		compatible = "nvidia,tegra114-spi";
		reg = <0x7000da00 0x200>;
418
		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
419 420
		#address-cells = <1>;
		#size-cells = <0>;
421
		clocks = <&tegra_car TEGRA114_CLK_SBC4>;
422
		clock-names = "spi";
423 424
		resets = <&tegra_car 68>;
		reset-names = "spi";
425 426
		dmas = <&apbdma 18>, <&apbdma 18>;
		dma-names = "rx", "tx";
427 428 429 430 431 432
		status = "disabled";
	};

	spi@7000dc00 {
		compatible = "nvidia,tegra114-spi";
		reg = <0x7000dc00 0x200>;
433
		interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
434 435
		#address-cells = <1>;
		#size-cells = <0>;
436
		clocks = <&tegra_car TEGRA114_CLK_SBC5>;
437
		clock-names = "spi";
438 439
		resets = <&tegra_car 104>;
		reset-names = "spi";
440 441
		dmas = <&apbdma 27>, <&apbdma 27>;
		dma-names = "rx", "tx";
442 443 444 445 446 447
		status = "disabled";
	};

	spi@7000de00 {
		compatible = "nvidia,tegra114-spi";
		reg = <0x7000de00 0x200>;
448
		interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
449 450
		#address-cells = <1>;
		#size-cells = <0>;
451
		clocks = <&tegra_car TEGRA114_CLK_SBC6>;
452
		clock-names = "spi";
453 454
		resets = <&tegra_car 105>;
		reset-names = "spi";
455 456
		dmas = <&apbdma 28>, <&apbdma 28>;
		dma-names = "rx", "tx";
457 458 459
		status = "disabled";
	};

460
	rtc@7000e000 {
461 462
		compatible = "nvidia,tegra114-rtc", "nvidia,tegra20-rtc";
		reg = <0x7000e000 0x100>;
463
		interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
464
		clocks = <&tegra_car TEGRA114_CLK_RTC>;
465 466
	};

467
	kbc@7000e200 {
468 469
		compatible = "nvidia,tegra114-kbc";
		reg = <0x7000e200 0x100>;
470
		interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
471
		clocks = <&tegra_car TEGRA114_CLK_KBC>;
472 473
		resets = <&tegra_car 36>;
		reset-names = "kbc";
474 475 476
		status = "disabled";
	};

477
	pmc@7000e400 {
478
		compatible = "nvidia,tegra114-pmc";
479
		reg = <0x7000e400 0x400>;
480
		clocks = <&tegra_car TEGRA114_CLK_PCLK>, <&clk32k_in>;
481
		clock-names = "pclk", "clk32k_in";
482 483
	};

484
	iommu@70019010 {
485
		compatible = "nvidia,tegra114-smmu", "nvidia,tegra30-smmu";
486 487 488
		reg = <0x70019010 0x02c
		       0x700191f0 0x010
		       0x70019228 0x074>;
489 490 491 492 493 494
		nvidia,#asids = <4>;
		dma-window = <0 0x40000000>;
		nvidia,swgroups = <0x18659fe>;
		nvidia,ahb = <&ahb>;
	};

495
	ahub@70080000 {
496 497 498 499 500 501
		compatible = "nvidia,tegra114-ahub";
		reg = <0x70080000 0x200>,
		      <0x70080200 0x100>,
		      <0x70081000 0x200>;
		interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
		clocks = <&tegra_car TEGRA114_CLK_D_AUDIO>,
502 503
			 <&tegra_car TEGRA114_CLK_APBIF>;
		clock-names = "d_audio", "apbif";
504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519
		resets = <&tegra_car 106>, /* d_audio */
			 <&tegra_car 107>, /* apbif */
			 <&tegra_car 30>,  /* i2s0 */
			 <&tegra_car 11>,  /* i2s1 */
			 <&tegra_car 18>,  /* i2s2 */
			 <&tegra_car 101>, /* i2s3 */
			 <&tegra_car 102>, /* i2s4 */
			 <&tegra_car 108>, /* dam0 */
			 <&tegra_car 109>, /* dam1 */
			 <&tegra_car 110>, /* dam2 */
			 <&tegra_car 10>,  /* spdif */
			 <&tegra_car 153>, /* amx */
			 <&tegra_car 154>; /* adx */
		reset-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
			      "i2s3", "i2s4", "dam0", "dam1", "dam2",
			      "spdif", "amx", "adx";
520 521 522 523 524 525 526 527 528 529 530 531 532 533
		dmas = <&apbdma 1>, <&apbdma 1>,
		       <&apbdma 2>, <&apbdma 2>,
		       <&apbdma 3>, <&apbdma 3>,
		       <&apbdma 4>, <&apbdma 4>,
		       <&apbdma 6>, <&apbdma 6>,
		       <&apbdma 7>, <&apbdma 7>,
		       <&apbdma 12>, <&apbdma 12>,
		       <&apbdma 13>, <&apbdma 13>,
		       <&apbdma 14>, <&apbdma 14>,
		       <&apbdma 29>, <&apbdma 29>;
		dma-names = "rx0", "tx0", "rx1", "tx1", "rx2", "tx2",
			    "rx3", "tx3", "rx4", "tx4", "rx5", "tx5",
			    "rx6", "tx6", "rx7", "tx7", "rx8", "tx8",
			    "rx9", "tx9";
534 535 536 537 538 539 540 541 542
		ranges;
		#address-cells = <1>;
		#size-cells = <1>;

		tegra_i2s0: i2s@70080300 {
			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
			reg = <0x70080300 0x100>;
			nvidia,ahub-cif-ids = <4 4>;
			clocks = <&tegra_car TEGRA114_CLK_I2S0>;
543 544
			resets = <&tegra_car 30>;
			reset-names = "i2s";
545 546 547 548 549 550 551 552
			status = "disabled";
		};

		tegra_i2s1: i2s@70080400 {
			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
			reg = <0x70080400 0x100>;
			nvidia,ahub-cif-ids = <5 5>;
			clocks = <&tegra_car TEGRA114_CLK_I2S1>;
553 554
			resets = <&tegra_car 11>;
			reset-names = "i2s";
555 556 557 558 559 560 561 562
			status = "disabled";
		};

		tegra_i2s2: i2s@70080500 {
			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
			reg = <0x70080500 0x100>;
			nvidia,ahub-cif-ids = <6 6>;
			clocks = <&tegra_car TEGRA114_CLK_I2S2>;
563 564
			resets = <&tegra_car 18>;
			reset-names = "i2s";
565 566 567 568 569 570 571 572
			status = "disabled";
		};

		tegra_i2s3: i2s@70080600 {
			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
			reg = <0x70080600 0x100>;
			nvidia,ahub-cif-ids = <7 7>;
			clocks = <&tegra_car TEGRA114_CLK_I2S3>;
573 574
			resets = <&tegra_car 101>;
			reset-names = "i2s";
575 576 577 578 579 580 581 582
			status = "disabled";
		};

		tegra_i2s4: i2s@70080700 {
			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
			reg = <0x70080700 0x100>;
			nvidia,ahub-cif-ids = <8 8>;
			clocks = <&tegra_car TEGRA114_CLK_I2S4>;
583 584
			resets = <&tegra_car 102>;
			reset-names = "i2s";
585 586 587 588
			status = "disabled";
		};
	};

589 590 591 592 593 594 595
	mipi: mipi@700e3000 {
		compatible = "nvidia,tegra114-mipi";
		reg = <0x700e3000 0x100>;
		clocks = <&tegra_car TEGRA114_CLK_MIPI_CAL>;
		#nvidia,mipi-calibrate-cells = <1>;
	};

596 597 598
	sdhci@78000000 {
		compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
		reg = <0x78000000 0x200>;
599
		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
600
		clocks = <&tegra_car TEGRA114_CLK_SDMMC1>;
601 602
		resets = <&tegra_car 14>;
		reset-names = "sdhci";
603 604 605 606 607 608
		status = "disable";
	};

	sdhci@78000200 {
		compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
		reg = <0x78000200 0x200>;
609
		interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
610
		clocks = <&tegra_car TEGRA114_CLK_SDMMC2>;
611 612
		resets = <&tegra_car 9>;
		reset-names = "sdhci";
613 614 615 616 617 618
		status = "disable";
	};

	sdhci@78000400 {
		compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
		reg = <0x78000400 0x200>;
619
		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
620
		clocks = <&tegra_car TEGRA114_CLK_SDMMC3>;
621 622
		resets = <&tegra_car 69>;
		reset-names = "sdhci";
623 624 625 626 627 628
		status = "disable";
	};

	sdhci@78000600 {
		compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
		reg = <0x78000600 0x200>;
629
		interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
630
		clocks = <&tegra_car TEGRA114_CLK_SDMMC4>;
631 632
		resets = <&tegra_car 15>;
		reset-names = "sdhci";
633 634 635
		status = "disable";
	};

636 637 638 639 640 641
	usb@7d000000 {
		compatible = "nvidia,tegra30-ehci", "usb-ehci";
		reg = <0x7d000000 0x4000>;
		interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
		phy_type = "utmi";
		clocks = <&tegra_car TEGRA114_CLK_USBD>;
642 643
		resets = <&tegra_car 22>;
		reset-names = "usb";
644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674
		nvidia,phy = <&phy1>;
		status = "disabled";
	};

	phy1: usb-phy@7d000000 {
		compatible = "nvidia,tegra30-usb-phy";
		reg = <0x7d000000 0x4000 0x7d000000 0x4000>;
		phy_type = "utmi";
		clocks = <&tegra_car TEGRA114_CLK_USBD>,
			 <&tegra_car TEGRA114_CLK_PLL_U>,
			 <&tegra_car TEGRA114_CLK_USBD>;
		clock-names = "reg", "pll_u", "utmi-pads";
		nvidia,hssync-start-delay = <0>;
		nvidia,idle-wait-delay = <17>;
		nvidia,elastic-limit = <16>;
		nvidia,term-range-adj = <6>;
		nvidia,xcvr-setup = <9>;
		nvidia,xcvr-lsfslew = <0>;
		nvidia,xcvr-lsrslew = <3>;
		nvidia,hssquelch-level = <2>;
		nvidia,hsdiscon-level = <5>;
		nvidia,xcvr-hsslew = <12>;
		status = "disabled";
	};

	usb@7d008000 {
		compatible = "nvidia,tegra30-ehci", "usb-ehci";
		reg = <0x7d008000 0x4000>;
		interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
		phy_type = "utmi";
		clocks = <&tegra_car TEGRA114_CLK_USB3>;
675 676
		resets = <&tegra_car 59>;
		reset-names = "usb";
677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701
		nvidia,phy = <&phy3>;
		status = "disabled";
	};

	phy3: usb-phy@7d008000 {
		compatible = "nvidia,tegra30-usb-phy";
		reg = <0x7d008000 0x4000 0x7d000000 0x4000>;
		phy_type = "utmi";
		clocks = <&tegra_car TEGRA114_CLK_USB3>,
			 <&tegra_car TEGRA114_CLK_PLL_U>,
			 <&tegra_car TEGRA114_CLK_USBD>;
		clock-names = "reg", "pll_u", "utmi-pads";
		nvidia,hssync-start-delay = <0>;
		nvidia,idle-wait-delay = <17>;
		nvidia,elastic-limit = <16>;
		nvidia,term-range-adj = <6>;
		nvidia,xcvr-setup = <9>;
		nvidia,xcvr-lsfslew = <0>;
		nvidia,xcvr-lsrslew = <3>;
		nvidia,hssquelch-level = <2>;
		nvidia,hsdiscon-level = <5>;
		nvidia,xcvr-hsslew = <12>;
		status = "disabled";
	};

702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu@0 {
			device_type = "cpu";
			compatible = "arm,cortex-a15";
			reg = <0>;
		};

		cpu@1 {
			device_type = "cpu";
			compatible = "arm,cortex-a15";
			reg = <1>;
		};

		cpu@2 {
			device_type = "cpu";
			compatible = "arm,cortex-a15";
			reg = <2>;
		};

		cpu@3 {
			device_type = "cpu";
			compatible = "arm,cortex-a15";
			reg = <3>;
		};
	};

	timer {
		compatible = "arm,armv7-timer";
733 734 735 736 737 738 739 740 741
		interrupts =
			<GIC_PPI 13
				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			<GIC_PPI 14
				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			<GIC_PPI 11
				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			<GIC_PPI 10
				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
742 743
	};
};