csum_partial.S 19.1 KB
Newer Older
A
Atsushi Nemoto 已提交
1 2 3 4 5 6 7 8 9
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
 * Quick'n'dirty IP checksum ...
 *
 * Copyright (C) 1998, 1999 Ralf Baechle
 * Copyright (C) 1999 Silicon Graphics, Inc.
10
 * Copyright (C) 2007  Maciej W. Rozycki
11
 * Copyright (C) 2014 Imagination Technologies Ltd.
A
Atsushi Nemoto 已提交
12
 */
13
#include <linux/errno.h>
A
Atsushi Nemoto 已提交
14
#include <asm/asm.h>
15
#include <asm/asm-offsets.h>
A
Atsushi Nemoto 已提交
16 17 18
#include <asm/regdef.h>

#ifdef CONFIG_64BIT
19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35
/*
 * As we are sharing code base with the mips32 tree (which use the o32 ABI
 * register definitions). We need to redefine the register definitions from
 * the n64 ABI register naming to the o32 ABI register naming.
 */
#undef t0
#undef t1
#undef t2
#undef t3
#define t0	$8
#define t1	$9
#define t2	$10
#define t3	$11
#define t4	$12
#define t5	$13
#define t6	$14
#define t7	$15
36 37

#define USE_DOUBLE
A
Atsushi Nemoto 已提交
38 39
#endif

40 41 42
#ifdef USE_DOUBLE

#define LOAD   ld
43
#define LOAD32 lwu
44 45 46 47 48 49
#define ADD    daddu
#define NBYTES 8

#else

#define LOAD   lw
50
#define LOAD32 lw
51 52 53 54 55 56 57
#define ADD    addu
#define NBYTES 4

#endif /* USE_DOUBLE */

#define UNIT(unit)  ((unit)*NBYTES)

A
Atsushi Nemoto 已提交
58
#define ADDC(sum,reg)						\
59 60
	.set	push;						\
	.set	noat;						\
61
	ADD	sum, reg;					\
A
Atsushi Nemoto 已提交
62
	sltu	v1, sum, reg;					\
63
	ADD	sum, v1;					\
64
	.set	pop
A
Atsushi Nemoto 已提交
65

66
#define ADDC32(sum,reg)						\
67 68
	.set	push;						\
	.set	noat;						\
69 70 71
	addu	sum, reg;					\
	sltu	v1, sum, reg;					\
	addu	sum, v1;					\
72
	.set	pop
73

74 75 76
#define CSUM_BIGCHUNK1(src, offset, sum, _t0, _t1, _t2, _t3)	\
	LOAD	_t0, (offset + UNIT(0))(src);			\
	LOAD	_t1, (offset + UNIT(1))(src);			\
R
Ralf Baechle 已提交
77 78
	LOAD	_t2, (offset + UNIT(2))(src);			\
	LOAD	_t3, (offset + UNIT(3))(src);			\
A
Atsushi Nemoto 已提交
79 80 81
	ADDC(sum, _t0);						\
	ADDC(sum, _t1);						\
	ADDC(sum, _t2);						\
82 83 84 85 86 87 88 89 90 91
	ADDC(sum, _t3)

#ifdef USE_DOUBLE
#define CSUM_BIGCHUNK(src, offset, sum, _t0, _t1, _t2, _t3)	\
	CSUM_BIGCHUNK1(src, offset, sum, _t0, _t1, _t2, _t3)
#else
#define CSUM_BIGCHUNK(src, offset, sum, _t0, _t1, _t2, _t3)	\
	CSUM_BIGCHUNK1(src, offset, sum, _t0, _t1, _t2, _t3);	\
	CSUM_BIGCHUNK1(src, offset + 0x10, sum, _t0, _t1, _t2, _t3)
#endif
A
Atsushi Nemoto 已提交
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106

/*
 * a0: source address
 * a1: length of the area to checksum
 * a2: partial checksum
 */

#define src a0
#define sum v0

	.text
	.set	noreorder
	.align	5
LEAF(csum_partial)
	move	sum, zero
107
	move	t7, zero
A
Atsushi Nemoto 已提交
108 109

	sltiu	t8, a1, 0x8
110
	bnez	t8, .Lsmall_csumcpy		/* < 8 bytes to copy */
111
	 move	t2, a1
A
Atsushi Nemoto 已提交
112

113
	andi	t7, src, 0x1			/* odd buffer? */
A
Atsushi Nemoto 已提交
114

115 116
.Lhword_align:
	beqz	t7, .Lword_align
A
Atsushi Nemoto 已提交
117 118
	 andi	t8, src, 0x2

119
	lbu	t0, (src)
A
Atsushi Nemoto 已提交
120 121
	LONG_SUBU	a1, a1, 0x1
#ifdef __MIPSEL__
122
	sll	t0, t0, 8
A
Atsushi Nemoto 已提交
123
#endif
124
	ADDC(sum, t0)
A
Atsushi Nemoto 已提交
125 126 127
	PTR_ADDU	src, src, 0x1
	andi	t8, src, 0x2

128 129
.Lword_align:
	beqz	t8, .Ldword_align
A
Atsushi Nemoto 已提交
130 131
	 sltiu	t8, a1, 56

132
	lhu	t0, (src)
A
Atsushi Nemoto 已提交
133
	LONG_SUBU	a1, a1, 0x2
134
	ADDC(sum, t0)
A
Atsushi Nemoto 已提交
135 136 137
	sltiu	t8, a1, 56
	PTR_ADDU	src, src, 0x2

138 139
.Ldword_align:
	bnez	t8, .Ldo_end_words
A
Atsushi Nemoto 已提交
140 141 142
	 move	t8, a1

	andi	t8, src, 0x4
143
	beqz	t8, .Lqword_align
A
Atsushi Nemoto 已提交
144 145
	 andi	t8, src, 0x8

146
	LOAD32	t0, 0x00(src)
A
Atsushi Nemoto 已提交
147
	LONG_SUBU	a1, a1, 0x4
148
	ADDC(sum, t0)
A
Atsushi Nemoto 已提交
149 150 151
	PTR_ADDU	src, src, 0x4
	andi	t8, src, 0x8

152 153
.Lqword_align:
	beqz	t8, .Loword_align
A
Atsushi Nemoto 已提交
154 155
	 andi	t8, src, 0x10

156 157 158 159 160
#ifdef USE_DOUBLE
	ld	t0, 0x00(src)
	LONG_SUBU	a1, a1, 0x8
	ADDC(sum, t0)
#else
161 162
	lw	t0, 0x00(src)
	lw	t1, 0x04(src)
A
Atsushi Nemoto 已提交
163
	LONG_SUBU	a1, a1, 0x8
164 165
	ADDC(sum, t0)
	ADDC(sum, t1)
166
#endif
A
Atsushi Nemoto 已提交
167 168 169
	PTR_ADDU	src, src, 0x8
	andi	t8, src, 0x10

170 171
.Loword_align:
	beqz	t8, .Lbegin_movement
A
Atsushi Nemoto 已提交
172 173
	 LONG_SRL	t8, a1, 0x7

174 175 176
#ifdef USE_DOUBLE
	ld	t0, 0x00(src)
	ld	t1, 0x08(src)
177 178
	ADDC(sum, t0)
	ADDC(sum, t1)
179 180 181
#else
	CSUM_BIGCHUNK1(src, 0x00, sum, t0, t1, t3, t4)
#endif
A
Atsushi Nemoto 已提交
182 183 184 185
	LONG_SUBU	a1, a1, 0x10
	PTR_ADDU	src, src, 0x10
	LONG_SRL	t8, a1, 0x7

186
.Lbegin_movement:
A
Atsushi Nemoto 已提交
187
	beqz	t8, 1f
188
	 andi	t2, a1, 0x40
A
Atsushi Nemoto 已提交
189

190
.Lmove_128bytes:
191 192 193 194
	CSUM_BIGCHUNK(src, 0x00, sum, t0, t1, t3, t4)
	CSUM_BIGCHUNK(src, 0x20, sum, t0, t1, t3, t4)
	CSUM_BIGCHUNK(src, 0x40, sum, t0, t1, t3, t4)
	CSUM_BIGCHUNK(src, 0x60, sum, t0, t1, t3, t4)
A
Atsushi Nemoto 已提交
195
	LONG_SUBU	t8, t8, 0x01
196 197
	.set	reorder				/* DADDI_WAR */
	PTR_ADDU	src, src, 0x80
198
	bnez	t8, .Lmove_128bytes
199
	.set	noreorder
A
Atsushi Nemoto 已提交
200 201

1:
202 203
	beqz	t2, 1f
	 andi	t2, a1, 0x20
A
Atsushi Nemoto 已提交
204

205
.Lmove_64bytes:
206 207
	CSUM_BIGCHUNK(src, 0x00, sum, t0, t1, t3, t4)
	CSUM_BIGCHUNK(src, 0x20, sum, t0, t1, t3, t4)
A
Atsushi Nemoto 已提交
208 209 210
	PTR_ADDU	src, src, 0x40

1:
211
	beqz	t2, .Ldo_end_words
A
Atsushi Nemoto 已提交
212 213
	 andi	t8, a1, 0x1c

214
.Lmove_32bytes:
215
	CSUM_BIGCHUNK(src, 0x00, sum, t0, t1, t3, t4)
A
Atsushi Nemoto 已提交
216 217 218
	andi	t8, a1, 0x1c
	PTR_ADDU	src, src, 0x20

219 220
.Ldo_end_words:
	beqz	t8, .Lsmall_csumcpy
221 222
	 andi	t2, a1, 0x3
	LONG_SRL	t8, t8, 0x2
A
Atsushi Nemoto 已提交
223

224
.Lend_words:
225
	LOAD32	t0, (src)
A
Atsushi Nemoto 已提交
226
	LONG_SUBU	t8, t8, 0x1
227
	ADDC(sum, t0)
228 229
	.set	reorder				/* DADDI_WAR */
	PTR_ADDU	src, src, 0x4
230
	bnez	t8, .Lend_words
231
	.set	noreorder
A
Atsushi Nemoto 已提交
232

233
/* unknown src alignment and < 8 bytes to go  */
234
.Lsmall_csumcpy:
235
	move	a1, t2
A
Atsushi Nemoto 已提交
236

237 238 239
	andi	t0, a1, 4
	beqz	t0, 1f
	 andi	t0, a1, 2
A
Atsushi Nemoto 已提交
240

241 242 243
	/* Still a full word to go  */
	ulw	t1, (src)
	PTR_ADDIU	src, 4
244 245 246
#ifdef USE_DOUBLE
	dsll	t1, t1, 32			/* clear lower 32bit */
#endif
247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268
	ADDC(sum, t1)

1:	move	t1, zero
	beqz	t0, 1f
	 andi	t0, a1, 1

	/* Still a halfword to go  */
	ulhu	t1, (src)
	PTR_ADDIU	src, 2

1:	beqz	t0, 1f
	 sll	t1, t1, 16

	lbu	t2, (src)
	 nop

#ifdef __MIPSEB__
	sll	t2, t2, 8
#endif
	or	t1, t2

1:	ADDC(sum, t1)
A
Atsushi Nemoto 已提交
269

270
	/* fold checksum */
271 272 273 274 275 276 277
#ifdef USE_DOUBLE
	dsll32	v1, sum, 0
	daddu	sum, v1
	sltu	v1, sum, v1
	dsra32	sum, sum, 0
	addu	sum, v1
#endif
278 279

	/* odd buffer alignment? */
280 281 282
#if defined(CONFIG_CPU_MIPSR2) || defined(CONFIG_CPU_LOONGSON3)
	.set	push
	.set	arch=mips32r2
283 284
	wsbh	v1, sum
	movn	sum, v1, t7
285
	.set	pop
286 287 288 289 290 291
#else
	beqz	t7, 1f			/* odd buffer alignment? */
	 lui	v1, 0x00ff
	addu	v1, 0x00ff
	and	t0, sum, v1
	sll	t0, t0, 8
292
	srl	sum, sum, 8
293 294
	and	sum, sum, v1
	or	sum, sum, t0
295
1:
296
#endif
297
	.set	reorder
R
Ralf Baechle 已提交
298
	/* Add the passed partial csum.	 */
299
	ADDC32(sum, a2)
A
Atsushi Nemoto 已提交
300
	jr	ra
301
	.set	noreorder
A
Atsushi Nemoto 已提交
302
	END(csum_partial)
303 304 305 306 307 308


/*
 * checksum and copy routines based on memcpy.S
 *
 *	csum_partial_copy_nocheck(src, dst, len, sum)
309
 *	__csum_partial_copy_kernel(src, dst, len, sum, errp)
310
 *
R
Ralf Baechle 已提交
311
 * See "Spec" in memcpy.S for details.	Unlike __copy_user, all
312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339
 * function in this file use the standard calling convention.
 */

#define src a0
#define dst a1
#define len a2
#define psum a3
#define sum v0
#define odd t8
#define errptr t9

/*
 * The exception handler for loads requires that:
 *  1- AT contain the address of the byte just past the end of the source
 *     of the copy,
 *  2- src_entry <= src < AT, and
 *  3- (dst - src) == (dst_entry - src_entry),
 * The _entry suffix denotes values when __copy_user was called.
 *
 * (1) is set up up by __csum_partial_copy_from_user and maintained by
 *	not writing AT in __csum_partial_copy
 * (2) is met by incrementing src by the number of bytes copied
 * (3) is met by not doing loads between a pair of increments of dst and src
 *
 * The exception handlers for stores stores -EFAULT to errptr and return.
 * These handlers do not need to overwrite any data.
 */

340 341 342
/* Instruction type */
#define LD_INSN 1
#define ST_INSN 2
343 344 345 346
#define LEGACY_MODE 1
#define EVA_MODE    2
#define USEROP   1
#define KERNELOP 2
347 348 349 350 351 352 353 354 355 356 357 358

/*
 * Wrapper to add an entry in the exception table
 * in case the insn causes a memory exception.
 * Arguments:
 * insn    : Load/store instruction
 * type    : Instruction type
 * reg     : Register
 * addr    : Address
 * handler : Exception handler
 */
#define EXC(insn, type, reg, addr, handler)	\
359 360 361 362 363
	.if \mode == LEGACY_MODE;		\
9:		insn reg, addr;			\
		.section __ex_table,"a";	\
		PTR	9b, handler;		\
		.previous;			\
364 365 366 367 368 369 370 371 372 373 374 375 376
	/* This is enabled in EVA mode */	\
	.else;					\
		/* If loading from user or storing to user */	\
		.if ((\from == USEROP) && (type == LD_INSN)) || \
		    ((\to == USEROP) && (type == ST_INSN));	\
9:			__BUILD_EVA_INSN(insn##e, reg, addr);	\
			.section __ex_table,"a";		\
			PTR	9b, handler;			\
			.previous;				\
		.else;						\
			/* EVA without exception */		\
			insn reg, addr;				\
		.endif;						\
377
	.endif
378

379 380
#undef LOAD

381 382
#ifdef USE_DOUBLE

383 384 385 386 387 388 389 390 391
#define LOADK	ld /* No exception */
#define LOAD(reg, addr, handler)	EXC(ld, LD_INSN, reg, addr, handler)
#define LOADBU(reg, addr, handler)	EXC(lbu, LD_INSN, reg, addr, handler)
#define LOADL(reg, addr, handler)	EXC(ldl, LD_INSN, reg, addr, handler)
#define LOADR(reg, addr, handler)	EXC(ldr, LD_INSN, reg, addr, handler)
#define STOREB(reg, addr, handler)	EXC(sb, ST_INSN, reg, addr, handler)
#define STOREL(reg, addr, handler)	EXC(sdl, ST_INSN, reg, addr, handler)
#define STORER(reg, addr, handler)	EXC(sdr, ST_INSN, reg, addr, handler)
#define STORE(reg, addr, handler)	EXC(sd, ST_INSN, reg, addr, handler)
392 393 394 395 396 397 398 399 400 401 402
#define ADD    daddu
#define SUB    dsubu
#define SRL    dsrl
#define SLL    dsll
#define SLLV   dsllv
#define SRLV   dsrlv
#define NBYTES 8
#define LOG_NBYTES 3

#else

403 404 405 406 407 408 409 410 411
#define LOADK	lw /* No exception */
#define LOAD(reg, addr, handler)	EXC(lw, LD_INSN, reg, addr, handler)
#define LOADBU(reg, addr, handler)	EXC(lbu, LD_INSN, reg, addr, handler)
#define LOADL(reg, addr, handler)	EXC(lwl, LD_INSN, reg, addr, handler)
#define LOADR(reg, addr, handler)	EXC(lwr, LD_INSN, reg, addr, handler)
#define STOREB(reg, addr, handler)	EXC(sb, ST_INSN, reg, addr, handler)
#define STOREL(reg, addr, handler)	EXC(swl, ST_INSN, reg, addr, handler)
#define STORER(reg, addr, handler)	EXC(swr, ST_INSN, reg, addr, handler)
#define STORE(reg, addr, handler)	EXC(sw, ST_INSN, reg, addr, handler)
412 413 414 415 416 417 418 419 420 421 422 423 424
#define ADD    addu
#define SUB    subu
#define SRL    srl
#define SLL    sll
#define SLLV   sllv
#define SRLV   srlv
#define NBYTES 4
#define LOG_NBYTES 2

#endif /* USE_DOUBLE */

#ifdef CONFIG_CPU_LITTLE_ENDIAN
#define LDFIRST LOADR
R
Ralf Baechle 已提交
425
#define LDREST	LOADL
426
#define STFIRST STORER
R
Ralf Baechle 已提交
427
#define STREST	STOREL
428 429 430 431
#define SHIFT_DISCARD SLLV
#define SHIFT_DISCARD_REVERT SRLV
#else
#define LDFIRST LOADL
R
Ralf Baechle 已提交
432
#define LDREST	LOADR
433
#define STFIRST STOREL
R
Ralf Baechle 已提交
434
#define STREST	STORER
435 436 437 438 439 440 441 442 443
#define SHIFT_DISCARD SRLV
#define SHIFT_DISCARD_REVERT SLLV
#endif

#define FIRST(unit) ((unit)*NBYTES)
#define REST(unit)  (FIRST(unit)+NBYTES-1)

#define ADDRMASK (NBYTES-1)

444
#ifndef CONFIG_CPU_DADDI_WORKAROUNDS
445
	.set	noat
446 447 448
#else
	.set	at=v1
#endif
449

450 451
	.macro __BUILD_CSUM_PARTIAL_COPY_USER mode, from, to, __nocheck

452
	PTR_ADDU	AT, src, len	/* See (1) above. */
453 454 455
	/* initialize __nocheck if this the first time we execute this
	 * macro
	 */
456 457 458 459 460
#ifdef CONFIG_64BIT
	move	errptr, a4
#else
	lw	errptr, 16(sp)
#endif
461 462 463
	.if \__nocheck == 1
	FEXPORT(csum_partial_copy_nocheck)
	.endif
464 465 466 467 468 469 470 471 472 473 474 475 476 477 478
	move	sum, zero
	move	odd, zero
	/*
	 * Note: dst & src may be unaligned, len may be 0
	 * Temps
	 */
	/*
	 * The "issue break"s below are very approximate.
	 * Issue delays for dcache fills will perturb the schedule, as will
	 * load queue full replay traps, etc.
	 *
	 * If len < NBYTES use byte operations.
	 */
	sltu	t2, len, NBYTES
	and	t1, dst, ADDRMASK
479
	bnez	t2, .Lcopy_bytes_checklen\@
480 481
	 and	t0, src, ADDRMASK
	andi	odd, dst, 0x1			/* odd buffer? */
482
	bnez	t1, .Ldst_unaligned\@
483
	 nop
484
	bnez	t0, .Lsrc_unaligned_dst_aligned\@
485 486 487 488
	/*
	 * use delay slot for fall-through
	 * src and dst are aligned; need to compute rem
	 */
489
.Lboth_aligned\@:
R
Ralf Baechle 已提交
490
	 SRL	t0, len, LOG_NBYTES+3	 # +3 for 8 units/iter
491
	beqz	t0, .Lcleanup_both_aligned\@ # len < 8*NBYTES
492 493 494 495
	 nop
	SUB	len, 8*NBYTES		# subtract here for bgez loop
	.align	4
1:
496 497 498 499 500 501 502 503
	LOAD(t0, UNIT(0)(src), .Ll_exc\@)
	LOAD(t1, UNIT(1)(src), .Ll_exc_copy\@)
	LOAD(t2, UNIT(2)(src), .Ll_exc_copy\@)
	LOAD(t3, UNIT(3)(src), .Ll_exc_copy\@)
	LOAD(t4, UNIT(4)(src), .Ll_exc_copy\@)
	LOAD(t5, UNIT(5)(src), .Ll_exc_copy\@)
	LOAD(t6, UNIT(6)(src), .Ll_exc_copy\@)
	LOAD(t7, UNIT(7)(src), .Ll_exc_copy\@)
504 505
	SUB	len, len, 8*NBYTES
	ADD	src, src, 8*NBYTES
506
	STORE(t0, UNIT(0)(dst),	.Ls_exc\@)
507
	ADDC(sum, t0)
508
	STORE(t1, UNIT(1)(dst),	.Ls_exc\@)
509
	ADDC(sum, t1)
510
	STORE(t2, UNIT(2)(dst),	.Ls_exc\@)
511
	ADDC(sum, t2)
512
	STORE(t3, UNIT(3)(dst),	.Ls_exc\@)
513
	ADDC(sum, t3)
514
	STORE(t4, UNIT(4)(dst),	.Ls_exc\@)
515
	ADDC(sum, t4)
516
	STORE(t5, UNIT(5)(dst),	.Ls_exc\@)
517
	ADDC(sum, t5)
518
	STORE(t6, UNIT(6)(dst),	.Ls_exc\@)
519
	ADDC(sum, t6)
520
	STORE(t7, UNIT(7)(dst),	.Ls_exc\@)
521
	ADDC(sum, t7)
522 523
	.set	reorder				/* DADDI_WAR */
	ADD	dst, dst, 8*NBYTES
524
	bgez	len, 1b
525
	.set	noreorder
526 527 528 529 530
	ADD	len, 8*NBYTES		# revert len (see above)

	/*
	 * len == the number of bytes left to copy < 8*NBYTES
	 */
531
.Lcleanup_both_aligned\@:
532
#define rem t7
533
	beqz	len, .Ldone\@
534
	 sltu	t0, len, 4*NBYTES
535
	bnez	t0, .Lless_than_4units\@
536 537 538 539
	 and	rem, len, (NBYTES-1)	# rem = len % NBYTES
	/*
	 * len >= 4*NBYTES
	 */
540 541 542 543
	LOAD(t0, UNIT(0)(src), .Ll_exc\@)
	LOAD(t1, UNIT(1)(src), .Ll_exc_copy\@)
	LOAD(t2, UNIT(2)(src), .Ll_exc_copy\@)
	LOAD(t3, UNIT(3)(src), .Ll_exc_copy\@)
544 545
	SUB	len, len, 4*NBYTES
	ADD	src, src, 4*NBYTES
546
	STORE(t0, UNIT(0)(dst),	.Ls_exc\@)
547
	ADDC(sum, t0)
548
	STORE(t1, UNIT(1)(dst),	.Ls_exc\@)
549
	ADDC(sum, t1)
550
	STORE(t2, UNIT(2)(dst),	.Ls_exc\@)
551
	ADDC(sum, t2)
552
	STORE(t3, UNIT(3)(dst),	.Ls_exc\@)
553
	ADDC(sum, t3)
554 555
	.set	reorder				/* DADDI_WAR */
	ADD	dst, dst, 4*NBYTES
556
	beqz	len, .Ldone\@
557
	.set	noreorder
558
.Lless_than_4units\@:
559 560 561
	/*
	 * rem = len % NBYTES
	 */
562
	beq	rem, len, .Lcopy_bytes\@
563 564
	 nop
1:
565
	LOAD(t0, 0(src), .Ll_exc\@)
566 567
	ADD	src, src, NBYTES
	SUB	len, len, NBYTES
568
	STORE(t0, 0(dst), .Ls_exc\@)
569
	ADDC(sum, t0)
570 571
	.set	reorder				/* DADDI_WAR */
	ADD	dst, dst, NBYTES
572
	bne	rem, len, 1b
573
	.set	noreorder
574 575 576 577

	/*
	 * src and dst are aligned, need to copy rem bytes (rem < NBYTES)
	 * A loop would do only a byte at a time with possible branch
R
Ralf Baechle 已提交
578
	 * mispredicts.	 Can't do an explicit LOAD dst,mask,or,STORE
579 580 581 582 583 584 585 586
	 * because can't assume read-access to dst.  Instead, use
	 * STREST dst, which doesn't require read access to dst.
	 *
	 * This code should perform better than a simple loop on modern,
	 * wide-issue mips processors because the code has fewer branches and
	 * more instruction-level parallelism.
	 */
#define bits t2
587
	beqz	len, .Ldone\@
588 589 590
	 ADD	t1, dst, len	# t1 is just past last byte of dst
	li	bits, 8*NBYTES
	SLL	rem, len, 3	# rem = number of bits to keep
591
	LOAD(t0, 0(src), .Ll_exc\@)
R
Ralf Baechle 已提交
592
	SUB	bits, bits, rem # bits = number of bits to discard
593
	SHIFT_DISCARD t0, t0, bits
594
	STREST(t0, -1(t1), .Ls_exc\@)
595 596 597
	SHIFT_DISCARD_REVERT t0, t0, bits
	.set reorder
	ADDC(sum, t0)
598
	b	.Ldone\@
599
	.set noreorder
600
.Ldst_unaligned\@:
601 602 603 604 605 606 607 608 609 610
	/*
	 * dst is unaligned
	 * t0 = src & ADDRMASK
	 * t1 = dst & ADDRMASK; T1 > 0
	 * len >= NBYTES
	 *
	 * Copy enough bytes to align dst
	 * Set match = (src and dst have same alignment)
	 */
#define match rem
611
	LDFIRST(t3, FIRST(0)(src), .Ll_exc\@)
612
	ADD	t2, zero, NBYTES
613
	LDREST(t3, REST(0)(src), .Ll_exc_copy\@)
614 615
	SUB	t2, t2, t1	# t2 = number of bytes copied
	xor	match, t0, t1
616
	STFIRST(t3, FIRST(0)(dst), .Ls_exc\@)
617 618 619 620
	SLL	t4, t1, 3		# t4 = number of bits to discard
	SHIFT_DISCARD t3, t3, t4
	/* no SHIFT_DISCARD_REVERT to handle odd buffer properly */
	ADDC(sum, t3)
621
	beq	len, t2, .Ldone\@
622 623
	 SUB	len, len, t2
	ADD	dst, dst, t2
624
	beqz	match, .Lboth_aligned\@
625 626
	 ADD	src, src, t2

627
.Lsrc_unaligned_dst_aligned\@:
R
Ralf Baechle 已提交
628
	SRL	t0, len, LOG_NBYTES+2	 # +2 for 4 units/iter
629
	beqz	t0, .Lcleanup_src_unaligned\@
R
Ralf Baechle 已提交
630
	 and	rem, len, (4*NBYTES-1)	 # rem = len % 4*NBYTES
631 632 633 634 635 636 637
1:
/*
 * Avoid consecutive LD*'s to the same register since some mips
 * implementations can't issue them in the same cycle.
 * It's OK to load FIRST(N+1) before REST(N) because the two addresses
 * are to the same unit (unless src is aligned, but it's not).
 */
638 639
	LDFIRST(t0, FIRST(0)(src), .Ll_exc\@)
	LDFIRST(t1, FIRST(1)(src), .Ll_exc_copy\@)
R
Ralf Baechle 已提交
640
	SUB	len, len, 4*NBYTES
641 642 643 644 645 646
	LDREST(t0, REST(0)(src), .Ll_exc_copy\@)
	LDREST(t1, REST(1)(src), .Ll_exc_copy\@)
	LDFIRST(t2, FIRST(2)(src), .Ll_exc_copy\@)
	LDFIRST(t3, FIRST(3)(src), .Ll_exc_copy\@)
	LDREST(t2, REST(2)(src), .Ll_exc_copy\@)
	LDREST(t3, REST(3)(src), .Ll_exc_copy\@)
647 648 649 650
	ADD	src, src, 4*NBYTES
#ifdef CONFIG_CPU_SB1
	nop				# improves slotting
#endif
651
	STORE(t0, UNIT(0)(dst),	.Ls_exc\@)
652
	ADDC(sum, t0)
653
	STORE(t1, UNIT(1)(dst),	.Ls_exc\@)
654
	ADDC(sum, t1)
655
	STORE(t2, UNIT(2)(dst),	.Ls_exc\@)
656
	ADDC(sum, t2)
657
	STORE(t3, UNIT(3)(dst),	.Ls_exc\@)
658
	ADDC(sum, t3)
659 660
	.set	reorder				/* DADDI_WAR */
	ADD	dst, dst, 4*NBYTES
661
	bne	len, rem, 1b
662
	.set	noreorder
663

664 665
.Lcleanup_src_unaligned\@:
	beqz	len, .Ldone\@
666
	 and	rem, len, NBYTES-1  # rem = len % NBYTES
667
	beq	rem, len, .Lcopy_bytes\@
668 669
	 nop
1:
670 671
	LDFIRST(t0, FIRST(0)(src), .Ll_exc\@)
	LDREST(t0, REST(0)(src), .Ll_exc_copy\@)
672 673
	ADD	src, src, NBYTES
	SUB	len, len, NBYTES
674
	STORE(t0, 0(dst), .Ls_exc\@)
675
	ADDC(sum, t0)
676 677
	.set	reorder				/* DADDI_WAR */
	ADD	dst, dst, NBYTES
678
	bne	len, rem, 1b
679
	.set	noreorder
680

681 682
.Lcopy_bytes_checklen\@:
	beqz	len, .Ldone\@
683
	 nop
684
.Lcopy_bytes\@:
685 686 687 688 689 690 691 692 693
	/* 0 < len < NBYTES  */
#ifdef CONFIG_CPU_LITTLE_ENDIAN
#define SHIFT_START 0
#define SHIFT_INC 8
#else
#define SHIFT_START 8*(NBYTES-1)
#define SHIFT_INC -8
#endif
	move	t2, zero	# partial word
R
Ralf Baechle 已提交
694
	li	t3, SHIFT_START # shift
695
/* use .Ll_exc_copy here to return correct sum on fault */
696
#define COPY_BYTE(N)			\
697
	LOADBU(t0, N(src), .Ll_exc_copy\@);	\
698
	SUB	len, len, 1;		\
699
	STOREB(t0, N(dst), .Ls_exc\@);	\
700 701
	SLLV	t0, t0, t3;		\
	addu	t3, SHIFT_INC;		\
702
	beqz	len, .Lcopy_bytes_done\@; \
703 704 705 706 707 708 709 710 711 712
	 or	t2, t0

	COPY_BYTE(0)
	COPY_BYTE(1)
#ifdef USE_DOUBLE
	COPY_BYTE(2)
	COPY_BYTE(3)
	COPY_BYTE(4)
	COPY_BYTE(5)
#endif
713
	LOADBU(t0, NBYTES-2(src), .Ll_exc_copy\@)
714
	SUB	len, len, 1
715
	STOREB(t0, NBYTES-2(dst), .Ls_exc\@)
716 717
	SLLV	t0, t0, t3
	or	t2, t0
718
.Lcopy_bytes_done\@:
719
	ADDC(sum, t2)
720
.Ldone\@:
721
	/* fold checksum */
722 723
	.set	push
	.set	noat
724 725 726 727 728 729 730 731
#ifdef USE_DOUBLE
	dsll32	v1, sum, 0
	daddu	sum, v1
	sltu	v1, sum, v1
	dsra32	sum, sum, 0
	addu	sum, v1
#endif

732 733 734
#if defined(CONFIG_CPU_MIPSR2) || defined(CONFIG_CPU_LOONGSON3)
	.set	push
	.set	arch=mips32r2
735 736
	wsbh	v1, sum
	movn	sum, v1, odd
737
	.set	pop
738 739 740 741 742 743
#else
	beqz	odd, 1f			/* odd buffer alignment? */
	 lui	v1, 0x00ff
	addu	v1, 0x00ff
	and	t0, sum, v1
	sll	t0, t0, 8
744
	srl	sum, sum, 8
745 746
	and	sum, sum, v1
	or	sum, sum, t0
747
1:
748
#endif
749
	.set	pop
750
	.set reorder
751
	ADDC32(sum, psum)
752 753 754
	jr	ra
	.set noreorder

755
.Ll_exc_copy\@:
756 757 758 759 760 761 762 763 764 765
	/*
	 * Copy bytes from src until faulting load address (or until a
	 * lb faults)
	 *
	 * When reached by a faulting LDFIRST/LDREST, THREAD_BUADDR($28)
	 * may be more than a byte beyond the last address.
	 * Hence, the lb below may get an exception.
	 *
	 * Assumes src < THREAD_BUADDR($28)
	 */
766
	LOADK	t0, TI_TASK($28)
767
	 li	t2, SHIFT_START
768
	LOADK	t0, THREAD_BUADDR(t0)
769
1:
770
	LOADBU(t1, 0(src), .Ll_exc\@)
771 772 773 774 775
	ADD	src, src, 1
	sb	t1, 0(dst)	# can't fault -- we're copy_from_user
	SLLV	t1, t1, t2
	addu	t2, SHIFT_INC
	ADDC(sum, t1)
776 777
	.set	reorder				/* DADDI_WAR */
	ADD	dst, dst, 1
778
	bne	src, t0, 1b
779
	.set	noreorder
780
.Ll_exc\@:
781
	LOADK	t0, TI_TASK($28)
782
	 nop
783
	LOADK	t0, THREAD_BUADDR(t0)	# t0 is just past last good address
784 785 786 787 788 789 790 791 792 793 794 795 796
	 nop
	SUB	len, AT, t0		# len number of uncopied bytes
	/*
	 * Here's where we rely on src and dst being incremented in tandem,
	 *   See (3) above.
	 * dst += (fault addr - src) to put dst at first byte to clear
	 */
	ADD	dst, t0			# compute start address in a1
	SUB	dst, src
	/*
	 * Clear len bytes starting at dst.  Can't call __bzero because it
	 * might modify len.  An inefficient loop for these rare times...
	 */
797 798
	.set	reorder				/* DADDI_WAR */
	SUB	src, len, 1
799
	beqz	len, .Ldone\@
800
	.set	noreorder
801 802
1:	sb	zero, 0(dst)
	ADD	dst, dst, 1
803 804 805
	.set	push
	.set	noat
#ifndef CONFIG_CPU_DADDI_WORKAROUNDS
806 807
	bnez	src, 1b
	 SUB	src, src, 1
808 809 810 811 812
#else
	li	v1, 1
	bnez	src, 1b
	 SUB	src, src, v1
#endif
813
	li	v1, -EFAULT
814
	b	.Ldone\@
815 816
	 sw	v1, (errptr)

817
.Ls_exc\@:
818 819 820 821
	li	v0, -1 /* invalid checksum */
	li	v1, -EFAULT
	jr	ra
	 sw	v1, (errptr)
822
	.set	pop
823 824 825
	.endm

LEAF(__csum_partial_copy_kernel)
826
#ifndef CONFIG_EVA
827 828
FEXPORT(__csum_partial_copy_to_user)
FEXPORT(__csum_partial_copy_from_user)
829
#endif
830 831
__BUILD_CSUM_PARTIAL_COPY_USER LEGACY_MODE USEROP USEROP 1
END(__csum_partial_copy_kernel)
832 833 834 835 836 837 838 839 840 841

#ifdef CONFIG_EVA
LEAF(__csum_partial_copy_to_user)
__BUILD_CSUM_PARTIAL_COPY_USER EVA_MODE KERNELOP USEROP 0
END(__csum_partial_copy_to_user)

LEAF(__csum_partial_copy_from_user)
__BUILD_CSUM_PARTIAL_COPY_USER EVA_MODE USEROP KERNELOP 0
END(__csum_partial_copy_from_user)
#endif