pm.c 7.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
/*
 * pm.c - Common OMAP2+ power management-related code
 *
 * Copyright (C) 2010 Texas Instruments, Inc.
 * Copyright (C) 2010 Nokia Corporation
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/io.h>
#include <linux/err.h>
16
#include <linux/opp.h>
17
#include <linux/export.h>
18
#include <linux/suspend.h>
19

20 21
#include <asm/system_misc.h>

22 23
#include <plat/omap-pm.h>
#include <plat/omap_device.h>
24
#include "common.h"
25

26
#include "prcm-common.h"
27
#include "voltage.h"
28
#include "powerdomain.h"
29
#include "clockdomain.h"
30
#include "pm.h"
31
#include "twl-common.h"
32

33 34
static struct omap_device_pm_latency *pm_lats;

35 36 37 38 39 40
/*
 * omap_pm_suspend: points to a function that does the SoC-specific
 * suspend work
 */
int (*omap_pm_suspend)(void);

41
static int __init _init_omap_device(char *name)
42 43
{
	struct omap_hwmod *oh;
44
	struct platform_device *pdev;
45 46 47 48 49 50

	oh = omap_hwmod_lookup(name);
	if (WARN(!oh, "%s: could not find omap_hwmod for %s\n",
		 __func__, name))
		return -ENODEV;

51 52
	pdev = omap_device_build(oh->name, 0, oh, NULL, 0, pm_lats, 0, false);
	if (WARN(IS_ERR(pdev), "%s: could not build omap_device for %s\n",
53 54 55 56 57 58 59 60 61
		 __func__, name))
		return -ENODEV;

	return 0;
}

/*
 * Build omap_devices for processors and bus.
 */
62
static void __init omap2_init_processor_devices(void)
63
{
64
	_init_omap_device("mpu");
65
	if (omap3_has_iva())
66
		_init_omap_device("iva");
67

68
	if (cpu_is_omap44xx()) {
69 70 71
		_init_omap_device("l3_main_1");
		_init_omap_device("dsp");
		_init_omap_device("iva");
72
	} else {
73
		_init_omap_device("l3_main");
74
	}
75 76
}

77 78 79 80
/* Types of sleep_switch used in omap_set_pwrdm_state */
#define FORCEWAKEUP_SWITCH	0
#define LOWPOWERSTATE_SWITCH	1

81 82 83 84 85 86 87 88 89 90
int __init omap_pm_clkdms_setup(struct clockdomain *clkdm, void *unused)
{
	if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
		clkdm_allow_idle(clkdm);
	else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
		 atomic_read(&clkdm->usecount) == 0)
		clkdm_sleep(clkdm);
	return 0;
}

91 92
/*
 * This sets pwrdm state (other than mpu & core. Currently only ON &
93
 * RET are supported.
94
 */
95
int omap_set_pwrdm_state(struct powerdomain *pwrdm, u32 pwrst)
96
{
97 98
	u8 curr_pwrst, next_pwrst;
	int sleep_switch = -1, ret = 0, hwsup = 0;
99

100
	if (!pwrdm || IS_ERR(pwrdm))
101 102
		return -EINVAL;

103 104
	while (!(pwrdm->pwrsts & (1 << pwrst))) {
		if (pwrst == PWRDM_POWER_OFF)
105
			return ret;
106
		pwrst--;
107 108
	}

109 110
	next_pwrst = pwrdm_read_next_pwrst(pwrdm);
	if (next_pwrst == pwrst)
111 112
		return ret;

113 114 115
	curr_pwrst = pwrdm_read_pwrst(pwrdm);
	if (curr_pwrst < PWRDM_POWER_ON) {
		if ((curr_pwrst > pwrst) &&
116 117 118
			(pwrdm->flags & PWRDM_HAS_LOWPOWERSTATECHANGE)) {
			sleep_switch = LOWPOWERSTATE_SWITCH;
		} else {
119
			hwsup = clkdm_in_hwsup(pwrdm->pwrdm_clkdms[0]);
120
			clkdm_wakeup(pwrdm->pwrdm_clkdms[0]);
121 122
			sleep_switch = FORCEWAKEUP_SWITCH;
		}
123 124
	}

125 126 127
	ret = pwrdm_set_next_pwrst(pwrdm, pwrst);
	if (ret)
		pr_err("%s: unable to set power state of powerdomain: %s\n",
128
		       __func__, pwrdm->name);
129

130 131
	switch (sleep_switch) {
	case FORCEWAKEUP_SWITCH:
132
		if (hwsup)
133
			clkdm_allow_idle(pwrdm->pwrdm_clkdms[0]);
134
		else
135
			clkdm_sleep(pwrdm->pwrdm_clkdms[0]);
136 137 138
		break;
	case LOWPOWERSTATE_SWITCH:
		pwrdm_set_lowpwrstchange(pwrdm);
139 140
		pwrdm_wait_transition(pwrdm);
		pwrdm_state_switch(pwrdm);
141
		break;
142 143 144 145 146
	}

	return ret;
}

147 148


149
/*
150
 * This API is to be called during init to set the various voltage
151 152 153
 * domains to the voltage as per the opp table. Typically we boot up
 * at the nominal voltage. So this function finds out the rate of
 * the clock associated with the voltage domain, finds out the correct
154
 * opp entry and sets the voltage domain to the voltage specified
155 156 157
 * in the opp entry
 */
static int __init omap2_set_init_voltage(char *vdd_name, char *clk_name,
158
					 const char *oh_name)
159 160 161 162 163
{
	struct voltagedomain *voltdm;
	struct clk *clk;
	struct opp *opp;
	unsigned long freq, bootup_volt;
164
	struct device *dev;
165

166
	if (!vdd_name || !clk_name || !oh_name) {
167
		pr_err("%s: invalid parameters\n", __func__);
168 169 170
		goto exit;
	}

171 172 173 174 175 176 177
	dev = omap_device_get_by_hwmod_name(oh_name);
	if (IS_ERR(dev)) {
		pr_err("%s: Unable to get dev pointer for hwmod %s\n",
			__func__, oh_name);
		goto exit;
	}

178
	voltdm = voltdm_lookup(vdd_name);
179
	if (IS_ERR(voltdm)) {
180
		pr_err("%s: unable to get vdd pointer for vdd_%s\n",
181 182 183 184 185 186
			__func__, vdd_name);
		goto exit;
	}

	clk =  clk_get(NULL, clk_name);
	if (IS_ERR(clk)) {
187
		pr_err("%s: unable to get clk %s\n", __func__, clk_name);
188 189 190 191 192 193
		goto exit;
	}

	freq = clk->rate;
	clk_put(clk);

194
	rcu_read_lock();
195 196
	opp = opp_find_freq_ceil(dev, &freq);
	if (IS_ERR(opp)) {
197
		rcu_read_unlock();
198
		pr_err("%s: unable to find boot up OPP for vdd_%s\n",
199 200 201 202 203
			__func__, vdd_name);
		goto exit;
	}

	bootup_volt = opp_get_voltage(opp);
204
	rcu_read_unlock();
205
	if (!bootup_volt) {
206
		pr_err("%s: unable to find voltage corresponding "
207 208 209 210
			"to the bootup OPP for vdd_%s\n", __func__, vdd_name);
		goto exit;
	}

211
	voltdm_scale(voltdm, bootup_volt);
212 213 214
	return 0;

exit:
215
	pr_err("%s: unable to set vdd_%s\n", __func__, vdd_name);
216 217 218
	return -EINVAL;
}

219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268
#ifdef CONFIG_SUSPEND
static int omap_pm_enter(suspend_state_t suspend_state)
{
	int ret = 0;

	if (!omap_pm_suspend)
		return -ENOENT; /* XXX doublecheck */

	switch (suspend_state) {
	case PM_SUSPEND_STANDBY:
	case PM_SUSPEND_MEM:
		ret = omap_pm_suspend();
		break;
	default:
		ret = -EINVAL;
	}

	return ret;
}

static int omap_pm_begin(suspend_state_t state)
{
	disable_hlt();
	if (cpu_is_omap34xx())
		omap_prcm_irq_prepare();
	return 0;
}

static void omap_pm_end(void)
{
	enable_hlt();
	return;
}

static void omap_pm_finish(void)
{
	if (cpu_is_omap34xx())
		omap_prcm_irq_complete();
}

static const struct platform_suspend_ops omap_pm_ops = {
	.begin		= omap_pm_begin,
	.end		= omap_pm_end,
	.enter		= omap_pm_enter,
	.finish		= omap_pm_finish,
	.valid		= suspend_valid_only_mem,
};

#endif /* CONFIG_SUSPEND */

269 270 271 272 273
static void __init omap3_init_voltages(void)
{
	if (!cpu_is_omap34xx())
		return;

274 275
	omap2_set_init_voltage("mpu_iva", "dpll1_ck", "mpu");
	omap2_set_init_voltage("core", "l3_ick", "l3_main");
276 277
}

278 279 280 281 282
static void __init omap4_init_voltages(void)
{
	if (!cpu_is_omap44xx())
		return;

283 284 285
	omap2_set_init_voltage("mpu", "dpll_mpu_ck", "mpu");
	omap2_set_init_voltage("core", "l3_div_ck", "l3_main_1");
	omap2_set_init_voltage("iva", "dpll_iva_m5x2_ck", "iva");
286 287
}

288 289
static int __init omap2_common_pm_init(void)
{
290 291
	if (!of_have_populated_dt())
		omap2_init_processor_devices();
292 293 294 295
	omap_pm_if_init();

	return 0;
}
296
postcore_initcall(omap2_common_pm_init);
297

298
int __init omap2_common_pm_late_init(void)
299
{
300 301 302 303 304 305 306 307
	/*
	 * In the case of DT, the PMIC and SR initialization will be done using
	 * a completely different mechanism.
	 * Disable this part if a DT blob is available.
	 */
	if (of_have_populated_dt())
		return 0;

308
	/* Init the voltage layer */
309
	omap_pmic_late_init();
310
	omap_voltage_late_init();
311 312 313

	/* Initialize the voltages */
	omap3_init_voltages();
314
	omap4_init_voltages();
315

316
	/* Smartreflex device init */
317
	omap_devinit_smartreflex();
318

319 320 321 322
#ifdef CONFIG_SUSPEND
	suspend_set_ops(&omap_pm_ops);
#endif

323 324
	return 0;
}