netxen_nic_hw.c 54.6 KB
Newer Older
A
Amit S. Kale 已提交
1
/*
D
Dhananjay Phadke 已提交
2
 * Copyright (C) 2003 - 2009 NetXen, Inc.
A
Amit S. Kale 已提交
3
 * All rights reserved.
4
 *
A
Amit S. Kale 已提交
5 6 7 8
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
9
 *
A
Amit S. Kale 已提交
10 11 12 13
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
14
 *
A
Amit S. Kale 已提交
15 16 17 18
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
 * MA  02111-1307, USA.
19
 *
A
Amit S. Kale 已提交
20 21
 * The full GNU General Public License is included in this distribution
 * in the file called LICENSE.
22
 *
A
Amit S. Kale 已提交
23 24
 * Contact Information:
 *    info@netxen.com
D
Dhananjay Phadke 已提交
25 26 27
 * NetXen Inc,
 * 18922 Forge Drive
 * Cupertino, CA 95014-0701
A
Amit S. Kale 已提交
28 29 30 31 32 33 34
 *
 */

#include "netxen_nic.h"
#include "netxen_nic_hw.h"
#include "netxen_nic_phan_reg.h"

35 36
#include <net/ip.h>

37 38 39 40 41 42 43 44 45 46 47 48 49
#define MASK(n) ((1ULL<<(n))-1)
#define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
#define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
#define MS_WIN(addr) (addr & 0x0ffc0000)

#define GET_MEM_OFFS_2M(addr) (addr & MASK(18))

#define CRB_BLK(off)	((off >> 20) & 0x3f)
#define CRB_SUBBLK(off)	((off >> 16) & 0xf)
#define CRB_WINDOW_2M	(0x130060)
#define CRB_HI(off)	((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
#define CRB_INDIRECT_2M	(0x1e0000UL)

D
Dhananjay Phadke 已提交
50 51 52 53 54 55 56 57 58 59 60 61 62 63 64
#ifndef readq
static inline u64 readq(void __iomem *addr)
{
	return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
}
#endif

#ifndef writeq
static inline void writeq(u64 val, void __iomem *addr)
{
	writel(((u32) (val)), (addr));
	writel(((u32) (val >> 32)), (addr + 4));
}
#endif

65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89
#define ADDR_IN_RANGE(addr, low, high)	\
	(((addr) < (high)) && ((addr) >= (low)))

#define PCI_OFFSET_FIRST_RANGE(adapter, off)    \
	((adapter)->ahw.pci_base0 + (off))
#define PCI_OFFSET_SECOND_RANGE(adapter, off)   \
	((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
#define PCI_OFFSET_THIRD_RANGE(adapter, off)    \
	((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)

static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
					    unsigned long off)
{
	if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
		return PCI_OFFSET_FIRST_RANGE(adapter, off);

	if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
		return PCI_OFFSET_SECOND_RANGE(adapter, off);

	if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
		return PCI_OFFSET_THIRD_RANGE(adapter, off);

	return NULL;
}

90
#define CRB_WIN_LOCK_TIMEOUT 100000000
91 92
static crb_128M_2M_block_map_t
crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319
    {{{0, 0,         0,         0} } },		/* 0: PCI */
    {{{1, 0x0100000, 0x0102000, 0x120000},	/* 1: PCIE */
	  {1, 0x0110000, 0x0120000, 0x130000},
	  {1, 0x0120000, 0x0122000, 0x124000},
	  {1, 0x0130000, 0x0132000, 0x126000},
	  {1, 0x0140000, 0x0142000, 0x128000},
	  {1, 0x0150000, 0x0152000, 0x12a000},
	  {1, 0x0160000, 0x0170000, 0x110000},
	  {1, 0x0170000, 0x0172000, 0x12e000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {1, 0x01e0000, 0x01e0800, 0x122000},
	  {0, 0x0000000, 0x0000000, 0x000000} } },
	{{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
    {{{0, 0,         0,         0} } },	    /* 3: */
    {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
    {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE   */
    {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU   */
    {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM    */
    {{{1, 0x0800000, 0x0802000, 0x170000},  /* 8: SQM0  */
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {1, 0x08f0000, 0x08f2000, 0x172000} } },
    {{{1, 0x0900000, 0x0902000, 0x174000},	/* 9: SQM1*/
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {1, 0x09f0000, 0x09f2000, 0x176000} } },
    {{{0, 0x0a00000, 0x0a02000, 0x178000},	/* 10: SQM2*/
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {1, 0x0af0000, 0x0af2000, 0x17a000} } },
    {{{0, 0x0b00000, 0x0b02000, 0x17c000},	/* 11: SQM3*/
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {0, 0x0000000, 0x0000000, 0x000000},
      {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
	{{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
	{{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
	{{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
	{{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
	{{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
	{{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
	{{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
	{{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
	{{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
	{{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
	{{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
	{{{0, 0,         0,         0} } },	/* 23: */
	{{{0, 0,         0,         0} } },	/* 24: */
	{{{0, 0,         0,         0} } },	/* 25: */
	{{{0, 0,         0,         0} } },	/* 26: */
	{{{0, 0,         0,         0} } },	/* 27: */
	{{{0, 0,         0,         0} } },	/* 28: */
	{{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
    {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
    {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
	{{{0} } },				/* 32: PCI */
	{{{1, 0x2100000, 0x2102000, 0x120000},	/* 33: PCIE */
	  {1, 0x2110000, 0x2120000, 0x130000},
	  {1, 0x2120000, 0x2122000, 0x124000},
	  {1, 0x2130000, 0x2132000, 0x126000},
	  {1, 0x2140000, 0x2142000, 0x128000},
	  {1, 0x2150000, 0x2152000, 0x12a000},
	  {1, 0x2160000, 0x2170000, 0x110000},
	  {1, 0x2170000, 0x2172000, 0x12e000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000},
	  {0, 0x0000000, 0x0000000, 0x000000} } },
	{{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
	{{{0} } },				/* 35: */
	{{{0} } },				/* 36: */
	{{{0} } },				/* 37: */
	{{{0} } },				/* 38: */
	{{{0} } },				/* 39: */
	{{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
	{{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
	{{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
	{{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
	{{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
	{{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
	{{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
	{{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
	{{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
	{{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
	{{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
	{{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
	{{{0} } },				/* 52: */
	{{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
	{{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
	{{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
	{{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
	{{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
	{{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
	{{{0} } },				/* 59: I2C0 */
	{{{0} } },				/* 60: I2C1 */
	{{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
	{{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
	{{{1, 0x3f00000, 0x3f01000, 0x168000} } }	/* 63: P2NR0 */
};

/*
 * top 12 bits of crb internal address (hub, agent)
 */
static unsigned crb_hub_agt[64] =
{
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_PS,
	NETXEN_HW_CRB_HUB_AGT_ADR_MN,
	NETXEN_HW_CRB_HUB_AGT_ADR_MS,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
	NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
	NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
	NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
	NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
	NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
	NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
	NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
	NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
	NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
	NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
	NETXEN_HW_CRB_HUB_AGT_ADR_SN,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_EG,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_PS,
	NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
	0,
	0,
	0,
	0,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
	NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
	NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
	NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
	NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
	NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
	NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
	NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
	0,
	NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
	0,
};

A
Amit S. Kale 已提交
320 321
/*  PCI Windowing for DDR regions.  */

322
#define NETXEN_WINDOW_ONE 	0x2000000 /*CRB Window: bit 25 of CRB address */
A
Amit S. Kale 已提交
323

324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342
#define NETXEN_UNICAST_ADDR(port, index) \
	(NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
#define NETXEN_MCAST_ADDR(port, index) \
	(NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
#define MAC_HI(addr) \
	((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
#define MAC_LO(addr) \
	((addr[5] << 16) | (addr[4] << 8) | (addr[3]))

static int
netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
{
	u32	val = 0;
	u16 port = adapter->physical_port;
	u8 *addr = adapter->netdev->dev_addr;

	if (adapter->mc_enabled)
		return 0;

343
	val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
344
	val |= (1UL << (28+port));
345
	NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
346 347 348

	/* add broadcast addr to filter */
	val = 0xffffff;
349 350
	NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
	NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
351 352 353

	/* add station addr to filter */
	val = MAC_HI(addr);
354
	NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
355
	val = MAC_LO(addr);
356
	NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
357 358 359 360 361 362 363 364 365 366 367 368 369 370 371

	adapter->mc_enabled = 1;
	return 0;
}

static int
netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
{
	u32	val = 0;
	u16 port = adapter->physical_port;
	u8 *addr = adapter->netdev->dev_addr;

	if (!adapter->mc_enabled)
		return 0;

372
	val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
373
	val &= ~(1UL << (28+port));
374
	NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
375 376

	val = MAC_HI(addr);
377
	NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
378
	val = MAC_LO(addr);
379
	NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
380

381 382
	NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
	NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
383 384 385 386 387 388 389 390 391 392 393 394 395 396 397

	adapter->mc_enabled = 0;
	return 0;
}

static int
netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
		int index, u8 *addr)
{
	u32 hi = 0, lo = 0;
	u16 port = adapter->physical_port;

	lo = MAC_LO(addr);
	hi = MAC_HI(addr);

398 399
	NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
	NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
400 401 402 403

	return 0;
}

404
void netxen_p2_nic_set_multi(struct net_device *netdev)
A
Amit S. Kale 已提交
405
{
406
	struct netxen_adapter *adapter = netdev_priv(netdev);
A
Amit S. Kale 已提交
407
	struct dev_mc_list *mc_ptr;
408 409 410 411
	u8 null_addr[6];
	int index = 0;

	memset(null_addr, 0, 6);
A
Amit S. Kale 已提交
412 413

	if (netdev->flags & IFF_PROMISC) {
414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435

		adapter->set_promisc(adapter,
				NETXEN_NIU_PROMISC_MODE);

		/* Full promiscuous mode */
		netxen_nic_disable_mcast_filter(adapter);

		return;
	}

	if (netdev->mc_count == 0) {
		adapter->set_promisc(adapter,
				NETXEN_NIU_NON_PROMISC_MODE);
		netxen_nic_disable_mcast_filter(adapter);
		return;
	}

	adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
	if (netdev->flags & IFF_ALLMULTI ||
			netdev->mc_count > adapter->max_mc_count) {
		netxen_nic_disable_mcast_filter(adapter);
		return;
A
Amit S. Kale 已提交
436
	}
437 438 439 440 441 442 443 444 445 446 447 448 449

	netxen_nic_enable_mcast_filter(adapter);

	for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
		netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);

	if (index != netdev->mc_count)
		printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
			netxen_nic_driver_name, netdev->name);

	/* Clear out remaining addresses */
	for (; index < adapter->max_mc_count; index++)
		netxen_nic_set_mcast_addr(adapter, index, null_addr);
A
Amit S. Kale 已提交
450 451
}

452 453
static int
netxen_send_cmd_descs(struct netxen_adapter *adapter,
454
		struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
455
{
456
	u32 i, producer, consumer;
457 458
	struct netxen_cmd_buffer *pbuf;
	struct cmd_desc_type0 *cmd_desc;
459
	struct nx_host_tx_ring *tx_ring;
460 461 462

	i = 0;

463
	tx_ring = adapter->tx_ring;
464
	__netif_tx_lock_bh(tx_ring->txq);
465

466 467 468
	producer = tx_ring->producer;
	consumer = tx_ring->sw_consumer;

469 470 471
	if (nr_desc >= netxen_tx_avail(tx_ring)) {
		netif_tx_stop_queue(tx_ring->txq);
		__netif_tx_unlock_bh(tx_ring->txq);
472 473 474
		return -EBUSY;
	}

475 476 477
	do {
		cmd_desc = &cmd_desc_arr[i];

478
		pbuf = &tx_ring->cmd_buf_arr[producer];
479 480 481
		pbuf->skb = NULL;
		pbuf->frag_count = 0;

482
		memcpy(&tx_ring->desc_head[producer],
483 484
			&cmd_desc_arr[i], sizeof(struct cmd_desc_type0));

485
		producer = get_next_index(producer, tx_ring->num_desc);
486 487
		i++;

488
	} while (i != nr_desc);
489

490
	tx_ring->producer = producer;
491

492
	netxen_nic_update_cmd_producer(adapter, tx_ring);
493

494
	__netif_tx_unlock_bh(tx_ring->txq);
495

496 497 498
	return 0;
}

499 500
static int
nx_p3_sre_macaddr_change(struct netxen_adapter *adapter, u8 *addr, unsigned op)
501 502
{
	nx_nic_req_t req;
503 504
	nx_mac_req_t *mac_req;
	u64 word;
505 506

	memset(&req, 0, sizeof(nx_nic_req_t));
507 508 509 510 511 512 513 514
	req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);

	word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
	req.req_hdr = cpu_to_le64(word);

	mac_req = (nx_mac_req_t *)&req.words[0];
	mac_req->op = op;
	memcpy(mac_req->mac_addr, addr, 6);
515

516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532
	return netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
}

static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
		u8 *addr, struct list_head *del_list)
{
	struct list_head *head;
	nx_mac_list_t *cur;

	/* look up if already exists */
	list_for_each(head, del_list) {
		cur = list_entry(head, nx_mac_list_t, list);

		if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
			list_move_tail(head, &adapter->mac_list);
			return 0;
		}
533 534
	}

535 536 537 538 539 540 541 542 543 544
	cur = kzalloc(sizeof(nx_mac_list_t), GFP_ATOMIC);
	if (cur == NULL) {
		printk(KERN_ERR "%s: failed to add mac address filter\n",
				adapter->netdev->name);
		return -ENOMEM;
	}
	memcpy(cur->mac_addr, addr, ETH_ALEN);
	list_add_tail(&cur->list, &adapter->mac_list);
	return nx_p3_sre_macaddr_change(adapter,
				cur->mac_addr, NETXEN_MAC_ADD);
545 546 547 548 549 550 551
}

void netxen_p3_nic_set_multi(struct net_device *netdev)
{
	struct netxen_adapter *adapter = netdev_priv(netdev);
	struct dev_mc_list *mc_ptr;
	u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
552
	u32 mode = VPORT_MISS_MODE_DROP;
553 554 555
	LIST_HEAD(del_list);
	struct list_head *head;
	nx_mac_list_t *cur;
556

557
	list_splice_tail_init(&adapter->mac_list, &del_list);
558

559 560
	nx_p3_nic_add_mac(adapter, netdev->dev_addr, &del_list);
	nx_p3_nic_add_mac(adapter, bcast_addr, &del_list);
561 562 563 564 565 566 567 568 569 570 571 572

	if (netdev->flags & IFF_PROMISC) {
		mode = VPORT_MISS_MODE_ACCEPT_ALL;
		goto send_fw_cmd;
	}

	if ((netdev->flags & IFF_ALLMULTI) ||
			(netdev->mc_count > adapter->max_mc_count)) {
		mode = VPORT_MISS_MODE_ACCEPT_MULTI;
		goto send_fw_cmd;
	}

573 574 575
	if (netdev->mc_count > 0) {
		for (mc_ptr = netdev->mc_list; mc_ptr;
		     mc_ptr = mc_ptr->next) {
576
			nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr, &del_list);
577 578
		}
	}
579 580 581

send_fw_cmd:
	adapter->set_promisc(adapter, mode);
582 583 584 585 586 587 588
	head = &del_list;
	while (!list_empty(head)) {
		cur = list_entry(head->next, nx_mac_list_t, list);

		nx_p3_sre_macaddr_change(adapter,
				cur->mac_addr, NETXEN_MAC_DEL);
		list_del(&cur->list);
589 590 591 592
		kfree(cur);
	}
}

593 594 595
int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
{
	nx_nic_req_t req;
596
	u64 word;
597 598 599

	memset(&req, 0, sizeof(nx_nic_req_t));

600 601 602 603 604 605
	req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);

	word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
			((u64)adapter->portnum << 16);
	req.req_hdr = cpu_to_le64(word);

606 607 608 609 610 611
	req.words[0] = cpu_to_le64(mode);

	return netxen_send_cmd_descs(adapter,
				(struct cmd_desc_type0 *)&req, 1);
}

612 613
void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
{
614 615 616 617 618 619 620 621
	nx_mac_list_t *cur;
	struct list_head *head = &adapter->mac_list;

	while (!list_empty(head)) {
		cur = list_entry(head->next, nx_mac_list_t, list);
		nx_p3_sre_macaddr_change(adapter,
				cur->mac_addr, NETXEN_MAC_DEL);
		list_del(&cur->list);
622 623 624 625
		kfree(cur);
	}
}

D
Dhananjay Phadke 已提交
626 627 628 629 630 631 632
int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
{
	/* assuming caller has already copied new addr to netdev */
	netxen_p3_nic_set_multi(adapter->netdev);
	return 0;
}

633 634 635 636 637 638 639 640
#define	NETXEN_CONFIG_INTR_COALESCE	3

/*
 * Send the interrupt coalescing parameter set by ethtool to the card.
 */
int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
{
	nx_nic_req_t req;
641
	u64 word;
642 643 644 645
	int rv;

	memset(&req, 0, sizeof(nx_nic_req_t));

646 647 648 649
	req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);

	word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
	req.req_hdr = cpu_to_le64(word);
650 651 652 653 654 655 656 657 658 659 660 661

	memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));

	rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
	if (rv != 0) {
		printk(KERN_ERR "ERROR. Could not send "
			"interrupt coalescing parameters\n");
	}

	return rv;
}

662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708
#define RSS_HASHTYPE_IP_TCP	0x3

int netxen_config_rss(struct netxen_adapter *adapter, int enable)
{
	nx_nic_req_t req;
	u64 word;
	int i, rv;

	u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
			0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
			0x255b0ec26d5a56daULL };


	memset(&req, 0, sizeof(nx_nic_req_t));
	req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);

	word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
	req.req_hdr = cpu_to_le64(word);

	/*
	 * RSS request:
	 * bits 3-0: hash_method
	 *      5-4: hash_type_ipv4
	 *	7-6: hash_type_ipv6
	 *	  8: enable
	 *        9: use indirection table
	 *    47-10: reserved
	 *    63-48: indirection table mask
	 */
	word =  ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
		((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
		((u64)(enable & 0x1) << 8) |
		((0x7ULL) << 48);
	req.words[0] = cpu_to_le64(word);
	for (i = 0; i < 5; i++)
		req.words[i+1] = cpu_to_le64(key[i]);


	rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
	if (rv != 0) {
		printk(KERN_ERR "%s: could not configure RSS\n",
				adapter->netdev->name);
	}

	return rv;
}

709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732
int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd)
{
	nx_nic_req_t req;
	u64 word;
	int rv;

	memset(&req, 0, sizeof(nx_nic_req_t));
	req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);

	word = NX_NIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
	req.req_hdr = cpu_to_le64(word);

	req.words[0] = cpu_to_le64(cmd);
	req.words[1] = cpu_to_le64(ip);

	rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
	if (rv != 0) {
		printk(KERN_ERR "%s: could not notify %s IP 0x%x reuqest\n",
				adapter->netdev->name,
				(cmd == NX_IP_UP) ? "Add" : "Remove", ip);
	}
	return rv;
}

733 734 735 736 737 738 739 740 741 742 743
int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
{
	nx_nic_req_t req;
	u64 word;
	int rv;

	memset(&req, 0, sizeof(nx_nic_req_t));
	req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);

	word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
	req.req_hdr = cpu_to_le64(word);
744
	req.words[0] = cpu_to_le64(enable | (enable << 8));
745 746 747 748 749 750 751 752 753 754

	rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
	if (rv != 0) {
		printk(KERN_ERR "%s: could not configure link notification\n",
				adapter->netdev->name);
	}

	return rv;
}

A
Amit S. Kale 已提交
755 756 757 758
/*
 * netxen_nic_change_mtu - Change the Maximum Transfer Unit
 * @returns 0 on success, negative on failure
 */
759 760 761

#define MTU_FUDGE_FACTOR	100

A
Amit S. Kale 已提交
762 763
int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
{
764
	struct netxen_adapter *adapter = netdev_priv(netdev);
765
	int max_mtu;
766
	int rc = 0;
A
Amit S. Kale 已提交
767

768 769 770 771 772 773 774 775
	if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
		max_mtu = P3_MAX_MTU;
	else
		max_mtu = P2_MAX_MTU;

	if (mtu > max_mtu) {
		printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
				netdev->name, max_mtu);
A
Amit S. Kale 已提交
776 777 778
		return -EINVAL;
	}

779
	if (adapter->set_mtu)
780
		rc = adapter->set_mtu(adapter, mtu);
A
Amit S. Kale 已提交
781

782 783
	if (!rc)
		netdev->mtu = mtu;
784

785
	return rc;
A
Amit S. Kale 已提交
786 787 788
}

static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
A
Al Viro 已提交
789
				  int size, __le32 * buf)
A
Amit S. Kale 已提交
790
{
791
	int i, v, addr;
A
Al Viro 已提交
792
	__le32 *ptr32;
A
Amit S. Kale 已提交
793 794 795 796

	addr = base;
	ptr32 = buf;
	for (i = 0; i < size / sizeof(u32); i++) {
A
Al Viro 已提交
797
		if (netxen_rom_fast_read(adapter, addr, &v) == -1)
A
Amit S. Kale 已提交
798
			return -1;
A
Al Viro 已提交
799
		*ptr32 = cpu_to_le32(v);
A
Amit S. Kale 已提交
800 801 802 803
		ptr32++;
		addr += sizeof(u32);
	}
	if ((char *)buf + size > (char *)ptr32) {
A
Al Viro 已提交
804 805
		__le32 local;
		if (netxen_rom_fast_read(adapter, addr, &v) == -1)
A
Amit S. Kale 已提交
806
			return -1;
A
Al Viro 已提交
807
		local = cpu_to_le32(v);
A
Amit S. Kale 已提交
808 809 810 811 812 813
		memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
	}

	return 0;
}

D
Dhananjay Phadke 已提交
814
int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
A
Amit S. Kale 已提交
815
{
D
Dhananjay Phadke 已提交
816 817
	__le32 *pmac = (__le32 *) mac;
	u32 offset;
A
Amit S. Kale 已提交
818

D
Dhananjay Phadke 已提交
819 820 821 822 823
	offset = NETXEN_USER_START +
		offsetof(struct netxen_new_user_info, mac_addr) +
		adapter->portnum * sizeof(u64);

	if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
A
Amit S. Kale 已提交
824
		return -1;
D
Dhananjay Phadke 已提交
825

A
Al Viro 已提交
826
	if (*mac == cpu_to_le64(~0ULL)) {
D
Dhananjay Phadke 已提交
827 828 829 830 831

		offset = NETXEN_USER_START_OLD +
			offsetof(struct netxen_user_old_info, mac_addr) +
			adapter->portnum * sizeof(u64);

A
Amit S. Kale 已提交
832
		if (netxen_get_flash_block(adapter,
D
Dhananjay Phadke 已提交
833
					offset, sizeof(u64), pmac) == -1)
A
Amit S. Kale 已提交
834
			return -1;
D
Dhananjay Phadke 已提交
835

A
Al Viro 已提交
836
		if (*mac == cpu_to_le64(~0ULL))
A
Amit S. Kale 已提交
837 838 839 840 841
			return -1;
	}
	return 0;
}

D
Dhananjay Phadke 已提交
842 843 844 845 846 847 848 849
int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
{
	uint32_t crbaddr, mac_hi, mac_lo;
	int pci_func = adapter->ahw.pci_func;

	crbaddr = CRB_MAC_BLOCK_START +
		(4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));

850 851
	mac_lo = NXRD32(adapter, crbaddr);
	mac_hi = NXRD32(adapter, crbaddr+4);
D
Dhananjay Phadke 已提交
852 853

	if (pci_func & 1)
854
		*mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
D
Dhananjay Phadke 已提交
855
	else
856
		*mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
D
Dhananjay Phadke 已提交
857 858 859 860

	return 0;
}

861 862 863 864 865 866 867 868
#define CRB_WIN_LOCK_TIMEOUT 100000000

static int crb_win_lock(struct netxen_adapter *adapter)
{
	int done = 0, timeout = 0;

	while (!done) {
		/* acquire semaphore3 from PCI HW block */
869
		done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM7_LOCK));
870 871 872 873 874 875 876
		if (done == 1)
			break;
		if (timeout >= CRB_WIN_LOCK_TIMEOUT)
			return -1;
		timeout++;
		udelay(1);
	}
877
	NXWR32(adapter, NETXEN_CRB_WIN_LOCK_ID, adapter->portnum);
878 879 880 881 882 883 884
	return 0;
}

static void crb_win_unlock(struct netxen_adapter *adapter)
{
	int val;

885
	val = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM7_UNLOCK));
886 887
}

A
Amit S. Kale 已提交
888 889 890
/*
 * Changes the CRB window to the specified window.
 */
891 892
void
netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, u32 wndw)
A
Amit S. Kale 已提交
893 894 895 896
{
	void __iomem *offset;
	u32 tmp;
	int count = 0;
897
	uint8_t func = adapter->ahw.pci_func;
A
Amit S. Kale 已提交
898 899 900 901 902 903 904 905 906 907 908

	if (adapter->curr_window == wndw)
		return;
	/*
	 * Move the CRB window.
	 * We need to write to the "direct access" region of PCI
	 * to avoid a race condition where the window register has
	 * not been successfully written across CRB before the target
	 * register address is received by PCI. The direct region bypasses
	 * the CRB bus.
	 */
909 910
	offset = PCI_OFFSET_SECOND_RANGE(adapter,
			NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
A
Amit S. Kale 已提交
911 912 913 914 915 916 917 918 919 920

	if (wndw & 0x1)
		wndw = NETXEN_WINDOW_ONE;

	writel(wndw, offset);

	/* MUST make sure window is set before we forge on... */
	while ((tmp = readl(offset)) != wndw) {
		printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
		       "registered properly: 0x%08x.\n",
921
		       netxen_nic_driver_name, __func__, tmp);
A
Amit S. Kale 已提交
922 923 924 925 926 927
		mdelay(1);
		if (count >= 10)
			break;
		count++;
	}

928 929 930 931
	if (wndw == NETXEN_WINDOW_ONE)
		adapter->curr_window = 1;
	else
		adapter->curr_window = 0;
A
Amit S. Kale 已提交
932 933
}

934 935 936 937 938 939 940 941
/*
 * Return -1 if off is not valid,
 *	 1 if window access is needed. 'off' is set to offset from
 *	   CRB space in 128M pci map
 *	 0 if no window access is needed. 'off' is set to 2M addr
 * In: 'off' is offset from base in 128M pci map
 */
static int
942
netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter, ulong *off)
943 944 945 946 947 948 949
{
	crb_128M_2M_sub_block_map_t *m;


	if (*off >= NETXEN_CRB_MAX)
		return -1;

950
	if (*off >= NETXEN_PCI_CAMQM && (*off < NETXEN_PCI_CAMQM_2M_END)) {
951 952 953 954 955 956 957 958 959 960 961 962 963 964 965
		*off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
			(ulong)adapter->ahw.pci_base0;
		return 0;
	}

	if (*off < NETXEN_PCI_CRBSPACE)
		return -1;

	*off -= NETXEN_PCI_CRBSPACE;

	/*
	 * Try direct map
	 */
	m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];

966
	if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988
		*off = *off + m->start_2M - m->start_128M +
			(ulong)adapter->ahw.pci_base0;
		return 0;
	}

	/*
	 * Not in direct map, use crb window
	 */
	return 1;
}

/*
 * In: 'off' is offset from CRB space in 128M pci map
 * Out: 'off' is 2M pci map addr
 * side effect: lock crb window
 */
static void
netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
{
	u32 win_read;

	adapter->crb_win = CRB_HI(*off);
D
Dhananjay Phadke 已提交
989
	writel(adapter->crb_win, (adapter->ahw.pci_base0 + CRB_WINDOW_2M));
990 991 992 993
	/*
	 * Read back value to make sure write has gone through before trying
	 * to use it.
	 */
D
Dhananjay Phadke 已提交
994
	win_read = readl(adapter->ahw.pci_base0 + CRB_WINDOW_2M);
995 996 997 998 999 1000 1001 1002 1003
	if (win_read != adapter->crb_win) {
		printk(KERN_ERR "%s: Written crbwin (0x%x) != "
				"Read crbwin (0x%x), off=0x%lx\n",
				__func__, adapter->crb_win, win_read, *off);
	}
	*off = (*off & MASK(16)) + CRB_INDIRECT_2M +
		(ulong)adapter->ahw.pci_base0;
}

A
Amit S. Kale 已提交
1004
int
1005
netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
A
Amit S. Kale 已提交
1006 1007 1008 1009 1010 1011
{
	void __iomem *addr;

	if (ADDR_IN_WINDOW1(off)) {
		addr = NETXEN_CRB_NORMALIZE(adapter, off);
	} else {		/* Window 0 */
1012
		addr = pci_base_offset(adapter, off);
1013
		netxen_nic_pci_change_crbwindow_128M(adapter, 0);
A
Amit S. Kale 已提交
1014 1015
	}

1016
	if (!addr) {
1017
		netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1018 1019 1020
		return 1;
	}

1021
	writel(data, addr);
A
Amit S. Kale 已提交
1022 1023

	if (!ADDR_IN_WINDOW1(off))
1024
		netxen_nic_pci_change_crbwindow_128M(adapter, 1);
A
Amit S. Kale 已提交
1025 1026 1027 1028

	return 0;
}

1029 1030
u32
netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
A
Amit S. Kale 已提交
1031 1032
{
	void __iomem *addr;
1033
	u32 data;
D
Dhananjay Phadke 已提交
1034

A
Amit S. Kale 已提交
1035 1036 1037
	if (ADDR_IN_WINDOW1(off)) {	/* Window 1 */
		addr = NETXEN_CRB_NORMALIZE(adapter, off);
	} else {		/* Window 0 */
1038
		addr = pci_base_offset(adapter, off);
1039
		netxen_nic_pci_change_crbwindow_128M(adapter, 0);
A
Amit S. Kale 已提交
1040 1041
	}

1042
	if (!addr) {
1043
		netxen_nic_pci_change_crbwindow_128M(adapter, 1);
1044 1045
		return 1;
	}
D
Dhananjay Phadke 已提交
1046

1047
	data = readl(addr);
A
Amit S. Kale 已提交
1048 1049

	if (!ADDR_IN_WINDOW1(off))
1050
		netxen_nic_pci_change_crbwindow_128M(adapter, 1);
A
Amit S. Kale 已提交
1051

1052
	return data;
A
Amit S. Kale 已提交
1053 1054
}

1055
int
1056
netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
1057 1058 1059
{
	unsigned long flags = 0;
	int rv;
A
Amit S. Kale 已提交
1060

1061
	rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off);
A
Amit S. Kale 已提交
1062

1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
	if (rv == -1) {
		printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
				__func__, off);
		dump_stack();
		return -1;
	}

	if (rv == 1) {
		write_lock_irqsave(&adapter->adapter_lock, flags);
		crb_win_lock(adapter);
		netxen_nic_pci_set_crbwindow_2M(adapter, &off);
1074
		writel(data, (void __iomem *)off);
1075 1076
		crb_win_unlock(adapter);
		write_unlock_irqrestore(&adapter->adapter_lock, flags);
D
Dhananjay Phadke 已提交
1077
	} else
1078
		writel(data, (void __iomem *)off);
D
Dhananjay Phadke 已提交
1079

1080 1081

	return 0;
A
Amit S. Kale 已提交
1082 1083
}

1084 1085
u32
netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
1086 1087 1088
{
	unsigned long flags = 0;
	int rv;
1089
	u32 data;
A
Amit S. Kale 已提交
1090

1091
	rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off);
1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103

	if (rv == -1) {
		printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
				__func__, off);
		dump_stack();
		return -1;
	}

	if (rv == 1) {
		write_lock_irqsave(&adapter->adapter_lock, flags);
		crb_win_lock(adapter);
		netxen_nic_pci_set_crbwindow_2M(adapter, &off);
1104
		data = readl((void __iomem *)off);
1105 1106
		crb_win_unlock(adapter);
		write_unlock_irqrestore(&adapter->adapter_lock, flags);
D
Dhananjay Phadke 已提交
1107
	} else
1108
		data = readl((void __iomem *)off);
1109

1110
	return data;
1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127
}

/*
 * check memory access boundary.
 * used by test agent. support ddr access only for now
 */
static unsigned long
netxen_nic_pci_mem_bound_check(struct netxen_adapter *adapter,
		unsigned long long addr, int size)
{
	if (!ADDR_IN_RANGE(addr,
			NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
		!ADDR_IN_RANGE(addr+size-1,
			NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
		((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
		return 0;
	}
A
Amit S. Kale 已提交
1128

1129
	return 1;
A
Amit S. Kale 已提交
1130 1131
}

1132
static int netxen_pci_set_window_warning_count;
A
Amit S. Kale 已提交
1133

1134 1135 1136
unsigned long
netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
		unsigned long long addr)
A
Amit S. Kale 已提交
1137
{
1138
	void __iomem *offset;
A
Amit S. Kale 已提交
1139
	int window;
1140
	unsigned long long	qdr_max;
1141
	uint8_t func = adapter->ahw.pci_func;
A
Amit S. Kale 已提交
1142

1143 1144 1145 1146 1147 1148
	if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
		qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
	} else {
		qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
	}

A
Amit S. Kale 已提交
1149 1150 1151 1152
	if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
		/* DDR network side */
		addr -= NETXEN_ADDR_DDR_NET;
		window = (addr >> 25) & 0x3ff;
1153 1154
		if (adapter->ahw.ddr_mn_window != window) {
			adapter->ahw.ddr_mn_window = window;
1155 1156 1157
			offset = PCI_OFFSET_SECOND_RANGE(adapter,
				NETXEN_PCIX_PH_REG(PCIE_MN_WINDOW_REG(func)));
			writel(window, offset);
A
Amit S. Kale 已提交
1158
			/* MUST make sure window is set before we forge on... */
1159
			readl(offset);
A
Amit S. Kale 已提交
1160
		}
1161
		addr -= (window * NETXEN_WINDOW_ONE);
A
Amit S. Kale 已提交
1162 1163 1164 1165 1166 1167 1168
		addr += NETXEN_PCI_DDR_NET;
	} else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
		addr -= NETXEN_ADDR_OCM0;
		addr += NETXEN_PCI_OCM0;
	} else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
		addr -= NETXEN_ADDR_OCM1;
		addr += NETXEN_PCI_OCM1;
1169
	} else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
A
Amit S. Kale 已提交
1170 1171 1172
		/* QDR network side */
		addr -= NETXEN_ADDR_QDR_NET;
		window = (addr >> 22) & 0x3f;
1173 1174
		if (adapter->ahw.qdr_sn_window != window) {
			adapter->ahw.qdr_sn_window = window;
1175 1176 1177
			offset = PCI_OFFSET_SECOND_RANGE(adapter,
				NETXEN_PCIX_PH_REG(PCIE_SN_WINDOW_REG(func)));
			writel((window << 22), offset);
A
Amit S. Kale 已提交
1178
			/* MUST make sure window is set before we forge on... */
1179
			readl(offset);
A
Amit S. Kale 已提交
1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192
		}
		addr -= (window * 0x400000);
		addr += NETXEN_PCI_QDR_NET;
	} else {
		/*
		 * peg gdb frequently accesses memory that doesn't exist,
		 * this limits the chit chat so debugging isn't slowed down.
		 */
		if ((netxen_pci_set_window_warning_count++ < 8)
		    || (netxen_pci_set_window_warning_count % 64 == 0))
			printk("%s: Warning:netxen_nic_pci_set_window()"
			       " Unknown address range!\n",
			       netxen_nic_driver_name);
1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
		addr = -1UL;
	}
	return addr;
}

/*
 * Note : only 32-bit writes!
 */
int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
		u64 off, u32 data)
{
	writel(data, (void __iomem *)(PCI_OFFSET_SECOND_RANGE(adapter, off)));
	return 0;
}

u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off)
{
	return readl((void __iomem *)(pci_base_offset(adapter, off)));
}

unsigned long
netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
		unsigned long long addr)
{
	int window;
	u32 win_read;
A
Amit S. Kale 已提交
1219

1220 1221 1222 1223
	if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
		/* DDR network side */
		window = MN_WIN(addr);
		adapter->ahw.ddr_mn_window = window;
1224
		NXWR32(adapter, adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
1225
				window);
1226
		win_read = NXRD32(adapter,
1227
				adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE);
1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
		if ((win_read << 17) != window) {
			printk(KERN_INFO "Written MNwin (0x%x) != "
				"Read MNwin (0x%x)\n", window, win_read);
		}
		addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_DDR_NET;
	} else if (ADDR_IN_RANGE(addr,
				NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
		if ((addr & 0x00ff800) == 0xff800) {
			printk("%s: QM access not handled.\n", __func__);
			addr = -1UL;
		}

		window = OCM_WIN(addr);
		adapter->ahw.ddr_mn_window = window;
1242
		NXWR32(adapter, adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
1243
				window);
1244
		win_read = NXRD32(adapter,
1245
				adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE);
1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
		if ((win_read >> 7) != window) {
			printk(KERN_INFO "%s: Written OCMwin (0x%x) != "
					"Read OCMwin (0x%x)\n",
					__func__, window, win_read);
		}
		addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_OCM0_2M;

	} else if (ADDR_IN_RANGE(addr,
			NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX_P3)) {
		/* QDR network side */
		window = MS_WIN(addr);
		adapter->ahw.qdr_sn_window = window;
1258
		NXWR32(adapter, adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
1259
				window);
1260
		win_read = NXRD32(adapter,
1261
				adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE);
1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
		if (win_read != window) {
			printk(KERN_INFO "%s: Written MSwin (0x%x) != "
					"Read MSwin (0x%x)\n",
					__func__, window, win_read);
		}
		addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_QDR_NET;

	} else {
		/*
		 * peg gdb frequently accesses memory that doesn't exist,
		 * this limits the chit chat so debugging isn't slowed down.
		 */
		if ((netxen_pci_set_window_warning_count++ < 8)
			|| (netxen_pci_set_window_warning_count%64 == 0)) {
			printk("%s: Warning:%s Unknown address range!\n",
					__func__, netxen_nic_driver_name);
}
		addr = -1UL;
A
Amit S. Kale 已提交
1280 1281 1282 1283
	}
	return addr;
}

1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318
static int netxen_nic_pci_is_same_window(struct netxen_adapter *adapter,
				      unsigned long long addr)
{
	int window;
	unsigned long long qdr_max;

	if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
		qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
	else
		qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;

	if (ADDR_IN_RANGE(addr,
			NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
		/* DDR network side */
		BUG();	/* MN access can not come here */
	} else if (ADDR_IN_RANGE(addr,
			NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
		return 1;
	} else if (ADDR_IN_RANGE(addr,
				NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
		return 1;
	} else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
		/* QDR network side */
		window = ((addr - NETXEN_ADDR_QDR_NET) >> 22) & 0x3f;
		if (adapter->ahw.qdr_sn_window == window)
			return 1;
	}

	return 0;
}

static int netxen_nic_pci_mem_read_direct(struct netxen_adapter *adapter,
			u64 off, void *data, int size)
{
	unsigned long flags;
D
Dhananjay Phadke 已提交
1319
	void __iomem *addr, *mem_ptr = NULL;
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
	int ret = 0;
	u64 start;
	unsigned long mem_base;
	unsigned long mem_page;

	write_lock_irqsave(&adapter->adapter_lock, flags);

	/*
	 * If attempting to access unknown address or straddle hw windows,
	 * do not access.
	 */
	start = adapter->pci_set_window(adapter, off);
	if ((start == -1UL) ||
		(netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
		write_unlock_irqrestore(&adapter->adapter_lock, flags);
		printk(KERN_ERR "%s out of bound pci memory access. "
1336 1337
			"offset is 0x%llx\n", netxen_nic_driver_name,
			(unsigned long long)off);
1338 1339 1340
		return -1;
	}

D
Dhananjay Phadke 已提交
1341
	addr = pci_base_offset(adapter, start);
1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
	if (!addr) {
		write_unlock_irqrestore(&adapter->adapter_lock, flags);
		mem_base = pci_resource_start(adapter->pdev, 0);
		mem_page = start & PAGE_MASK;
		/* Map two pages whenever user tries to access addresses in two
		consecutive pages.
		*/
		if (mem_page != ((start + size - 1) & PAGE_MASK))
			mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
		else
			mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
1353
		if (mem_ptr == NULL) {
1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
			*(uint8_t  *)data = 0;
			return -1;
		}
		addr = mem_ptr;
		addr += start & (PAGE_SIZE - 1);
		write_lock_irqsave(&adapter->adapter_lock, flags);
	}

	switch (size) {
	case 1:
		*(uint8_t  *)data = readb(addr);
		break;
	case 2:
		*(uint16_t *)data = readw(addr);
		break;
	case 4:
		*(uint32_t *)data = readl(addr);
		break;
	case 8:
		*(uint64_t *)data = readq(addr);
		break;
	default:
		ret = -1;
		break;
	}
	write_unlock_irqrestore(&adapter->adapter_lock, flags);

	if (mem_ptr)
		iounmap(mem_ptr);
	return ret;
}

static int
netxen_nic_pci_mem_write_direct(struct netxen_adapter *adapter, u64 off,
		void *data, int size)
{
	unsigned long flags;
D
Dhananjay Phadke 已提交
1391
	void __iomem *addr, *mem_ptr = NULL;
1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407
	int ret = 0;
	u64 start;
	unsigned long mem_base;
	unsigned long mem_page;

	write_lock_irqsave(&adapter->adapter_lock, flags);

	/*
	 * If attempting to access unknown address or straddle hw windows,
	 * do not access.
	 */
	start = adapter->pci_set_window(adapter, off);
	if ((start == -1UL) ||
		(netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
		write_unlock_irqrestore(&adapter->adapter_lock, flags);
		printk(KERN_ERR "%s out of bound pci memory access. "
1408 1409
			"offset is 0x%llx\n", netxen_nic_driver_name,
			(unsigned long long)off);
1410 1411 1412
		return -1;
	}

D
Dhananjay Phadke 已提交
1413
	addr = pci_base_offset(adapter, start);
1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
	if (!addr) {
		write_unlock_irqrestore(&adapter->adapter_lock, flags);
		mem_base = pci_resource_start(adapter->pdev, 0);
		mem_page = start & PAGE_MASK;
		/* Map two pages whenever user tries to access addresses in two
		 * consecutive pages.
		 */
		if (mem_page != ((start + size - 1) & PAGE_MASK))
			mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
		else
			mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
1425
		if (mem_ptr == NULL)
1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
			return -1;
		addr = mem_ptr;
		addr += start & (PAGE_SIZE - 1);
		write_lock_irqsave(&adapter->adapter_lock, flags);
	}

	switch (size) {
	case 1:
		writeb(*(uint8_t *)data, addr);
		break;
	case 2:
		writew(*(uint16_t *)data, addr);
		break;
	case 4:
		writel(*(uint32_t *)data, addr);
		break;
	case 8:
		writeq(*(uint64_t *)data, addr);
		break;
	default:
		ret = -1;
		break;
	}
	write_unlock_irqrestore(&adapter->adapter_lock, flags);
	if (mem_ptr)
		iounmap(mem_ptr);
	return ret;
}

#define MAX_CTL_CHECK   1000

int
netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
		u64 off, void *data, int size)
{
D
Dhananjay Phadke 已提交
1461
	unsigned long   flags;
1462 1463 1464
	int	     i, j, ret = 0, loop, sz[2], off0;
	uint32_t      temp;
	uint64_t      off8, tmpw, word[2] = {0, 0};
D
Dhananjay Phadke 已提交
1465
	void __iomem *mem_crb;
1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478

	/*
	 * If not MN, go check for MS or invalid.
	 */
	if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
		return netxen_nic_pci_mem_write_direct(adapter,
				off, data, size);

	off8 = off & 0xfffffff8;
	off0 = off & 0x7;
	sz[0] = (size < (8 - off0)) ? size : (8 - off0);
	sz[1] = size - sz[0];
	loop = ((off0 + size - 1) >> 3) + 1;
D
Dhananjay Phadke 已提交
1479
	mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516

	if ((size != 8) || (off0 != 0))  {
		for (i = 0; i < loop; i++) {
			if (adapter->pci_mem_read(adapter,
				off8 + (i << 3), &word[i], 8))
				return -1;
		}
	}

	switch (size) {
	case 1:
		tmpw = *((uint8_t *)data);
		break;
	case 2:
		tmpw = *((uint16_t *)data);
		break;
	case 4:
		tmpw = *((uint32_t *)data);
		break;
	case 8:
	default:
		tmpw = *((uint64_t *)data);
		break;
	}
	word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
	word[0] |= tmpw << (off0 * 8);

	if (loop == 2) {
		word[1] &= ~(~0ULL << (sz[1] * 8));
		word[1] |= tmpw >> (sz[0] * 8);
	}

	write_lock_irqsave(&adapter->adapter_lock, flags);
	netxen_nic_pci_change_crbwindow_128M(adapter, 0);

	for (i = 0; i < loop; i++) {
		writel((uint32_t)(off8 + (i << 3)),
D
Dhananjay Phadke 已提交
1517
			(mem_crb+MIU_TEST_AGT_ADDR_LO));
1518
		writel(0,
D
Dhananjay Phadke 已提交
1519
			(mem_crb+MIU_TEST_AGT_ADDR_HI));
1520
		writel(word[i] & 0xffffffff,
D
Dhananjay Phadke 已提交
1521
			(mem_crb+MIU_TEST_AGT_WRDATA_LO));
1522
		writel((word[i] >> 32) & 0xffffffff,
D
Dhananjay Phadke 已提交
1523
			(mem_crb+MIU_TEST_AGT_WRDATA_HI));
1524
		writel(MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
D
Dhananjay Phadke 已提交
1525
			(mem_crb+MIU_TEST_AGT_CTRL));
1526
		writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
D
Dhananjay Phadke 已提交
1527
			(mem_crb+MIU_TEST_AGT_CTRL));
1528 1529 1530

		for (j = 0; j < MAX_CTL_CHECK; j++) {
			temp = readl(
D
Dhananjay Phadke 已提交
1531
			     (mem_crb+MIU_TEST_AGT_CTRL));
1532 1533 1534 1535 1536
			if ((temp & MIU_TA_CTL_BUSY) == 0)
				break;
		}

		if (j >= MAX_CTL_CHECK) {
1537 1538 1539
			if (printk_ratelimit())
				dev_err(&adapter->pdev->dev,
					"failed to write through agent\n");
1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
			ret = -1;
			break;
		}
	}

	netxen_nic_pci_change_crbwindow_128M(adapter, 1);
	write_unlock_irqrestore(&adapter->adapter_lock, flags);
	return ret;
}

int
netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
		u64 off, void *data, int size)
{
D
Dhananjay Phadke 已提交
1554
	unsigned long   flags;
1555 1556 1557
	int	     i, j = 0, k, start, end, loop, sz[2], off0[2];
	uint32_t      temp;
	uint64_t      off8, val, word[2] = {0, 0};
D
Dhananjay Phadke 已提交
1558
	void __iomem *mem_crb;
1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572


	/*
	 * If not MN, go check for MS or invalid.
	 */
	if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
		return netxen_nic_pci_mem_read_direct(adapter, off, data, size);

	off8 = off & 0xfffffff8;
	off0[0] = off & 0x7;
	off0[1] = 0;
	sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
	sz[1] = size - sz[0];
	loop = ((off0[0] + size - 1) >> 3) + 1;
D
Dhananjay Phadke 已提交
1573
	mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
1574 1575 1576 1577 1578 1579

	write_lock_irqsave(&adapter->adapter_lock, flags);
	netxen_nic_pci_change_crbwindow_128M(adapter, 0);

	for (i = 0; i < loop; i++) {
		writel((uint32_t)(off8 + (i << 3)),
D
Dhananjay Phadke 已提交
1580
			(mem_crb+MIU_TEST_AGT_ADDR_LO));
1581
		writel(0,
D
Dhananjay Phadke 已提交
1582
			(mem_crb+MIU_TEST_AGT_ADDR_HI));
1583
		writel(MIU_TA_CTL_ENABLE,
D
Dhananjay Phadke 已提交
1584
			(mem_crb+MIU_TEST_AGT_CTRL));
1585
		writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE,
D
Dhananjay Phadke 已提交
1586
			(mem_crb+MIU_TEST_AGT_CTRL));
1587 1588 1589

		for (j = 0; j < MAX_CTL_CHECK; j++) {
			temp = readl(
D
Dhananjay Phadke 已提交
1590
			      (mem_crb+MIU_TEST_AGT_CTRL));
1591 1592 1593 1594 1595
			if ((temp & MIU_TA_CTL_BUSY) == 0)
				break;
		}

		if (j >= MAX_CTL_CHECK) {
1596 1597 1598
			if (printk_ratelimit())
				dev_err(&adapter->pdev->dev,
					"failed to read through agent\n");
1599 1600 1601 1602 1603 1604 1605
			break;
		}

		start = off0[i] >> 2;
		end   = (off0[i] + sz[i] - 1) >> 2;
		for (k = start; k <= end; k++) {
			word[i] |= ((uint64_t) readl(
D
Dhananjay Phadke 已提交
1606
				    (mem_crb +
1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706
				    MIU_TEST_AGT_RDDATA(k))) << (32*k));
		}
	}

	netxen_nic_pci_change_crbwindow_128M(adapter, 1);
	write_unlock_irqrestore(&adapter->adapter_lock, flags);

	if (j >= MAX_CTL_CHECK)
		return -1;

	if (sz[0] == 8) {
		val = word[0];
	} else {
		val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
			((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
	}

	switch (size) {
	case 1:
		*(uint8_t  *)data = val;
		break;
	case 2:
		*(uint16_t *)data = val;
		break;
	case 4:
		*(uint32_t *)data = val;
		break;
	case 8:
		*(uint64_t *)data = val;
		break;
	}
	return 0;
}

int
netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
		u64 off, void *data, int size)
{
	int i, j, ret = 0, loop, sz[2], off0;
	uint32_t temp;
	uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};

	/*
	 * If not MN, go check for MS or invalid.
	 */
	if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
		mem_crb = NETXEN_CRB_QDR_NET;
	else {
		mem_crb = NETXEN_CRB_DDR_NET;
		if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
			return netxen_nic_pci_mem_write_direct(adapter,
					off, data, size);
	}

	off8 = off & 0xfffffff8;
	off0 = off & 0x7;
	sz[0] = (size < (8 - off0)) ? size : (8 - off0);
	sz[1] = size - sz[0];
	loop = ((off0 + size - 1) >> 3) + 1;

	if ((size != 8) || (off0 != 0)) {
		for (i = 0; i < loop; i++) {
			if (adapter->pci_mem_read(adapter, off8 + (i << 3),
						&word[i], 8))
				return -1;
		}
	}

	switch (size) {
	case 1:
		tmpw = *((uint8_t *)data);
		break;
	case 2:
		tmpw = *((uint16_t *)data);
		break;
	case 4:
		tmpw = *((uint32_t *)data);
		break;
	case 8:
	default:
		tmpw = *((uint64_t *)data);
	break;
	}

	word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
	word[0] |= tmpw << (off0 * 8);

	if (loop == 2) {
		word[1] &= ~(~0ULL << (sz[1] * 8));
		word[1] |= tmpw >> (sz[0] * 8);
	}

	/*
	 * don't lock here - write_wx gets the lock if each time
	 * write_lock_irqsave(&adapter->adapter_lock, flags);
	 * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
	 */

	for (i = 0; i < loop; i++) {
		temp = off8 + (i << 3);
1707
		NXWR32(adapter, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
1708
		temp = 0;
1709
		NXWR32(adapter, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
1710
		temp = word[i] & 0xffffffff;
1711
		NXWR32(adapter, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
1712
		temp = (word[i] >> 32) & 0xffffffff;
1713
		NXWR32(adapter, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
1714
		temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
1715
		NXWR32(adapter, mem_crb+MIU_TEST_AGT_CTRL, temp);
1716
		temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
1717
		NXWR32(adapter, mem_crb+MIU_TEST_AGT_CTRL, temp);
1718 1719

		for (j = 0; j < MAX_CTL_CHECK; j++) {
1720
			temp = NXRD32(adapter, mem_crb + MIU_TEST_AGT_CTRL);
1721 1722 1723 1724 1725
			if ((temp & MIU_TA_CTL_BUSY) == 0)
				break;
		}

		if (j >= MAX_CTL_CHECK) {
1726 1727 1728
			if (printk_ratelimit())
				dev_err(&adapter->pdev->dev,
					"failed to write through agent\n");
1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776
			ret = -1;
			break;
		}
	}

	/*
	 * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
	 * write_unlock_irqrestore(&adapter->adapter_lock, flags);
	 */
	return ret;
}

int
netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
		u64 off, void *data, int size)
{
	int i, j = 0, k, start, end, loop, sz[2], off0[2];
	uint32_t      temp;
	uint64_t      off8, val, mem_crb, word[2] = {0, 0};

	/*
	 * If not MN, go check for MS or invalid.
	 */

	if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
		mem_crb = NETXEN_CRB_QDR_NET;
	else {
		mem_crb = NETXEN_CRB_DDR_NET;
		if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
			return netxen_nic_pci_mem_read_direct(adapter,
					off, data, size);
	}

	off8 = off & 0xfffffff8;
	off0[0] = off & 0x7;
	off0[1] = 0;
	sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
	sz[1] = size - sz[0];
	loop = ((off0[0] + size - 1) >> 3) + 1;

	/*
	 * don't lock here - write_wx gets the lock if each time
	 * write_lock_irqsave(&adapter->adapter_lock, flags);
	 * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
	 */

	for (i = 0; i < loop; i++) {
		temp = off8 + (i << 3);
1777
		NXWR32(adapter, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
1778
		temp = 0;
1779
		NXWR32(adapter, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
1780
		temp = MIU_TA_CTL_ENABLE;
1781
		NXWR32(adapter, mem_crb + MIU_TEST_AGT_CTRL, temp);
1782
		temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
1783
		NXWR32(adapter, mem_crb + MIU_TEST_AGT_CTRL, temp);
1784 1785

		for (j = 0; j < MAX_CTL_CHECK; j++) {
1786
			temp = NXRD32(adapter, mem_crb + MIU_TEST_AGT_CTRL);
1787 1788 1789 1790 1791
			if ((temp & MIU_TA_CTL_BUSY) == 0)
				break;
		}

		if (j >= MAX_CTL_CHECK) {
1792 1793 1794
			if (printk_ratelimit())
				dev_err(&adapter->pdev->dev,
					"failed to read through agent\n");
1795 1796 1797 1798 1799 1800
			break;
		}

		start = off0[i] >> 2;
		end   = (off0[i] + sz[i] - 1) >> 2;
		for (k = start; k <= end; k++) {
1801
			temp = NXRD32(adapter,
1802
				mem_crb + MIU_TEST_AGT_RDDATA(k));
1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844
			word[i] |= ((uint64_t)temp << (32 * k));
		}
	}

	/*
	 * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
	 * write_unlock_irqrestore(&adapter->adapter_lock, flags);
	 */

	if (j >= MAX_CTL_CHECK)
		return -1;

	if (sz[0] == 8) {
		val = word[0];
	} else {
		val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
		((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
	}

	switch (size) {
	case 1:
		*(uint8_t  *)data = val;
		break;
	case 2:
		*(uint16_t *)data = val;
		break;
	case 4:
		*(uint32_t *)data = val;
		break;
	case 8:
		*(uint64_t *)data = val;
		break;
	}
	return 0;
}

/*
 * Note : only 32-bit writes!
 */
int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
		u64 off, u32 data)
{
1845
	NXWR32(adapter, off, data);
1846 1847 1848 1849 1850 1851

	return 0;
}

u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off)
{
1852
	return NXRD32(adapter, off);
1853 1854
}

A
Amit S. Kale 已提交
1855 1856
int netxen_nic_get_board_info(struct netxen_adapter *adapter)
{
1857 1858
	int offset, board_type, magic, header_version;
	struct pci_dev *pdev = adapter->pdev;
A
Amit S. Kale 已提交
1859

1860 1861 1862 1863
	offset = NETXEN_BRDCFG_START +
		offsetof(struct netxen_board_info, magic);
	if (netxen_rom_fast_read(adapter, offset, &magic))
		return -EIO;
A
Amit S. Kale 已提交
1864

1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875
	offset = NETXEN_BRDCFG_START +
		offsetof(struct netxen_board_info, header_version);
	if (netxen_rom_fast_read(adapter, offset, &header_version))
		return -EIO;

	if (magic != NETXEN_BDINFO_MAGIC ||
			header_version != NETXEN_BDINFO_VERSION) {
		dev_err(&pdev->dev,
			"invalid board config, magic=%08x, version=%08x\n",
			magic, header_version);
		return -EIO;
A
Amit S. Kale 已提交
1876 1877
	}

1878 1879 1880 1881 1882 1883 1884 1885
	offset = NETXEN_BRDCFG_START +
		offsetof(struct netxen_board_info, board_type);
	if (netxen_rom_fast_read(adapter, offset, &board_type))
		return -EIO;

	adapter->ahw.board_type = board_type;

	if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
1886
		u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
1887
		if ((gpio & 0x8000) == 0)
1888
			board_type = NETXEN_BRDTYPE_P3_10G_TP;
1889 1890
	}

D
Dhananjay Phadke 已提交
1891
	switch (board_type) {
A
Amit S. Kale 已提交
1892
	case NETXEN_BRDTYPE_P2_SB35_4G:
1893
		adapter->ahw.port_type = NETXEN_NIC_GBE;
A
Amit S. Kale 已提交
1894 1895 1896 1897 1898
		break;
	case NETXEN_BRDTYPE_P2_SB31_10G:
	case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
	case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
	case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
1899 1900 1901 1902 1903 1904
	case NETXEN_BRDTYPE_P3_HMEZ:
	case NETXEN_BRDTYPE_P3_XG_LOM:
	case NETXEN_BRDTYPE_P3_10G_CX4:
	case NETXEN_BRDTYPE_P3_10G_CX4_LP:
	case NETXEN_BRDTYPE_P3_IMEZ:
	case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
D
Dhananjay Phadke 已提交
1905 1906
	case NETXEN_BRDTYPE_P3_10G_SFP_CT:
	case NETXEN_BRDTYPE_P3_10G_SFP_QT:
1907 1908
	case NETXEN_BRDTYPE_P3_10G_XFP:
	case NETXEN_BRDTYPE_P3_10000_BASE_T:
1909
		adapter->ahw.port_type = NETXEN_NIC_XGBE;
A
Amit S. Kale 已提交
1910 1911 1912 1913 1914
		break;
	case NETXEN_BRDTYPE_P1_BD:
	case NETXEN_BRDTYPE_P1_SB:
	case NETXEN_BRDTYPE_P1_SMAX:
	case NETXEN_BRDTYPE_P1_SOCK:
1915 1916 1917
	case NETXEN_BRDTYPE_P3_REF_QG:
	case NETXEN_BRDTYPE_P3_4_GB:
	case NETXEN_BRDTYPE_P3_4_GB_MM:
1918
		adapter->ahw.port_type = NETXEN_NIC_GBE;
A
Amit S. Kale 已提交
1919
		break;
1920
	case NETXEN_BRDTYPE_P3_10G_TP:
1921
		adapter->ahw.port_type = (adapter->portnum < 2) ?
1922 1923
			NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
		break;
A
Amit S. Kale 已提交
1924
	default:
1925 1926
		dev_err(&pdev->dev, "unknown board type %x\n", board_type);
		adapter->ahw.port_type = NETXEN_NIC_XGBE;
A
Amit S. Kale 已提交
1927 1928 1929
		break;
	}

1930
	return 0;
A
Amit S. Kale 已提交
1931 1932 1933 1934
}

/* NIU access sections */

1935
int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
A
Amit S. Kale 已提交
1936
{
1937
	new_mtu += MTU_FUDGE_FACTOR;
1938
	NXWR32(adapter, NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
1939
		new_mtu);
A
Amit S. Kale 已提交
1940 1941 1942
	return 0;
}

1943
int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
A
Amit S. Kale 已提交
1944
{
1945
	new_mtu += MTU_FUDGE_FACTOR;
1946
	if (adapter->physical_port == 0)
1947
		NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
1948
	else
1949
		NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
A
Amit S. Kale 已提交
1950 1951 1952
	return 0;
}

1953
void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
A
Amit S. Kale 已提交
1954
{
A
Al Viro 已提交
1955 1956
	__u32 status;
	__u32 autoneg;
1957
	__u32 port_mode;
A
Amit S. Kale 已提交
1958

1959 1960 1961 1962 1963 1964
	if (!netif_carrier_ok(adapter->netdev)) {
		adapter->link_speed   = 0;
		adapter->link_duplex  = -1;
		adapter->link_autoneg = AUTONEG_ENABLE;
		return;
	}
1965

1966
	if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
1967
		port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
1968 1969 1970 1971 1972 1973 1974
		if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
			adapter->link_speed   = SPEED_1000;
			adapter->link_duplex  = DUPLEX_FULL;
			adapter->link_autoneg = AUTONEG_DISABLE;
			return;
		}

1975
		if (adapter->phy_read
1976
		    && adapter->phy_read(adapter,
A
Amit S. Kale 已提交
1977 1978 1979 1980 1981
			     NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
			     &status) == 0) {
			if (netxen_get_phy_link(status)) {
				switch (netxen_get_phy_speed(status)) {
				case 0:
1982
					adapter->link_speed = SPEED_10;
A
Amit S. Kale 已提交
1983 1984
					break;
				case 1:
1985
					adapter->link_speed = SPEED_100;
A
Amit S. Kale 已提交
1986 1987
					break;
				case 2:
1988
					adapter->link_speed = SPEED_1000;
A
Amit S. Kale 已提交
1989 1990
					break;
				default:
1991
					adapter->link_speed = 0;
A
Amit S. Kale 已提交
1992 1993 1994 1995
					break;
				}
				switch (netxen_get_phy_duplex(status)) {
				case 0:
1996
					adapter->link_duplex = DUPLEX_HALF;
A
Amit S. Kale 已提交
1997 1998
					break;
				case 1:
1999
					adapter->link_duplex = DUPLEX_FULL;
A
Amit S. Kale 已提交
2000 2001
					break;
				default:
2002
					adapter->link_duplex = -1;
A
Amit S. Kale 已提交
2003 2004
					break;
				}
2005
				if (adapter->phy_read
2006
				    && adapter->phy_read(adapter,
A
Amit S. Kale 已提交
2007
					     NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
2008
					     &autoneg) != 0)
2009
					adapter->link_autoneg = autoneg;
A
Amit S. Kale 已提交
2010 2011 2012 2013
			} else
				goto link_down;
		} else {
		      link_down:
2014
			adapter->link_speed = 0;
2015
			adapter->link_duplex = -1;
A
Amit S. Kale 已提交
2016 2017 2018 2019
		}
	}
}

2020
void netxen_nic_get_firmware_info(struct netxen_adapter *adapter)
A
Amit S. Kale 已提交
2021
{
2022
	u32 fw_major, fw_minor, fw_build;
2023
	char brd_name[NETXEN_MAX_SHORT_NAME];
2024
	char serial_num[32];
2025
	int i, addr, val;
D
Dhananjay Phadke 已提交
2026
	int *ptr32;
2027
	struct pci_dev *pdev = adapter->pdev;
2028 2029 2030

	adapter->driver_mismatch = 0;

D
Dhananjay Phadke 已提交
2031
	ptr32 = (int *)&serial_num;
2032 2033 2034
	addr = NETXEN_USER_START +
	       offsetof(struct netxen_new_user_info, serial_num);
	for (i = 0; i < 8; i++) {
2035 2036
		if (netxen_rom_fast_read(adapter, addr, &val) == -1) {
			dev_err(&pdev->dev, "error reading board info\n");
2037 2038
			adapter->driver_mismatch = 1;
			return;
2039
		}
2040
		ptr32[i] = cpu_to_le32(val);
2041 2042 2043
		addr += sizeof(u32);
	}

2044 2045 2046
	fw_major = NXRD32(adapter, NETXEN_FW_VERSION_MAJOR);
	fw_minor = NXRD32(adapter, NETXEN_FW_VERSION_MINOR);
	fw_build = NXRD32(adapter, NETXEN_FW_VERSION_SUB);
2047

2048
	adapter->fw_major = fw_major;
2049
	adapter->fw_version = NETXEN_VERSION_CODE(fw_major, fw_minor, fw_build);
2050

2051
	if (adapter->portnum == 0) {
2052
		get_brd_name_by_type(adapter->ahw.board_type, brd_name);
2053

D
Dhananjay Phadke 已提交
2054 2055
		printk(KERN_INFO "NetXen %s Board S/N %s  Chip rev 0x%x\n",
				brd_name, serial_num, adapter->ahw.revision_id);
A
Amit S. Kale 已提交
2056
	}
2057

2058
	if (adapter->fw_version < NETXEN_VERSION_CODE(3, 4, 216)) {
A
Amit S. Kale 已提交
2059
		adapter->driver_mismatch = 1;
2060
		dev_warn(&pdev->dev, "firmware version %d.%d.%d unsupported\n",
D
Dhananjay Phadke 已提交
2061
				fw_major, fw_minor, fw_build);
2062 2063
		return;
	}
2064 2065 2066 2067 2068

	dev_info(&pdev->dev, "firmware version %d.%d.%d\n",
			fw_major, fw_minor, fw_build);

	if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
2069 2070
		i = NXRD32(adapter, NETXEN_SRE_MISC);
		adapter->ahw.cut_through = (i & 0x8000) ? 1 : 0;
2071 2072 2073
		dev_info(&pdev->dev, "firmware running in %s mode\n",
		adapter->ahw.cut_through ? "cut-through" : "legacy");
	}
2074 2075 2076

	if (adapter->fw_version >= NETXEN_VERSION_CODE(4, 0, 222))
		adapter->capabilities = NXRD32(adapter, CRB_FW_CAPABILITIES_1);
A
Amit S. Kale 已提交
2077 2078
}

2079 2080 2081 2082 2083 2084 2085 2086
int
netxen_nic_wol_supported(struct netxen_adapter *adapter)
{
	u32 wol_cfg;

	if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
		return 0;

2087
	wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
2088
	if (wol_cfg & (1UL << adapter->portnum)) {
2089
		wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
2090 2091 2092 2093 2094 2095
		if (wol_cfg & (1 << adapter->portnum))
			return 1;
	}

	return 0;
}