tegra114.dtsi 20.0 KB
Newer Older
1
#include <dt-bindings/clock/tegra114-car.h>
2
#include <dt-bindings/gpio/tegra-gpio.h>
3
#include <dt-bindings/pinctrl/pinctrl-tegra.h>
4
#include <dt-bindings/interrupt-controller/arm-gic.h>
5

6
#include "skeleton.dtsi"
7 8 9 10 11

/ {
	compatible = "nvidia,tegra114";
	interrupt-parent = <&gic>;

12 13 14 15 16 17 18
	aliases {
		serial0 = &uarta;
		serial1 = &uartb;
		serial2 = &uartc;
		serial3 = &uartd;
	};

19 20 21 22 23 24 25 26 27 28 29 30 31 32
	host1x@50000000 {
		compatible = "nvidia,tegra114-host1x", "simple-bus";
		reg = <0x50000000 0x00028000>;
		interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */
			     <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */
		clocks = <&tegra_car TEGRA114_CLK_HOST1X>;
		resets = <&tegra_car 28>;
		reset-names = "host1x";

		#address-cells = <1>;
		#size-cells = <1>;

		ranges = <0x54000000 0x54000000 0x01000000>;

33 34 35 36 37 38 39 40 41
		gr2d@54140000 {
			compatible = "nvidia,tegra114-gr2d", "nvidia,tegra20-gr2d";
			reg = <0x54140000 0x00040000>;
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&tegra_car TEGRA114_CLK_GR2D>;
			resets = <&tegra_car 21>;
			reset-names = "2d";
		};

42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
		dc@54200000 {
			compatible = "nvidia,tegra114-dc", "nvidia,tegra20-dc";
			reg = <0x54200000 0x00040000>;
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&tegra_car TEGRA114_CLK_DISP1>,
				 <&tegra_car TEGRA114_CLK_PLL_P>;
			clock-names = "dc", "parent";
			resets = <&tegra_car 27>;
			reset-names = "dc";

			rgb {
				status = "disabled";
			};
		};

		dc@54240000 {
			compatible = "nvidia,tegra114-dc", "nvidia,tegra20-dc";
			reg = <0x54240000 0x00040000>;
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&tegra_car TEGRA114_CLK_DISP2>,
				 <&tegra_car TEGRA114_CLK_PLL_P>;
			clock-names = "dc", "parent";
			resets = <&tegra_car 26>;
			reset-names = "dc";

			rgb {
				status = "disabled";
			};
		};

		hdmi@54280000 {
			compatible = "nvidia,tegra114-hdmi";
			reg = <0x54280000 0x00040000>;
			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
			clocks = <&tegra_car TEGRA114_CLK_HDMI>,
				 <&tegra_car TEGRA114_CLK_PLL_D2_OUT0>;
			clock-names = "hdmi", "parent";
			resets = <&tegra_car 51>;
			reset-names = "hdmi";
			status = "disabled";
		};
83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114

		dsi@54300000 {
			compatible = "nvidia,tegra114-dsi";
			reg = <0x54300000 0x00040000>;
			clocks = <&tegra_car TEGRA114_CLK_DSIA>,
				 <&tegra_car TEGRA114_CLK_DSIALP>,
				 <&tegra_car TEGRA114_CLK_PLL_D_OUT0>;
			clock-names = "dsi", "lp", "parent";
			resets = <&tegra_car 48>;
			reset-names = "dsi";
			nvidia,mipi-calibrate = <&mipi 0x060>; /* DSIA & DSIB pads */
			status = "disabled";

			#address-cells = <1>;
			#size-cells = <0>;
		};

		dsi@54400000 {
			compatible = "nvidia,tegra114-dsi";
			reg = <0x54400000 0x00040000>;
			clocks = <&tegra_car TEGRA114_CLK_DSIB>,
				 <&tegra_car TEGRA114_CLK_DSIBLP>,
				 <&tegra_car TEGRA114_CLK_PLL_D2_OUT0>;
			clock-names = "dsi", "lp", "parent";
			resets = <&tegra_car 82>;
			reset-names = "dsi";
			nvidia,mipi-calibrate = <&mipi 0x180>; /* DSIC & DSID pads */
			status = "disabled";

			#address-cells = <1>;
			#size-cells = <0>;
		};
115 116
	};

117
	gic: interrupt-controller@50041000 {
118 119 120 121 122 123 124
		compatible = "arm,cortex-a15-gic";
		#interrupt-cells = <3>;
		interrupt-controller;
		reg = <0x50041000 0x1000>,
		      <0x50042000 0x1000>,
		      <0x50044000 0x2000>,
		      <0x50046000 0x2000>;
125 126
		interrupts = <GIC_PPI 9
			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
127 128 129 130 131
	};

	timer@60005000 {
		compatible = "nvidia,tegra114-timer", "nvidia,tegra20-timer";
		reg = <0x60005000 0x400>;
132 133 134 135 136 137
		interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
138
		clocks = <&tegra_car TEGRA114_CLK_TIMER>;
139 140
	};

141
	tegra_car: clock@60006000 {
142
		compatible = "nvidia,tegra114-car";
143 144
		reg = <0x60006000 0x1000>;
		#clock-cells = <1>;
145
		#reset-cells = <1>;
146 147
	};

148
	apbdma: dma@6000a000 {
149 150
		compatible = "nvidia,tegra114-apbdma";
		reg = <0x6000a000 0x1400>;
151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182
		interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
183
		clocks = <&tegra_car TEGRA114_CLK_APBDMA>;
184 185
		resets = <&tegra_car 34>;
		reset-names = "dma";
186
		#dma-cells = <1>;
187 188
	};

189
	ahb: ahb@6000c004 {
190 191 192 193
		compatible = "nvidia,tegra114-ahb", "nvidia,tegra30-ahb";
		reg = <0x6000c004 0x14c>;
	};

194
	gpio: gpio@6000d000 {
195 196
		compatible = "nvidia,tegra114-gpio", "nvidia,tegra30-gpio";
		reg = <0x6000d000 0x1000>;
197 198 199 200 201 202 203 204
		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
205 206 207 208 209 210
		#gpio-cells = <2>;
		gpio-controller;
		#interrupt-cells = <2>;
		interrupt-controller;
	};

211
	pinmux: pinmux@70000868 {
212 213 214 215 216
		compatible = "nvidia,tegra114-pinmux";
		reg = <0x70000868 0x148		/* Pad control registers */
		       0x70003000 0x40c>;	/* Mux registers */
	};

217 218 219 220 221 222 223 224 225
	/*
	 * There are two serial driver i.e. 8250 based simple serial
	 * driver and APB DMA based serial driver for higher baudrate
	 * and performace. To enable the 8250 based driver, the compatible
	 * is "nvidia,tegra114-uart", "nvidia,tegra20-uart" and to enable
	 * the APB DMA based serial driver, the comptible is
	 * "nvidia,tegra114-hsuart", "nvidia,tegra30-hsuart".
	 */
	uarta: serial@70006000 {
226 227 228
		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
		reg = <0x70006000 0x40>;
		reg-shift = <2>;
229
		interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
230
		clocks = <&tegra_car TEGRA114_CLK_UARTA>;
231 232
		resets = <&tegra_car 6>;
		reset-names = "serial";
233 234
		dmas = <&apbdma 8>, <&apbdma 8>;
		dma-names = "rx", "tx";
235
		status = "disabled";
236 237
	};

238
	uartb: serial@70006040 {
239 240 241
		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
		reg = <0x70006040 0x40>;
		reg-shift = <2>;
242
		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
243
		clocks = <&tegra_car TEGRA114_CLK_UARTB>;
244 245
		resets = <&tegra_car 7>;
		reset-names = "serial";
246 247
		dmas = <&apbdma 9>, <&apbdma 9>;
		dma-names = "rx", "tx";
248
		status = "disabled";
249 250
	};

251
	uartc: serial@70006200 {
252 253 254
		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
		reg = <0x70006200 0x100>;
		reg-shift = <2>;
255
		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
256
		clocks = <&tegra_car TEGRA114_CLK_UARTC>;
257 258
		resets = <&tegra_car 55>;
		reset-names = "serial";
259 260
		dmas = <&apbdma 10>, <&apbdma 10>;
		dma-names = "rx", "tx";
261
		status = "disabled";
262 263
	};

264
	uartd: serial@70006300 {
265 266 267
		compatible = "nvidia,tegra114-uart", "nvidia,tegra20-uart";
		reg = <0x70006300 0x100>;
		reg-shift = <2>;
268
		interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
269
		clocks = <&tegra_car TEGRA114_CLK_UARTD>;
270 271
		resets = <&tegra_car 65>;
		reset-names = "serial";
272 273
		dmas = <&apbdma 19>, <&apbdma 19>;
		dma-names = "rx", "tx";
274
		status = "disabled";
275 276
	};

277
	pwm: pwm@7000a000 {
278 279 280
		compatible = "nvidia,tegra114-pwm", "nvidia,tegra20-pwm";
		reg = <0x7000a000 0x100>;
		#pwm-cells = <2>;
281
		clocks = <&tegra_car TEGRA114_CLK_PWM>;
282 283
		resets = <&tegra_car 17>;
		reset-names = "pwm";
284 285 286
		status = "disabled";
	};

287 288 289
	i2c@7000c000 {
		compatible = "nvidia,tegra114-i2c";
		reg = <0x7000c000 0x100>;
290
		interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
291 292
		#address-cells = <1>;
		#size-cells = <0>;
293
		clocks = <&tegra_car TEGRA114_CLK_I2C1>;
294
		clock-names = "div-clk";
295 296
		resets = <&tegra_car 12>;
		reset-names = "i2c";
297 298
		dmas = <&apbdma 21>, <&apbdma 21>;
		dma-names = "rx", "tx";
299 300 301 302 303 304
		status = "disabled";
	};

	i2c@7000c400 {
		compatible = "nvidia,tegra114-i2c";
		reg = <0x7000c400 0x100>;
305
		interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
306 307
		#address-cells = <1>;
		#size-cells = <0>;
308
		clocks = <&tegra_car TEGRA114_CLK_I2C2>;
309
		clock-names = "div-clk";
310 311
		resets = <&tegra_car 54>;
		reset-names = "i2c";
312 313
		dmas = <&apbdma 22>, <&apbdma 22>;
		dma-names = "rx", "tx";
314 315 316 317 318 319
		status = "disabled";
	};

	i2c@7000c500 {
		compatible = "nvidia,tegra114-i2c";
		reg = <0x7000c500 0x100>;
320
		interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
321 322
		#address-cells = <1>;
		#size-cells = <0>;
323
		clocks = <&tegra_car TEGRA114_CLK_I2C3>;
324
		clock-names = "div-clk";
325 326
		resets = <&tegra_car 67>;
		reset-names = "i2c";
327 328
		dmas = <&apbdma 23>, <&apbdma 23>;
		dma-names = "rx", "tx";
329 330 331 332 333 334
		status = "disabled";
	};

	i2c@7000c700 {
		compatible = "nvidia,tegra114-i2c";
		reg = <0x7000c700 0x100>;
335
		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
336 337
		#address-cells = <1>;
		#size-cells = <0>;
338
		clocks = <&tegra_car TEGRA114_CLK_I2C4>;
339
		clock-names = "div-clk";
340 341
		resets = <&tegra_car 103>;
		reset-names = "i2c";
342 343
		dmas = <&apbdma 26>, <&apbdma 26>;
		dma-names = "rx", "tx";
344 345 346 347 348 349
		status = "disabled";
	};

	i2c@7000d000 {
		compatible = "nvidia,tegra114-i2c";
		reg = <0x7000d000 0x100>;
350
		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
351 352
		#address-cells = <1>;
		#size-cells = <0>;
353
		clocks = <&tegra_car TEGRA114_CLK_I2C5>;
354
		clock-names = "div-clk";
355 356
		resets = <&tegra_car 47>;
		reset-names = "i2c";
357 358
		dmas = <&apbdma 24>, <&apbdma 24>;
		dma-names = "rx", "tx";
359 360 361
		status = "disabled";
	};

362 363 364
	spi@7000d400 {
		compatible = "nvidia,tegra114-spi";
		reg = <0x7000d400 0x200>;
365
		interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
366 367
		#address-cells = <1>;
		#size-cells = <0>;
368
		clocks = <&tegra_car TEGRA114_CLK_SBC1>;
369
		clock-names = "spi";
370 371
		resets = <&tegra_car 41>;
		reset-names = "spi";
372 373
		dmas = <&apbdma 15>, <&apbdma 15>;
		dma-names = "rx", "tx";
374 375 376 377 378 379
		status = "disabled";
	};

	spi@7000d600 {
		compatible = "nvidia,tegra114-spi";
		reg = <0x7000d600 0x200>;
380
		interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
381 382
		#address-cells = <1>;
		#size-cells = <0>;
383
		clocks = <&tegra_car TEGRA114_CLK_SBC2>;
384
		clock-names = "spi";
385 386
		resets = <&tegra_car 44>;
		reset-names = "spi";
387 388
		dmas = <&apbdma 16>, <&apbdma 16>;
		dma-names = "rx", "tx";
389 390 391 392 393 394
		status = "disabled";
	};

	spi@7000d800 {
		compatible = "nvidia,tegra114-spi";
		reg = <0x7000d800 0x200>;
395
		interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
396 397
		#address-cells = <1>;
		#size-cells = <0>;
398
		clocks = <&tegra_car TEGRA114_CLK_SBC3>;
399
		clock-names = "spi";
400 401
		resets = <&tegra_car 46>;
		reset-names = "spi";
402 403
		dmas = <&apbdma 17>, <&apbdma 17>;
		dma-names = "rx", "tx";
404 405 406 407 408 409
		status = "disabled";
	};

	spi@7000da00 {
		compatible = "nvidia,tegra114-spi";
		reg = <0x7000da00 0x200>;
410
		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
411 412
		#address-cells = <1>;
		#size-cells = <0>;
413
		clocks = <&tegra_car TEGRA114_CLK_SBC4>;
414
		clock-names = "spi";
415 416
		resets = <&tegra_car 68>;
		reset-names = "spi";
417 418
		dmas = <&apbdma 18>, <&apbdma 18>;
		dma-names = "rx", "tx";
419 420 421 422 423 424
		status = "disabled";
	};

	spi@7000dc00 {
		compatible = "nvidia,tegra114-spi";
		reg = <0x7000dc00 0x200>;
425
		interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
426 427
		#address-cells = <1>;
		#size-cells = <0>;
428
		clocks = <&tegra_car TEGRA114_CLK_SBC5>;
429
		clock-names = "spi";
430 431
		resets = <&tegra_car 104>;
		reset-names = "spi";
432 433
		dmas = <&apbdma 27>, <&apbdma 27>;
		dma-names = "rx", "tx";
434 435 436 437 438 439
		status = "disabled";
	};

	spi@7000de00 {
		compatible = "nvidia,tegra114-spi";
		reg = <0x7000de00 0x200>;
440
		interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
441 442
		#address-cells = <1>;
		#size-cells = <0>;
443
		clocks = <&tegra_car TEGRA114_CLK_SBC6>;
444
		clock-names = "spi";
445 446
		resets = <&tegra_car 105>;
		reset-names = "spi";
447 448
		dmas = <&apbdma 28>, <&apbdma 28>;
		dma-names = "rx", "tx";
449 450 451
		status = "disabled";
	};

452
	rtc@7000e000 {
453 454
		compatible = "nvidia,tegra114-rtc", "nvidia,tegra20-rtc";
		reg = <0x7000e000 0x100>;
455
		interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
456
		clocks = <&tegra_car TEGRA114_CLK_RTC>;
457 458
	};

459
	kbc@7000e200 {
460 461
		compatible = "nvidia,tegra114-kbc";
		reg = <0x7000e200 0x100>;
462
		interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
463
		clocks = <&tegra_car TEGRA114_CLK_KBC>;
464 465
		resets = <&tegra_car 36>;
		reset-names = "kbc";
466 467 468
		status = "disabled";
	};

469
	pmc@7000e400 {
470
		compatible = "nvidia,tegra114-pmc";
471
		reg = <0x7000e400 0x400>;
472
		clocks = <&tegra_car TEGRA114_CLK_PCLK>, <&clk32k_in>;
473
		clock-names = "pclk", "clk32k_in";
474 475
	};

476
	iommu@70019010 {
477
		compatible = "nvidia,tegra114-smmu", "nvidia,tegra30-smmu";
478 479 480
		reg = <0x70019010 0x02c
		       0x700191f0 0x010
		       0x70019228 0x074>;
481 482 483 484 485 486
		nvidia,#asids = <4>;
		dma-window = <0 0x40000000>;
		nvidia,swgroups = <0x18659fe>;
		nvidia,ahb = <&ahb>;
	};

487
	ahub@70080000 {
488 489 490 491 492 493
		compatible = "nvidia,tegra114-ahub";
		reg = <0x70080000 0x200>,
		      <0x70080200 0x100>,
		      <0x70081000 0x200>;
		interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
		clocks = <&tegra_car TEGRA114_CLK_D_AUDIO>,
494 495
			 <&tegra_car TEGRA114_CLK_APBIF>;
		clock-names = "d_audio", "apbif";
496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511
		resets = <&tegra_car 106>, /* d_audio */
			 <&tegra_car 107>, /* apbif */
			 <&tegra_car 30>,  /* i2s0 */
			 <&tegra_car 11>,  /* i2s1 */
			 <&tegra_car 18>,  /* i2s2 */
			 <&tegra_car 101>, /* i2s3 */
			 <&tegra_car 102>, /* i2s4 */
			 <&tegra_car 108>, /* dam0 */
			 <&tegra_car 109>, /* dam1 */
			 <&tegra_car 110>, /* dam2 */
			 <&tegra_car 10>,  /* spdif */
			 <&tegra_car 153>, /* amx */
			 <&tegra_car 154>; /* adx */
		reset-names = "d_audio", "apbif", "i2s0", "i2s1", "i2s2",
			      "i2s3", "i2s4", "dam0", "dam1", "dam2",
			      "spdif", "amx", "adx";
512 513 514 515 516 517 518 519 520 521 522 523 524 525
		dmas = <&apbdma 1>, <&apbdma 1>,
		       <&apbdma 2>, <&apbdma 2>,
		       <&apbdma 3>, <&apbdma 3>,
		       <&apbdma 4>, <&apbdma 4>,
		       <&apbdma 6>, <&apbdma 6>,
		       <&apbdma 7>, <&apbdma 7>,
		       <&apbdma 12>, <&apbdma 12>,
		       <&apbdma 13>, <&apbdma 13>,
		       <&apbdma 14>, <&apbdma 14>,
		       <&apbdma 29>, <&apbdma 29>;
		dma-names = "rx0", "tx0", "rx1", "tx1", "rx2", "tx2",
			    "rx3", "tx3", "rx4", "tx4", "rx5", "tx5",
			    "rx6", "tx6", "rx7", "tx7", "rx8", "tx8",
			    "rx9", "tx9";
526 527 528 529 530 531 532 533 534
		ranges;
		#address-cells = <1>;
		#size-cells = <1>;

		tegra_i2s0: i2s@70080300 {
			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
			reg = <0x70080300 0x100>;
			nvidia,ahub-cif-ids = <4 4>;
			clocks = <&tegra_car TEGRA114_CLK_I2S0>;
535 536
			resets = <&tegra_car 30>;
			reset-names = "i2s";
537 538 539 540 541 542 543 544
			status = "disabled";
		};

		tegra_i2s1: i2s@70080400 {
			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
			reg = <0x70080400 0x100>;
			nvidia,ahub-cif-ids = <5 5>;
			clocks = <&tegra_car TEGRA114_CLK_I2S1>;
545 546
			resets = <&tegra_car 11>;
			reset-names = "i2s";
547 548 549 550 551 552 553 554
			status = "disabled";
		};

		tegra_i2s2: i2s@70080500 {
			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
			reg = <0x70080500 0x100>;
			nvidia,ahub-cif-ids = <6 6>;
			clocks = <&tegra_car TEGRA114_CLK_I2S2>;
555 556
			resets = <&tegra_car 18>;
			reset-names = "i2s";
557 558 559 560 561 562 563 564
			status = "disabled";
		};

		tegra_i2s3: i2s@70080600 {
			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
			reg = <0x70080600 0x100>;
			nvidia,ahub-cif-ids = <7 7>;
			clocks = <&tegra_car TEGRA114_CLK_I2S3>;
565 566
			resets = <&tegra_car 101>;
			reset-names = "i2s";
567 568 569 570 571 572 573 574
			status = "disabled";
		};

		tegra_i2s4: i2s@70080700 {
			compatible = "nvidia,tegra114-i2s", "nvidia,tegra30-i2s";
			reg = <0x70080700 0x100>;
			nvidia,ahub-cif-ids = <8 8>;
			clocks = <&tegra_car TEGRA114_CLK_I2S4>;
575 576
			resets = <&tegra_car 102>;
			reset-names = "i2s";
577 578 579 580
			status = "disabled";
		};
	};

581 582 583 584 585 586 587
	mipi: mipi@700e3000 {
		compatible = "nvidia,tegra114-mipi";
		reg = <0x700e3000 0x100>;
		clocks = <&tegra_car TEGRA114_CLK_MIPI_CAL>;
		#nvidia,mipi-calibrate-cells = <1>;
	};

588 589 590
	sdhci@78000000 {
		compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
		reg = <0x78000000 0x200>;
591
		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
592
		clocks = <&tegra_car TEGRA114_CLK_SDMMC1>;
593 594
		resets = <&tegra_car 14>;
		reset-names = "sdhci";
595 596 597 598 599 600
		status = "disable";
	};

	sdhci@78000200 {
		compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
		reg = <0x78000200 0x200>;
601
		interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
602
		clocks = <&tegra_car TEGRA114_CLK_SDMMC2>;
603 604
		resets = <&tegra_car 9>;
		reset-names = "sdhci";
605 606 607 608 609 610
		status = "disable";
	};

	sdhci@78000400 {
		compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
		reg = <0x78000400 0x200>;
611
		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
612
		clocks = <&tegra_car TEGRA114_CLK_SDMMC3>;
613 614
		resets = <&tegra_car 69>;
		reset-names = "sdhci";
615 616 617 618 619 620
		status = "disable";
	};

	sdhci@78000600 {
		compatible = "nvidia,tegra114-sdhci", "nvidia,tegra30-sdhci";
		reg = <0x78000600 0x200>;
621
		interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
622
		clocks = <&tegra_car TEGRA114_CLK_SDMMC4>;
623 624
		resets = <&tegra_car 15>;
		reset-names = "sdhci";
625 626 627
		status = "disable";
	};

628 629 630 631 632 633
	usb@7d000000 {
		compatible = "nvidia,tegra30-ehci", "usb-ehci";
		reg = <0x7d000000 0x4000>;
		interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
		phy_type = "utmi";
		clocks = <&tegra_car TEGRA114_CLK_USBD>;
634 635
		resets = <&tegra_car 22>;
		reset-names = "usb";
636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
		nvidia,phy = <&phy1>;
		status = "disabled";
	};

	phy1: usb-phy@7d000000 {
		compatible = "nvidia,tegra30-usb-phy";
		reg = <0x7d000000 0x4000 0x7d000000 0x4000>;
		phy_type = "utmi";
		clocks = <&tegra_car TEGRA114_CLK_USBD>,
			 <&tegra_car TEGRA114_CLK_PLL_U>,
			 <&tegra_car TEGRA114_CLK_USBD>;
		clock-names = "reg", "pll_u", "utmi-pads";
		nvidia,hssync-start-delay = <0>;
		nvidia,idle-wait-delay = <17>;
		nvidia,elastic-limit = <16>;
		nvidia,term-range-adj = <6>;
		nvidia,xcvr-setup = <9>;
		nvidia,xcvr-lsfslew = <0>;
		nvidia,xcvr-lsrslew = <3>;
		nvidia,hssquelch-level = <2>;
		nvidia,hsdiscon-level = <5>;
		nvidia,xcvr-hsslew = <12>;
		status = "disabled";
	};

	usb@7d008000 {
		compatible = "nvidia,tegra30-ehci", "usb-ehci";
		reg = <0x7d008000 0x4000>;
		interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
		phy_type = "utmi";
		clocks = <&tegra_car TEGRA114_CLK_USB3>;
667 668
		resets = <&tegra_car 59>;
		reset-names = "usb";
669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
		nvidia,phy = <&phy3>;
		status = "disabled";
	};

	phy3: usb-phy@7d008000 {
		compatible = "nvidia,tegra30-usb-phy";
		reg = <0x7d008000 0x4000 0x7d000000 0x4000>;
		phy_type = "utmi";
		clocks = <&tegra_car TEGRA114_CLK_USB3>,
			 <&tegra_car TEGRA114_CLK_PLL_U>,
			 <&tegra_car TEGRA114_CLK_USBD>;
		clock-names = "reg", "pll_u", "utmi-pads";
		nvidia,hssync-start-delay = <0>;
		nvidia,idle-wait-delay = <17>;
		nvidia,elastic-limit = <16>;
		nvidia,term-range-adj = <6>;
		nvidia,xcvr-setup = <9>;
		nvidia,xcvr-lsfslew = <0>;
		nvidia,xcvr-lsrslew = <3>;
		nvidia,hssquelch-level = <2>;
		nvidia,hsdiscon-level = <5>;
		nvidia,xcvr-hsslew = <12>;
		status = "disabled";
	};

694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu@0 {
			device_type = "cpu";
			compatible = "arm,cortex-a15";
			reg = <0>;
		};

		cpu@1 {
			device_type = "cpu";
			compatible = "arm,cortex-a15";
			reg = <1>;
		};

		cpu@2 {
			device_type = "cpu";
			compatible = "arm,cortex-a15";
			reg = <2>;
		};

		cpu@3 {
			device_type = "cpu";
			compatible = "arm,cortex-a15";
			reg = <3>;
		};
	};

	timer {
		compatible = "arm,armv7-timer";
725 726 727 728 729 730 731 732 733
		interrupts =
			<GIC_PPI 13
				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			<GIC_PPI 14
				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			<GIC_PPI 11
				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
			<GIC_PPI 10
				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
734 735
	};
};