smc91x.h 39.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36
/*------------------------------------------------------------------------
 . smc91x.h - macros for SMSC's 91C9x/91C1xx single-chip Ethernet device.
 .
 . Copyright (C) 1996 by Erik Stahlman
 . Copyright (C) 2001 Standard Microsystems Corporation
 .	Developed by Simple Network Magic Corporation
 . Copyright (C) 2003 Monta Vista Software, Inc.
 .	Unified SMC91x driver by Nicolas Pitre
 .
 . This program is free software; you can redistribute it and/or modify
 . it under the terms of the GNU General Public License as published by
 . the Free Software Foundation; either version 2 of the License, or
 . (at your option) any later version.
 .
 . This program is distributed in the hope that it will be useful,
 . but WITHOUT ANY WARRANTY; without even the implied warranty of
 . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 . GNU General Public License for more details.
 .
 . You should have received a copy of the GNU General Public License
 . along with this program; if not, write to the Free Software
 . Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 .
 . Information contained in this file was obtained from the LAN91C111
 . manual from SMC.  To get a copy, if you really want one, you can find
 . information under www.smsc.com.
 .
 . Authors
 .	Erik Stahlman		<erik@vt.edu>
 .	Daris A Nevil		<dnevil@snmc.com>
 .	Nicolas Pitre 		<nico@cam.org>
 .
 ---------------------------------------------------------------------------*/
#ifndef _SMC91X_H_
#define _SMC91X_H_

37
#include <linux/smc91x.h>
L
Linus Torvalds 已提交
38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57

/*
 * Define your architecture specific bus configuration parameters here.
 */

#if	defined(CONFIG_ARCH_LUBBOCK)

/* We can only do 16-bit reads and writes in the static memory space. */
#define SMC_CAN_USE_8BIT	0
#define SMC_CAN_USE_16BIT	1
#define SMC_CAN_USE_32BIT	0
#define SMC_NOWAIT		1

/* The first two address lines aren't connected... */
#define SMC_IO_SHIFT		2

#define SMC_inw(a, r)		readw((a) + (r))
#define SMC_outw(v, a, r)	writew(v, (a) + (r))
#define SMC_insw(a, r, p, l)	readsw((a) + (r), p, l)
#define SMC_outsw(a, r, p, l)	writesw((a) + (r), p, l)
58
#define SMC_IRQ_FLAGS		(-1)	/* from resource */
L
Linus Torvalds 已提交
59

60
#elif defined(CONFIG_BLACKFIN)
61 62

#define SMC_IRQ_FLAGS		IRQF_TRIGGER_HIGH
63 64
#define RPC_LSA_DEFAULT		RPC_LED_100_10
#define RPC_LSB_DEFAULT		RPC_LED_TX_RX
65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95

# if defined (CONFIG_BFIN561_EZKIT)
#define SMC_CAN_USE_8BIT	0
#define SMC_CAN_USE_16BIT	1
#define SMC_CAN_USE_32BIT	1
#define SMC_IO_SHIFT		0
#define SMC_NOWAIT      	1
#define SMC_USE_BFIN_DMA	0


#define SMC_inw(a, r)       	readw((a) + (r))
#define SMC_outw(v, a, r)   	writew(v, (a) + (r))
#define SMC_inl(a, r)       	readl((a) + (r))
#define SMC_outl(v, a, r)   	writel(v, (a) + (r))
#define SMC_outsl(a, r, p, l)	outsl((unsigned long *)((a) + (r)), p, l)
#define SMC_insl(a, r, p, l) 	insl ((unsigned long *)((a) + (r)), p, l)
# else
#define SMC_CAN_USE_8BIT	0
#define SMC_CAN_USE_16BIT	1
#define SMC_CAN_USE_32BIT	0
#define SMC_IO_SHIFT		0
#define SMC_NOWAIT      	1
#define SMC_USE_BFIN_DMA	0


#define SMC_inw(a, r)       	readw((a) + (r))
#define SMC_outw(v, a, r)   	writew(v, (a) + (r))
#define SMC_outsw(a, r, p, l)	outsw((unsigned long *)((a) + (r)), p, l)
#define SMC_insw(a, r, p, l) 	insw ((unsigned long *)((a) + (r)), p, l)
# endif
/* check if the mac in reg is valid */
96
#define SMC_GET_MAC_ADDR(lp, addr)				\
97 98
	do {							\
		unsigned int __v;				\
99
		__v = SMC_inw(ioaddr, ADDR0_REG(lp));		\
100
		addr[0] = __v; addr[1] = __v >> 8;		\
101
		__v = SMC_inw(ioaddr, ADDR1_REG(lp));		\
102
		addr[2] = __v; addr[3] = __v >> 8;		\
103
		__v = SMC_inw(ioaddr, ADDR2_REG(lp));		\
104 105 106 107 108
		addr[4] = __v; addr[5] = __v >> 8;		\
		if (*(u32 *)(&addr[0]) == 0xFFFFFFFF) {		\
			random_ether_addr(addr);		\
		}						\
	} while (0)
L
Linus Torvalds 已提交
109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143
#elif defined(CONFIG_REDWOOD_5) || defined(CONFIG_REDWOOD_6)

/* We can only do 16-bit reads and writes in the static memory space. */
#define SMC_CAN_USE_8BIT	0
#define SMC_CAN_USE_16BIT	1
#define SMC_CAN_USE_32BIT	0
#define SMC_NOWAIT		1

#define SMC_IO_SHIFT		0

#define SMC_inw(a, r)		in_be16((volatile u16 *)((a) + (r)))
#define SMC_outw(v, a, r)	out_be16((volatile u16 *)((a) + (r)), v)
#define SMC_insw(a, r, p, l) 						\
	do {								\
		unsigned long __port = (a) + (r);			\
		u16 *__p = (u16 *)(p);					\
		int __l = (l);						\
		insw(__port, __p, __l);					\
		while (__l > 0) {					\
			*__p = swab16(*__p);				\
			__p++;						\
			__l--;						\
		}							\
	} while (0)
#define SMC_outsw(a, r, p, l) 						\
	do {								\
		unsigned long __port = (a) + (r);			\
		u16 *__p = (u16 *)(p);					\
		int __l = (l);						\
		while (__l > 0) {					\
			/* Believe it or not, the swab isn't needed. */	\
			outw( /* swab16 */ (*__p++), __port);		\
			__l--;						\
		}							\
	} while (0)
R
Russell King 已提交
144
#define SMC_IRQ_FLAGS		(0)
L
Linus Torvalds 已提交
145 146 147 148 149 150 151 152 153

#elif defined(CONFIG_SA1100_PLEB)
/* We can only do 16-bit reads and writes in the static memory space. */
#define SMC_CAN_USE_8BIT	1
#define SMC_CAN_USE_16BIT	1
#define SMC_CAN_USE_32BIT	0
#define SMC_IO_SHIFT		0
#define SMC_NOWAIT		1

154 155 156 157 158 159 160 161
#define SMC_inb(a, r)		readb((a) + (r))
#define SMC_insb(a, r, p, l)	readsb((a) + (r), p, (l))
#define SMC_inw(a, r)		readw((a) + (r))
#define SMC_insw(a, r, p, l)	readsw((a) + (r), p, l)
#define SMC_outb(v, a, r)	writeb(v, (a) + (r))
#define SMC_outsb(a, r, p, l)	writesb((a) + (r), p, (l))
#define SMC_outw(v, a, r)	writew(v, (a) + (r))
#define SMC_outsw(a, r, p, l)	writesw((a) + (r), p, l)
L
Linus Torvalds 已提交
162

163
#define SMC_IRQ_FLAGS		(-1)
L
Linus Torvalds 已提交
164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181

#elif defined(CONFIG_SA1100_ASSABET)

#include <asm/arch/neponset.h>

/* We can only do 8-bit reads and writes in the static memory space. */
#define SMC_CAN_USE_8BIT	1
#define SMC_CAN_USE_16BIT	0
#define SMC_CAN_USE_32BIT	0
#define SMC_NOWAIT		1

/* The first two address lines aren't connected... */
#define SMC_IO_SHIFT		2

#define SMC_inb(a, r)		readb((a) + (r))
#define SMC_outb(v, a, r)	writeb(v, (a) + (r))
#define SMC_insb(a, r, p, l)	readsb((a) + (r), p, (l))
#define SMC_outsb(a, r, p, l)	writesb((a) + (r), p, (l))
182
#define SMC_IRQ_FLAGS		(-1)	/* from resource */
L
Linus Torvalds 已提交
183

184 185 186 187 188 189 190 191 192 193 194 195 196
#elif	defined(CONFIG_MACH_LOGICPD_PXA270)

#define SMC_CAN_USE_8BIT	0
#define SMC_CAN_USE_16BIT	1
#define SMC_CAN_USE_32BIT	0
#define SMC_IO_SHIFT		0
#define SMC_NOWAIT		1

#define SMC_inw(a, r)		readw((a) + (r))
#define SMC_outw(v, a, r)	writew(v, (a) + (r))
#define SMC_insw(a, r, p, l)	readsw((a) + (r), p, l)
#define SMC_outsw(a, r, p, l)	writesw((a) + (r), p, l)

L
Linus Torvalds 已提交
197 198 199
#elif	defined(CONFIG_ARCH_INNOKOM) || \
	defined(CONFIG_MACH_MAINSTONE) || \
	defined(CONFIG_ARCH_PXA_IDP) || \
200 201
	defined(CONFIG_ARCH_RAMSES) || \
	defined(CONFIG_ARCH_PCM027)
L
Linus Torvalds 已提交
202 203 204 205 206 207 208 209 210 211 212 213 214 215 216

#define SMC_CAN_USE_8BIT	1
#define SMC_CAN_USE_16BIT	1
#define SMC_CAN_USE_32BIT	1
#define SMC_IO_SHIFT		0
#define SMC_NOWAIT		1
#define SMC_USE_PXA_DMA		1

#define SMC_inb(a, r)		readb((a) + (r))
#define SMC_inw(a, r)		readw((a) + (r))
#define SMC_inl(a, r)		readl((a) + (r))
#define SMC_outb(v, a, r)	writeb(v, (a) + (r))
#define SMC_outl(v, a, r)	writel(v, (a) + (r))
#define SMC_insl(a, r, p, l)	readsl((a) + (r), p, l)
#define SMC_outsl(a, r, p, l)	writesl((a) + (r), p, l)
217
#define SMC_IRQ_FLAGS		(-1)	/* from resource */
L
Linus Torvalds 已提交
218 219 220

/* We actually can't write halfwords properly if not word aligned */
static inline void
N
Nicolas Pitre 已提交
221
SMC_outw(u16 val, void __iomem *ioaddr, int reg)
L
Linus Torvalds 已提交
222 223 224 225 226 227 228 229 230 231
{
	if (reg & 2) {
		unsigned int v = val << 16;
		v |= readl(ioaddr + (reg & ~2)) & 0xffff;
		writel(v, ioaddr + (reg & ~2));
	} else {
		writew(val, ioaddr + reg);
	}
}

232 233 234 235 236 237 238 239 240 241 242 243 244 245
#elif defined(CONFIG_MACH_ZYLONITE)

#define SMC_CAN_USE_8BIT        1
#define SMC_CAN_USE_16BIT       1
#define SMC_CAN_USE_32BIT       0
#define SMC_IO_SHIFT            0
#define SMC_NOWAIT              1
#define SMC_USE_PXA_DMA		1
#define SMC_inb(a, r)           readb((a) + (r))
#define SMC_inw(a, r)           readw((a) + (r))
#define SMC_insw(a, r, p, l)    insw((a) + (r), p, l)
#define SMC_outsw(a, r, p, l)   outsw((a) + (r), p, l)
#define SMC_outb(v, a, r)       writeb(v, (a) + (r))
#define SMC_outw(v, a, r)       writew(v, (a) + (r))
246
#define SMC_IRQ_FLAGS		(-1)	/* from resource */
247

L
Linus Torvalds 已提交
248 249 250 251 252 253 254 255 256 257 258 259 260
#elif	defined(CONFIG_ARCH_OMAP)

/* We can only do 16-bit reads and writes in the static memory space. */
#define SMC_CAN_USE_8BIT	0
#define SMC_CAN_USE_16BIT	1
#define SMC_CAN_USE_32BIT	0
#define SMC_IO_SHIFT		0
#define SMC_NOWAIT		1

#define SMC_inw(a, r)		readw((a) + (r))
#define SMC_outw(v, a, r)	writew(v, (a) + (r))
#define SMC_insw(a, r, p, l)	readsw((a) + (r), p, l)
#define SMC_outsw(a, r, p, l)	writesw((a) + (r), p, l)
261
#define	SMC_IRQ_FLAGS		(-1)	/* from resource */
262

L
Linus Torvalds 已提交
263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279
#elif	defined(CONFIG_SH_SH4202_MICRODEV)

#define SMC_CAN_USE_8BIT	0
#define SMC_CAN_USE_16BIT	1
#define SMC_CAN_USE_32BIT	0

#define SMC_inb(a, r)		inb((a) + (r) - 0xa0000000)
#define SMC_inw(a, r)		inw((a) + (r) - 0xa0000000)
#define SMC_inl(a, r)		inl((a) + (r) - 0xa0000000)
#define SMC_outb(v, a, r)	outb(v, (a) + (r) - 0xa0000000)
#define SMC_outw(v, a, r)	outw(v, (a) + (r) - 0xa0000000)
#define SMC_outl(v, a, r)	outl(v, (a) + (r) - 0xa0000000)
#define SMC_insl(a, r, p, l)	insl((a) + (r) - 0xa0000000, p, l)
#define SMC_outsl(a, r, p, l)	outsl((a) + (r) - 0xa0000000, p, l)
#define SMC_insw(a, r, p, l)	insw((a) + (r) - 0xa0000000, p, l)
#define SMC_outsw(a, r, p, l)	outsw((a) + (r) - 0xa0000000, p, l)

R
Russell King 已提交
280
#define SMC_IRQ_FLAGS		(0)
L
Linus Torvalds 已提交
281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300

#elif	defined(CONFIG_ISA)

#define SMC_CAN_USE_8BIT	1
#define SMC_CAN_USE_16BIT	1
#define SMC_CAN_USE_32BIT	0

#define SMC_inb(a, r)		inb((a) + (r))
#define SMC_inw(a, r)		inw((a) + (r))
#define SMC_outb(v, a, r)	outb(v, (a) + (r))
#define SMC_outw(v, a, r)	outw(v, (a) + (r))
#define SMC_insw(a, r, p, l)	insw((a) + (r), p, l)
#define SMC_outsw(a, r, p, l)	outsw((a) + (r), p, l)

#elif   defined(CONFIG_M32R)

#define SMC_CAN_USE_8BIT	0
#define SMC_CAN_USE_16BIT	1
#define SMC_CAN_USE_32BIT	0

301
#define SMC_inb(a, r)		inb(((u32)a) + (r))
302 303 304 305 306
#define SMC_inw(a, r)		inw(((u32)a) + (r))
#define SMC_outb(v, a, r)	outb(v, ((u32)a) + (r))
#define SMC_outw(v, a, r)	outw(v, ((u32)a) + (r))
#define SMC_insw(a, r, p, l)	insw(((u32)a) + (r), p, l)
#define SMC_outsw(a, r, p, l)	outsw(((u32)a) + (r), p, l)
L
Linus Torvalds 已提交
307

R
Russell King 已提交
308
#define SMC_IRQ_FLAGS		(0)
L
Linus Torvalds 已提交
309 310 311 312

#define RPC_LSA_DEFAULT		RPC_LED_TX_RX
#define RPC_LSB_DEFAULT		RPC_LED_100_10

313 314 315
#elif   defined(CONFIG_MACH_LPD79520) \
     || defined(CONFIG_MACH_LPD7A400) \
     || defined(CONFIG_MACH_LPD7A404)
L
Linus Torvalds 已提交
316

317 318 319
/* The LPD7X_IOBARRIER is necessary to overcome a mismatch between the
 * way that the CPU handles chip selects and the way that the SMC chip
 * expects the chip select to operate.  Refer to
L
Linus Torvalds 已提交
320
 * Documentation/arm/Sharp-LH/IOBarrier for details.  The read from
321 322 323
 * IOBARRIER is a byte, in order that we read the least-common
 * denominator.  It would be wasteful to read 32 bits from an 8-bit
 * accessible region.
L
Linus Torvalds 已提交
324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
 *
 * There is no explicit protection against interrupts intervening
 * between the writew and the IOBARRIER.  In SMC ISR there is a
 * preamble that performs an IOBARRIER in the extremely unlikely event
 * that the driver interrupts itself between a writew to the chip an
 * the IOBARRIER that follows *and* the cache is large enough that the
 * first off-chip access while handing the interrupt is to the SMC
 * chip.  Other devices in the same address space as the SMC chip must
 * be aware of the potential for trouble and perform a similar
 * IOBARRIER on entry to their ISR.
 */

#include <asm/arch/constants.h>	/* IOBARRIER_VIRT */

#define SMC_CAN_USE_8BIT	0
#define SMC_CAN_USE_16BIT	1
#define SMC_CAN_USE_32BIT	0
#define SMC_NOWAIT		0
342
#define LPD7X_IOBARRIER		readb (IOBARRIER_VIRT)
L
Linus Torvalds 已提交
343

344 345 346
#define SMC_inw(a,r)\
   ({ unsigned short v = readw ((void*) ((a) + (r))); LPD7X_IOBARRIER; v; })
#define SMC_outw(v,a,r)	  ({ writew ((v), (a) + (r)); LPD7X_IOBARRIER; })
L
Linus Torvalds 已提交
347

348 349 350 351 352 353 354 355 356 357
#define SMC_insw		LPD7_SMC_insw
static inline void LPD7_SMC_insw (unsigned char* a, int r,
				  unsigned char* p, int l)
{
	unsigned short* ps = (unsigned short*) p;
	while (l-- > 0) {
		*ps++ = readw (a + r);
		LPD7X_IOBARRIER;
	}
}
358

359 360 361
#define SMC_outsw		LPD7_SMC_outsw
static inline void LPD7_SMC_outsw (unsigned char* a, int r,
				   unsigned char* p, int l)
L
Linus Torvalds 已提交
362 363 364 365
{
	unsigned short* ps = (unsigned short*) p;
	while (l-- > 0) {
		writew (*ps++, a + r);
366
		LPD7X_IOBARRIER;
L
Linus Torvalds 已提交
367 368 369
	}
}

370
#define SMC_INTERRUPT_PREAMBLE	LPD7X_IOBARRIER
L
Linus Torvalds 已提交
371 372 373 374

#define RPC_LSA_DEFAULT		RPC_LED_TX_RX
#define RPC_LSB_DEFAULT		RPC_LED_100_10

P
Pete Popov 已提交
375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404
#elif defined(CONFIG_SOC_AU1X00)

#include <au1xxx.h>

/* We can only do 16-bit reads and writes in the static memory space. */
#define SMC_CAN_USE_8BIT	0
#define SMC_CAN_USE_16BIT	1
#define SMC_CAN_USE_32BIT	0
#define SMC_IO_SHIFT		0
#define SMC_NOWAIT		1

#define SMC_inw(a, r)		au_readw((unsigned long)((a) + (r)))
#define SMC_insw(a, r, p, l)	\
	do {	\
		unsigned long _a = (unsigned long)((a) + (r)); \
		int _l = (l); \
		u16 *_p = (u16 *)(p); \
		while (_l-- > 0) \
			*_p++ = au_readw(_a); \
	} while(0)
#define SMC_outw(v, a, r)	au_writew(v, (unsigned long)((a) + (r)))
#define SMC_outsw(a, r, p, l)	\
	do {	\
		unsigned long _a = (unsigned long)((a) + (r)); \
		int _l = (l); \
		const u16 *_p = (const u16 *)(p); \
		while (_l-- > 0) \
			au_writew(*_p++ , _a); \
	} while(0)

R
Russell King 已提交
405
#define SMC_IRQ_FLAGS		(0)
406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421

#elif	defined(CONFIG_ARCH_VERSATILE)

#define SMC_CAN_USE_8BIT	1
#define SMC_CAN_USE_16BIT	1
#define SMC_CAN_USE_32BIT	1
#define SMC_NOWAIT		1

#define SMC_inb(a, r)		readb((a) + (r))
#define SMC_inw(a, r)		readw((a) + (r))
#define SMC_inl(a, r)		readl((a) + (r))
#define SMC_outb(v, a, r)	writeb(v, (a) + (r))
#define SMC_outw(v, a, r)	writew(v, (a) + (r))
#define SMC_outl(v, a, r)	writel(v, (a) + (r))
#define SMC_insl(a, r, p, l)	readsl((a) + (r), p, l)
#define SMC_outsl(a, r, p, l)	writesl((a) + (r), p, l)
422
#define SMC_IRQ_FLAGS		(-1)	/* from resource */
P
Pete Popov 已提交
423

424 425 426 427 428 429 430 431
#elif defined(CONFIG_MN10300)

/*
 * MN10300/AM33 configuration
 */

#include <asm/unit/smc91111.h>

L
Linus Torvalds 已提交
432 433
#else

434 435 436 437
/*
 * Default configuration
 */

L
Linus Torvalds 已提交
438 439 440 441 442 443 444 445 446 447 448
#define SMC_CAN_USE_8BIT	1
#define SMC_CAN_USE_16BIT	1
#define SMC_CAN_USE_32BIT	1
#define SMC_NOWAIT		1

#define SMC_inb(a, r)		readb((a) + (r))
#define SMC_inw(a, r)		readw((a) + (r))
#define SMC_inl(a, r)		readl((a) + (r))
#define SMC_outb(v, a, r)	writeb(v, (a) + (r))
#define SMC_outw(v, a, r)	writew(v, (a) + (r))
#define SMC_outl(v, a, r)	writel(v, (a) + (r))
449 450
#define SMC_insw(a, r, p, l)	readsw((a) + (r), p, l)
#define SMC_outsw(a, r, p, l)	writesw((a) + (r), p, l)
L
Linus Torvalds 已提交
451 452 453 454 455 456 457 458
#define SMC_insl(a, r, p, l)	readsl((a) + (r), p, l)
#define SMC_outsl(a, r, p, l)	writesl((a) + (r), p, l)

#define RPC_LSA_DEFAULT		RPC_LED_100_10
#define RPC_LSB_DEFAULT		RPC_LED_TX_RX

#endif

459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494

/* store this information for the driver.. */
struct smc_local {
	/*
	 * If I have to wait until memory is available to send a
	 * packet, I will store the skbuff here, until I get the
	 * desired memory.  Then, I'll send it out and free it.
	 */
	struct sk_buff *pending_tx_skb;
	struct tasklet_struct tx_task;

	/* version/revision of the SMC91x chip */
	int	version;

	/* Contains the current active transmission mode */
	int	tcr_cur_mode;

	/* Contains the current active receive mode */
	int	rcr_cur_mode;

	/* Contains the current active receive/phy mode */
	int	rpc_cur_mode;
	int	ctl_rfduplx;
	int	ctl_rspeed;

	u32	msg_enable;
	u32	phy_type;
	struct mii_if_info mii;

	/* work queue */
	struct work_struct phy_configure;
	struct net_device *dev;
	int	work_pending;

	spinlock_t lock;

495
#ifdef CONFIG_ARCH_PXA
496 497 498 499 500 501
	/* DMA needs the physical address of the chip */
	u_long physaddr;
	struct device *device;
#endif
	void __iomem *base;
	void __iomem *datacs;
502

503 504 505
	/* the low address lines on some platforms aren't connected... */
	int	io_shift;

506
	struct smc91x_platdata cfg;
507 508
};

509 510 511
#define SMC_8BIT(p)	((p)->cfg.flags & SMC91X_USE_8BIT)
#define SMC_16BIT(p)	((p)->cfg.flags & SMC91X_USE_16BIT)
#define SMC_32BIT(p)	((p)->cfg.flags & SMC91X_USE_32BIT)
512

513
#ifdef CONFIG_ARCH_PXA
L
Linus Torvalds 已提交
514 515 516 517 518 519 520 521 522 523 524 525 526
/*
 * Let's use the DMA engine on the XScale PXA2xx for RX packets. This is
 * always happening in irq context so no need to worry about races.  TX is
 * different and probably not worth it for that reason, and not as critical
 * as RX which can overrun memory and lose packets.
 */
#include <linux/dma-mapping.h>
#include <asm/dma.h>
#include <asm/arch/pxa-regs.h>

#ifdef SMC_insl
#undef SMC_insl
#define SMC_insl(a, r, p, l) \
527
	smc_pxa_dma_insl(a, lp, r, dev->dma, p, l)
L
Linus Torvalds 已提交
528
static inline void
529
smc_pxa_dma_insl(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
L
Linus Torvalds 已提交
530 531
		 u_char *buf, int len)
{
532
	u_long physaddr = lp->physaddr;
L
Linus Torvalds 已提交
533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548
	dma_addr_t dmabuf;

	/* fallback if no DMA available */
	if (dma == (unsigned char)-1) {
		readsl(ioaddr + reg, buf, len);
		return;
	}

	/* 64 bit alignment is required for memory to memory DMA */
	if ((long)buf & 4) {
		*((u32 *)buf) = SMC_inl(ioaddr, reg);
		buf += 4;
		len--;
	}

	len *= 4;
549
	dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
L
Linus Torvalds 已提交
550 551 552 553 554 555 556 557 558
	DCSR(dma) = DCSR_NODESC;
	DTADR(dma) = dmabuf;
	DSADR(dma) = physaddr + reg;
	DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
		     DCMD_WIDTH4 | (DCMD_LENGTH & len));
	DCSR(dma) = DCSR_NODESC | DCSR_RUN;
	while (!(DCSR(dma) & DCSR_STOPSTATE))
		cpu_relax();
	DCSR(dma) = 0;
559
	dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
L
Linus Torvalds 已提交
560 561 562 563 564 565
}
#endif

#ifdef SMC_insw
#undef SMC_insw
#define SMC_insw(a, r, p, l) \
566
	smc_pxa_dma_insw(a, lp, r, dev->dma, p, l)
L
Linus Torvalds 已提交
567
static inline void
568
smc_pxa_dma_insw(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
L
Linus Torvalds 已提交
569 570
		 u_char *buf, int len)
{
571
	u_long physaddr = lp->physaddr;
L
Linus Torvalds 已提交
572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587
	dma_addr_t dmabuf;

	/* fallback if no DMA available */
	if (dma == (unsigned char)-1) {
		readsw(ioaddr + reg, buf, len);
		return;
	}

	/* 64 bit alignment is required for memory to memory DMA */
	while ((long)buf & 6) {
		*((u16 *)buf) = SMC_inw(ioaddr, reg);
		buf += 2;
		len--;
	}

	len *= 2;
588
	dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
L
Linus Torvalds 已提交
589 590 591 592 593 594 595 596 597
	DCSR(dma) = DCSR_NODESC;
	DTADR(dma) = dmabuf;
	DSADR(dma) = physaddr + reg;
	DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
		     DCMD_WIDTH2 | (DCMD_LENGTH & len));
	DCSR(dma) = DCSR_NODESC | DCSR_RUN;
	while (!(DCSR(dma) & DCSR_STOPSTATE))
		cpu_relax();
	DCSR(dma) = 0;
598
	dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
L
Linus Torvalds 已提交
599 600 601 602
}
#endif

static void
603
smc_pxa_dma_irq(int dma, void *dummy)
L
Linus Torvalds 已提交
604 605 606
{
	DCSR(dma) = 0;
}
607
#endif  /* CONFIG_ARCH_PXA */
L
Linus Torvalds 已提交
608 609


610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674
/*
 * Everything a particular hardware setup needs should have been defined
 * at this point.  Add stubs for the undefined cases, mainly to avoid
 * compilation warnings since they'll be optimized away, or to prevent buggy
 * use of them.
 */

#if ! SMC_CAN_USE_32BIT
#define SMC_inl(ioaddr, reg)		({ BUG(); 0; })
#define SMC_outl(x, ioaddr, reg)	BUG()
#define SMC_insl(a, r, p, l)		BUG()
#define SMC_outsl(a, r, p, l)		BUG()
#endif

#if !defined(SMC_insl) || !defined(SMC_outsl)
#define SMC_insl(a, r, p, l)		BUG()
#define SMC_outsl(a, r, p, l)		BUG()
#endif

#if ! SMC_CAN_USE_16BIT

/*
 * Any 16-bit access is performed with two 8-bit accesses if the hardware
 * can't do it directly. Most registers are 16-bit so those are mandatory.
 */
#define SMC_outw(x, ioaddr, reg)					\
	do {								\
		unsigned int __val16 = (x);				\
		SMC_outb( __val16, ioaddr, reg );			\
		SMC_outb( __val16 >> 8, ioaddr, reg + (1 << SMC_IO_SHIFT));\
	} while (0)
#define SMC_inw(ioaddr, reg)						\
	({								\
		unsigned int __val16;					\
		__val16 =  SMC_inb( ioaddr, reg );			\
		__val16 |= SMC_inb( ioaddr, reg + (1 << SMC_IO_SHIFT)) << 8; \
		__val16;						\
	})

#define SMC_insw(a, r, p, l)		BUG()
#define SMC_outsw(a, r, p, l)		BUG()

#endif

#if !defined(SMC_insw) || !defined(SMC_outsw)
#define SMC_insw(a, r, p, l)		BUG()
#define SMC_outsw(a, r, p, l)		BUG()
#endif

#if ! SMC_CAN_USE_8BIT
#define SMC_inb(ioaddr, reg)		({ BUG(); 0; })
#define SMC_outb(x, ioaddr, reg)	BUG()
#define SMC_insb(a, r, p, l)		BUG()
#define SMC_outsb(a, r, p, l)		BUG()
#endif

#if !defined(SMC_insb) || !defined(SMC_outsb)
#define SMC_insb(a, r, p, l)		BUG()
#define SMC_outsb(a, r, p, l)		BUG()
#endif

#ifndef SMC_CAN_USE_DATACS
#define SMC_CAN_USE_DATACS	0
#endif

L
Linus Torvalds 已提交
675 676 677
#ifndef SMC_IO_SHIFT
#define SMC_IO_SHIFT	0
#endif
678 679

#ifndef	SMC_IRQ_FLAGS
680
#define	SMC_IRQ_FLAGS		IRQF_TRIGGER_RISING
681 682 683 684 685 686 687 688
#endif

#ifndef SMC_INTERRUPT_PREAMBLE
#define SMC_INTERRUPT_PREAMBLE
#endif


/* Because of bank switching, the LAN91x uses only 16 I/O ports */
L
Linus Torvalds 已提交
689 690 691 692 693 694 695 696 697 698 699 700 701 702 703
#define SMC_IO_EXTENT	(16 << SMC_IO_SHIFT)
#define SMC_DATA_EXTENT (4)

/*
 . Bank Select Register:
 .
 .		yyyy yyyy 0000 00xx
 .		xx 		= bank number
 .		yyyy yyyy	= 0x33, for identification purposes.
*/
#define BANK_SELECT		(14 << SMC_IO_SHIFT)


// Transmit Control Register
/* BANK 0  */
M
Magnus Damm 已提交
704
#define TCR_REG(lp) 	SMC_REG(lp, 0x0000, 0)
L
Linus Torvalds 已提交
705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722
#define TCR_ENABLE	0x0001	// When 1 we can transmit
#define TCR_LOOP	0x0002	// Controls output pin LBK
#define TCR_FORCOL	0x0004	// When 1 will force a collision
#define TCR_PAD_EN	0x0080	// When 1 will pad tx frames < 64 bytes w/0
#define TCR_NOCRC	0x0100	// When 1 will not append CRC to tx frames
#define TCR_MON_CSN	0x0400	// When 1 tx monitors carrier
#define TCR_FDUPLX    	0x0800  // When 1 enables full duplex operation
#define TCR_STP_SQET	0x1000	// When 1 stops tx if Signal Quality Error
#define TCR_EPH_LOOP	0x2000	// When 1 enables EPH block loopback
#define TCR_SWFDUP	0x8000	// When 1 enables Switched Full Duplex mode

#define TCR_CLEAR	0	/* do NOTHING */
/* the default settings for the TCR register : */
#define TCR_DEFAULT	(TCR_ENABLE | TCR_PAD_EN)


// EPH Status Register
/* BANK 0  */
M
Magnus Damm 已提交
723
#define EPH_STATUS_REG(lp)	SMC_REG(lp, 0x0002, 0)
L
Linus Torvalds 已提交
724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741
#define ES_TX_SUC	0x0001	// Last TX was successful
#define ES_SNGL_COL	0x0002	// Single collision detected for last tx
#define ES_MUL_COL	0x0004	// Multiple collisions detected for last tx
#define ES_LTX_MULT	0x0008	// Last tx was a multicast
#define ES_16COL	0x0010	// 16 Collisions Reached
#define ES_SQET		0x0020	// Signal Quality Error Test
#define ES_LTXBRD	0x0040	// Last tx was a broadcast
#define ES_TXDEFR	0x0080	// Transmit Deferred
#define ES_LATCOL	0x0200	// Late collision detected on last tx
#define ES_LOSTCARR	0x0400	// Lost Carrier Sense
#define ES_EXC_DEF	0x0800	// Excessive Deferral
#define ES_CTR_ROL	0x1000	// Counter Roll Over indication
#define ES_LINK_OK	0x4000	// Driven by inverted value of nLNK pin
#define ES_TXUNRN	0x8000	// Tx Underrun


// Receive Control Register
/* BANK 0  */
M
Magnus Damm 已提交
742
#define RCR_REG(lp)		SMC_REG(lp, 0x0004, 0)
L
Linus Torvalds 已提交
743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
#define RCR_RX_ABORT	0x0001	// Set if a rx frame was aborted
#define RCR_PRMS	0x0002	// Enable promiscuous mode
#define RCR_ALMUL	0x0004	// When set accepts all multicast frames
#define RCR_RXEN	0x0100	// IFF this is set, we can receive packets
#define RCR_STRIP_CRC	0x0200	// When set strips CRC from rx packets
#define RCR_ABORT_ENB	0x0200	// When set will abort rx on collision
#define RCR_FILT_CAR	0x0400	// When set filters leading 12 bit s of carrier
#define RCR_SOFTRST	0x8000 	// resets the chip

/* the normal settings for the RCR register : */
#define RCR_DEFAULT	(RCR_STRIP_CRC | RCR_RXEN)
#define RCR_CLEAR	0x0	// set it to a base state


// Counter Register
/* BANK 0  */
M
Magnus Damm 已提交
759
#define COUNTER_REG(lp)	SMC_REG(lp, 0x0006, 0)
L
Linus Torvalds 已提交
760 761 762 763


// Memory Information Register
/* BANK 0  */
M
Magnus Damm 已提交
764
#define MIR_REG(lp)		SMC_REG(lp, 0x0008, 0)
L
Linus Torvalds 已提交
765 766 767 768


// Receive/Phy Control Register
/* BANK 0  */
M
Magnus Damm 已提交
769
#define RPC_REG(lp)		SMC_REG(lp, 0x000A, 0)
L
Linus Torvalds 已提交
770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802
#define RPC_SPEED	0x2000	// When 1 PHY is in 100Mbps mode.
#define RPC_DPLX	0x1000	// When 1 PHY is in Full-Duplex Mode
#define RPC_ANEG	0x0800	// When 1 PHY is in Auto-Negotiate Mode
#define RPC_LSXA_SHFT	5	// Bits to shift LS2A,LS1A,LS0A to lsb
#define RPC_LSXB_SHFT	2	// Bits to get LS2B,LS1B,LS0B to lsb
#define RPC_LED_100_10	(0x00)	// LED = 100Mbps OR's with 10Mbps link detect
#define RPC_LED_RES	(0x01)	// LED = Reserved
#define RPC_LED_10	(0x02)	// LED = 10Mbps link detect
#define RPC_LED_FD	(0x03)	// LED = Full Duplex Mode
#define RPC_LED_TX_RX	(0x04)	// LED = TX or RX packet occurred
#define RPC_LED_100	(0x05)	// LED = 100Mbps link dectect
#define RPC_LED_TX	(0x06)	// LED = TX packet occurred
#define RPC_LED_RX	(0x07)	// LED = RX packet occurred

#ifndef RPC_LSA_DEFAULT
#define RPC_LSA_DEFAULT	RPC_LED_100
#endif
#ifndef RPC_LSB_DEFAULT
#define RPC_LSB_DEFAULT RPC_LED_FD
#endif

#define RPC_DEFAULT (RPC_ANEG | (RPC_LSA_DEFAULT << RPC_LSXA_SHFT) | (RPC_LSB_DEFAULT << RPC_LSXB_SHFT) | RPC_SPEED | RPC_DPLX)


/* Bank 0 0x0C is reserved */

// Bank Select Register
/* All Banks */
#define BSR_REG		0x000E


// Configuration Reg
/* BANK 1 */
M
Magnus Damm 已提交
803
#define CONFIG_REG(lp)	SMC_REG(lp, 0x0000,	1)
L
Linus Torvalds 已提交
804 805 806 807 808 809 810 811 812 813 814
#define CONFIG_EXT_PHY	0x0200	// 1=external MII, 0=internal Phy
#define CONFIG_GPCNTRL	0x0400	// Inverse value drives pin nCNTRL
#define CONFIG_NO_WAIT	0x1000	// When 1 no extra wait states on ISA bus
#define CONFIG_EPH_POWER_EN 0x8000 // When 0 EPH is placed into low power mode.

// Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low
#define CONFIG_DEFAULT	(CONFIG_EPH_POWER_EN)


// Base Address Register
/* BANK 1 */
M
Magnus Damm 已提交
815
#define BASE_REG(lp)	SMC_REG(lp, 0x0002, 1)
L
Linus Torvalds 已提交
816 817 818 819


// Individual Address Registers
/* BANK 1 */
M
Magnus Damm 已提交
820 821 822
#define ADDR0_REG(lp)	SMC_REG(lp, 0x0004, 1)
#define ADDR1_REG(lp)	SMC_REG(lp, 0x0006, 1)
#define ADDR2_REG(lp)	SMC_REG(lp, 0x0008, 1)
L
Linus Torvalds 已提交
823 824 825 826


// General Purpose Register
/* BANK 1 */
M
Magnus Damm 已提交
827
#define GP_REG(lp)		SMC_REG(lp, 0x000A, 1)
L
Linus Torvalds 已提交
828 829 830 831


// Control Register
/* BANK 1 */
M
Magnus Damm 已提交
832
#define CTL_REG(lp)		SMC_REG(lp, 0x000C, 1)
L
Linus Torvalds 已提交
833 834 835 836 837 838 839 840 841 842 843 844
#define CTL_RCV_BAD	0x4000 // When 1 bad CRC packets are received
#define CTL_AUTO_RELEASE 0x0800 // When 1 tx pages are released automatically
#define CTL_LE_ENABLE	0x0080 // When 1 enables Link Error interrupt
#define CTL_CR_ENABLE	0x0040 // When 1 enables Counter Rollover interrupt
#define CTL_TE_ENABLE	0x0020 // When 1 enables Transmit Error interrupt
#define CTL_EEPROM_SELECT 0x0004 // Controls EEPROM reload & store
#define CTL_RELOAD	0x0002 // When set reads EEPROM into registers
#define CTL_STORE	0x0001 // When set stores registers into EEPROM


// MMU Command Register
/* BANK 2 */
M
Magnus Damm 已提交
845
#define MMU_CMD_REG(lp)	SMC_REG(lp, 0x0000, 2)
L
Linus Torvalds 已提交
846 847 848 849 850 851 852 853 854 855 856 857 858
#define MC_BUSY		1	// When 1 the last release has not completed
#define MC_NOP		(0<<5)	// No Op
#define MC_ALLOC	(1<<5) 	// OR with number of 256 byte packets
#define MC_RESET	(2<<5)	// Reset MMU to initial state
#define MC_REMOVE	(3<<5) 	// Remove the current rx packet
#define MC_RELEASE  	(4<<5) 	// Remove and release the current rx packet
#define MC_FREEPKT  	(5<<5) 	// Release packet in PNR register
#define MC_ENQUEUE	(6<<5)	// Enqueue the packet for transmit
#define MC_RSTTXFIFO	(7<<5)	// Reset the TX FIFOs


// Packet Number Register
/* BANK 2 */
M
Magnus Damm 已提交
859
#define PN_REG(lp)		SMC_REG(lp, 0x0002, 2)
L
Linus Torvalds 已提交
860 861 862 863


// Allocation Result Register
/* BANK 2 */
M
Magnus Damm 已提交
864
#define AR_REG(lp)		SMC_REG(lp, 0x0003, 2)
L
Linus Torvalds 已提交
865 866 867 868 869
#define AR_FAILED	0x80	// Alocation Failed


// TX FIFO Ports Register
/* BANK 2 */
M
Magnus Damm 已提交
870
#define TXFIFO_REG(lp)	SMC_REG(lp, 0x0004, 2)
L
Linus Torvalds 已提交
871 872 873 874
#define TXFIFO_TEMPTY	0x80	// TX FIFO Empty

// RX FIFO Ports Register
/* BANK 2 */
M
Magnus Damm 已提交
875
#define RXFIFO_REG(lp)	SMC_REG(lp, 0x0005, 2)
L
Linus Torvalds 已提交
876 877
#define RXFIFO_REMPTY	0x80	// RX FIFO Empty

M
Magnus Damm 已提交
878
#define FIFO_REG(lp)	SMC_REG(lp, 0x0004, 2)
L
Linus Torvalds 已提交
879 880 881

// Pointer Register
/* BANK 2 */
M
Magnus Damm 已提交
882
#define PTR_REG(lp)		SMC_REG(lp, 0x0006, 2)
L
Linus Torvalds 已提交
883 884 885 886 887 888 889
#define PTR_RCV		0x8000 // 1=Receive area, 0=Transmit area
#define PTR_AUTOINC 	0x4000 // Auto increment the pointer on each access
#define PTR_READ	0x2000 // When 1 the operation is a read


// Data Register
/* BANK 2 */
M
Magnus Damm 已提交
890
#define DATA_REG(lp)	SMC_REG(lp, 0x0008, 2)
L
Linus Torvalds 已提交
891 892 893 894


// Interrupt Status/Acknowledge Register
/* BANK 2 */
M
Magnus Damm 已提交
895
#define INT_REG(lp)		SMC_REG(lp, 0x000C, 2)
L
Linus Torvalds 已提交
896 897 898 899


// Interrupt Mask Register
/* BANK 2 */
M
Magnus Damm 已提交
900
#define IM_REG(lp)		SMC_REG(lp, 0x000D, 2)
L
Linus Torvalds 已提交
901 902 903 904 905 906 907 908 909 910 911 912
#define IM_MDINT	0x80 // PHY MI Register 18 Interrupt
#define IM_ERCV_INT	0x40 // Early Receive Interrupt
#define IM_EPH_INT	0x20 // Set by Ethernet Protocol Handler section
#define IM_RX_OVRN_INT	0x10 // Set by Receiver Overruns
#define IM_ALLOC_INT	0x08 // Set when allocation request is completed
#define IM_TX_EMPTY_INT	0x04 // Set if the TX FIFO goes empty
#define IM_TX_INT	0x02 // Transmit Interrupt
#define IM_RCV_INT	0x01 // Receive Interrupt


// Multicast Table Registers
/* BANK 3 */
M
Magnus Damm 已提交
913 914 915 916
#define MCAST_REG1(lp)	SMC_REG(lp, 0x0000, 3)
#define MCAST_REG2(lp)	SMC_REG(lp, 0x0002, 3)
#define MCAST_REG3(lp)	SMC_REG(lp, 0x0004, 3)
#define MCAST_REG4(lp)	SMC_REG(lp, 0x0006, 3)
L
Linus Torvalds 已提交
917 918 919 920


// Management Interface Register (MII)
/* BANK 3 */
M
Magnus Damm 已提交
921
#define MII_REG(lp)		SMC_REG(lp, 0x0008, 3)
L
Linus Torvalds 已提交
922 923 924 925 926 927 928 929 930 931
#define MII_MSK_CRS100	0x4000 // Disables CRS100 detection during tx half dup
#define MII_MDOE	0x0008 // MII Output Enable
#define MII_MCLK	0x0004 // MII Clock, pin MDCLK
#define MII_MDI		0x0002 // MII Input, pin MDI
#define MII_MDO		0x0001 // MII Output, pin MDO


// Revision Register
/* BANK 3 */
/* ( hi: chip id   low: rev # ) */
M
Magnus Damm 已提交
932
#define REV_REG(lp)		SMC_REG(lp, 0x000A, 3)
L
Linus Torvalds 已提交
933 934 935 936 937


// Early RCV Register
/* BANK 3 */
/* this is NOT on SMC9192 */
M
Magnus Damm 已提交
938
#define ERCV_REG(lp)	SMC_REG(lp, 0x000C, 3)
L
Linus Torvalds 已提交
939 940 941 942 943 944
#define ERCV_RCV_DISCRD	0x0080 // When 1 discards a packet being received
#define ERCV_THRESHOLD	0x001F // ERCV Threshold Mask


// External Register
/* BANK 7 */
M
Magnus Damm 已提交
945
#define EXT_REG(lp)		SMC_REG(lp, 0x0000, 7)
L
Linus Torvalds 已提交
946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060


#define CHIP_9192	3
#define CHIP_9194	4
#define CHIP_9195	5
#define CHIP_9196	6
#define CHIP_91100	7
#define CHIP_91100FD	8
#define CHIP_91111FD	9

static const char * chip_ids[ 16 ] =  {
	NULL, NULL, NULL,
	/* 3 */ "SMC91C90/91C92",
	/* 4 */ "SMC91C94",
	/* 5 */ "SMC91C95",
	/* 6 */ "SMC91C96",
	/* 7 */ "SMC91C100",
	/* 8 */ "SMC91C100FD",
	/* 9 */ "SMC91C11xFD",
	NULL, NULL, NULL,
	NULL, NULL, NULL};


/*
 . Receive status bits
*/
#define RS_ALGNERR	0x8000
#define RS_BRODCAST	0x4000
#define RS_BADCRC	0x2000
#define RS_ODDFRAME	0x1000
#define RS_TOOLONG	0x0800
#define RS_TOOSHORT	0x0400
#define RS_MULTICAST	0x0001
#define RS_ERRORS	(RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)


/*
 * PHY IDs
 *  LAN83C183 == LAN91C111 Internal PHY
 */
#define PHY_LAN83C183	0x0016f840
#define PHY_LAN83C180	0x02821c50

/*
 * PHY Register Addresses (LAN91C111 Internal PHY)
 *
 * Generic PHY registers can be found in <linux/mii.h>
 *
 * These phy registers are specific to our on-board phy.
 */

// PHY Configuration Register 1
#define PHY_CFG1_REG		0x10
#define PHY_CFG1_LNKDIS		0x8000	// 1=Rx Link Detect Function disabled
#define PHY_CFG1_XMTDIS		0x4000	// 1=TP Transmitter Disabled
#define PHY_CFG1_XMTPDN		0x2000	// 1=TP Transmitter Powered Down
#define PHY_CFG1_BYPSCR		0x0400	// 1=Bypass scrambler/descrambler
#define PHY_CFG1_UNSCDS		0x0200	// 1=Unscramble Idle Reception Disable
#define PHY_CFG1_EQLZR		0x0100	// 1=Rx Equalizer Disabled
#define PHY_CFG1_CABLE		0x0080	// 1=STP(150ohm), 0=UTP(100ohm)
#define PHY_CFG1_RLVL0		0x0040	// 1=Rx Squelch level reduced by 4.5db
#define PHY_CFG1_TLVL_SHIFT	2	// Transmit Output Level Adjust
#define PHY_CFG1_TLVL_MASK	0x003C
#define PHY_CFG1_TRF_MASK	0x0003	// Transmitter Rise/Fall time


// PHY Configuration Register 2
#define PHY_CFG2_REG		0x11
#define PHY_CFG2_APOLDIS	0x0020	// 1=Auto Polarity Correction disabled
#define PHY_CFG2_JABDIS		0x0010	// 1=Jabber disabled
#define PHY_CFG2_MREG		0x0008	// 1=Multiple register access (MII mgt)
#define PHY_CFG2_INTMDIO	0x0004	// 1=Interrupt signaled with MDIO pulseo

// PHY Status Output (and Interrupt status) Register
#define PHY_INT_REG		0x12	// Status Output (Interrupt Status)
#define PHY_INT_INT		0x8000	// 1=bits have changed since last read
#define PHY_INT_LNKFAIL		0x4000	// 1=Link Not detected
#define PHY_INT_LOSSSYNC	0x2000	// 1=Descrambler has lost sync
#define PHY_INT_CWRD		0x1000	// 1=Invalid 4B5B code detected on rx
#define PHY_INT_SSD		0x0800	// 1=No Start Of Stream detected on rx
#define PHY_INT_ESD		0x0400	// 1=No End Of Stream detected on rx
#define PHY_INT_RPOL		0x0200	// 1=Reverse Polarity detected
#define PHY_INT_JAB		0x0100	// 1=Jabber detected
#define PHY_INT_SPDDET		0x0080	// 1=100Base-TX mode, 0=10Base-T mode
#define PHY_INT_DPLXDET		0x0040	// 1=Device in Full Duplex

// PHY Interrupt/Status Mask Register
#define PHY_MASK_REG		0x13	// Interrupt Mask
// Uses the same bit definitions as PHY_INT_REG


/*
 * SMC91C96 ethernet config and status registers.
 * These are in the "attribute" space.
 */
#define ECOR			0x8000
#define ECOR_RESET		0x80
#define ECOR_LEVEL_IRQ		0x40
#define ECOR_WR_ATTRIB		0x04
#define ECOR_ENABLE		0x01

#define ECSR			0x8002
#define ECSR_IOIS8		0x20
#define ECSR_PWRDWN		0x04
#define ECSR_INT		0x02

#define ATTRIB_SIZE		((64*1024) << SMC_IO_SHIFT)


/*
 * Macros to abstract register access according to the data bus
 * capabilities.  Please use those and not the in/out primitives.
 * Note: the following macros do *not* select the bank -- this must
 * be done separately as needed in the main code.  The SMC_REG() macro
 * only uses the bank argument for debugging purposes (when enabled).
1061 1062 1063 1064 1065
 *
 * Note: despite inline functions being safer, everything leading to this
 * should preferably be macros to let BUG() display the line number in
 * the core source code since we're interested in the top call site
 * not in any inline function location.
L
Linus Torvalds 已提交
1066 1067 1068
 */

#if SMC_DEBUG > 0
M
Magnus Damm 已提交
1069
#define SMC_REG(lp, reg, bank)					\
L
Linus Torvalds 已提交
1070
	({								\
M
Magnus Damm 已提交
1071
		int __b = SMC_CURRENT_BANK(lp);			\
L
Linus Torvalds 已提交
1072 1073 1074 1075 1076 1077 1078 1079
		if (unlikely((__b & ~0xf0) != (0x3300 | bank))) {	\
			printk( "%s: bank reg screwed (0x%04x)\n",	\
				CARDNAME, __b );			\
			BUG();						\
		}							\
		reg<<SMC_IO_SHIFT;					\
	})
#else
M
Magnus Damm 已提交
1080
#define SMC_REG(lp, reg, bank)	(reg<<SMC_IO_SHIFT)
L
Linus Torvalds 已提交
1081 1082
#endif

1083 1084 1085 1086 1087 1088 1089 1090 1091
/*
 * Hack Alert: Some setups just can't write 8 or 16 bits reliably when not
 * aligned to a 32 bit boundary.  I tell you that does exist!
 * Fortunately the affected register accesses can be easily worked around
 * since we can write zeroes to the preceeding 16 bits without adverse
 * effects and use a 32-bit access.
 *
 * Enforce it on any 32-bit capable setup for now.
 */
1092
#define SMC_MUST_ALIGN_WRITE(lp)	SMC_32BIT(lp)
1093

M
Magnus Damm 已提交
1094
#define SMC_GET_PN(lp)						\
1095
	(SMC_8BIT(lp)	? (SMC_inb(ioaddr, PN_REG(lp)))	\
M
Magnus Damm 已提交
1096
				: (SMC_inw(ioaddr, PN_REG(lp)) & 0xFF))
1097

M
Magnus Damm 已提交
1098
#define SMC_SET_PN(lp, x)						\
1099
	do {								\
1100
		if (SMC_MUST_ALIGN_WRITE(lp))				\
M
Magnus Damm 已提交
1101
			SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 0, 2));	\
1102
		else if (SMC_8BIT(lp))				\
M
Magnus Damm 已提交
1103
			SMC_outb(x, ioaddr, PN_REG(lp));		\
1104
		else							\
M
Magnus Damm 已提交
1105
			SMC_outw(x, ioaddr, PN_REG(lp));		\
1106 1107
	} while (0)

M
Magnus Damm 已提交
1108
#define SMC_GET_AR(lp)						\
1109
	(SMC_8BIT(lp)	? (SMC_inb(ioaddr, AR_REG(lp)))	\
M
Magnus Damm 已提交
1110
				: (SMC_inw(ioaddr, PN_REG(lp)) >> 8))
1111

M
Magnus Damm 已提交
1112
#define SMC_GET_TXFIFO(lp)						\
1113
	(SMC_8BIT(lp)	? (SMC_inb(ioaddr, TXFIFO_REG(lp)))	\
M
Magnus Damm 已提交
1114
				: (SMC_inw(ioaddr, TXFIFO_REG(lp)) & 0xFF))
1115

M
Magnus Damm 已提交
1116
#define SMC_GET_RXFIFO(lp)						\
1117
	(SMC_8BIT(lp)	? (SMC_inb(ioaddr, RXFIFO_REG(lp)))	\
M
Magnus Damm 已提交
1118
				: (SMC_inw(ioaddr, TXFIFO_REG(lp)) >> 8))
1119

M
Magnus Damm 已提交
1120
#define SMC_GET_INT(lp)						\
1121
	(SMC_8BIT(lp)	? (SMC_inb(ioaddr, INT_REG(lp)))	\
M
Magnus Damm 已提交
1122
				: (SMC_inw(ioaddr, INT_REG(lp)) & 0xFF))
1123

M
Magnus Damm 已提交
1124
#define SMC_ACK_INT(lp, x)						\
L
Linus Torvalds 已提交
1125
	do {								\
1126
		if (SMC_8BIT(lp))					\
M
Magnus Damm 已提交
1127
			SMC_outb(x, ioaddr, INT_REG(lp));		\
1128 1129 1130 1131
		else {							\
			unsigned long __flags;				\
			int __mask;					\
			local_irq_save(__flags);			\
M
Magnus Damm 已提交
1132 1133
			__mask = SMC_inw(ioaddr, INT_REG(lp)) & ~0xff; \
			SMC_outw(__mask | (x), ioaddr, INT_REG(lp));	\
1134 1135 1136 1137
			local_irq_restore(__flags);			\
		}							\
	} while (0)

M
Magnus Damm 已提交
1138
#define SMC_GET_INT_MASK(lp)						\
1139
	(SMC_8BIT(lp)	? (SMC_inb(ioaddr, IM_REG(lp)))	\
M
Magnus Damm 已提交
1140
				: (SMC_inw(ioaddr, INT_REG(lp)) >> 8))
1141

M
Magnus Damm 已提交
1142
#define SMC_SET_INT_MASK(lp, x)					\
1143
	do {								\
1144
		if (SMC_8BIT(lp))					\
M
Magnus Damm 已提交
1145
			SMC_outb(x, ioaddr, IM_REG(lp));		\
1146
		else							\
M
Magnus Damm 已提交
1147
			SMC_outw((x) << 8, ioaddr, INT_REG(lp));	\
1148 1149
	} while (0)

M
Magnus Damm 已提交
1150
#define SMC_CURRENT_BANK(lp)	SMC_inw(ioaddr, BANK_SELECT)
1151

M
Magnus Damm 已提交
1152
#define SMC_SELECT_BANK(lp, x)					\
1153
	do {								\
1154
		if (SMC_MUST_ALIGN_WRITE(lp))				\
1155 1156 1157 1158 1159
			SMC_outl((x)<<16, ioaddr, 12<<SMC_IO_SHIFT);	\
		else							\
			SMC_outw(x, ioaddr, BANK_SELECT);		\
	} while (0)

M
Magnus Damm 已提交
1160
#define SMC_GET_BASE(lp)		SMC_inw(ioaddr, BASE_REG(lp))
1161

M
Magnus Damm 已提交
1162
#define SMC_SET_BASE(lp, x)		SMC_outw(x, ioaddr, BASE_REG(lp))
1163

M
Magnus Damm 已提交
1164
#define SMC_GET_CONFIG(lp)	SMC_inw(ioaddr, CONFIG_REG(lp))
1165

M
Magnus Damm 已提交
1166
#define SMC_SET_CONFIG(lp, x)	SMC_outw(x, ioaddr, CONFIG_REG(lp))
1167

M
Magnus Damm 已提交
1168
#define SMC_GET_COUNTER(lp)	SMC_inw(ioaddr, COUNTER_REG(lp))
1169

M
Magnus Damm 已提交
1170
#define SMC_GET_CTL(lp)		SMC_inw(ioaddr, CTL_REG(lp))
1171

M
Magnus Damm 已提交
1172
#define SMC_SET_CTL(lp, x)		SMC_outw(x, ioaddr, CTL_REG(lp))
1173

M
Magnus Damm 已提交
1174
#define SMC_GET_MII(lp)		SMC_inw(ioaddr, MII_REG(lp))
1175

M
Magnus Damm 已提交
1176
#define SMC_SET_MII(lp, x)		SMC_outw(x, ioaddr, MII_REG(lp))
1177

M
Magnus Damm 已提交
1178
#define SMC_GET_MIR(lp)		SMC_inw(ioaddr, MIR_REG(lp))
1179

M
Magnus Damm 已提交
1180
#define SMC_SET_MIR(lp, x)		SMC_outw(x, ioaddr, MIR_REG(lp))
1181

M
Magnus Damm 已提交
1182
#define SMC_GET_MMU_CMD(lp)	SMC_inw(ioaddr, MMU_CMD_REG(lp))
1183

M
Magnus Damm 已提交
1184
#define SMC_SET_MMU_CMD(lp, x)	SMC_outw(x, ioaddr, MMU_CMD_REG(lp))
1185

M
Magnus Damm 已提交
1186
#define SMC_GET_FIFO(lp)		SMC_inw(ioaddr, FIFO_REG(lp))
1187

M
Magnus Damm 已提交
1188
#define SMC_GET_PTR(lp)		SMC_inw(ioaddr, PTR_REG(lp))
1189

M
Magnus Damm 已提交
1190
#define SMC_SET_PTR(lp, x)						\
1191
	do {								\
1192
		if (SMC_MUST_ALIGN_WRITE(lp))				\
M
Magnus Damm 已提交
1193
			SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 4, 2));	\
1194
		else							\
M
Magnus Damm 已提交
1195
			SMC_outw(x, ioaddr, PTR_REG(lp));		\
L
Linus Torvalds 已提交
1196 1197
	} while (0)

M
Magnus Damm 已提交
1198
#define SMC_GET_EPH_STATUS(lp)	SMC_inw(ioaddr, EPH_STATUS_REG(lp))
1199

M
Magnus Damm 已提交
1200
#define SMC_GET_RCR(lp)		SMC_inw(ioaddr, RCR_REG(lp))
1201

M
Magnus Damm 已提交
1202
#define SMC_SET_RCR(lp, x)		SMC_outw(x, ioaddr, RCR_REG(lp))
1203

M
Magnus Damm 已提交
1204
#define SMC_GET_REV(lp)		SMC_inw(ioaddr, REV_REG(lp))
1205

M
Magnus Damm 已提交
1206
#define SMC_GET_RPC(lp)		SMC_inw(ioaddr, RPC_REG(lp))
1207

M
Magnus Damm 已提交
1208
#define SMC_SET_RPC(lp, x)						\
1209
	do {								\
1210
		if (SMC_MUST_ALIGN_WRITE(lp))				\
M
Magnus Damm 已提交
1211
			SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 8, 0));	\
1212
		else							\
M
Magnus Damm 已提交
1213
			SMC_outw(x, ioaddr, RPC_REG(lp));		\
1214 1215
	} while (0)

M
Magnus Damm 已提交
1216
#define SMC_GET_TCR(lp)		SMC_inw(ioaddr, TCR_REG(lp))
1217

M
Magnus Damm 已提交
1218
#define SMC_SET_TCR(lp, x)		SMC_outw(x, ioaddr, TCR_REG(lp))
L
Linus Torvalds 已提交
1219 1220

#ifndef SMC_GET_MAC_ADDR
M
Magnus Damm 已提交
1221
#define SMC_GET_MAC_ADDR(lp, addr)					\
L
Linus Torvalds 已提交
1222 1223
	do {								\
		unsigned int __v;					\
M
Magnus Damm 已提交
1224
		__v = SMC_inw(ioaddr, ADDR0_REG(lp));			\
L
Linus Torvalds 已提交
1225
		addr[0] = __v; addr[1] = __v >> 8;			\
M
Magnus Damm 已提交
1226
		__v = SMC_inw(ioaddr, ADDR1_REG(lp));			\
L
Linus Torvalds 已提交
1227
		addr[2] = __v; addr[3] = __v >> 8;			\
M
Magnus Damm 已提交
1228
		__v = SMC_inw(ioaddr, ADDR2_REG(lp));			\
L
Linus Torvalds 已提交
1229 1230 1231 1232
		addr[4] = __v; addr[5] = __v >> 8;			\
	} while (0)
#endif

M
Magnus Damm 已提交
1233
#define SMC_SET_MAC_ADDR(lp, addr)					\
L
Linus Torvalds 已提交
1234
	do {								\
M
Magnus Damm 已提交
1235 1236 1237
		SMC_outw(addr[0]|(addr[1] << 8), ioaddr, ADDR0_REG(lp)); \
		SMC_outw(addr[2]|(addr[3] << 8), ioaddr, ADDR1_REG(lp)); \
		SMC_outw(addr[4]|(addr[5] << 8), ioaddr, ADDR2_REG(lp)); \
L
Linus Torvalds 已提交
1238 1239
	} while (0)

M
Magnus Damm 已提交
1240
#define SMC_SET_MCAST(lp, x)						\
L
Linus Torvalds 已提交
1241 1242
	do {								\
		const unsigned char *mt = (x);				\
M
Magnus Damm 已提交
1243 1244 1245 1246
		SMC_outw(mt[0] | (mt[1] << 8), ioaddr, MCAST_REG1(lp)); \
		SMC_outw(mt[2] | (mt[3] << 8), ioaddr, MCAST_REG2(lp)); \
		SMC_outw(mt[4] | (mt[5] << 8), ioaddr, MCAST_REG3(lp)); \
		SMC_outw(mt[6] | (mt[7] << 8), ioaddr, MCAST_REG4(lp)); \
L
Linus Torvalds 已提交
1247 1248
	} while (0)

M
Magnus Damm 已提交
1249
#define SMC_PUT_PKT_HDR(lp, status, length)				\
L
Linus Torvalds 已提交
1250
	do {								\
1251
		if (SMC_32BIT(lp))					\
M
Magnus Damm 已提交
1252 1253
			SMC_outl((status) | (length)<<16, ioaddr,	\
				 DATA_REG(lp));			\
1254
		else {							\
M
Magnus Damm 已提交
1255 1256
			SMC_outw(status, ioaddr, DATA_REG(lp));	\
			SMC_outw(length, ioaddr, DATA_REG(lp));	\
1257
		}							\
L
Linus Torvalds 已提交
1258 1259
	} while (0)

M
Magnus Damm 已提交
1260
#define SMC_GET_PKT_HDR(lp, status, length)				\
L
Linus Torvalds 已提交
1261
	do {								\
1262
		if (SMC_32BIT(lp)) {				\
M
Magnus Damm 已提交
1263
			unsigned int __val = SMC_inl(ioaddr, DATA_REG(lp)); \
1264 1265 1266
			(status) = __val & 0xffff;			\
			(length) = __val >> 16;				\
		} else {						\
M
Magnus Damm 已提交
1267 1268
			(status) = SMC_inw(ioaddr, DATA_REG(lp));	\
			(length) = SMC_inw(ioaddr, DATA_REG(lp));	\
L
Linus Torvalds 已提交
1269 1270 1271
		}							\
	} while (0)

M
Magnus Damm 已提交
1272
#define SMC_PUSH_DATA(lp, p, l)					\
L
Linus Torvalds 已提交
1273
	do {								\
1274
		if (SMC_32BIT(lp)) {				\
1275 1276
			void *__ptr = (p);				\
			int __len = (l);				\
A
Al Viro 已提交
1277
			void __iomem *__ioaddr = ioaddr;		\
1278 1279
			if (__len >= 2 && (unsigned long)__ptr & 2) {	\
				__len -= 2;				\
M
Magnus Damm 已提交
1280 1281
				SMC_outw(*(u16 *)__ptr, ioaddr,		\
					DATA_REG(lp));		\
1282 1283 1284 1285
				__ptr += 2;				\
			}						\
			if (SMC_CAN_USE_DATACS && lp->datacs)		\
				__ioaddr = lp->datacs;			\
M
Magnus Damm 已提交
1286
			SMC_outsl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
1287 1288
			if (__len & 2) {				\
				__ptr += (__len & ~3);			\
M
Magnus Damm 已提交
1289 1290
				SMC_outw(*((u16 *)__ptr), ioaddr,	\
					 DATA_REG(lp));		\
1291
			}						\
1292
		} else if (SMC_16BIT(lp))				\
M
Magnus Damm 已提交
1293
			SMC_outsw(ioaddr, DATA_REG(lp), p, (l) >> 1);	\
1294
		else if (SMC_8BIT(lp))				\
M
Magnus Damm 已提交
1295
			SMC_outsb(ioaddr, DATA_REG(lp), p, l);	\
L
Linus Torvalds 已提交
1296 1297
	} while (0)

M
Magnus Damm 已提交
1298
#define SMC_PULL_DATA(lp, p, l)					\
1299
	do {								\
1300
		if (SMC_32BIT(lp)) {				\
1301 1302
			void *__ptr = (p);				\
			int __len = (l);				\
A
Al Viro 已提交
1303
			void __iomem *__ioaddr = ioaddr;		\
1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319
			if ((unsigned long)__ptr & 2) {			\
				/*					\
				 * We want 32bit alignment here.	\
				 * Since some buses perform a full	\
				 * 32bit fetch even for 16bit data	\
				 * we can't use SMC_inw() here.		\
				 * Back both source (on-chip) and	\
				 * destination pointers of 2 bytes.	\
				 * This is possible since the call to	\
				 * SMC_GET_PKT_HDR() already advanced	\
				 * the source pointer of 4 bytes, and	\
				 * the skb_reserve(skb, 2) advanced	\
				 * the destination pointer of 2 bytes.	\
				 */					\
				__ptr -= 2;				\
				__len += 2;				\
M
Magnus Damm 已提交
1320 1321
				SMC_SET_PTR(lp,			\
					2|PTR_READ|PTR_RCV|PTR_AUTOINC); \
1322 1323 1324
			}						\
			if (SMC_CAN_USE_DATACS && lp->datacs)		\
				__ioaddr = lp->datacs;			\
L
Linus Torvalds 已提交
1325
			__len += 2;					\
M
Magnus Damm 已提交
1326
			SMC_insl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
1327
		} else if (SMC_16BIT(lp))				\
M
Magnus Damm 已提交
1328
			SMC_insw(ioaddr, DATA_REG(lp), p, (l) >> 1);	\
1329
		else if (SMC_8BIT(lp))				\
M
Magnus Damm 已提交
1330
			SMC_insb(ioaddr, DATA_REG(lp), p, l);		\
1331
	} while (0)
L
Linus Torvalds 已提交
1332 1333

#endif  /* _SMC91X_H_ */