intel_idle.c 19.4 KB
Newer Older
1 2 3
/*
 * intel_idle.c - native hardware idle loop for modern Intel processors
 *
4
 * Copyright (c) 2013, Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60
 * Len Brown <len.brown@intel.com>
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
 */

/*
 * intel_idle is a cpuidle driver that loads on specific Intel processors
 * in lieu of the legacy ACPI processor_idle driver.  The intent is to
 * make Linux more efficient on these processors, as intel_idle knows
 * more than ACPI, as well as make Linux more immune to ACPI BIOS bugs.
 */

/*
 * Design Assumptions
 *
 * All CPUs have same idle states as boot CPU
 *
 * Chipset BM_STS (bus master status) bit is a NOP
 *	for preventing entry into deep C-stats
 */

/*
 * Known limitations
 *
 * The driver currently initializes for_each_online_cpu() upon modprobe.
 * It it unaware of subsequent processors hot-added to the system.
 * This means that if you boot with maxcpus=n and later online
 * processors above n, those processors will use C1 only.
 *
 * ACPI has a .suspend hack to turn off deep c-statees during suspend
 * to avoid complications with the lapic timer workaround.
 * Have not seen issues with suspend, but may need same workaround here.
 *
 * There is currently no kernel-based automatic probing/loading mechanism
 * if the driver is built as a module.
 */

/* un-comment DEBUG to enable pr_debug() statements */
#define DEBUG

#include <linux/kernel.h>
#include <linux/cpuidle.h>
#include <linux/clockchips.h>
#include <trace/events/power.h>
#include <linux/sched.h>
61 62
#include <linux/notifier.h>
#include <linux/cpu.h>
63
#include <linux/module.h>
64
#include <asm/cpu_device_id.h>
65
#include <asm/mwait.h>
66
#include <asm/msr.h>
67 68 69 70 71 72 73 74 75

#define INTEL_IDLE_VERSION "0.4"
#define PREFIX "intel_idle: "

static struct cpuidle_driver intel_idle_driver = {
	.name = "intel_idle",
	.owner = THIS_MODULE,
};
/* intel_idle.max_cstate=0 disables driver */
76
static int max_cstate = CPUIDLE_STATE_MAX - 1;
77

78
static unsigned int mwait_substates;
79

80
#define LAPIC_TIMER_ALWAYS_RELIABLE 0xFFFFFFFF
81
/* Reliable LAPIC Timer States, bit 1 for C1 etc.  */
82
static unsigned int lapic_timer_reliable_states = (1 << 1);	 /* Default to only C1 */
83

84 85 86 87 88 89 90 91
struct idle_cpu {
	struct cpuidle_state *state_table;

	/*
	 * Hardware C-state auto-demotion may not always be optimal.
	 * Indicate which enable bits to clear here.
	 */
	unsigned long auto_demotion_disable_flags;
L
Len Brown 已提交
92
	bool disable_promotion_to_c1e;
93 94 95
};

static const struct idle_cpu *icpu;
96
static struct cpuidle_device __percpu *intel_idle_cpuidle_devices;
97 98
static int intel_idle(struct cpuidle_device *dev,
			struct cpuidle_driver *drv, int index);
99
static int intel_idle_cpu_init(int cpu);
100 101 102

static struct cpuidle_state *cpuidle_state_table;

103 104 105 106 107 108 109 110
/*
 * Set this flag for states where the HW flushes the TLB for us
 * and so we don't need cross-calls to keep it consistent.
 * If this flag is set, SW flushes the TLB, so even if the
 * HW doesn't do the flushing, this flag is safe to use.
 */
#define CPUIDLE_FLAG_TLB_FLUSHED	0x10000

111 112 113 114 115 116 117 118 119 120
/*
 * MWAIT takes an 8-bit "hint" in EAX "suggesting"
 * the C-state (top nibble) and sub-state (bottom nibble)
 * 0x00 means "MWAIT(C1)", 0x10 means "MWAIT(C2)" etc.
 *
 * We store the hint at the top of our "flags" for each state.
 */
#define flg2MWAIT(flags) (((flags) >> 24) & 0xFF)
#define MWAIT2flg(eax) ((eax & 0xFF) << 24)

121 122 123 124 125
/*
 * States are indexed by the cstate number,
 * which is also the index into the MWAIT hint array.
 * Thus C0 is a dummy.
 */
126
static struct cpuidle_state nehalem_cstates[] = {
127
	{
128
		.name = "C1-NHM",
129
		.desc = "MWAIT 0x00",
130
		.flags = MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID,
131 132 133
		.exit_latency = 3,
		.target_residency = 6,
		.enter = &intel_idle },
L
Len Brown 已提交
134 135 136 137 138 139 140
	{
		.name = "C1E-NHM",
		.desc = "MWAIT 0x01",
		.flags = MWAIT2flg(0x01) | CPUIDLE_FLAG_TIME_VALID,
		.exit_latency = 10,
		.target_residency = 20,
		.enter = &intel_idle },
141
	{
142
		.name = "C3-NHM",
143
		.desc = "MWAIT 0x10",
144
		.flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
145 146 147
		.exit_latency = 20,
		.target_residency = 80,
		.enter = &intel_idle },
148
	{
149
		.name = "C6-NHM",
150
		.desc = "MWAIT 0x20",
151
		.flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
152 153 154
		.exit_latency = 200,
		.target_residency = 800,
		.enter = &intel_idle },
155 156
	{
		.enter = NULL }
157 158
};

159
static struct cpuidle_state snb_cstates[] = {
160
	{
161
		.name = "C1-SNB",
162
		.desc = "MWAIT 0x00",
163
		.flags = MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID,
L
Len Brown 已提交
164 165 166 167 168 169 170 171 172
		.exit_latency = 2,
		.target_residency = 2,
		.enter = &intel_idle },
	{
		.name = "C1E-SNB",
		.desc = "MWAIT 0x01",
		.flags = MWAIT2flg(0x01) | CPUIDLE_FLAG_TIME_VALID,
		.exit_latency = 10,
		.target_residency = 20,
173
		.enter = &intel_idle },
174
	{
175
		.name = "C3-SNB",
176
		.desc = "MWAIT 0x10",
177
		.flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
178
		.exit_latency = 80,
179
		.target_residency = 211,
180
		.enter = &intel_idle },
181
	{
182
		.name = "C6-SNB",
183
		.desc = "MWAIT 0x20",
184
		.flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
185
		.exit_latency = 104,
186
		.target_residency = 345,
187
		.enter = &intel_idle },
188
	{
189
		.name = "C7-SNB",
190
		.desc = "MWAIT 0x30",
191
		.flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
192
		.exit_latency = 109,
193
		.target_residency = 345,
194
		.enter = &intel_idle },
195 196
	{
		.enter = NULL }
197 198
};

199
static struct cpuidle_state ivb_cstates[] = {
200
	{
L
Len Brown 已提交
201 202
		.name = "C1-IVB",
		.desc = "MWAIT 0x00",
203
		.flags = MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID,
L
Len Brown 已提交
204 205 206
		.exit_latency = 1,
		.target_residency = 1,
		.enter = &intel_idle },
L
Len Brown 已提交
207 208 209 210 211 212 213
	{
		.name = "C1E-IVB",
		.desc = "MWAIT 0x01",
		.flags = MWAIT2flg(0x01) | CPUIDLE_FLAG_TIME_VALID,
		.exit_latency = 10,
		.target_residency = 20,
		.enter = &intel_idle },
214
	{
L
Len Brown 已提交
215 216
		.name = "C3-IVB",
		.desc = "MWAIT 0x10",
217
		.flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
L
Len Brown 已提交
218 219 220
		.exit_latency = 59,
		.target_residency = 156,
		.enter = &intel_idle },
221
	{
L
Len Brown 已提交
222 223
		.name = "C6-IVB",
		.desc = "MWAIT 0x20",
224
		.flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
L
Len Brown 已提交
225 226 227
		.exit_latency = 80,
		.target_residency = 300,
		.enter = &intel_idle },
228
	{
L
Len Brown 已提交
229 230
		.name = "C7-IVB",
		.desc = "MWAIT 0x30",
231
		.flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
L
Len Brown 已提交
232 233 234
		.exit_latency = 87,
		.target_residency = 300,
		.enter = &intel_idle },
235 236
	{
		.enter = NULL }
L
Len Brown 已提交
237 238
};

239
static struct cpuidle_state hsw_cstates[] = {
240
	{
L
Len Brown 已提交
241 242 243 244 245 246
		.name = "C1-HSW",
		.desc = "MWAIT 0x00",
		.flags = MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID,
		.exit_latency = 2,
		.target_residency = 2,
		.enter = &intel_idle },
L
Len Brown 已提交
247 248 249 250 251 252 253
	{
		.name = "C1E-HSW",
		.desc = "MWAIT 0x01",
		.flags = MWAIT2flg(0x01) | CPUIDLE_FLAG_TIME_VALID,
		.exit_latency = 10,
		.target_residency = 20,
		.enter = &intel_idle },
254
	{
L
Len Brown 已提交
255 256 257 258 259 260
		.name = "C3-HSW",
		.desc = "MWAIT 0x10",
		.flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
		.exit_latency = 33,
		.target_residency = 100,
		.enter = &intel_idle },
261
	{
L
Len Brown 已提交
262 263 264 265 266 267
		.name = "C6-HSW",
		.desc = "MWAIT 0x20",
		.flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
		.exit_latency = 133,
		.target_residency = 400,
		.enter = &intel_idle },
268
	{
L
Len Brown 已提交
269 270 271 272 273 274
		.name = "C7s-HSW",
		.desc = "MWAIT 0x32",
		.flags = MWAIT2flg(0x32) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
		.exit_latency = 166,
		.target_residency = 500,
		.enter = &intel_idle },
275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
	{
		.name = "C8-HSW",
		.desc = "MWAIT 0x40",
		.flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
		.exit_latency = 300,
		.target_residency = 900,
		.enter = &intel_idle },
	{
		.name = "C9-HSW",
		.desc = "MWAIT 0x50",
		.flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
		.exit_latency = 600,
		.target_residency = 1800,
		.enter = &intel_idle },
	{
		.name = "C10-HSW",
		.desc = "MWAIT 0x60",
		.flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
		.exit_latency = 2600,
		.target_residency = 7700,
		.enter = &intel_idle },
296 297
	{
		.enter = NULL }
L
Len Brown 已提交
298 299
};

300
static struct cpuidle_state atom_cstates[] = {
301
	{
L
Len Brown 已提交
302
		.name = "C1E-ATM",
303
		.desc = "MWAIT 0x00",
304
		.flags = MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID,
L
Len Brown 已提交
305 306
		.exit_latency = 10,
		.target_residency = 20,
307
		.enter = &intel_idle },
308
	{
309
		.name = "C2-ATM",
310
		.desc = "MWAIT 0x10",
311
		.flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID,
312 313 314
		.exit_latency = 20,
		.target_residency = 80,
		.enter = &intel_idle },
315
	{
316
		.name = "C4-ATM",
317
		.desc = "MWAIT 0x30",
318
		.flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
319 320 321
		.exit_latency = 100,
		.target_residency = 400,
		.enter = &intel_idle },
322
	{
323
		.name = "C6-ATM",
L
Len Brown 已提交
324
		.desc = "MWAIT 0x52",
325
		.flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
L
Len Brown 已提交
326 327 328
		.exit_latency = 140,
		.target_residency = 560,
		.enter = &intel_idle },
329 330
	{
		.enter = NULL }
331
};
332
static struct cpuidle_state avn_cstates[] = {
333 334 335 336 337 338 339 340 341 342
	{
		.name = "C1-AVN",
		.desc = "MWAIT 0x00",
		.flags = MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID,
		.exit_latency = 2,
		.target_residency = 2,
		.enter = &intel_idle },
	{
		.name = "C6-AVN",
		.desc = "MWAIT 0x51",
343
		.flags = MWAIT2flg(0x51) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
344 345 346
		.exit_latency = 15,
		.target_residency = 45,
		.enter = &intel_idle },
347 348
	{
		.enter = NULL }
349
};
350 351 352 353

/**
 * intel_idle
 * @dev: cpuidle_device
354
 * @drv: cpuidle driver
355
 * @index: index of cpuidle state
356
 *
357
 * Must be called under local_irq_disable().
358
 */
359 360
static int intel_idle(struct cpuidle_device *dev,
		struct cpuidle_driver *drv, int index)
361 362
{
	unsigned long ecx = 1; /* break on interrupt flag */
363
	struct cpuidle_state *state = &drv->states[index];
364
	unsigned long eax = flg2MWAIT(state->flags);
365 366 367 368 369
	unsigned int cstate;
	int cpu = smp_processor_id();

	cstate = (((eax) >> MWAIT_SUBSTATE_SIZE) & MWAIT_CSTATE_MASK) + 1;

370
	/*
371 372
	 * leave_mm() to avoid costly and often unnecessary wakeups
	 * for flushing the user TLB's associated with the active mm.
373
	 */
374
	if (state->flags & CPUIDLE_FLAG_TLB_FLUSHED)
375 376
		leave_mm(cpu);

377 378 379
	if (!(lapic_timer_reliable_states & (1 << (cstate))))
		clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);

380
	if (!current_set_polling_and_test()) {
381

382 383 384
		if (this_cpu_has(X86_FEATURE_CLFLUSH_MONITOR))
			clflush((void *)&current_thread_info()->flags);

385 386 387 388 389 390 391 392 393
		__monitor((void *)&current_thread_info()->flags, 0, 0);
		smp_mb();
		if (!need_resched())
			__mwait(eax, ecx);
	}

	if (!(lapic_timer_reliable_states & (1 << (cstate))))
		clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);

394
	return index;
395 396
}

397 398 399 400 401 402 403 404 405 406 407
static void __setup_broadcast_timer(void *arg)
{
	unsigned long reason = (unsigned long)arg;
	int cpu = smp_processor_id();

	reason = reason ?
		CLOCK_EVT_NOTIFY_BROADCAST_ON : CLOCK_EVT_NOTIFY_BROADCAST_OFF;

	clockevents_notify(reason, &cpu);
}

408 409
static int cpu_hotplug_notify(struct notifier_block *n,
			      unsigned long action, void *hcpu)
410 411
{
	int hotcpu = (unsigned long)hcpu;
412
	struct cpuidle_device *dev;
413

414
	switch (action & ~CPU_TASKS_FROZEN) {
415
	case CPU_ONLINE:
416 417 418 419 420 421 422 423 424 425 426 427 428 429

		if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE)
			smp_call_function_single(hotcpu, __setup_broadcast_timer,
						 (void *)true, 1);

		/*
		 * Some systems can hotplug a cpu at runtime after
		 * the kernel has booted, we have to initialize the
		 * driver in this case
		 */
		dev = per_cpu_ptr(intel_idle_cpuidle_devices, hotcpu);
		if (!dev->registered)
			intel_idle_cpu_init(hotcpu);

430 431 432 433 434
		break;
	}
	return NOTIFY_OK;
}

435 436
static struct notifier_block cpu_hotplug_notifier = {
	.notifier_call = cpu_hotplug_notify,
437 438
};

439 440 441 442 443
static void auto_demotion_disable(void *dummy)
{
	unsigned long long msr_bits;

	rdmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
444
	msr_bits &= ~(icpu->auto_demotion_disable_flags);
445 446
	wrmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
}
L
Len Brown 已提交
447 448 449 450 451 452 453 454
static void c1e_promotion_disable(void *dummy)
{
	unsigned long long msr_bits;

	rdmsrl(MSR_IA32_POWER_CTL, msr_bits);
	msr_bits &= ~0x2;
	wrmsrl(MSR_IA32_POWER_CTL, msr_bits);
}
455

456 457 458
static const struct idle_cpu idle_cpu_nehalem = {
	.state_table = nehalem_cstates,
	.auto_demotion_disable_flags = NHM_C1_AUTO_DEMOTE | NHM_C3_AUTO_DEMOTE,
L
Len Brown 已提交
459
	.disable_promotion_to_c1e = true,
460 461 462 463 464 465 466 467 468 469 470 471 472
};

static const struct idle_cpu idle_cpu_atom = {
	.state_table = atom_cstates,
};

static const struct idle_cpu idle_cpu_lincroft = {
	.state_table = atom_cstates,
	.auto_demotion_disable_flags = ATM_LNC_C6_AUTO_DEMOTE,
};

static const struct idle_cpu idle_cpu_snb = {
	.state_table = snb_cstates,
L
Len Brown 已提交
473
	.disable_promotion_to_c1e = true,
474 475
};

L
Len Brown 已提交
476 477
static const struct idle_cpu idle_cpu_ivb = {
	.state_table = ivb_cstates,
L
Len Brown 已提交
478
	.disable_promotion_to_c1e = true,
L
Len Brown 已提交
479 480
};

L
Len Brown 已提交
481 482
static const struct idle_cpu idle_cpu_hsw = {
	.state_table = hsw_cstates,
L
Len Brown 已提交
483
	.disable_promotion_to_c1e = true,
L
Len Brown 已提交
484 485
};

486 487 488 489 490
static const struct idle_cpu idle_cpu_avn = {
	.state_table = avn_cstates,
	.disable_promotion_to_c1e = true,
};

491 492 493 494 495 496 497
#define ICPU(model, cpu) \
	{ X86_VENDOR_INTEL, 6, model, X86_FEATURE_MWAIT, (unsigned long)&cpu }

static const struct x86_cpu_id intel_idle_ids[] = {
	ICPU(0x1a, idle_cpu_nehalem),
	ICPU(0x1e, idle_cpu_nehalem),
	ICPU(0x1f, idle_cpu_nehalem),
498 499 500
	ICPU(0x25, idle_cpu_nehalem),
	ICPU(0x2c, idle_cpu_nehalem),
	ICPU(0x2e, idle_cpu_nehalem),
501 502
	ICPU(0x1c, idle_cpu_atom),
	ICPU(0x26, idle_cpu_lincroft),
503
	ICPU(0x2f, idle_cpu_nehalem),
504 505
	ICPU(0x2a, idle_cpu_snb),
	ICPU(0x2d, idle_cpu_snb),
L
Len Brown 已提交
506
	ICPU(0x3a, idle_cpu_ivb),
L
Len Brown 已提交
507
	ICPU(0x3e, idle_cpu_ivb),
L
Len Brown 已提交
508 509 510
	ICPU(0x3c, idle_cpu_hsw),
	ICPU(0x3f, idle_cpu_hsw),
	ICPU(0x45, idle_cpu_hsw),
511
	ICPU(0x46, idle_cpu_hsw),
512
	ICPU(0x4D, idle_cpu_avn),
513 514 515 516
	{}
};
MODULE_DEVICE_TABLE(x86cpu, intel_idle_ids);

517 518 519
/*
 * intel_idle_probe()
 */
520
static int __init intel_idle_probe(void)
521
{
522
	unsigned int eax, ebx, ecx;
523
	const struct x86_cpu_id *id;
524 525 526 527 528 529

	if (max_cstate == 0) {
		pr_debug(PREFIX "disabled\n");
		return -EPERM;
	}

530 531 532 533 534 535
	id = x86_match_cpu(intel_idle_ids);
	if (!id) {
		if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
		    boot_cpu_data.x86 == 6)
			pr_debug(PREFIX "does not run on family %d model %d\n",
				boot_cpu_data.x86, boot_cpu_data.x86_model);
536
		return -ENODEV;
537
	}
538 539 540 541

	if (boot_cpu_data.cpuid_level < CPUID_MWAIT_LEAF)
		return -ENODEV;

542
	cpuid(CPUID_MWAIT_LEAF, &eax, &ebx, &ecx, &mwait_substates);
543 544

	if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED) ||
545 546
	    !(ecx & CPUID5_ECX_INTERRUPT_BREAK) ||
	    !mwait_substates)
547 548
			return -ENODEV;

549
	pr_debug(PREFIX "MWAIT substates: 0x%x\n", mwait_substates);
550

551 552
	icpu = (const struct idle_cpu *)id->driver_data;
	cpuidle_state_table = icpu->state_table;
553

L
Len Brown 已提交
554
	if (boot_cpu_has(X86_FEATURE_ARAT))	/* Always Reliable APIC Timer */
555
		lapic_timer_reliable_states = LAPIC_TIMER_ALWAYS_RELIABLE;
556
	else
S
Shaohua Li 已提交
557
		on_each_cpu(__setup_broadcast_timer, (void *)true, 1);
558

559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583
	pr_debug(PREFIX "v" INTEL_IDLE_VERSION
		" model 0x%X\n", boot_cpu_data.x86_model);

	pr_debug(PREFIX "lapic_timer_reliable_states 0x%x\n",
		lapic_timer_reliable_states);
	return 0;
}

/*
 * intel_idle_cpuidle_devices_uninit()
 * unregister, free cpuidle_devices
 */
static void intel_idle_cpuidle_devices_uninit(void)
{
	int i;
	struct cpuidle_device *dev;

	for_each_online_cpu(i) {
		dev = per_cpu_ptr(intel_idle_cpuidle_devices, i);
		cpuidle_unregister_device(dev);
	}

	free_percpu(intel_idle_cpuidle_devices);
	return;
}
584 585 586 587
/*
 * intel_idle_cpuidle_driver_init()
 * allocate, initialize cpuidle_states
 */
588
static int __init intel_idle_cpuidle_driver_init(void)
589 590 591 592 593 594
{
	int cstate;
	struct cpuidle_driver *drv = &intel_idle_driver;

	drv->state_count = 1;

595 596
	for (cstate = 0; cstate < CPUIDLE_STATE_MAX; ++cstate) {
		int num_substates, mwait_hint, mwait_cstate, mwait_substate;
597

598 599 600 601
		if (cpuidle_state_table[cstate].enter == NULL)
			break;

		if (cstate + 1 > max_cstate) {
602 603 604 605 606
			printk(PREFIX "max_cstate %d reached\n",
				max_cstate);
			break;
		}

607 608 609 610
		mwait_hint = flg2MWAIT(cpuidle_state_table[cstate].flags);
		mwait_cstate = MWAIT_HINT2CSTATE(mwait_hint);
		mwait_substate = MWAIT_HINT2SUBSTATE(mwait_hint);

611
		/* does the state exist in CPUID.MWAIT? */
612
		num_substates = (mwait_substates >> ((mwait_cstate + 1) * 4))
613
					& MWAIT_SUBSTATE_MASK;
614 615 616

		/* if sub-state in table is not enumerated by CPUID */
		if ((mwait_substate + 1) > num_substates)
617 618
			continue;

619
		if (((mwait_cstate + 1) > 2) &&
620 621 622 623 624 625 626 627 628 629
			!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
			mark_tsc_unstable("TSC halts in idle"
					" states deeper than C2");

		drv->states[drv->state_count] =	/* structure copy */
			cpuidle_state_table[cstate];

		drv->state_count += 1;
	}

630
	if (icpu->auto_demotion_disable_flags)
S
Shaohua Li 已提交
631
		on_each_cpu(auto_demotion_disable, NULL, 1);
632

L
Len Brown 已提交
633 634 635
	if (icpu->disable_promotion_to_c1e)	/* each-cpu is redundant */
		on_each_cpu(c1e_promotion_disable, NULL, 1);

636 637 638 639
	return 0;
}


640
/*
641
 * intel_idle_cpu_init()
642
 * allocate, initialize, register cpuidle_devices
643
 * @cpu: cpu/core to initialize
644
 */
645
static int intel_idle_cpu_init(int cpu)
646
{
647
	int cstate;
648 649
	struct cpuidle_device *dev;

650
	dev = per_cpu_ptr(intel_idle_cpuidle_devices, cpu);
651

652
	dev->state_count = 1;
653

654 655
	for (cstate = 0; cstate < CPUIDLE_STATE_MAX; ++cstate) {
		int num_substates, mwait_hint, mwait_cstate, mwait_substate;
656

657
		if (cpuidle_state_table[cstate].enter == NULL)
658
			break;
659 660

		if (cstate + 1 > max_cstate) {
661
			printk(PREFIX "max_cstate %d reached\n", max_cstate);
662 663
			break;
		}
664

665 666 667 668
		mwait_hint = flg2MWAIT(cpuidle_state_table[cstate].flags);
		mwait_cstate = MWAIT_HINT2CSTATE(mwait_hint);
		mwait_substate = MWAIT_HINT2SUBSTATE(mwait_hint);

669
		/* does the state exist in CPUID.MWAIT? */
670 671 672 673 674
		num_substates = (mwait_substates >> ((mwait_cstate + 1) * 4))
					& MWAIT_SUBSTATE_MASK;

		/* if sub-state in table is not enumerated by CPUID */
		if ((mwait_substate + 1) > num_substates)
675
			continue;
676

677 678 679
		dev->state_count += 1;
	}

680
	dev->cpu = cpu;
681

682 683 684 685
	if (cpuidle_register_device(dev)) {
		pr_debug(PREFIX "cpuidle_register_device %d failed!\n", cpu);
		intel_idle_cpuidle_devices_uninit();
		return -EIO;
686 687
	}

688
	if (icpu->auto_demotion_disable_flags)
689 690
		smp_call_function_single(cpu, auto_demotion_disable, NULL, 1);

691 692 693 694 695
	return 0;
}

static int __init intel_idle_init(void)
{
696
	int retval, i;
697

698 699 700 701
	/* Do not load intel_idle at all for now if idle= is passed */
	if (boot_option_idle_override != IDLE_NO_OVERRIDE)
		return -ENODEV;

702 703 704 705
	retval = intel_idle_probe();
	if (retval)
		return retval;

706
	intel_idle_cpuidle_driver_init();
707 708
	retval = cpuidle_register_driver(&intel_idle_driver);
	if (retval) {
709
		struct cpuidle_driver *drv = cpuidle_get_driver();
710
		printk(KERN_DEBUG PREFIX "intel_idle yielding to %s",
711
			drv ? drv->name : "none");
712 713 714
		return retval;
	}

715 716 717 718 719 720 721 722 723 724
	intel_idle_cpuidle_devices = alloc_percpu(struct cpuidle_device);
	if (intel_idle_cpuidle_devices == NULL)
		return -ENOMEM;

	for_each_online_cpu(i) {
		retval = intel_idle_cpu_init(i);
		if (retval) {
			cpuidle_unregister_driver(&intel_idle_driver);
			return retval;
		}
725
	}
726
	register_cpu_notifier(&cpu_hotplug_notifier);
727 728 729 730 731 732 733 734 735

	return 0;
}

static void __exit intel_idle_exit(void)
{
	intel_idle_cpuidle_devices_uninit();
	cpuidle_unregister_driver(&intel_idle_driver);

736 737

	if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE)
S
Shaohua Li 已提交
738
		on_each_cpu(__setup_broadcast_timer, (void *)false, 1);
739
	unregister_cpu_notifier(&cpu_hotplug_notifier);
740

741 742 743 744 745 746 747 748 749 750 751
	return;
}

module_init(intel_idle_init);
module_exit(intel_idle_exit);

module_param(max_cstate, int, 0444);

MODULE_AUTHOR("Len Brown <len.brown@intel.com>");
MODULE_DESCRIPTION("Cpuidle driver for Intel Hardware v" INTEL_IDLE_VERSION);
MODULE_LICENSE("GPL");